blob: f269b74fc447c76f60fadfb662ebfd04820a9db3 [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000010// Pattern fragment that combines the value type and the register class
11// into a single parameter.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000012
13// Pattern fragments to extract the low and high subregisters from a
14// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +000015def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
16def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000017
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +000018def IsOrAdd: PatFrag<(ops node:$Addr, node:$off),
19 (or node:$Addr, node:$off), [{ return isOrEquivalentToAdd(N); }]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000020
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +000021def Iss4_6 : PatLeaf<(i32 imm), [{
22 int32_t V = N->getSExtValue();
23 return isShiftedInt<4,6>(V);
24}]>;
25
26def Iss4_7 : PatLeaf<(i32 imm), [{
27 int32_t V = N->getSExtValue();
28 return isShiftedInt<4,7>(V);
29}]>;
30
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000031def IsPow2_32 : PatLeaf<(i32 imm), [{
32 uint32_t V = N->getZExtValue();
33 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000034}]>;
35
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000036def IsPow2_64 : PatLeaf<(i64 imm), [{
37 uint64_t V = N->getZExtValue();
38 return isPowerOf2_64(V);
39}]>;
40
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000041def IsNPow2_32 : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000042 uint32_t NV = ~N->getZExtValue();
43 return isPowerOf2_32(NV);
44}]>;
45
46def IsPow2_64L : PatLeaf<(i64 imm), [{
47 uint64_t V = N->getZExtValue();
48 return isPowerOf2_64(V) && Log2_64(V) < 32;
49}]>;
50
51def IsPow2_64H : PatLeaf<(i64 imm), [{
52 uint64_t V = N->getZExtValue();
53 return isPowerOf2_64(V) && Log2_64(V) >= 32;
54}]>;
55
56def IsNPow2_64L : PatLeaf<(i64 imm), [{
57 uint64_t NV = ~N->getZExtValue();
58 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
59}]>;
60
61def IsNPow2_64H : PatLeaf<(i64 imm), [{
62 uint64_t NV = ~N->getZExtValue();
63 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +000064}]>;
65
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000066def SDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000067 int32_t V = N->getSExtValue();
68 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000069}]>;
70
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000071def UDEC1 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000072 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000073 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000074 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +000075}]>;
76
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000077def UDEC32 : SDNodeXForm<imm, [{
78 uint32_t V = N->getZExtValue();
79 assert(V >= 32);
80 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
81}]>;
82
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +000083def Log2_32 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +000084 uint32_t V = N->getZExtValue();
85 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
86}]>;
87
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +000088def Log2_64 : SDNodeXForm<imm, [{
89 uint64_t V = N->getZExtValue();
90 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
91}]>;
92
93def LogN2_32 : SDNodeXForm<imm, [{
94 uint32_t NV = ~N->getZExtValue();
95 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
96}]>;
97
98def LogN2_64 : SDNodeXForm<imm, [{
99 uint64_t NV = ~N->getZExtValue();
100 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
101}]>;
102
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000103def ToZext64: OutPatFrag<(ops node:$Rs),
104 (i64 (A4_combineir 0, (i32 $Rs)))>;
105def ToSext64: OutPatFrag<(ops node:$Rs),
106 (i64 (A2_sxtw (i32 $Rs)))>;
107
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000108
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000109class T_CMP_pat <InstHexagon MI, PatFrag OpNode, PatLeaf ImmPred>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000110 : Pat<(i1 (OpNode I32:$src1, ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000111 (MI IntRegs:$src1, ImmPred:$src2)>;
112
113def : T_CMP_pat <C2_cmpeqi, seteq, s10_0ImmPred>;
114def : T_CMP_pat <C2_cmpgti, setgt, s10_0ImmPred>;
115def : T_CMP_pat <C2_cmpgtui, setugt, u9_0ImmPred>;
116
117def SDTHexagonI64I32I32 : SDTypeProfile<1, 2,
118 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
119
120def HexagonCOMBINE : SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
121def HexagonPACKHL : SDNode<"HexagonISD::PACKHL", SDTHexagonI64I32I32>;
122
123// Pats for instruction selection.
124class BinOp32_pat<SDNode Op, InstHexagon MI, ValueType ResT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000125 : Pat<(ResT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000126 (ResT (MI IntRegs:$Rs, IntRegs:$Rt))>;
127
128def: BinOp32_pat<add, A2_add, i32>;
129def: BinOp32_pat<and, A2_and, i32>;
130def: BinOp32_pat<or, A2_or, i32>;
131def: BinOp32_pat<sub, A2_sub, i32>;
132def: BinOp32_pat<xor, A2_xor, i32>;
133
134def: BinOp32_pat<HexagonCOMBINE, A2_combinew, i64>;
135def: BinOp32_pat<HexagonPACKHL, S2_packhl, i64>;
136
137// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
138// that reverse the order of the operands.
139class RevCmp<PatFrag F> : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment>;
140
141// Pats for compares. They use PatFrags as operands, not SDNodes,
142// since seteq/setgt/etc. are defined as ParFrags.
143class T_cmp32_rr_pat<InstHexagon MI, PatFrag Op, ValueType VT>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000144 : Pat<(VT (Op I32:$Rs, I32:$Rt)),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000145 (MI IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000146
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000147def: T_cmp32_rr_pat<C2_cmpeq, seteq, i1>;
148def: T_cmp32_rr_pat<C2_cmpgt, setgt, i1>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000149def: T_cmp32_rr_pat<C2_cmpgtu, setugt, i1>;
150
151def: T_cmp32_rr_pat<C2_cmpgt, RevCmp<setlt>, i1>;
152def: T_cmp32_rr_pat<C2_cmpgtu, RevCmp<setult>, i1>;
153
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000154def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000155 (C2_mux PredRegs:$Pu, IntRegs:$Rs, IntRegs:$Rt)>;
156
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000157def: Pat<(add I32:$Rs, s32_0ImmPred:$s16),
158 (A2_addi I32:$Rs, imm:$s16)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000159
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000160def: Pat<(or I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000161 (A2_orir IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000162def: Pat<(and I32:$Rs, s32_0ImmPred:$s10),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000163 (A2_andir IntRegs:$Rs, imm:$s10)>;
164
165def: Pat<(sub s32_0ImmPred:$s10, IntRegs:$Rs),
166 (A2_subri imm:$s10, IntRegs:$Rs)>;
167
168// Rd = not(Rs) gets mapped to Rd=sub(#-1, Rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000169def: Pat<(not I32:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000170 (A2_subri -1, IntRegs:$src1)>;
171
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000172def TruncI64ToI32: SDNodeXForm<imm, [{
173 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
174}]>;
175
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000176def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000177def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000178
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000179def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000180 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
181
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000182def : Pat<(select I1:$Pu, I32:$Rs, s32_0ImmPred:$s8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000183 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
184
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000185def : Pat<(select I1:$Pu, s32_0ImmPred:$s8, s8_0ImmPred:$S8),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000186 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
187
188def: Pat<(shl I32:$src1, (i32 16)), (A2_aslh I32:$src1)>;
189def: Pat<(sra I32:$src1, (i32 16)), (A2_asrh I32:$src1)>;
190def: Pat<(sext_inreg I32:$src1, i8), (A2_sxtb I32:$src1)>;
191def: Pat<(sext_inreg I32:$src1, i16), (A2_sxth I32:$src1)>;
192
193class T_vcmp_pat<InstHexagon MI, PatFrag Op, ValueType T>
194 : Pat<(i1 (Op (T DoubleRegs:$Rss), (T DoubleRegs:$Rtt))),
195 (i1 (MI DoubleRegs:$Rss, DoubleRegs:$Rtt))>;
196
197def: T_vcmp_pat<A2_vcmpbeq, seteq, v8i8>;
198def: T_vcmp_pat<A2_vcmpbgtu, setugt, v8i8>;
199def: T_vcmp_pat<A2_vcmpheq, seteq, v4i16>;
200def: T_vcmp_pat<A2_vcmphgt, setgt, v4i16>;
201def: T_vcmp_pat<A2_vcmphgtu, setugt, v4i16>;
202def: T_vcmp_pat<A2_vcmpweq, seteq, v2i32>;
203def: T_vcmp_pat<A2_vcmpwgt, setgt, v2i32>;
204def: T_vcmp_pat<A2_vcmpwgtu, setugt, v2i32>;
205
206// Add halfword.
207def: Pat<(sext_inreg (add I32:$src1, I32:$src2), i16),
208 (A2_addh_l16_ll I32:$src1, I32:$src2)>;
209
210def: Pat<(sra (add (shl I32:$src1, (i32 16)), I32:$src2), (i32 16)),
211 (A2_addh_l16_hl I32:$src1, I32:$src2)>;
212
213def: Pat<(shl (add I32:$src1, I32:$src2), (i32 16)),
214 (A2_addh_h16_ll I32:$src1, I32:$src2)>;
215
216// Subtract halfword.
217def: Pat<(sext_inreg (sub I32:$src1, I32:$src2), i16),
218 (A2_subh_l16_ll I32:$src1, I32:$src2)>;
219
220def: Pat<(shl (sub I32:$src1, I32:$src2), (i32 16)),
221 (A2_subh_h16_ll I32:$src1, I32:$src2)>;
222
223// Here, depending on the operand being selected, we'll either generate a
224// min or max instruction.
225// Ex:
226// (a>b)?a:b --> max(a,b) => Here check performed is '>' and the value selected
227// is the larger of two. So, the corresponding HexagonInst is passed in 'Inst'.
228// (a>b)?b:a --> min(a,b) => Here check performed is '>' but the smaller value
229// is selected and the corresponding HexagonInst is passed in 'SwapInst'.
230
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000231multiclass T_MinMax_pats <PatFrag Op, PatLeaf Val,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000232 InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000233 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src1, Val:$src2),
234 (Inst Val:$src1, Val:$src2)>;
235 def: Pat<(select (i1 (Op Val:$src1, Val:$src2)), Val:$src2, Val:$src1),
236 (SwapInst Val:$src1, Val:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000237}
238
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000239def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000240 return isPositiveHalfWord(N);
241}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000242
243multiclass MinMax_pats <PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000244 defm: T_MinMax_pats<Op, I32, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000245
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000246 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
247 IsPosHalf:$src1, IsPosHalf:$src2),
248 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000249 (Inst IntRegs:$src1, IntRegs:$src2)>;
250
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000251 def: Pat<(sext_inreg (select (i1 (Op IsPosHalf:$src1, IsPosHalf:$src2)),
252 IsPosHalf:$src2, IsPosHalf:$src1),
253 i16),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000254 (SwapInst IntRegs:$src1, IntRegs:$src2)>;
255}
256
257let AddedComplexity = 200 in {
258 defm: MinMax_pats<setge, A2_max, A2_min>;
259 defm: MinMax_pats<setgt, A2_max, A2_min>;
260 defm: MinMax_pats<setle, A2_min, A2_max>;
261 defm: MinMax_pats<setlt, A2_min, A2_max>;
262 defm: MinMax_pats<setuge, A2_maxu, A2_minu>;
263 defm: MinMax_pats<setugt, A2_maxu, A2_minu>;
264 defm: MinMax_pats<setule, A2_minu, A2_maxu>;
265 defm: MinMax_pats<setult, A2_minu, A2_maxu>;
266}
267
268class T_cmp64_rr_pat<InstHexagon MI, PatFrag CmpOp>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000269 : Pat<(i1 (CmpOp I64:$Rs, I64:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000270 (i1 (MI DoubleRegs:$Rs, DoubleRegs:$Rt))>;
271
272def: T_cmp64_rr_pat<C2_cmpeqp, seteq>;
273def: T_cmp64_rr_pat<C2_cmpgtp, setgt>;
274def: T_cmp64_rr_pat<C2_cmpgtup, setugt>;
275def: T_cmp64_rr_pat<C2_cmpgtp, RevCmp<setlt>>;
276def: T_cmp64_rr_pat<C2_cmpgtup, RevCmp<setult>>;
277
278def: Pat<(i64 (add I64:$Rs, I64:$Rt)), (A2_addp I64:$Rs, I64:$Rt)>;
279def: Pat<(i64 (sub I64:$Rs, I64:$Rt)), (A2_subp I64:$Rs, I64:$Rt)>;
280
281def: Pat<(i64 (and I64:$Rs, I64:$Rt)), (A2_andp I64:$Rs, I64:$Rt)>;
282def: Pat<(i64 (or I64:$Rs, I64:$Rt)), (A2_orp I64:$Rs, I64:$Rt)>;
283def: Pat<(i64 (xor I64:$Rs, I64:$Rt)), (A2_xorp I64:$Rs, I64:$Rt)>;
284
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000285def: Pat<(i1 (not I1:$Ps)), (C2_not PredRegs:$Ps)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000286
287def: Pat<(i1 (and I1:$Ps, I1:$Pt)), (C2_and I1:$Ps, I1:$Pt)>;
288def: Pat<(i1 (or I1:$Ps, I1:$Pt)), (C2_or I1:$Ps, I1:$Pt)>;
289def: Pat<(i1 (xor I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
290def: Pat<(i1 (and I1:$Ps, (not I1:$Pt))), (C2_andn I1:$Ps, I1:$Pt)>;
291def: Pat<(i1 (or I1:$Ps, (not I1:$Pt))), (C2_orn I1:$Ps, I1:$Pt)>;
292
293def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
294 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
295def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
296
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000297def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000298def: Pat<(brcond I1:$src1, bb:$block), (J2_jumpt PredRegs:$src1, bb:$block)>;
299def: Pat<(brind I32:$dst), (J2_jumpr IntRegs:$dst)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000300
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000301def: Pat<(retflag), (PS_jmpret (i32 R31))>;
302def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000303
304// Patterns to select load-indexed (i.e. load from base+offset).
305multiclass Loadx_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
306 InstHexagon MI> {
307 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
308 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
309 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000310 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000311 (VT (MI AddrFI:$fi, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000312 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000313 (VT (MI IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000314 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000315}
316
317let AddedComplexity = 20 in {
318 defm: Loadx_pat<load, i32, s30_2ImmPred, L2_loadri_io>;
319 defm: Loadx_pat<load, i64, s29_3ImmPred, L2_loadrd_io>;
320 defm: Loadx_pat<atomic_load_8 , i32, s32_0ImmPred, L2_loadrub_io>;
321 defm: Loadx_pat<atomic_load_16, i32, s31_1ImmPred, L2_loadruh_io>;
322 defm: Loadx_pat<atomic_load_32, i32, s30_2ImmPred, L2_loadri_io>;
323 defm: Loadx_pat<atomic_load_64, i64, s29_3ImmPred, L2_loadrd_io>;
324
325 defm: Loadx_pat<extloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
326 defm: Loadx_pat<extloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
327 defm: Loadx_pat<extloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
328 defm: Loadx_pat<sextloadi8, i32, s32_0ImmPred, L2_loadrb_io>;
329 defm: Loadx_pat<sextloadi16, i32, s31_1ImmPred, L2_loadrh_io>;
330 defm: Loadx_pat<zextloadi1, i32, s32_0ImmPred, L2_loadrub_io>;
331 defm: Loadx_pat<zextloadi8, i32, s32_0ImmPred, L2_loadrub_io>;
332 defm: Loadx_pat<zextloadi16, i32, s31_1ImmPred, L2_loadruh_io>;
333 // No sextloadi1.
334}
335
336// Sign-extending loads of i1 need to replicate the lowest bit throughout
337// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
338// do the trick.
339let AddedComplexity = 20 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000340def: Pat<(i32 (sextloadi1 I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000341 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
342
343def: Pat<(i32 (mul I32:$src1, I32:$src2)), (M2_mpyi I32:$src1, I32:$src2)>;
344def: Pat<(i32 (mulhs I32:$src1, I32:$src2)), (M2_mpy_up I32:$src1, I32:$src2)>;
345def: Pat<(i32 (mulhu I32:$src1, I32:$src2)), (M2_mpyu_up I32:$src1, I32:$src2)>;
346
347def: Pat<(mul IntRegs:$Rs, u32_0ImmPred:$u8),
348 (M2_mpysip IntRegs:$Rs, imm:$u8)>;
349def: Pat<(ineg (mul IntRegs:$Rs, u8_0ImmPred:$u8)),
350 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
351def: Pat<(mul IntRegs:$src1, s32_0ImmPred:$src2),
352 (M2_mpysmi IntRegs:$src1, imm:$src2)>;
353def: Pat<(add (mul IntRegs:$src2, u32_0ImmPred:$src3), IntRegs:$src1),
354 (M2_macsip IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
355def: Pat<(add (mul I32:$src2, I32:$src3), I32:$src1),
356 (M2_maci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000357def: Pat<(add (add IntRegs:$src2, s32_0ImmPred:$src3), IntRegs:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000358 (M2_accii IntRegs:$src1, IntRegs:$src2, imm:$src3)>;
359def: Pat<(add (add I32:$src2, I32:$src3), I32:$src1),
360 (M2_acci IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
361
362class T_MType_acc_pat1 <InstHexagon MI, SDNode firstOp, SDNode secOp,
363 PatLeaf ImmPred>
364 : Pat <(secOp IntRegs:$src1, (firstOp IntRegs:$src2, ImmPred:$src3)),
365 (MI IntRegs:$src1, IntRegs:$src2, ImmPred:$src3)>;
366
367class T_MType_acc_pat2 <InstHexagon MI, SDNode firstOp, SDNode secOp>
368 : Pat <(i32 (secOp IntRegs:$src1, (firstOp IntRegs:$src2, IntRegs:$src3))),
369 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
370
371def : T_MType_acc_pat2 <M2_xor_xacc, xor, xor>;
372def : T_MType_acc_pat1 <M2_macsin, mul, sub, u32_0ImmPred>;
373
374def : T_MType_acc_pat1 <M2_naccii, add, sub, s32_0ImmPred>;
375def : T_MType_acc_pat2 <M2_nacci, add, sub>;
376
377def: T_MType_acc_pat2 <M4_or_xor, xor, or>;
378def: T_MType_acc_pat2 <M4_and_xor, xor, and>;
379def: T_MType_acc_pat2 <M4_or_and, and, or>;
380def: T_MType_acc_pat2 <M4_and_and, and, and>;
381def: T_MType_acc_pat2 <M4_xor_and, and, xor>;
382def: T_MType_acc_pat2 <M4_or_or, or, or>;
383def: T_MType_acc_pat2 <M4_and_or, or, and>;
384def: T_MType_acc_pat2 <M4_xor_or, or, xor>;
385
386class T_MType_acc_pat3 <InstHexagon MI, SDNode firstOp, SDNode secOp>
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000387 : Pat <(secOp I32:$src1, (firstOp I32:$src2, (not I32:$src3))),
388 (MI IntRegs:$src1, IntRegs:$src2, IntRegs:$src3)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000389
390def: T_MType_acc_pat3 <M4_or_andn, and, or>;
391def: T_MType_acc_pat3 <M4_and_andn, and, and>;
392def: T_MType_acc_pat3 <M4_xor_andn, and, xor>;
393
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000394// This complex pattern is really only to detect various forms of
395// sign-extension i32->i64. The selected value will be of type i64
396// whose low word is the value being extended. The high word is
397// unspecified.
398def Usxtw : ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
399
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000400def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000401def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000402def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
Krzysztof Parzyszek84755102016-11-06 17:56:48 +0000403
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000404def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
405 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000406
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000407def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
408 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000409
410// Multiply and accumulate, use full result.
411// Rxx[+-]=mpy(Rs,Rt)
412
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000413def: Pat<(add I64:$Rx, (mul Sext64:$Rs, Sext64:$Rt)),
414 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000415
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000416def: Pat<(sub I64:$Rx, (mul Sext64:$Rs, Sext64:$Rt)),
417 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000418
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000419def: Pat<(add I64:$Rx, (mul (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
420 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000421
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000422def: Pat<(add I64:$Rx, (mul (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
423 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000424
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000425def: Pat<(sub I64:$Rx, (mul (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
426 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000427
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000428def: Pat<(sub I64:$Rx, (mul (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
429 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000430
431class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset,
432 InstHexagon MI>
433 : Pat<(Store Value:$src1, I32:$src2, Offset:$offset),
434 (MI I32:$src2, imm:$offset, Value:$src1)>;
435
436def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
437def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
438def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
439def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
440
441// Patterns for generating stores, where the address takes different forms:
442// - frameindex,
443// - frameindex + offset,
444// - base + offset,
445// - simple (base address without offset).
446// These would usually be used together (via Storex_pat defined below), but
447// in some cases one may want to apply different properties (such as
448// AddedComplexity) to the individual patterns.
449class Storex_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
450 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
451multiclass Storex_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
452 InstHexagon MI> {
453 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
454 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000455 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000456 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
457}
458multiclass Storex_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
459 InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000460 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000461 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000462 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000463 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
464}
465class Storex_simple_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000466 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000467 (MI IntRegs:$Rs, 0, Value:$Rt)>;
468
469// Patterns for generating stores, where the address takes different forms,
470// and where the value being stored is transformed through the value modifier
471// ValueMod. The address forms are same as above.
472class Storexm_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
473 InstHexagon MI>
474 : Pat<(Store Value:$Rs, AddrFI:$fi),
475 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
476multiclass Storexm_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
477 PatFrag ValueMod, InstHexagon MI> {
478 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
479 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000480 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000481 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
482}
483multiclass Storexm_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
484 PatFrag ValueMod, InstHexagon MI> {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000485 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000486 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000487 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000488 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
489}
490class Storexm_simple_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
491 InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000492 : Pat<(Store Value:$Rt, I32:$Rs),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000493 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
494
495multiclass Storex_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
496 InstHexagon MI> {
497 def: Storex_fi_pat <Store, Value, MI>;
498 defm: Storex_fi_add_pat <Store, Value, ImmPred, MI>;
499 defm: Storex_add_pat <Store, Value, ImmPred, MI>;
500}
501
502multiclass Storexm_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
503 PatFrag ValueMod, InstHexagon MI> {
504 def: Storexm_fi_pat <Store, Value, ValueMod, MI>;
505 defm: Storexm_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
506 defm: Storexm_add_pat <Store, Value, ImmPred, ValueMod, MI>;
507}
508
509// Regular stores in the DAG have two operands: value and address.
510// Atomic stores also have two, but they are reversed: address, value.
511// To use atomic stores with the patterns, they need to have their operands
512// swapped. This relies on the knowledge that the F.Fragment uses names
513// "ptr" and "val".
514class SwapSt<PatFrag F>
515 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
516 F.OperandTransform>;
517
518let AddedComplexity = 20 in {
519 defm: Storex_pat<truncstorei8, I32, s32_0ImmPred, S2_storerb_io>;
520 defm: Storex_pat<truncstorei16, I32, s31_1ImmPred, S2_storerh_io>;
521 defm: Storex_pat<store, I32, s30_2ImmPred, S2_storeri_io>;
522 defm: Storex_pat<store, I64, s29_3ImmPred, S2_storerd_io>;
523
524 defm: Storex_pat<SwapSt<atomic_store_8>, I32, s32_0ImmPred, S2_storerb_io>;
525 defm: Storex_pat<SwapSt<atomic_store_16>, I32, s31_1ImmPred, S2_storerh_io>;
526 defm: Storex_pat<SwapSt<atomic_store_32>, I32, s30_2ImmPred, S2_storeri_io>;
527 defm: Storex_pat<SwapSt<atomic_store_64>, I64, s29_3ImmPred, S2_storerd_io>;
528}
529
530// Simple patterns should be tried with the least priority.
531def: Storex_simple_pat<truncstorei8, I32, S2_storerb_io>;
532def: Storex_simple_pat<truncstorei16, I32, S2_storerh_io>;
533def: Storex_simple_pat<store, I32, S2_storeri_io>;
534def: Storex_simple_pat<store, I64, S2_storerd_io>;
535
536def: Storex_simple_pat<SwapSt<atomic_store_8>, I32, S2_storerb_io>;
537def: Storex_simple_pat<SwapSt<atomic_store_16>, I32, S2_storerh_io>;
538def: Storex_simple_pat<SwapSt<atomic_store_32>, I32, S2_storeri_io>;
539def: Storex_simple_pat<SwapSt<atomic_store_64>, I64, S2_storerd_io>;
540
541let AddedComplexity = 20 in {
542 defm: Storexm_pat<truncstorei8, I64, s32_0ImmPred, LoReg, S2_storerb_io>;
543 defm: Storexm_pat<truncstorei16, I64, s31_1ImmPred, LoReg, S2_storerh_io>;
544 defm: Storexm_pat<truncstorei32, I64, s30_2ImmPred, LoReg, S2_storeri_io>;
545}
546
547def: Storexm_simple_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
548def: Storexm_simple_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
549def: Storexm_simple_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
550
Krzysztof Parzyszekef580172017-05-30 17:47:51 +0000551def: Pat <(i64 (sext I32:$src)), (A2_sxtw I32:$src)>;
552def: Pat <(i64 (sext_inreg I64:$src, i32)), (A2_sxtw (LoReg I64:$src))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000553
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000554def: Pat<(select (i1 (setlt I32:$src, 0)), (sub 0, I32:$src), I32:$src),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000555 (A2_abs IntRegs:$src)>;
556
557let AddedComplexity = 50 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000558def: Pat<(xor (add (sra I32:$src, (i32 31)),
559 I32:$src),
560 (sra I32:$src, (i32 31))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000561 (A2_abs IntRegs:$src)>;
562
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000563def: Pat<(sra I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000564 (S2_asr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000565def: Pat<(srl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000566 (S2_lsr_i_r IntRegs:$src, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000567def: Pat<(shl I32:$src, u5_0ImmPred:$u5),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000568 (S2_asl_i_r IntRegs:$src, imm:$u5)>;
569
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000570def: Pat<(sra (add (sra I32:$src1, u5_0ImmPred:$src2), 1), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000571 (S2_asr_i_r_rnd IntRegs:$src1, u5_0ImmPred:$src2)>;
572
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000573def : Pat<(not I64:$src1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000574 (A2_notp DoubleRegs:$src1)>;
575
576// Count leading zeros.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000577def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000578def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
579
580// Count trailing zeros: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000581def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000582
583// Count leading ones.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000584def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000585def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
586
587// Count trailing ones: 32-bit.
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000588def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000589
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000590let AddedComplexity = 20 in { // Complexity greater than and/or/xor
591 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
592 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
593 def: Pat<(or I32:$Rs, IsPow2_32:$V),
594 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
595 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
596 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
597
598 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
599 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
600 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
601 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
602 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
603 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
604}
605
606// Clr/set/toggle bit for 64-bit values with immediate bit index.
607let AddedComplexity = 20 in { // Complexity greater than and/or/xor
608 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
609 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000610 (i32 (HiReg $Rss)), isub_hi,
611 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000612 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
613 (REG_SEQUENCE DoubleRegs,
614 (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000615 isub_hi,
616 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000617
618 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
619 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000620 (i32 (HiReg $Rss)), isub_hi,
621 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000622 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
623 (REG_SEQUENCE DoubleRegs,
624 (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000625 isub_hi,
626 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000627
628 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
629 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000630 (i32 (HiReg $Rss)), isub_hi,
631 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000632 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
633 (REG_SEQUENCE DoubleRegs,
634 (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000635 isub_hi,
636 (i32 (LoReg $Rss)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000637}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000638
639let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000640 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000641 (S2_tstbit_i IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000642 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000643 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000644 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000645 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000646 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000647 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
648}
649
650let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000651 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000652 (C2_bitsclri IntRegs:$Rs, u6_0ImmPred:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000653 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000654 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
655}
656
657let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000658def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000659 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
660
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000661def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000662 (i32 8)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000663 (i32 (zextloadi8 (add I32:$b, 2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000664 (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000665 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
666 (zextloadi8 I32:$b)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000667 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
668
669// Patterns for loads of i1:
670def: Pat<(i1 (load AddrFI:$fi)),
671 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000672def: Pat<(i1 (load (add I32:$Rs, s32_0ImmPred:$Off))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000673 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000674def: Pat<(i1 (load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000675 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
676
677def I1toI32: OutPatFrag<(ops node:$Rs),
678 (C2_muxii (i1 $Rs), 1, 0)>;
679
680def I32toI1: OutPatFrag<(ops node:$Rs),
681 (i1 (C2_tfrrp (i32 $Rs)))>;
682
683defm: Storexm_pat<store, I1, s32_0ImmPred, I1toI32, S2_storerb_io>;
684def: Storexm_simple_pat<store, I1, I1toI32, S2_storerb_io>;
685
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000686def: Pat<(sra (add (sra I64:$src, u6_0ImmPred:$u6), 1), (i32 1)),
687 (S2_asr_i_p_rnd DoubleRegs:$src, imm:$u6)>, Requires<[HasV5T]>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000688def: Pat<(sra I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000689 (S2_asr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000690def: Pat<(srl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000691 (S2_lsr_i_p DoubleRegs:$src, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000692def: Pat<(shl I64:$src, u6_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000693 (S2_asl_i_p DoubleRegs:$src, imm:$u6)>;
694
695let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000696def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000697 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
698
699def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
700def: Pat<(HexagonBARRIER), (Y2_barrier)>;
701
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +0000702def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000703 (PS_fi (i32 AddrFI:$Rs), s32_0ImmPred:$off)>;
704
705
706// Support for generating global address.
707// Taken from X86InstrInfo.td.
708def SDTHexagonCONST32 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
709 SDTCisVT<1, i32>,
710 SDTCisPtrTy<0>]>;
711def HexagonCONST32 : SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
712def HexagonCONST32_GP : SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
713
714// Map TLS addressses to A2_tfrsi.
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +0000715def: Pat<(HexagonCONST32 tglobaltlsaddr:$addr), (A2_tfrsi s32_0Imm:$addr)>;
716def: Pat<(HexagonCONST32 bbl:$label), (A2_tfrsi s32_0Imm:$label)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000717
718def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
719def: Pat<(i1 0), (PS_false)>;
720def: Pat<(i1 1), (PS_true)>;
721
722// Pseudo instructions.
Serge Pavlovd526b132017-05-09 13:35:13 +0000723def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32>,
724 SDTCisVT<1, i32> ]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000725def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
726 SDTCisVT<1, i32> ]>;
727
728def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
729 [SDNPHasChain, SDNPOutGlue]>;
730def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
731 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
732
733def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
734
735// For tailcalls a HexagonTCRet SDNode has 3 SDNode Properties - a chain,
736// Optional Flag and Variable Arguments.
737// Its 1 Operand has pointer type.
738def HexagonTCRet : SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
739 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
740
741
Serge Pavlovd526b132017-05-09 13:35:13 +0000742def: Pat<(callseq_start timm:$amt, timm:$amt2),
743 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000744def: Pat<(callseq_end timm:$amt1, timm:$amt2),
745 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
746
747//Tail calls.
748def: Pat<(HexagonTCRet tglobaladdr:$dst),
749 (PS_tailcall_i tglobaladdr:$dst)>;
750def: Pat<(HexagonTCRet texternalsym:$dst),
751 (PS_tailcall_i texternalsym:$dst)>;
752def: Pat<(HexagonTCRet I32:$dst),
753 (PS_tailcall_r I32:$dst)>;
754
755// Map from r0 = and(r1, 65535) to r0 = zxth(r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000756def: Pat<(and I32:$src1, 65535),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000757 (A2_zxth IntRegs:$src1)>;
758
759// Map from r0 = and(r1, 255) to r0 = zxtb(r1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000760def: Pat<(and I32:$src1, 255),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000761 (A2_zxtb IntRegs:$src1)>;
762
763// Map Add(p1, true) to p1 = not(p1).
764// Add(p1, false) should never be produced,
765// if it does, it got to be mapped to NOOP.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000766def: Pat<(add I1:$src1, -1),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000767 (C2_not PredRegs:$src1)>;
768
769// Map from p0 = pnot(p0); r0 = mux(p0, #i, #j) => r0 = mux(p0, #j, #i).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000770def: Pat<(select (not I1:$src1), s8_0ImmPred:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000771 (C2_muxii PredRegs:$src1, s32_0ImmPred:$src3, s8_0ImmPred:$src2)>;
772
773// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
774// => r0 = C2_muxir(p0, r1, #i)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000775def: Pat<(select (not I1:$src1), s32_0ImmPred:$src2,
776 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000777 (C2_muxir PredRegs:$src1, IntRegs:$src3, s32_0ImmPred:$src2)>;
778
779// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
780// => r0 = C2_muxri (p0, #i, r1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000781def: Pat<(select (not I1:$src1), IntRegs:$src2, s32_0ImmPred:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000782 (C2_muxri PredRegs:$src1, s32_0ImmPred:$src3, IntRegs:$src2)>;
783
784// Map from p0 = pnot(p0); if (p0) jump => if (!p0) jump.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000785def: Pat<(brcond (not I1:$src1), bb:$offset),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000786 (J2_jumpf PredRegs:$src1, bb:$offset)>;
787
788// Map from Rdd = sign_extend_inreg(Rss, i32) -> Rdd = A2_sxtw(Rss.lo).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000789def: Pat<(i64 (sext_inreg I64:$src1, i32)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000790 (A2_sxtw (LoReg DoubleRegs:$src1))>;
791
792// Map from Rdd = sign_extend_inreg(Rss, i16) -> Rdd = A2_sxtw(A2_sxth(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000793def: Pat<(i64 (sext_inreg I64:$src1, i16)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000794 (A2_sxtw (A2_sxth (LoReg DoubleRegs:$src1)))>;
795
796// Map from Rdd = sign_extend_inreg(Rss, i8) -> Rdd = A2_sxtw(A2_sxtb(Rss.lo)).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000797def: Pat<(i64 (sext_inreg I64:$src1, i8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000798 (A2_sxtw (A2_sxtb (LoReg DoubleRegs:$src1)))>;
799
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000800def: Pat<(brcond (i1 (setne I32:$Rs, I32:$Rt)), bb:$offset),
801 (J2_jumpf (C2_cmpeq I32:$Rs, I32:$Rt), bb:$offset)>;
802def: Pat<(brcond (i1 (setne I32:$Rs, s10_0ImmPred:$s10)), bb:$offset),
803 (J2_jumpf (C2_cmpeqi I32:$Rs, imm:$s10), bb:$offset)>;
804def: Pat<(brcond (i1 (setne I1:$Pu, (i1 -1))), bb:$offset),
805 (J2_jumpf PredRegs:$Pu, bb:$offset)>;
806def: Pat<(brcond (i1 (setne I1:$Pu, (i1 0))), bb:$offset),
807 (J2_jumpt PredRegs:$Pu, bb:$offset)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000808
809// cmp.lt(Rs, Imm) -> !cmp.ge(Rs, Imm) -> !cmp.gt(Rs, Imm-1)
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000810def: Pat<(brcond (i1 (setlt I32:$Rs, s8_0ImmPred:$s8)), bb:$offset),
811 (J2_jumpf (C2_cmpgti IntRegs:$Rs, (SDEC1 imm:$s8)), bb:$offset)>;
812
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000813
814// Map from a 64-bit select to an emulated 64-bit mux.
815// Hexagon does not support 64-bit MUXes; so emulate with combines.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000816def: Pat<(select I1:$src1, I64:$src2,
817 I64:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000818 (A2_combinew (C2_mux PredRegs:$src1, (HiReg DoubleRegs:$src2),
819 (HiReg DoubleRegs:$src3)),
820 (C2_mux PredRegs:$src1, (LoReg DoubleRegs:$src2),
821 (LoReg DoubleRegs:$src3)))>;
822
823// Map from a 1-bit select to logical ops.
824// From LegalizeDAG.cpp: (B1 ? B2 : B3) <=> (B1 & B2)|(!B1&B3).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000825def: Pat<(select I1:$src1, I1:$src2, I1:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000826 (C2_or (C2_and PredRegs:$src1, PredRegs:$src2),
827 (C2_and (C2_not PredRegs:$src1), PredRegs:$src3))>;
828
829// Map for truncating from 64 immediates to 32 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000830def: Pat<(i32 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000831 (LoReg DoubleRegs:$src)>;
832
833// Map for truncating from i64 immediates to i1 bit immediates.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000834def: Pat<(i1 (trunc I64:$src)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000835 (C2_tfrrp (LoReg DoubleRegs:$src))>;
836
837// rs <= rt -> !(rs > rt).
838let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000839def: Pat<(i1 (setle I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000840 (C2_not (C2_cmpgti IntRegs:$src1, s32_0ImmPred:$src2))>;
841
842// rs <= rt -> !(rs > rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000843def : Pat<(i1 (setle I32:$src1, I32:$src2)),
844 (i1 (C2_not (C2_cmpgt I32:$src1, I32:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000845
846// Rss <= Rtt -> !(Rss > Rtt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000847def: Pat<(i1 (setle I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000848 (C2_not (C2_cmpgtp DoubleRegs:$src1, DoubleRegs:$src2))>;
849
850// Map cmpne -> cmpeq.
851// Hexagon_TODO: We should improve on this.
852// rs != rt -> !(rs == rt).
853let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000854def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000855 (C2_not (C2_cmpeqi IntRegs:$src1, s32_0ImmPred:$src2))>;
856
857// Convert setne back to xor for hexagon since we compute w/ pred registers.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000858def: Pat<(i1 (setne I1:$src1, I1:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000859 (C2_xor PredRegs:$src1, PredRegs:$src2)>;
860
861// Map cmpne(Rss) -> !cmpew(Rss).
862// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000863def: Pat<(i1 (setne I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000864 (C2_not (C2_cmpeqp DoubleRegs:$src1, DoubleRegs:$src2))>;
865
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000866// rs >= rt -> rt <= rs
867def: Pat<(i1 (setge I32:$Rs, I32:$Rt)),
868 (C4_cmplte I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000869
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000870let AddedComplexity = 30 in
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +0000871def: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)),
872 (C2_cmpgti IntRegs:$Rs, (SDEC1 imm:$s10))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000873
874// Map cmpge(Rss, Rtt) -> !cmpgt(Rtt, Rss).
875// rss >= rtt -> !(rtt > rss).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000876def: Pat<(i1 (setge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000877 (C2_not (C2_cmpgtp DoubleRegs:$src2, DoubleRegs:$src1))>;
878
879// Map cmplt(Rs, Imm) -> !cmpge(Rs, Imm).
880// !cmpge(Rs, Imm) -> !cmpgt(Rs, Imm-1).
881// rs < rt -> !(rs >= rt).
882let AddedComplexity = 30 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000883def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000884 (C2_not (C2_cmpgti IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000885
886// Generate cmpgeu(Rs, #0) -> cmpeq(Rs, Rs)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000887def: Pat<(i1 (setuge I32:$src1, 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000888 (C2_cmpeq IntRegs:$src1, IntRegs:$src1)>;
889
890// Generate cmpgeu(Rs, #u8) -> cmpgtu(Rs, #u8 -1)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000891def: Pat<(i1 (setuge I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000892 (C2_cmpgtui IntRegs:$src1, (UDEC1 u32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000893
894// Generate cmpgtu(Rs, #u9)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000895def: Pat<(i1 (setugt I32:$src1, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000896 (C2_cmpgtui IntRegs:$src1, u32_0ImmPred:$src2)>;
897
898// Map from Rs >= Rt -> !(Rt > Rs).
899// rs >= rt -> !(rt > rs).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000900def: Pat<(i1 (setuge I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000901 (C2_not (C2_cmpgtup DoubleRegs:$src2, DoubleRegs:$src1))>;
902
903// Map from cmpleu(Rss, Rtt) -> !cmpgtu(Rss, Rtt-1).
904// Map from (Rs <= Rt) -> !(Rs > Rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000905def: Pat<(i1 (setule I64:$src1, I64:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000906 (C2_not (C2_cmpgtup DoubleRegs:$src1, DoubleRegs:$src2))>;
907
908// Sign extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000909// sext i1->i32
910def: Pat<(i32 (sext I1:$Pu)),
911 (C2_muxii I1:$Pu, -1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000912
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000913// sext i1->i64
914def: Pat<(i64 (sext I1:$Pu)),
915 (A2_combinew (C2_muxii PredRegs:$Pu, -1, 0),
916 (C2_muxii PredRegs:$Pu, -1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000917
918// Zero extends.
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000919// zext i1->i32
920def: Pat<(i32 (zext I1:$Pu)),
921 (C2_muxii PredRegs:$Pu, 1, 0)>;
922
923// zext i1->i64
924def: Pat<(i64 (zext I1:$Pu)),
925 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
926
927// zext i32->i64
928def: Pat<(Zext64 I32:$Rs),
929 (ToZext64 IntRegs:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000930
931// Map from Rs = Pd to Pd = mux(Pd, #1, #0)
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000932def: Pat<(i32 (anyext I1:$Pu)),
933 (C2_muxii PredRegs:$Pu, 1, 0)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000934
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000935// Map from Rss = Pd to Rdd = combine(#0, (mux(Pd, #1, #0)))
936def: Pat<(i64 (anyext I1:$Pu)),
937 (ToZext64 (C2_muxii PredRegs:$Pu, 1, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000938
939// Clear the sign bit in a 64-bit register.
940def ClearSign : OutPatFrag<(ops node:$Rss),
941 (A2_combinew (S2_clrbit_i (HiReg $Rss), 31), (LoReg $Rss))>;
942
943def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
944 (A2_addp
945 (M2_dpmpyuu_acc_s0
946 (S2_lsr_i_p
947 (A2_addp
948 (M2_dpmpyuu_acc_s0
949 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
950 (HiReg $Rss),
951 (LoReg $Rtt)),
952 (A2_combinew (A2_tfrsi 0),
953 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
954 32),
955 (HiReg $Rss),
956 (HiReg $Rtt)),
957 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
958
959// Multiply 64-bit unsigned and use upper result.
960def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
961
962// Multiply 64-bit signed and use upper result.
963//
964// For two signed 64-bit integers A and B, let A' and B' denote A and B
965// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
966// sign bit of A (and identically for B). With this notation, the signed
967// product A*B can be written as:
968// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
969// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
970// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
971// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
972
973def : Pat <(mulhs I64:$Rss, I64:$Rtt),
974 (A2_subp
975 (MulHU $Rss, $Rtt),
976 (A2_addp
977 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
978 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
979
980// Hexagon specific ISD nodes.
981def SDTHexagonALLOCA : SDTypeProfile<1, 2,
982 [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
983def HexagonALLOCA : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA,
984 [SDNPHasChain]>;
985
986
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000987def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000988 (PS_alloca IntRegs:$Rs, imm:$A)>;
989
990def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
991def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
992
993def: Pat<(HexagonJT tjumptable:$dst), (A2_tfrsi imm:$dst)>;
994def: Pat<(HexagonCP tconstpool:$dst), (A2_tfrsi imm:$dst)>;
995
996let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +0000997def: Pat<(add I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
998def: Pat<(sub I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
999def: Pat<(and I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1000def: Pat<(or I32:$src1, (sra I32:$Rs, u5_0ImmPred:$u5)), (S2_asr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001001
1002let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001003def: Pat<(add I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1004def: Pat<(sub I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1005def: Pat<(and I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1006def: Pat<(or I64:$src1, (sra I64:$Rs, u6_0ImmPred:$u5)), (S2_asr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001007
1008let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001009def: Pat<(add I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1010def: Pat<(sub I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1011def: Pat<(and I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1012def: Pat<(or I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001013let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001014def: Pat<(xor I32:$src1, (srl I32:$Rs, u5_0ImmPred:$u5)), (S2_lsr_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001015
1016let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001017def: Pat<(add I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1018def: Pat<(sub I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1019def: Pat<(and I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1020def: Pat<(or I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001021let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001022def: Pat<(xor I64:$src1, (srl I64:$Rs, u6_0ImmPred:$u5)), (S2_lsr_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001023
1024let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001025def: Pat<(add I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_acc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1026def: Pat<(sub I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_nac IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1027def: Pat<(and I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_and IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
1028def: Pat<(or I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_or IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001029let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001030def: Pat<(xor I32:$src1, (shl I32:$Rs, u5_0ImmPred:$u5)), (S2_asl_i_r_xacc IntRegs:$src1, IntRegs:$Rs, u5_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001031
1032let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001033def: Pat<(add I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1034def: Pat<(sub I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1035def: Pat<(and I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_and DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
1036def: Pat<(or I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_or DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001037let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001038def: Pat<(xor I64:$src1, (shl I64:$Rs, u6_0ImmPred:$u5)), (S2_asl_i_p_xacc DoubleRegs:$src1, DoubleRegs:$Rs, u6_0ImmPred:$u5)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001039
1040let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001041def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1042def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1043def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1044def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_asl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001045let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001046def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1047def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1048def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1049def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1050def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_asl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001051
1052let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001053def: Pat<(add I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1054def: Pat<(sub I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1055def: Pat<(and I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1056def: Pat<(or I32:$src1, (sra I32:$Rs, I32:$Rt)), (S2_asr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001057let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001058def: Pat<(add I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1059def: Pat<(sub I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1060def: Pat<(and I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1061def: Pat<(or I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1062def: Pat<(xor I64:$src1, (sra I64:$Rs, I32:$Rt)), (S2_asr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001063
1064let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001065def: Pat<(add I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1066def: Pat<(sub I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1067def: Pat<(and I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1068def: Pat<(or I32:$src1, (srl I32:$Rs, I32:$Rt)), (S2_lsr_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001069let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001070def: Pat<(add I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1071def: Pat<(sub I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1072def: Pat<(and I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1073def: Pat<(or I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1074def: Pat<(xor I64:$src1, (srl I64:$Rs, I32:$Rt)), (S2_lsr_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001075
1076let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001077def: Pat<(add I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_acc IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1078def: Pat<(sub I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_nac IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1079def: Pat<(and I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_and IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
1080def: Pat<(or I32:$src1, (shl I32:$Rs, I32:$Rt)), (S2_lsl_r_r_or IntRegs:$src1, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001081let AddedComplexity = 100 in
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001082def: Pat<(add I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_acc DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1083def: Pat<(sub I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_nac DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1084def: Pat<(and I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_and DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1085def: Pat<(or I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_or DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
1086def: Pat<(xor I64:$src1, (shl I64:$Rs, I32:$Rt)), (S2_lsl_r_p_xor DoubleRegs:$src1, DoubleRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001087
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001088def: Pat<(sra I64:$src1, I32:$src2), (S2_asr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1089def: Pat<(srl I64:$src1, I32:$src2), (S2_lsr_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1090def: Pat<(shl I64:$src1, I32:$src2), (S2_asl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
1091def: Pat<(shl I64:$src1, I32:$src2), (S2_lsl_r_p DoubleRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001092
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001093def: Pat<(sra I32:$src1, I32:$src2), (S2_asr_r_r IntRegs:$src1, IntRegs:$src2)>;
1094def: Pat<(srl I32:$src1, I32:$src2), (S2_lsr_r_r IntRegs:$src1, IntRegs:$src2)>;
1095def: Pat<(shl I32:$src1, I32:$src2), (S2_asl_r_r IntRegs:$src1, IntRegs:$src2)>;
1096def: Pat<(shl I32:$src1, I32:$src2), (S2_lsl_r_r IntRegs:$src1, IntRegs:$src2)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001097
1098def SDTHexagonINSERT:
1099 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1100 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
1101def SDTHexagonINSERTRP:
1102 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
1103 SDTCisInt<0>, SDTCisVT<3, i64>]>;
1104
1105def HexagonINSERT : SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
1106def HexagonINSERTRP : SDNode<"HexagonISD::INSERTRP", SDTHexagonINSERTRP>;
1107
1108def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
1109 (S2_insert I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2)>;
1110def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
1111 (S2_insertp I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2)>;
1112def: Pat<(HexagonINSERTRP I32:$Rs, I32:$Rt, I64:$Ru),
1113 (S2_insert_rp I32:$Rs, I32:$Rt, I64:$Ru)>;
1114def: Pat<(HexagonINSERTRP I64:$Rs, I64:$Rt, I64:$Ru),
1115 (S2_insertp_rp I64:$Rs, I64:$Rt, I64:$Ru)>;
1116
1117let AddedComplexity = 100 in
1118def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
1119 (i32 (extloadi8 (add I32:$b, 3))),
1120 24, 8),
1121 (i32 16)),
1122 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1123 (zextloadi8 I32:$b)),
1124 (A2_swiz (L2_loadri_io I32:$b, 0))>;
1125
1126def SDTHexagonEXTRACTU:
1127 SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1128 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
1129def SDTHexagonEXTRACTURP:
1130 SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
1131 SDTCisVT<2, i64>]>;
1132
1133def HexagonEXTRACTU : SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
1134def HexagonEXTRACTURP : SDNode<"HexagonISD::EXTRACTURP", SDTHexagonEXTRACTURP>;
1135
1136def: Pat<(HexagonEXTRACTU I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3),
1137 (S2_extractu I32:$src1, u5_0ImmPred:$src2, u5_0ImmPred:$src3)>;
1138def: Pat<(HexagonEXTRACTU I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3),
1139 (S2_extractup I64:$src1, u6_0ImmPred:$src2, u6_0ImmPred:$src3)>;
1140def: Pat<(HexagonEXTRACTURP I32:$src1, I64:$src2),
1141 (S2_extractu_rp I32:$src1, I64:$src2)>;
1142def: Pat<(HexagonEXTRACTURP I64:$src1, I64:$src2),
1143 (S2_extractup_rp I64:$src1, I64:$src2)>;
1144
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001145def n8_0ImmPred: PatLeaf<(i32 imm), [{
1146 int64_t V = N->getSExtValue();
1147 return -255 <= V && V <= 0;
1148}]>;
1149
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001150// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001151def: Pat<(mul I32:$src1, (ineg n8_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001152 (M2_mpysin IntRegs:$src1, u8_0ImmPred:$src2)>;
1153
1154multiclass MinMax_pats_p<PatFrag Op, InstHexagon Inst, InstHexagon SwapInst> {
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00001155 defm: T_MinMax_pats<Op, I64, Inst, SwapInst>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001156}
1157
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001158def: Pat<(add Sext64:$Rs, I64:$Rt),
1159 (A2_addsp (LoReg Sext64:$Rs), DoubleRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001160
1161let AddedComplexity = 200 in {
1162 defm: MinMax_pats_p<setge, A2_maxp, A2_minp>;
1163 defm: MinMax_pats_p<setgt, A2_maxp, A2_minp>;
1164 defm: MinMax_pats_p<setle, A2_minp, A2_maxp>;
1165 defm: MinMax_pats_p<setlt, A2_minp, A2_maxp>;
1166 defm: MinMax_pats_p<setuge, A2_maxup, A2_minup>;
1167 defm: MinMax_pats_p<setugt, A2_maxup, A2_minup>;
1168 defm: MinMax_pats_p<setule, A2_minup, A2_maxup>;
1169 defm: MinMax_pats_p<setult, A2_minup, A2_maxup>;
1170}
1171
1172def callv3 : SDNode<"HexagonISD::CALL", SDT_SPCall,
1173 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1174
1175def callv3nr : SDNode<"HexagonISD::CALLnr", SDT_SPCall,
1176 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
1177
1178
1179// Map call instruction
1180def : Pat<(callv3 I32:$dst),
1181 (J2_callr I32:$dst)>;
1182def : Pat<(callv3 tglobaladdr:$dst),
1183 (J2_call tglobaladdr:$dst)>;
1184def : Pat<(callv3 texternalsym:$dst),
1185 (J2_call texternalsym:$dst)>;
1186def : Pat<(callv3 tglobaltlsaddr:$dst),
1187 (J2_call tglobaltlsaddr:$dst)>;
1188
1189def : Pat<(callv3nr I32:$dst),
1190 (PS_callr_nr I32:$dst)>;
1191def : Pat<(callv3nr tglobaladdr:$dst),
1192 (PS_call_nr tglobaladdr:$dst)>;
1193def : Pat<(callv3nr texternalsym:$dst),
1194 (PS_call_nr texternalsym:$dst)>;
1195
1196
1197def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
1198def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
1199
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001200
1201// Pats for instruction selection.
1202
1203// A class to embed the usual comparison patfrags within a zext to i32.
1204// The seteq/setne frags use "lhs" and "rhs" as operands, so use the same
1205// names, or else the frag's "body" won't match the operands.
1206class CmpInReg<PatFrag Op>
1207 : PatFrag<(ops node:$lhs, node:$rhs),(i32 (zext (i1 Op.Fragment)))>;
1208
1209def: T_cmp32_rr_pat<A4_rcmpeq, CmpInReg<seteq>, i32>;
1210def: T_cmp32_rr_pat<A4_rcmpneq, CmpInReg<setne>, i32>;
1211
1212def: T_cmp32_rr_pat<C4_cmpneq, setne, i1>;
1213def: T_cmp32_rr_pat<C4_cmplte, setle, i1>;
1214def: T_cmp32_rr_pat<C4_cmplteu, setule, i1>;
1215
1216def: T_cmp32_rr_pat<C4_cmplte, RevCmp<setge>, i1>;
1217def: T_cmp32_rr_pat<C4_cmplteu, RevCmp<setuge>, i1>;
1218
1219let AddedComplexity = 100 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001220 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001221 255), 0)),
1222 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001223 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001224 255), 0)),
1225 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001226 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001227 65535), 0)),
1228 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001229 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001230 65535), 0)),
1231 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
1232}
1233
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001234def: Pat<(i32 (zext (i1 (seteq I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001235 (A4_rcmpeqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001236def: Pat<(i32 (zext (i1 (setne I32:$Rs, s32_0ImmPred:$s8)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001237 (A4_rcmpneqi IntRegs:$Rs, s32_0ImmPred:$s8)>;
1238
1239// Preserve the S2_tstbit_r generation
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001240def: Pat<(i32 (zext (i1 (setne (i32 (and (i32 (shl 1, I32:$src2)),
1241 I32:$src1)), 0)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001242 (C2_muxii (S2_tstbit_r IntRegs:$src1, IntRegs:$src2), 1, 0)>;
1243
1244// The complexity of the combines involving immediates should be greater
1245// than the complexity of the combine with two registers.
1246let AddedComplexity = 50 in {
1247def: Pat<(HexagonCOMBINE IntRegs:$r, s32_0ImmPred:$i),
1248 (A4_combineri IntRegs:$r, s32_0ImmPred:$i)>;
1249
1250def: Pat<(HexagonCOMBINE s32_0ImmPred:$i, IntRegs:$r),
1251 (A4_combineir s32_0ImmPred:$i, IntRegs:$r)>;
1252}
1253
1254// The complexity of the combine with two immediates should be greater than
1255// the complexity of a combine involving a register.
1256let AddedComplexity = 75 in {
1257def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, u32_0ImmPred:$u6),
1258 (A4_combineii imm:$s8, imm:$u6)>;
1259def: Pat<(HexagonCOMBINE s32_0ImmPred:$s8, s8_0ImmPred:$S8),
1260 (A2_combineii imm:$s8, imm:$S8)>;
1261}
1262
1263
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001264// Patterns to generate indexed loads with different forms of the address:
1265// - frameindex,
1266// - base + offset,
1267// - base (without offset).
1268multiclass Loadxm_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1269 PatLeaf ImmPred, InstHexagon MI> {
1270 def: Pat<(VT (Load AddrFI:$fi)),
1271 (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1272 def: Pat<(VT (Load (add AddrFI:$fi, ImmPred:$Off))),
1273 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1274 def: Pat<(VT (Load (add IntRegs:$Rs, ImmPred:$Off))),
1275 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001276 def: Pat<(VT (Load I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001277 (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1278}
1279
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001280defm: Loadxm_pat<extloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1281defm: Loadxm_pat<extloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1282defm: Loadxm_pat<extloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1283defm: Loadxm_pat<zextloadi1, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1284defm: Loadxm_pat<zextloadi8, i64, ToZext64, s32_0ImmPred, L2_loadrub_io>;
1285defm: Loadxm_pat<zextloadi16, i64, ToZext64, s31_1ImmPred, L2_loadruh_io>;
1286defm: Loadxm_pat<sextloadi8, i64, ToSext64, s32_0ImmPred, L2_loadrb_io>;
1287defm: Loadxm_pat<sextloadi16, i64, ToSext64, s31_1ImmPred, L2_loadrh_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001288
1289// Map Rdd = anyext(Rs) -> Rdd = combine(#0, Rs).
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00001290def: Pat<(Aext64 I32:$src1), (ToZext64 IntRegs:$src1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001291
1292multiclass T_LoadAbsReg_Pat <PatFrag ldOp, InstHexagon MI, ValueType VT = i32> {
1293 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1294 (HexagonCONST32 tglobaladdr:$src3)))),
1295 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3)>;
1296 def : Pat <(VT (ldOp (add IntRegs:$src1,
1297 (HexagonCONST32 tglobaladdr:$src2)))),
1298 (MI IntRegs:$src1, 0, tglobaladdr:$src2)>;
1299
1300 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1301 (HexagonCONST32 tconstpool:$src3)))),
1302 (MI IntRegs:$src1, u2_0ImmPred:$src2, tconstpool:$src3)>;
1303 def : Pat <(VT (ldOp (add IntRegs:$src1,
1304 (HexagonCONST32 tconstpool:$src2)))),
1305 (MI IntRegs:$src1, 0, tconstpool:$src2)>;
1306
1307 def : Pat <(VT (ldOp (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1308 (HexagonCONST32 tjumptable:$src3)))),
1309 (MI IntRegs:$src1, u2_0ImmPred:$src2, tjumptable:$src3)>;
1310 def : Pat <(VT (ldOp (add IntRegs:$src1,
1311 (HexagonCONST32 tjumptable:$src2)))),
1312 (MI IntRegs:$src1, 0, tjumptable:$src2)>;
1313}
1314
1315let AddedComplexity = 60 in {
1316defm : T_LoadAbsReg_Pat <sextloadi8, L4_loadrb_ur>;
1317defm : T_LoadAbsReg_Pat <zextloadi8, L4_loadrub_ur>;
1318defm : T_LoadAbsReg_Pat <extloadi8, L4_loadrub_ur>;
1319
1320defm : T_LoadAbsReg_Pat <sextloadi16, L4_loadrh_ur>;
1321defm : T_LoadAbsReg_Pat <zextloadi16, L4_loadruh_ur>;
1322defm : T_LoadAbsReg_Pat <extloadi16, L4_loadruh_ur>;
1323
1324defm : T_LoadAbsReg_Pat <load, L4_loadri_ur>;
1325defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, i64>;
1326}
1327
1328// 'def pats' for load instructions with base + register offset and non-zero
1329// immediate value. Immediate value is used to left-shift the second
1330// register operand.
1331class Loadxs_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001332 : Pat<(VT (Load (add I32:$Rs,
1333 (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001334 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
1335
1336let AddedComplexity = 40 in {
1337 def: Loadxs_pat<extloadi8, i32, L4_loadrub_rr>;
1338 def: Loadxs_pat<zextloadi8, i32, L4_loadrub_rr>;
1339 def: Loadxs_pat<sextloadi8, i32, L4_loadrb_rr>;
1340 def: Loadxs_pat<extloadi16, i32, L4_loadruh_rr>;
1341 def: Loadxs_pat<zextloadi16, i32, L4_loadruh_rr>;
1342 def: Loadxs_pat<sextloadi16, i32, L4_loadrh_rr>;
1343 def: Loadxs_pat<load, i32, L4_loadri_rr>;
1344 def: Loadxs_pat<load, i64, L4_loadrd_rr>;
1345}
1346
1347// 'def pats' for load instruction base + register offset and
1348// zero immediate value.
1349class Loadxs_simple_pat<PatFrag Load, ValueType VT, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001350 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001351 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
1352
1353let AddedComplexity = 20 in {
1354 def: Loadxs_simple_pat<extloadi8, i32, L4_loadrub_rr>;
1355 def: Loadxs_simple_pat<zextloadi8, i32, L4_loadrub_rr>;
1356 def: Loadxs_simple_pat<sextloadi8, i32, L4_loadrb_rr>;
1357 def: Loadxs_simple_pat<extloadi16, i32, L4_loadruh_rr>;
1358 def: Loadxs_simple_pat<zextloadi16, i32, L4_loadruh_rr>;
1359 def: Loadxs_simple_pat<sextloadi16, i32, L4_loadrh_rr>;
1360 def: Loadxs_simple_pat<load, i32, L4_loadri_rr>;
1361 def: Loadxs_simple_pat<load, i64, L4_loadrd_rr>;
1362}
1363
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001364let AddedComplexity = 40 in
1365multiclass T_StoreAbsReg_Pats <InstHexagon MI, RegisterClass RC, ValueType VT,
1366 PatFrag stOp> {
1367 def : Pat<(stOp (VT RC:$src4),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001368 (add (shl I32:$src1, u2_0ImmPred:$src2),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001369 u32_0ImmPred:$src3)),
1370 (MI IntRegs:$src1, u2_0ImmPred:$src2, u32_0ImmPred:$src3, RC:$src4)>;
1371
1372 def : Pat<(stOp (VT RC:$src4),
1373 (add (shl IntRegs:$src1, u2_0ImmPred:$src2),
1374 (HexagonCONST32 tglobaladdr:$src3))),
1375 (MI IntRegs:$src1, u2_0ImmPred:$src2, tglobaladdr:$src3, RC:$src4)>;
1376
1377 def : Pat<(stOp (VT RC:$src4),
1378 (add IntRegs:$src1, (HexagonCONST32 tglobaladdr:$src3))),
1379 (MI IntRegs:$src1, 0, tglobaladdr:$src3, RC:$src4)>;
1380}
1381
1382defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, i64, store>;
1383defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, i32, store>;
1384defm : T_StoreAbsReg_Pats <S4_storerb_ur, IntRegs, i32, truncstorei8>;
1385defm : T_StoreAbsReg_Pats <S4_storerh_ur, IntRegs, i32, truncstorei16>;
1386
1387class Storexs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001388 : Pat<(Store Value:$Ru, (add I32:$Rs,
1389 (i32 (shl I32:$Rt, u2_0ImmPred:$u2)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001390 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
1391
1392let AddedComplexity = 40 in {
1393 def: Storexs_pat<truncstorei8, I32, S4_storerb_rr>;
1394 def: Storexs_pat<truncstorei16, I32, S4_storerh_rr>;
1395 def: Storexs_pat<store, I32, S4_storeri_rr>;
1396 def: Storexs_pat<store, I64, S4_storerd_rr>;
1397}
1398
1399def s30_2ProperPred : PatLeaf<(i32 imm), [{
1400 int64_t v = (int64_t)N->getSExtValue();
1401 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
1402}]>;
1403def RoundTo8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001404 int32_t Imm = N->getSExtValue();
1405 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001406}]>;
1407
1408let AddedComplexity = 40 in
1409def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
1410 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
1411
1412class Store_rr_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
1413 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
1414 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
1415
1416let AddedComplexity = 20 in {
1417 def: Store_rr_pat<truncstorei8, I32, S4_storerb_rr>;
1418 def: Store_rr_pat<truncstorei16, I32, S4_storerh_rr>;
1419 def: Store_rr_pat<store, I32, S4_storeri_rr>;
1420 def: Store_rr_pat<store, I64, S4_storerd_rr>;
1421}
1422
1423
1424def IMM_BYTE : SDNodeXForm<imm, [{
1425 // -1 etc is represented as 255 etc
1426 // assigning to a byte restores our desired signed value.
1427 int8_t imm = N->getSExtValue();
1428 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1429}]>;
1430
1431def IMM_HALF : SDNodeXForm<imm, [{
1432 // -1 etc is represented as 65535 etc
1433 // assigning to a short restores our desired signed value.
1434 int16_t imm = N->getSExtValue();
1435 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1436}]>;
1437
1438def IMM_WORD : SDNodeXForm<imm, [{
1439 // -1 etc can be represented as 4294967295 etc
1440 // Currently, it's not doing this. But some optimization
1441 // might convert -1 to a large +ve number.
1442 // assigning to a word restores our desired signed value.
1443 int32_t imm = N->getSExtValue();
1444 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
1445}]>;
1446
1447def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
1448def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
1449def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
1450
1451// Emit store-immediate, but only when the stored value will not be constant-
1452// extended. The reason for that is that there is no pass that can optimize
1453// constant extenders in store-immediate instructions. In some cases we can
1454// end up will a number of such stores, all of which store the same extended
1455// value (e.g. after unrolling a loop that initializes floating point array).
1456
1457// Predicates to determine if the 16-bit immediate is expressible as a sign-
1458// extended 8-bit immediate. Store-immediate-halfword will ignore any bits
1459// beyond 0..15, so we don't care what is in there.
1460
1461def i16in8ImmPred: PatLeaf<(i32 imm), [{
1462 int64_t v = (int16_t)N->getSExtValue();
1463 return v == (int64_t)(int8_t)v;
1464}]>;
1465
1466// Predicates to determine if the 32-bit immediate is expressible as a sign-
1467// extended 8-bit immediate.
1468def i32in8ImmPred: PatLeaf<(i32 imm), [{
1469 int64_t v = (int32_t)N->getSExtValue();
1470 return v == (int64_t)(int8_t)v;
1471}]>;
1472
1473
1474let AddedComplexity = 40 in {
1475 // Even though the offset is not extendable in the store-immediate, we
1476 // can still generate the fi# in the base address. If the final offset
1477 // is not valid for the instruction, we will replace it with a scratch
1478 // register.
1479// def: Storexm_fi_pat <truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1480// def: Storexm_fi_pat <truncstorei16, i16in8ImmPred, ToImmHalf,
1481// S4_storeirh_io>;
1482// def: Storexm_fi_pat <store, i32in8ImmPred, ToImmWord, S4_storeiri_io>;
1483
1484// defm: Storexm_fi_add_pat <truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1485// S4_storeirb_io>;
1486// defm: Storexm_fi_add_pat <truncstorei16, i16in8ImmPred, u6_1ImmPred,
1487// ToImmHalf, S4_storeirh_io>;
1488// defm: Storexm_fi_add_pat <store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1489// S4_storeiri_io>;
1490
1491 defm: Storexm_add_pat<truncstorei8, s32_0ImmPred, u6_0ImmPred, ToImmByte,
1492 S4_storeirb_io>;
1493 defm: Storexm_add_pat<truncstorei16, i16in8ImmPred, u6_1ImmPred, ToImmHalf,
1494 S4_storeirh_io>;
1495 defm: Storexm_add_pat<store, i32in8ImmPred, u6_2ImmPred, ToImmWord,
1496 S4_storeiri_io>;
1497}
1498
1499def: Storexm_simple_pat<truncstorei8, s32_0ImmPred, ToImmByte, S4_storeirb_io>;
1500def: Storexm_simple_pat<truncstorei16, s32_0ImmPred, ToImmHalf, S4_storeirh_io>;
1501def: Storexm_simple_pat<store, s32_0ImmPred, ToImmWord, S4_storeiri_io>;
1502
1503// op(Ps, op(Pt, Pu))
1504class LogLog_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1505 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, I1:$Pu))),
1506 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1507
1508// op(Ps, op(Pt, ~Pu))
1509class LogLogNot_pat<SDNode Op1, SDNode Op2, InstHexagon MI>
1510 : Pat<(i1 (Op1 I1:$Ps, (Op2 I1:$Pt, (not I1:$Pu)))),
1511 (MI I1:$Ps, I1:$Pt, I1:$Pu)>;
1512
1513def: LogLog_pat<and, and, C4_and_and>;
1514def: LogLog_pat<and, or, C4_and_or>;
1515def: LogLog_pat<or, and, C4_or_and>;
1516def: LogLog_pat<or, or, C4_or_or>;
1517
1518def: LogLogNot_pat<and, and, C4_and_andn>;
1519def: LogLogNot_pat<and, or, C4_and_orn>;
1520def: LogLogNot_pat<or, and, C4_or_andn>;
1521def: LogLogNot_pat<or, or, C4_or_orn>;
1522
1523//===----------------------------------------------------------------------===//
1524// PIC: Support for PIC compilations. The patterns and SD nodes defined
1525// below are needed to support code generation for PIC
1526//===----------------------------------------------------------------------===//
1527
1528def SDT_HexagonAtGot
1529 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1530def SDT_HexagonAtPcrel
1531 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1532
1533// AT_GOT address-of-GOT, address-of-global, offset-in-global
1534def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1535// AT_PCREL address-of-global
1536def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1537
1538def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1539 (L2_loadri_io I32:$got, imm:$addr)>;
1540def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1541 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1542def: Pat<(HexagonAtPcrel I32:$addr),
1543 (C4_addipc imm:$addr)>;
1544
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001545def: Pat<(i64 (and I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001546 (A4_andnp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001547def: Pat<(i64 (or I64:$Rs, (i64 (not I64:$Rt)))),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001548 (A4_ornp DoubleRegs:$Rs, DoubleRegs:$Rt)>;
1549
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001550def: Pat<(add I32:$Rs, (add I32:$Ru, s32_0ImmPred:$s6)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001551 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
1552
1553// Rd=add(Rs,sub(#s6,Ru))
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001554def: Pat<(add I32:$src1, (sub s32_0ImmPred:$src2,
1555 I32:$src3)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001556 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1557
1558// Rd=sub(add(Rs,#s6),Ru)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001559def: Pat<(sub (add I32:$src1, s32_0ImmPred:$src2),
1560 I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001561 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1562
1563// Rd=add(sub(Rs,Ru),#s6)
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001564def: Pat<(add (sub I32:$src1, I32:$src3),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001565 (s32_0ImmPred:$src2)),
1566 (S4_subaddi IntRegs:$src1, s32_0ImmPred:$src2, IntRegs:$src3)>;
1567
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001568def: Pat<(xor I64:$dst2,
1569 (xor I64:$Rss, I64:$Rtt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001570 (M4_xor_xacc DoubleRegs:$dst2, DoubleRegs:$Rss, DoubleRegs:$Rtt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001571def: Pat<(or I32:$Ru, (and (i32 IntRegs:$_src_), s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001572 (S4_or_andix IntRegs:$Ru, IntRegs:$_src_, imm:$s10)>;
1573
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001574def: Pat<(or I32:$src1, (and I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001575 (S4_or_andi IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1576
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001577def: Pat<(or I32:$src1, (or I32:$Rs, s32_0ImmPred:$s10)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001578 (S4_or_ori IntRegs:$src1, IntRegs:$Rs, imm:$s10)>;
1579
1580
1581
1582// Count trailing zeros: 64-bit.
1583def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
1584
1585// Count trailing ones: 64-bit.
1586def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1587
1588// Define leading/trailing patterns that require zero-extensions to 64 bits.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001589def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1590def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1591def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1592def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001593
Krzysztof Parzyszekaf5ff652017-02-23 15:02:09 +00001594def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1595def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1596
1597def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1598def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1599
1600def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
1601def: Pat<(bswap I64:$Rss), (A2_combinew (A2_swiz (LoReg $Rss)),
1602 (A2_swiz (HiReg $Rss)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001603
1604let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001605 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
1606 (S4_ntstbit_i I32:$Rs, u5_0ImmPred:$u5)>;
1607 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1608 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001609}
1610
1611// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1612// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1613// if ([!]tstbit(...)) jump ...
1614let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001615def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1616 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001617
1618let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001619def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1620 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001621
1622// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1623// represented as a compare against "value & 0xFF", which is an exact match
1624// for cmpb (same for cmph). The patterns below do not contain any additional
1625// complexity that would make them preferable, and if they were actually used
1626// instead of cmpb/cmph, they would result in a compare against register that
1627// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1628def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
1629 (C4_nbitsclri I32:$Rs, u6_0ImmPred:$u6)>;
1630def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1631 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1632def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1633 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1634
1635
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001636def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001637 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00001638def: Pat<(add (mul I32:$Rs, u6_0ImmPred:$U6),
1639 (HexagonCONST32 tglobaladdr:$global)),
1640 (M4_mpyri_addi tglobaladdr:$global, IntRegs:$Rs, imm:$U6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001641def: Pat<(add (mul I32:$Rs, I32:$Rt), u32_0ImmPred:$u6),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001642 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00001643def: Pat<(add (mul I32:$Rs, I32:$Rt),
1644 (HexagonCONST32 tglobaladdr:$global)),
1645 (M4_mpyrr_addi tglobaladdr:$global, IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001646def: Pat<(add I32:$src1, (mul I32:$src3, u6_2ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001647 (M4_mpyri_addr_u2 IntRegs:$src1, imm:$src2, IntRegs:$src3)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001648def: Pat<(add I32:$src1, (mul I32:$src3, u32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001649 (M4_mpyri_addr IntRegs:$src1, IntRegs:$src3, imm:$src2)>;
1650
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001651def: Pat<(add I32:$Ru, (mul (i32 IntRegs:$_src_), I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001652 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$_src_, IntRegs:$Rs)>;
1653
1654def: T_vcmp_pat<A4_vcmpbgt, setgt, v8i8>;
1655
1656class T_Shift_CommOp_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1657 : Pat<(Op (ShOp IntRegs:$Rx, u5_0ImmPred:$U5), u32_0ImmPred:$u8),
1658 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1659
1660let AddedComplexity = 200 in {
1661 def : T_Shift_CommOp_pat <S4_addi_asl_ri, add, shl>;
1662 def : T_Shift_CommOp_pat <S4_addi_lsr_ri, add, srl>;
1663 def : T_Shift_CommOp_pat <S4_andi_asl_ri, and, shl>;
1664 def : T_Shift_CommOp_pat <S4_andi_lsr_ri, and, srl>;
1665}
1666
1667let AddedComplexity = 30 in {
1668 def : T_Shift_CommOp_pat <S4_ori_asl_ri, or, shl>;
1669 def : T_Shift_CommOp_pat <S4_ori_lsr_ri, or, srl>;
1670}
1671
1672class T_Shift_Op_pat<InstHexagon MI, SDNode Op, SDNode ShOp>
1673 : Pat<(Op u32_0ImmPred:$u8, (ShOp IntRegs:$Rx, u5_0ImmPred:$U5)),
1674 (MI u32_0ImmPred:$u8, IntRegs:$Rx, u5_0ImmPred:$U5)>;
1675
1676def : T_Shift_Op_pat <S4_subi_asl_ri, sub, shl>;
1677def : T_Shift_Op_pat <S4_subi_lsr_ri, sub, srl>;
1678
1679let AddedComplexity = 200 in {
1680 def: Pat<(add addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1681 (S4_addi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1682 def: Pat<(add addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1683 (S4_addi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1684 def: Pat<(sub addrga:$addr, (shl I32:$src2, u5_0ImmPred:$src3)),
1685 (S4_subi_asl_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1686 def: Pat<(sub addrga:$addr, (srl I32:$src2, u5_0ImmPred:$src3)),
1687 (S4_subi_lsr_ri addrga:$addr, IntRegs:$src2, u5_0ImmPred:$src3)>;
1688}
1689
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001690def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001691 (S4_lsli imm:$s6, IntRegs:$Rt)>;
1692
1693
1694//===----------------------------------------------------------------------===//
1695// MEMOP
1696//===----------------------------------------------------------------------===//
1697
1698def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001699 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001700 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001701}]>;
1702
1703def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001704 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001705 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001706}]>;
1707
1708def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001709 int64_t V = N->getSExtValue();
1710 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001711}]>;
1712
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001713def IsNPow2_8 : PatLeaf<(i32 imm), [{
1714 uint8_t NV = ~N->getZExtValue();
1715 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001716}]>;
1717
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001718def IsNPow2_16 : PatLeaf<(i32 imm), [{
1719 uint16_t NV = ~N->getZExtValue();
1720 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001721}]>;
1722
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001723def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001724 uint8_t V = N->getZExtValue();
1725 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001726}]>;
1727
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001728def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00001729 uint16_t V = N->getZExtValue();
1730 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001731}]>;
1732
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001733def LogN2_8 : SDNodeXForm<imm, [{
1734 uint8_t NV = ~N->getZExtValue();
1735 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001736}]>;
1737
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001738def LogN2_16 : SDNodeXForm<imm, [{
1739 uint16_t NV = ~N->getZExtValue();
1740 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001741}]>;
1742
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001743def NegImm8 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001744 int8_t NV = -N->getSExtValue();
1745 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001746}]>;
1747
1748def NegImm16 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001749 int16_t NV = -N->getSExtValue();
1750 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001751}]>;
1752
1753def NegImm32 : SDNodeXForm<imm, [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001754 int32_t NV = -N->getSExtValue();
1755 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001756}]>;
1757
1758def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
1759
1760multiclass Memopxr_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1761 InstHexagon MI> {
1762 // Addr: i32
1763 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
1764 (MI I32:$Rs, 0, I32:$A)>;
1765 // Addr: fi
1766 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
1767 (MI AddrFI:$Rs, 0, I32:$A)>;
1768}
1769
1770multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1771 SDNode Oper, InstHexagon MI> {
1772 // Addr: i32
1773 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
1774 (add I32:$Rs, ImmPred:$Off)),
1775 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001776 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
1777 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001778 (MI I32:$Rs, imm:$Off, I32:$A)>;
1779 // Addr: fi
1780 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1781 (add AddrFI:$Rs, ImmPred:$Off)),
1782 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001783 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
1784 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001785 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
1786}
1787
1788multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1789 SDNode Oper, InstHexagon MI> {
1790 defm: Memopxr_simple_pat <Load, Store, Oper, MI>;
1791 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
1792}
1793
1794let AddedComplexity = 180 in {
1795 // add reg
1796 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
1797 /*anyext*/ L4_add_memopb_io>;
1798 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
1799 /*sext*/ L4_add_memopb_io>;
1800 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
1801 /*zext*/ L4_add_memopb_io>;
1802 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
1803 /*anyext*/ L4_add_memoph_io>;
1804 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
1805 /*sext*/ L4_add_memoph_io>;
1806 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
1807 /*zext*/ L4_add_memoph_io>;
1808 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
1809
1810 // sub reg
1811 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
1812 /*anyext*/ L4_sub_memopb_io>;
1813 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
1814 /*sext*/ L4_sub_memopb_io>;
1815 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
1816 /*zext*/ L4_sub_memopb_io>;
1817 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
1818 /*anyext*/ L4_sub_memoph_io>;
1819 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
1820 /*sext*/ L4_sub_memoph_io>;
1821 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
1822 /*zext*/ L4_sub_memoph_io>;
1823 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
1824
1825 // and reg
1826 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
1827 /*anyext*/ L4_and_memopb_io>;
1828 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
1829 /*sext*/ L4_and_memopb_io>;
1830 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
1831 /*zext*/ L4_and_memopb_io>;
1832 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
1833 /*anyext*/ L4_and_memoph_io>;
1834 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
1835 /*sext*/ L4_and_memoph_io>;
1836 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
1837 /*zext*/ L4_and_memoph_io>;
1838 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
1839
1840 // or reg
1841 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
1842 /*anyext*/ L4_or_memopb_io>;
1843 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
1844 /*sext*/ L4_or_memopb_io>;
1845 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
1846 /*zext*/ L4_or_memopb_io>;
1847 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
1848 /*anyext*/ L4_or_memoph_io>;
1849 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
1850 /*sext*/ L4_or_memoph_io>;
1851 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
1852 /*zext*/ L4_or_memoph_io>;
1853 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
1854}
1855
1856
1857multiclass Memopxi_simple_pat<PatFrag Load, PatFrag Store, SDNode Oper,
1858 PatFrag Arg, SDNodeXForm ArgMod,
1859 InstHexagon MI> {
1860 // Addr: i32
1861 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
1862 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
1863 // Addr: fi
1864 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
1865 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
1866}
1867
1868multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1869 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1870 InstHexagon MI> {
1871 // Addr: i32
1872 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
1873 (add I32:$Rs, ImmPred:$Off)),
1874 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001875 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
1876 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001877 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1878 // Addr: fi
1879 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1880 (add AddrFI:$Rs, ImmPred:$Off)),
1881 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00001882 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
1883 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001884 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
1885}
1886
1887multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
1888 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
1889 InstHexagon MI> {
1890 defm: Memopxi_simple_pat <Load, Store, Oper, Arg, ArgMod, MI>;
1891 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
1892}
1893
1894
1895let AddedComplexity = 200 in {
1896 // add imm
1897 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1898 /*anyext*/ IdImm, L4_iadd_memopb_io>;
1899 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1900 /*sext*/ IdImm, L4_iadd_memopb_io>;
1901 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
1902 /*zext*/ IdImm, L4_iadd_memopb_io>;
1903 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1904 /*anyext*/ IdImm, L4_iadd_memoph_io>;
1905 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1906 /*sext*/ IdImm, L4_iadd_memoph_io>;
1907 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
1908 /*zext*/ IdImm, L4_iadd_memoph_io>;
1909 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
1910 L4_iadd_memopw_io>;
1911 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1912 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
1913 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1914 /*sext*/ NegImm8, L4_iadd_memopb_io>;
1915 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
1916 /*zext*/ NegImm8, L4_iadd_memopb_io>;
1917 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1918 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
1919 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1920 /*sext*/ NegImm16, L4_iadd_memoph_io>;
1921 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
1922 /*zext*/ NegImm16, L4_iadd_memoph_io>;
1923 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
1924 L4_iadd_memopw_io>;
1925
1926 // sub imm
1927 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1928 /*anyext*/ IdImm, L4_isub_memopb_io>;
1929 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1930 /*sext*/ IdImm, L4_isub_memopb_io>;
1931 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
1932 /*zext*/ IdImm, L4_isub_memopb_io>;
1933 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1934 /*anyext*/ IdImm, L4_isub_memoph_io>;
1935 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1936 /*sext*/ IdImm, L4_isub_memoph_io>;
1937 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
1938 /*zext*/ IdImm, L4_isub_memoph_io>;
1939 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
1940 L4_isub_memopw_io>;
1941 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1942 /*anyext*/ NegImm8, L4_isub_memopb_io>;
1943 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1944 /*sext*/ NegImm8, L4_isub_memopb_io>;
1945 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
1946 /*zext*/ NegImm8, L4_isub_memopb_io>;
1947 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1948 /*anyext*/ NegImm16, L4_isub_memoph_io>;
1949 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1950 /*sext*/ NegImm16, L4_isub_memoph_io>;
1951 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
1952 /*zext*/ NegImm16, L4_isub_memoph_io>;
1953 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
1954 L4_isub_memopw_io>;
1955
1956 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001957 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1958 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
1959 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1960 /*sext*/ LogN2_8, L4_iand_memopb_io>;
1961 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
1962 /*zext*/ LogN2_8, L4_iand_memopb_io>;
1963 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1964 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
1965 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1966 /*sext*/ LogN2_16, L4_iand_memoph_io>;
1967 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
1968 /*zext*/ LogN2_16, L4_iand_memoph_io>;
1969 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
1970 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001971
1972 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001973 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1974 /*anyext*/ Log2_8, L4_ior_memopb_io>;
1975 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1976 /*sext*/ Log2_8, L4_ior_memopb_io>;
1977 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
1978 /*zext*/ Log2_8, L4_ior_memopb_io>;
1979 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1980 /*anyext*/ Log2_16, L4_ior_memoph_io>;
1981 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1982 /*sext*/ Log2_16, L4_ior_memoph_io>;
1983 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
1984 /*zext*/ Log2_16, L4_ior_memoph_io>;
1985 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
1986 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001987}
1988
1989def : T_CMP_pat <C4_cmpneqi, setne, s32_0ImmPred>;
1990def : T_CMP_pat <C4_cmpltei, setle, s32_0ImmPred>;
1991def : T_CMP_pat <C4_cmplteui, setule, u9_0ImmPred>;
1992
1993// Map cmplt(Rs, Imm) -> !cmpgt(Rs, Imm-1).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001994def: Pat<(i1 (setlt I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001995 (C4_cmpltei IntRegs:$src1, (SDEC1 s32_0ImmPred:$src2))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001996
1997// rs != rt -> !(rs == rt).
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001998def: Pat<(i1 (setne I32:$src1, s32_0ImmPred:$src2)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001999 (C4_cmpneqi IntRegs:$src1, s32_0ImmPred:$src2)>;
2000
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002001// For the sequence
2002// zext( setult ( and(Rs, 255), u8))
2003// Use the isdigit transformation below
2004
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002005
2006def u7_0PosImmPred : ImmLeaf<i32, [{
2007 // True if the immediate fits in an 7-bit unsigned field and
2008 // is strictly greater than 0.
2009 return Imm > 0 && isUInt<7>(Imm);
2010}]>;
2011
2012
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002013// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
2014// for C code of the form r = ((c>='0') & (c<='9')) ? 1 : 0;.
2015// The isdigit transformation relies on two 'clever' aspects:
2016// 1) The data type is unsigned which allows us to eliminate a zero test after
2017// biasing the expression by 48. We are depending on the representation of
2018// the unsigned types, and semantics.
2019// 2) The front end has converted <= 9 into < 10 on entry to LLVM
2020//
2021// For the C code:
2022// retval = ((c>='0') & (c<='9')) ? 1 : 0;
2023// The code is transformed upstream of llvm into
2024// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002025
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002026let AddedComplexity = 139 in
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002027def: Pat<(i32 (zext (i1 (setult (and I32:$src1, 255), u7_0PosImmPred:$src2)))),
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002028 (C2_muxii (A4_cmpbgtui IntRegs:$src1, (UDEC1 imm:$src2)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002029
2030class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
2031 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
2032
2033class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
2034 InstHexagon MI>
2035 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
2036
2037class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2038 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2039
2040class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2041 InstHexagon MI>
2042 : Pat<(Store Value:$val, Addr:$addr),
2043 (MI Addr:$addr, (ValueMod Value:$val))>;
2044
2045let AddedComplexity = 30 in {
2046 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2047 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2048 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2049 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2050
2051 def: Stoream_pat<truncstorei8, I64, addrga, LoReg, PS_storerbabs>;
2052 def: Stoream_pat<truncstorei16, I64, addrga, LoReg, PS_storerhabs>;
2053 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2054}
2055
2056def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2057def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2058def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2059def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
2060
2061let AddedComplexity = 100 in {
2062 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2063 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2064 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2065 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2066
2067 // Map from "i1 = constant<-1>; memw(CONST32(#foo)) = i1"
2068 // to "r0 = 1; memw(#foo) = r0"
2069 let AddedComplexity = 100 in
2070 def: Pat<(store (i1 -1), (HexagonCONST32_GP tglobaladdr:$global)),
2071 (S2_storerbgp tglobaladdr:$global, (A2_tfrsi 1))>;
2072}
2073
2074class LoadAbs_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2075 : Pat <(VT (ldOp (HexagonCONST32 tglobaladdr:$absaddr))),
2076 (VT (MI tglobaladdr:$absaddr))>;
2077
2078let AddedComplexity = 30 in {
2079 def: LoadAbs_pats <load, PS_loadriabs>;
2080 def: LoadAbs_pats <zextloadi1, PS_loadrubabs>;
2081 def: LoadAbs_pats <sextloadi8, PS_loadrbabs>;
2082 def: LoadAbs_pats <extloadi8, PS_loadrubabs>;
2083 def: LoadAbs_pats <zextloadi8, PS_loadrubabs>;
2084 def: LoadAbs_pats <sextloadi16, PS_loadrhabs>;
2085 def: LoadAbs_pats <extloadi16, PS_loadruhabs>;
2086 def: LoadAbs_pats <zextloadi16, PS_loadruhabs>;
2087 def: LoadAbs_pats <load, PS_loadrdabs, i64>;
2088}
2089
2090let AddedComplexity = 30 in
2091def: Pat<(i64 (zextloadi1 (HexagonCONST32 tglobaladdr:$absaddr))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002092 (ToZext64 (PS_loadrubabs tglobaladdr:$absaddr))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002093
2094def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2095def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2096def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2097def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2098
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002099def: Loadam_pat<load, i1, addrga, I32toI1, PS_loadrubabs>;
2100def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2101
2102def: Stoream_pat<store, I1, addrga, I1toI32, PS_storerbabs>;
2103def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2104
2105// Map from load(globaladdress) -> mem[u][bhwd](#foo)
2106class LoadGP_pats <PatFrag ldOp, InstHexagon MI, ValueType VT = i32>
2107 : Pat <(VT (ldOp (HexagonCONST32_GP tglobaladdr:$global))),
2108 (VT (MI tglobaladdr:$global))>;
2109
2110let AddedComplexity = 100 in {
2111 def: LoadGP_pats <extloadi8, L2_loadrubgp>;
2112 def: LoadGP_pats <sextloadi8, L2_loadrbgp>;
2113 def: LoadGP_pats <zextloadi8, L2_loadrubgp>;
2114 def: LoadGP_pats <extloadi16, L2_loadruhgp>;
2115 def: LoadGP_pats <sextloadi16, L2_loadrhgp>;
2116 def: LoadGP_pats <zextloadi16, L2_loadruhgp>;
2117 def: LoadGP_pats <load, L2_loadrigp>;
2118 def: LoadGP_pats <load, L2_loadrdgp, i64>;
2119}
2120
2121// When the Interprocedural Global Variable optimizer realizes that a certain
2122// global variable takes only two constant values, it shrinks the global to
2123// a boolean. Catch those loads here in the following 3 patterns.
2124let AddedComplexity = 100 in {
2125 def: LoadGP_pats <extloadi1, L2_loadrubgp>;
2126 def: LoadGP_pats <zextloadi1, L2_loadrubgp>;
2127}
2128
2129// Transfer global address into a register
2130def: Pat<(HexagonCONST32 tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2131def: Pat<(HexagonCONST32_GP tblockaddress:$Rs), (A2_tfrsi imm:$Rs)>;
2132def: Pat<(HexagonCONST32_GP tglobaladdr:$Rs), (A2_tfrsi imm:$Rs)>;
2133
2134let AddedComplexity = 30 in {
2135 def: Storea_pat<truncstorei8, I32, u32_0ImmPred, PS_storerbabs>;
2136 def: Storea_pat<truncstorei16, I32, u32_0ImmPred, PS_storerhabs>;
2137 def: Storea_pat<store, I32, u32_0ImmPred, PS_storeriabs>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00002138 def: Storea_pat<store, I64, u32_0ImmPred, PS_storerdabs>;
2139
2140 def: Stoream_pat<truncstorei8, I64, u32_0ImmPred, LoReg, PS_storerbabs>;
2141 def: Stoream_pat<truncstorei16, I64, u32_0ImmPred, LoReg, PS_storerhabs>;
2142 def: Stoream_pat<truncstorei32, I64, u32_0ImmPred, LoReg, PS_storeriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002143}
2144
2145let AddedComplexity = 30 in {
2146 def: Loada_pat<load, i32, u32_0ImmPred, PS_loadriabs>;
2147 def: Loada_pat<sextloadi8, i32, u32_0ImmPred, PS_loadrbabs>;
2148 def: Loada_pat<zextloadi8, i32, u32_0ImmPred, PS_loadrubabs>;
2149 def: Loada_pat<sextloadi16, i32, u32_0ImmPred, PS_loadrhabs>;
2150 def: Loada_pat<zextloadi16, i32, u32_0ImmPred, PS_loadruhabs>;
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00002151 def: Loada_pat<load, i64, u32_0ImmPred, PS_loadrdabs>;
2152
2153 def: Loadam_pat<extloadi8, i64, u32_0ImmPred, ToZext64, PS_loadrubabs>;
2154 def: Loadam_pat<sextloadi8, i64, u32_0ImmPred, ToSext64, PS_loadrbabs>;
2155 def: Loadam_pat<zextloadi8, i64, u32_0ImmPred, ToZext64, PS_loadrubabs>;
2156
2157 def: Loadam_pat<extloadi16, i64, u32_0ImmPred, ToZext64, PS_loadruhabs>;
2158 def: Loadam_pat<sextloadi16, i64, u32_0ImmPred, ToSext64, PS_loadrhabs>;
2159 def: Loadam_pat<zextloadi16, i64, u32_0ImmPred, ToZext64, PS_loadruhabs>;
2160
2161 def: Loadam_pat<extloadi32, i64, u32_0ImmPred, ToZext64, PS_loadriabs>;
2162 def: Loadam_pat<sextloadi32, i64, u32_0ImmPred, ToSext64, PS_loadriabs>;
2163 def: Loadam_pat<zextloadi32, i64, u32_0ImmPred, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002164}
2165
2166// Indexed store word - global address.
2167// memw(Rs+#u6:2)=#S8
2168let AddedComplexity = 100 in
2169defm: Storex_add_pat<store, addrga, u6_2ImmPred, S4_storeiri_io>;
2170
2171// Load from a global address that has only one use in the current basic block.
2172let AddedComplexity = 100 in {
2173 def: Loada_pat<extloadi8, i32, addrga, PS_loadrubabs>;
2174 def: Loada_pat<sextloadi8, i32, addrga, PS_loadrbabs>;
2175 def: Loada_pat<zextloadi8, i32, addrga, PS_loadrubabs>;
2176
2177 def: Loada_pat<extloadi16, i32, addrga, PS_loadruhabs>;
2178 def: Loada_pat<sextloadi16, i32, addrga, PS_loadrhabs>;
2179 def: Loada_pat<zextloadi16, i32, addrga, PS_loadruhabs>;
2180
2181 def: Loada_pat<load, i32, addrga, PS_loadriabs>;
2182 def: Loada_pat<load, i64, addrga, PS_loadrdabs>;
2183}
2184
2185// Store to a global address that has only one use in the current basic block.
2186let AddedComplexity = 100 in {
2187 def: Storea_pat<truncstorei8, I32, addrga, PS_storerbabs>;
2188 def: Storea_pat<truncstorei16, I32, addrga, PS_storerhabs>;
2189 def: Storea_pat<store, I32, addrga, PS_storeriabs>;
2190 def: Storea_pat<store, I64, addrga, PS_storerdabs>;
2191
2192 def: Stoream_pat<truncstorei32, I64, addrga, LoReg, PS_storeriabs>;
2193}
2194
2195// i8/i16/i32 -> i64 loads
2196// We need a complexity of 120 here to override preceding handling of
2197// zextload.
2198let AddedComplexity = 120 in {
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002199 def: Loadam_pat<extloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
2200 def: Loadam_pat<sextloadi8, i64, addrga, ToSext64, PS_loadrbabs>;
2201 def: Loadam_pat<zextloadi8, i64, addrga, ToZext64, PS_loadrubabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002202
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002203 def: Loadam_pat<extloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
2204 def: Loadam_pat<sextloadi16, i64, addrga, ToSext64, PS_loadrhabs>;
2205 def: Loadam_pat<zextloadi16, i64, addrga, ToZext64, PS_loadruhabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002206
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002207 def: Loadam_pat<extloadi32, i64, addrga, ToZext64, PS_loadriabs>;
2208 def: Loadam_pat<sextloadi32, i64, addrga, ToSext64, PS_loadriabs>;
2209 def: Loadam_pat<zextloadi32, i64, addrga, ToZext64, PS_loadriabs>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002210}
2211
2212let AddedComplexity = 100 in {
2213 def: Loada_pat<extloadi8, i32, addrgp, PS_loadrubabs>;
2214 def: Loada_pat<sextloadi8, i32, addrgp, PS_loadrbabs>;
2215 def: Loada_pat<zextloadi8, i32, addrgp, PS_loadrubabs>;
2216
2217 def: Loada_pat<extloadi16, i32, addrgp, PS_loadruhabs>;
2218 def: Loada_pat<sextloadi16, i32, addrgp, PS_loadrhabs>;
2219 def: Loada_pat<zextloadi16, i32, addrgp, PS_loadruhabs>;
2220
2221 def: Loada_pat<load, i32, addrgp, PS_loadriabs>;
2222 def: Loada_pat<load, i64, addrgp, PS_loadrdabs>;
2223}
2224
2225let AddedComplexity = 100 in {
2226 def: Storea_pat<truncstorei8, I32, addrgp, PS_storerbabs>;
2227 def: Storea_pat<truncstorei16, I32, addrgp, PS_storerhabs>;
2228 def: Storea_pat<store, I32, addrgp, PS_storeriabs>;
2229 def: Storea_pat<store, I64, addrgp, PS_storerdabs>;
2230}
2231
2232def: Loada_pat<atomic_load_8, i32, addrgp, PS_loadrubabs>;
2233def: Loada_pat<atomic_load_16, i32, addrgp, PS_loadruhabs>;
2234def: Loada_pat<atomic_load_32, i32, addrgp, PS_loadriabs>;
2235def: Loada_pat<atomic_load_64, i64, addrgp, PS_loadrdabs>;
2236
2237def: Storea_pat<SwapSt<atomic_store_8>, I32, addrgp, PS_storerbabs>;
2238def: Storea_pat<SwapSt<atomic_store_16>, I32, addrgp, PS_storerhabs>;
2239def: Storea_pat<SwapSt<atomic_store_32>, I32, addrgp, PS_storeriabs>;
2240def: Storea_pat<SwapSt<atomic_store_64>, I64, addrgp, PS_storerdabs>;
2241
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002242def: Pat<(or (or (or (shl (i64 (zext (and I32:$b, (i32 65535)))), (i32 16)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002243 (i64 (zext (i32 (and I32:$a, (i32 65535)))))),
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002244 (shl (i64 (anyext (and I32:$c, (i32 65535)))), (i32 32))),
Krzysztof Parzyszek84755102016-11-06 17:56:48 +00002245 (shl (Aext64 I32:$d), (i32 48))),
Krzysztof Parzyszek601d7eb2016-11-09 14:16:29 +00002246 (A2_combinew (A2_combine_ll I32:$d, I32:$c),
2247 (A2_combine_ll I32:$b, I32:$a))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002248
2249// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2250// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2251// We don't really want either one here.
2252def SDTHexagonDCFETCH : SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2253def HexagonDCFETCH : SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2254 [SDNPHasChain]>;
2255
2256def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2257 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2258def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2259 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2260
2261def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
2262def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
2263
2264def ftoi : SDNodeXForm<fpimm, [{
2265 APInt I = N->getValueAPF().bitcastToAPInt();
2266 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
2267 MVT::getIntegerVT(I.getBitWidth()));
2268}]>;
2269
2270
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +00002271def: Pat<(sra (i64 (add (sra I64:$src1, u6_0ImmPred:$src2), 1)), (i32 1)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002272 (S2_asr_i_p_rnd I64:$src1, imm:$src2)>;
2273
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002274let AddedComplexity = 20 in {
2275 defm: Loadx_pat<load, f32, s30_2ImmPred, L2_loadri_io>;
2276 defm: Loadx_pat<load, f64, s29_3ImmPred, L2_loadrd_io>;
2277}
2278
2279let AddedComplexity = 60 in {
2280 defm : T_LoadAbsReg_Pat <load, L4_loadri_ur, f32>;
2281 defm : T_LoadAbsReg_Pat <load, L4_loadrd_ur, f64>;
2282}
2283
2284let AddedComplexity = 40 in {
2285 def: Loadxs_pat<load, f32, L4_loadri_rr>;
2286 def: Loadxs_pat<load, f64, L4_loadrd_rr>;
2287}
2288
2289let AddedComplexity = 20 in {
2290 def: Loadxs_simple_pat<load, f32, L4_loadri_rr>;
2291 def: Loadxs_simple_pat<load, f64, L4_loadrd_rr>;
2292}
2293
2294let AddedComplexity = 80 in {
2295 def: Loada_pat<load, f32, u32_0ImmPred, PS_loadriabs>;
2296 def: Loada_pat<load, f32, addrga, PS_loadriabs>;
2297 def: Loada_pat<load, f64, addrga, PS_loadrdabs>;
2298}
2299
2300let AddedComplexity = 100 in {
2301 def: LoadGP_pats <load, L2_loadrigp, f32>;
2302 def: LoadGP_pats <load, L2_loadrdgp, f64>;
2303}
2304
2305let AddedComplexity = 20 in {
2306 defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2307 defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2308}
2309
2310// Simple patterns should be tried with the least priority.
2311def: Storex_simple_pat<store, F32, S2_storeri_io>;
2312def: Storex_simple_pat<store, F64, S2_storerd_io>;
2313
2314let AddedComplexity = 60 in {
2315 defm : T_StoreAbsReg_Pats <S4_storeri_ur, IntRegs, f32, store>;
2316 defm : T_StoreAbsReg_Pats <S4_storerd_ur, DoubleRegs, f64, store>;
2317}
2318
2319let AddedComplexity = 40 in {
2320 def: Storexs_pat<store, F32, S4_storeri_rr>;
2321 def: Storexs_pat<store, F64, S4_storerd_rr>;
2322}
2323
2324let AddedComplexity = 20 in {
2325 def: Store_rr_pat<store, F32, S4_storeri_rr>;
2326 def: Store_rr_pat<store, F64, S4_storerd_rr>;
2327}
2328
2329let AddedComplexity = 80 in {
2330 def: Storea_pat<store, F32, addrga, PS_storeriabs>;
2331 def: Storea_pat<store, F64, addrga, PS_storerdabs>;
2332}
2333
2334let AddedComplexity = 100 in {
2335 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2336 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
2337}
2338
2339defm: Storex_pat<store, F32, s30_2ImmPred, S2_storeri_io>;
2340defm: Storex_pat<store, F64, s29_3ImmPred, S2_storerd_io>;
2341def: Storex_simple_pat<store, F32, S2_storeri_io>;
2342def: Storex_simple_pat<store, F64, S2_storerd_io>;
2343
2344def: Pat<(fadd F32:$src1, F32:$src2),
2345 (F2_sfadd F32:$src1, F32:$src2)>;
2346
2347def: Pat<(fsub F32:$src1, F32:$src2),
2348 (F2_sfsub F32:$src1, F32:$src2)>;
2349
2350def: Pat<(fmul F32:$src1, F32:$src2),
2351 (F2_sfmpy F32:$src1, F32:$src2)>;
2352
2353let Predicates = [HasV5T] in {
2354 def: Pat<(f32 (fminnum F32:$Rs, F32:$Rt)), (F2_sfmin F32:$Rs, F32:$Rt)>;
2355 def: Pat<(f32 (fmaxnum F32:$Rs, F32:$Rt)), (F2_sfmax F32:$Rs, F32:$Rt)>;
2356}
2357
2358let AddedComplexity = 100, Predicates = [HasV5T] in {
2359 class SfSel12<PatFrag Cmp, InstHexagon MI>
2360 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rs, F32:$Rt),
2361 (MI F32:$Rs, F32:$Rt)>;
2362 class SfSel21<PatFrag Cmp, InstHexagon MI>
2363 : Pat<(select (i1 (Cmp F32:$Rs, F32:$Rt)), F32:$Rt, F32:$Rs),
2364 (MI F32:$Rs, F32:$Rt)>;
2365
2366 def: SfSel12<setolt, F2_sfmin>;
2367 def: SfSel12<setole, F2_sfmin>;
2368 def: SfSel12<setogt, F2_sfmax>;
2369 def: SfSel12<setoge, F2_sfmax>;
2370 def: SfSel21<setolt, F2_sfmax>;
2371 def: SfSel21<setole, F2_sfmax>;
2372 def: SfSel21<setogt, F2_sfmin>;
2373 def: SfSel21<setoge, F2_sfmin>;
2374}
2375
2376class T_fcmp32_pat<PatFrag OpNode, InstHexagon MI>
2377 : Pat<(i1 (OpNode F32:$src1, F32:$src2)),
2378 (MI F32:$src1, F32:$src2)>;
2379class T_fcmp64_pat<PatFrag OpNode, InstHexagon MI>
2380 : Pat<(i1 (OpNode F64:$src1, F64:$src2)),
2381 (MI F64:$src1, F64:$src2)>;
2382
2383def: T_fcmp32_pat<setoge, F2_sfcmpge>;
2384def: T_fcmp32_pat<setuo, F2_sfcmpuo>;
2385def: T_fcmp32_pat<setoeq, F2_sfcmpeq>;
2386def: T_fcmp32_pat<setogt, F2_sfcmpgt>;
2387
2388def: T_fcmp64_pat<setoge, F2_dfcmpge>;
2389def: T_fcmp64_pat<setuo, F2_dfcmpuo>;
2390def: T_fcmp64_pat<setoeq, F2_dfcmpeq>;
2391def: T_fcmp64_pat<setogt, F2_dfcmpgt>;
2392
2393let Predicates = [HasV5T] in
2394multiclass T_fcmp_pats<PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2395 // IntRegs
2396 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2397 (IntMI F32:$src1, F32:$src2)>;
2398 // DoubleRegs
2399 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2400 (DoubleMI F64:$src1, F64:$src2)>;
2401}
2402
2403defm : T_fcmp_pats <seteq, F2_sfcmpeq, F2_dfcmpeq>;
2404defm : T_fcmp_pats <setgt, F2_sfcmpgt, F2_dfcmpgt>;
2405defm : T_fcmp_pats <setge, F2_sfcmpge, F2_dfcmpge>;
2406
2407//===----------------------------------------------------------------------===//
2408// Multiclass to define 'Def Pats' for unordered gt, ge, eq operations.
2409//===----------------------------------------------------------------------===//
2410let Predicates = [HasV5T] in
2411multiclass unord_Pats <PatFrag cmpOp, InstHexagon IntMI, InstHexagon DoubleMI> {
2412 // IntRegs
2413 def: Pat<(i1 (cmpOp F32:$src1, F32:$src2)),
2414 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2415 (IntMI F32:$src1, F32:$src2))>;
2416
2417 // DoubleRegs
2418 def: Pat<(i1 (cmpOp F64:$src1, F64:$src2)),
2419 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2420 (DoubleMI F64:$src1, F64:$src2))>;
2421}
2422
2423defm : unord_Pats <setuge, F2_sfcmpge, F2_dfcmpge>;
2424defm : unord_Pats <setugt, F2_sfcmpgt, F2_dfcmpgt>;
2425defm : unord_Pats <setueq, F2_sfcmpeq, F2_dfcmpeq>;
2426
2427//===----------------------------------------------------------------------===//
2428// Multiclass to define 'Def Pats' for the following dags:
2429// seteq(setoeq(op1, op2), 0) -> not(setoeq(op1, op2))
2430// seteq(setoeq(op1, op2), 1) -> setoeq(op1, op2)
2431// setne(setoeq(op1, op2), 0) -> setoeq(op1, op2)
2432// setne(setoeq(op1, op2), 1) -> not(setoeq(op1, op2))
2433//===----------------------------------------------------------------------===//
2434let Predicates = [HasV5T] in
2435multiclass eq_ordgePats <PatFrag cmpOp, InstHexagon IntMI,
2436 InstHexagon DoubleMI> {
2437 // IntRegs
2438 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2439 (C2_not (IntMI F32:$src1, F32:$src2))>;
2440 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2441 (IntMI F32:$src1, F32:$src2)>;
2442 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2443 (IntMI F32:$src1, F32:$src2)>;
2444 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2445 (C2_not (IntMI F32:$src1, F32:$src2))>;
2446
2447 // DoubleRegs
2448 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2449 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2450 def : Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2451 (DoubleMI F64:$src1, F64:$src2)>;
2452 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2453 (DoubleMI F64:$src1, F64:$src2)>;
2454 def : Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2455 (C2_not (DoubleMI F64:$src1, F64:$src2))>;
2456}
2457
2458defm : eq_ordgePats<setoeq, F2_sfcmpeq, F2_dfcmpeq>;
2459defm : eq_ordgePats<setoge, F2_sfcmpge, F2_dfcmpge>;
2460defm : eq_ordgePats<setogt, F2_sfcmpgt, F2_dfcmpgt>;
2461
2462//===----------------------------------------------------------------------===//
2463// Multiclass to define 'Def Pats' for the following dags:
2464// seteq(setolt(op1, op2), 0) -> not(setogt(op2, op1))
2465// seteq(setolt(op1, op2), 1) -> setogt(op2, op1)
2466// setne(setolt(op1, op2), 0) -> setogt(op2, op1)
2467// setne(setolt(op1, op2), 1) -> not(setogt(op2, op1))
2468//===----------------------------------------------------------------------===//
2469let Predicates = [HasV5T] in
2470multiclass eq_ordltPats <PatFrag cmpOp, InstHexagon IntMI,
2471 InstHexagon DoubleMI> {
2472 // IntRegs
2473 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2474 (C2_not (IntMI F32:$src2, F32:$src1))>;
2475 def: Pat<(i1 (seteq (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2476 (IntMI F32:$src2, F32:$src1)>;
2477 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 0)),
2478 (IntMI F32:$src2, F32:$src1)>;
2479 def: Pat<(i1 (setne (i1 (cmpOp F32:$src1, F32:$src2)), 1)),
2480 (C2_not (IntMI F32:$src2, F32:$src1))>;
2481
2482 // DoubleRegs
2483 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2484 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2485 def: Pat<(i1 (seteq (i1 (cmpOp F64:$src1, F64:$src2)), 1)),
2486 (DoubleMI F64:$src2, F64:$src1)>;
2487 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2488 (DoubleMI F64:$src2, F64:$src1)>;
2489 def: Pat<(i1 (setne (i1 (cmpOp F64:$src1, F64:$src2)), 0)),
2490 (C2_not (DoubleMI F64:$src2, F64:$src1))>;
2491}
2492
2493defm : eq_ordltPats<setole, F2_sfcmpge, F2_dfcmpge>;
2494defm : eq_ordltPats<setolt, F2_sfcmpgt, F2_dfcmpgt>;
2495
2496
2497// o. seto inverse of setuo. http://llvm.org/docs/LangRef.html#i_fcmp
2498let Predicates = [HasV5T] in {
2499 def: Pat<(i1 (seto F32:$src1, F32:$src2)),
2500 (C2_not (F2_sfcmpuo F32:$src2, F32:$src1))>;
2501 def: Pat<(i1 (seto F32:$src1, f32ImmPred:$src2)),
2502 (C2_not (F2_sfcmpuo (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2503 def: Pat<(i1 (seto F64:$src1, F64:$src2)),
2504 (C2_not (F2_dfcmpuo F64:$src2, F64:$src1))>;
2505 def: Pat<(i1 (seto F64:$src1, f64ImmPred:$src2)),
2506 (C2_not (F2_dfcmpuo (CONST64 (ftoi $src2)), F64:$src1))>;
2507}
2508
2509// Ordered lt.
2510let Predicates = [HasV5T] in {
2511 def: Pat<(i1 (setolt F32:$src1, F32:$src2)),
2512 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2513 def: Pat<(i1 (setolt F32:$src1, f32ImmPred:$src2)),
2514 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2515 def: Pat<(i1 (setolt F64:$src1, F64:$src2)),
2516 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2517 def: Pat<(i1 (setolt F64:$src1, f64ImmPred:$src2)),
2518 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2519}
2520
2521// Unordered lt.
2522let Predicates = [HasV5T] in {
2523 def: Pat<(i1 (setult F32:$src1, F32:$src2)),
2524 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2525 (F2_sfcmpgt F32:$src2, F32:$src1))>;
2526 def: Pat<(i1 (setult F32:$src1, f32ImmPred:$src2)),
2527 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2528 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2529 def: Pat<(i1 (setult F64:$src1, F64:$src2)),
2530 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2531 (F2_dfcmpgt F64:$src2, F64:$src1))>;
2532 def: Pat<(i1 (setult F64:$src1, f64ImmPred:$src2)),
2533 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2534 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1))>;
2535}
2536
2537// Ordered le.
2538let Predicates = [HasV5T] in {
2539 // rs <= rt -> rt >= rs.
2540 def: Pat<(i1 (setole F32:$src1, F32:$src2)),
2541 (F2_sfcmpge F32:$src2, F32:$src1)>;
2542 def: Pat<(i1 (setole F32:$src1, f32ImmPred:$src2)),
2543 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2544
2545 // Rss <= Rtt -> Rtt >= Rss.
2546 def: Pat<(i1 (setole F64:$src1, F64:$src2)),
2547 (F2_dfcmpge F64:$src2, F64:$src1)>;
2548 def: Pat<(i1 (setole F64:$src1, f64ImmPred:$src2)),
2549 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2550}
2551
2552// Unordered le.
2553let Predicates = [HasV5T] in {
2554// rs <= rt -> rt >= rs.
2555 def: Pat<(i1 (setule F32:$src1, F32:$src2)),
2556 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2557 (F2_sfcmpge F32:$src2, F32:$src1))>;
2558 def: Pat<(i1 (setule F32:$src1, f32ImmPred:$src2)),
2559 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2560 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1))>;
2561 def: Pat<(i1 (setule F64:$src1, F64:$src2)),
2562 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2563 (F2_dfcmpge F64:$src2, F64:$src1))>;
2564 def: Pat<(i1 (setule F64:$src1, f64ImmPred:$src2)),
2565 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2566 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1))>;
2567}
2568
2569// Ordered ne.
2570let Predicates = [HasV5T] in {
2571 def: Pat<(i1 (setone F32:$src1, F32:$src2)),
2572 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2573 def: Pat<(i1 (setone F64:$src1, F64:$src2)),
2574 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2575 def: Pat<(i1 (setone F32:$src1, f32ImmPred:$src2)),
2576 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2577 def: Pat<(i1 (setone F64:$src1, f64ImmPred:$src2)),
2578 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2579}
2580
2581// Unordered ne.
2582let Predicates = [HasV5T] in {
2583 def: Pat<(i1 (setune F32:$src1, F32:$src2)),
2584 (C2_or (F2_sfcmpuo F32:$src1, F32:$src2),
2585 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2)))>;
2586 def: Pat<(i1 (setune F64:$src1, F64:$src2)),
2587 (C2_or (F2_dfcmpuo F64:$src1, F64:$src2),
2588 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2)))>;
2589 def: Pat<(i1 (setune F32:$src1, f32ImmPred:$src2)),
2590 (C2_or (F2_sfcmpuo F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))),
2591 (C2_not (F2_sfcmpeq F32:$src1,
2592 (f32 (A2_tfrsi (ftoi $src2))))))>;
2593 def: Pat<(i1 (setune F64:$src1, f64ImmPred:$src2)),
2594 (C2_or (F2_dfcmpuo F64:$src1, (CONST64 (ftoi $src2))),
2595 (C2_not (F2_dfcmpeq F64:$src1,
2596 (CONST64 (ftoi $src2)))))>;
2597}
2598
2599// Besides set[o|u][comparions], we also need set[comparisons].
2600let Predicates = [HasV5T] in {
2601 // lt.
2602 def: Pat<(i1 (setlt F32:$src1, F32:$src2)),
2603 (F2_sfcmpgt F32:$src2, F32:$src1)>;
2604 def: Pat<(i1 (setlt F32:$src1, f32ImmPred:$src2)),
2605 (F2_sfcmpgt (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2606 def: Pat<(i1 (setlt F64:$src1, F64:$src2)),
2607 (F2_dfcmpgt F64:$src2, F64:$src1)>;
2608 def: Pat<(i1 (setlt F64:$src1, f64ImmPred:$src2)),
2609 (F2_dfcmpgt (CONST64 (ftoi $src2)), F64:$src1)>;
2610
2611 // le.
2612 // rs <= rt -> rt >= rs.
2613 def: Pat<(i1 (setle F32:$src1, F32:$src2)),
2614 (F2_sfcmpge F32:$src2, F32:$src1)>;
2615 def: Pat<(i1 (setle F32:$src1, f32ImmPred:$src2)),
2616 (F2_sfcmpge (f32 (A2_tfrsi (ftoi $src2))), F32:$src1)>;
2617
2618 // Rss <= Rtt -> Rtt >= Rss.
2619 def: Pat<(i1 (setle F64:$src1, F64:$src2)),
2620 (F2_dfcmpge F64:$src2, F64:$src1)>;
2621 def: Pat<(i1 (setle F64:$src1, f64ImmPred:$src2)),
2622 (F2_dfcmpge (CONST64 (ftoi $src2)), F64:$src1)>;
2623
2624 // ne.
2625 def: Pat<(i1 (setne F32:$src1, F32:$src2)),
2626 (C2_not (F2_sfcmpeq F32:$src1, F32:$src2))>;
2627 def: Pat<(i1 (setne F64:$src1, F64:$src2)),
2628 (C2_not (F2_dfcmpeq F64:$src1, F64:$src2))>;
2629 def: Pat<(i1 (setne F32:$src1, f32ImmPred:$src2)),
2630 (C2_not (F2_sfcmpeq F32:$src1, (f32 (A2_tfrsi (ftoi $src2)))))>;
2631 def: Pat<(i1 (setne F64:$src1, f64ImmPred:$src2)),
2632 (C2_not (F2_dfcmpeq F64:$src1, (CONST64 (ftoi $src2))))>;
2633}
2634
2635
2636def: Pat<(f64 (fpextend F32:$Rs)), (F2_conv_sf2df F32:$Rs)>;
2637def: Pat<(f32 (fpround F64:$Rs)), (F2_conv_df2sf F64:$Rs)>;
2638
2639def: Pat<(f32 (sint_to_fp I32:$Rs)), (F2_conv_w2sf I32:$Rs)>;
2640def: Pat<(f32 (sint_to_fp I64:$Rs)), (F2_conv_d2sf I64:$Rs)>;
2641def: Pat<(f64 (sint_to_fp I32:$Rs)), (F2_conv_w2df I32:$Rs)>;
2642def: Pat<(f64 (sint_to_fp I64:$Rs)), (F2_conv_d2df I64:$Rs)>;
2643
2644def: Pat<(f32 (uint_to_fp I32:$Rs)), (F2_conv_uw2sf I32:$Rs)>;
2645def: Pat<(f32 (uint_to_fp I64:$Rs)), (F2_conv_ud2sf I64:$Rs)>;
2646def: Pat<(f64 (uint_to_fp I32:$Rs)), (F2_conv_uw2df I32:$Rs)>;
2647def: Pat<(f64 (uint_to_fp I64:$Rs)), (F2_conv_ud2df I64:$Rs)>;
2648
2649def: Pat<(i32 (fp_to_sint F32:$Rs)), (F2_conv_sf2w_chop F32:$Rs)>;
2650def: Pat<(i32 (fp_to_sint F64:$Rs)), (F2_conv_df2w_chop F64:$Rs)>;
2651def: Pat<(i64 (fp_to_sint F32:$Rs)), (F2_conv_sf2d_chop F32:$Rs)>;
2652def: Pat<(i64 (fp_to_sint F64:$Rs)), (F2_conv_df2d_chop F64:$Rs)>;
2653
2654def: Pat<(i32 (fp_to_uint F32:$Rs)), (F2_conv_sf2uw_chop F32:$Rs)>;
2655def: Pat<(i32 (fp_to_uint F64:$Rs)), (F2_conv_df2uw_chop F64:$Rs)>;
2656def: Pat<(i64 (fp_to_uint F32:$Rs)), (F2_conv_sf2ud_chop F32:$Rs)>;
2657def: Pat<(i64 (fp_to_uint F64:$Rs)), (F2_conv_df2ud_chop F64:$Rs)>;
2658
2659// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
2660let Predicates = [HasV5T] in {
2661 def: Pat <(i32 (bitconvert F32:$src)), (I32:$src)>;
2662 def: Pat <(f32 (bitconvert I32:$src)), (F32:$src)>;
2663 def: Pat <(i64 (bitconvert F64:$src)), (I64:$src)>;
2664 def: Pat <(f64 (bitconvert I64:$src)), (F64:$src)>;
2665}
2666
2667def : Pat <(fma F32:$src2, F32:$src3, F32:$src1),
2668 (F2_sffma F32:$src1, F32:$src2, F32:$src3)>;
2669
2670def : Pat <(fma (fneg F32:$src2), F32:$src3, F32:$src1),
2671 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2672
2673def : Pat <(fma F32:$src2, (fneg F32:$src3), F32:$src1),
2674 (F2_sffms F32:$src1, F32:$src2, F32:$src3)>;
2675
2676def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$imm),
2677 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $imm))>,
2678 Requires<[HasV5T]>;
2679
2680def: Pat<(select I1:$Pu, f32ImmPred:$imm, F32:$Rt),
2681 (C2_muxri I1:$Pu, (ftoi $imm), F32:$Rt)>,
2682 Requires<[HasV5T]>;
2683
2684def: Pat<(select I1:$src1, F32:$src2, F32:$src3),
2685 (C2_mux I1:$src1, F32:$src2, F32:$src3)>,
2686 Requires<[HasV5T]>;
2687
2688def: Pat<(select (i1 (setult F32:$src1, F32:$src2)), F32:$src3, F32:$src4),
2689 (C2_mux (F2_sfcmpgt F32:$src2, F32:$src1), F32:$src4, F32:$src3)>,
2690 Requires<[HasV5T]>;
2691
2692def: Pat<(select I1:$src1, F64:$src2, F64:$src3),
2693 (C2_vmux I1:$src1, F64:$src2, F64:$src3)>,
2694 Requires<[HasV5T]>;
2695
2696def: Pat<(select (i1 (setult F64:$src1, F64:$src2)), F64:$src3, F64:$src4),
2697 (C2_vmux (F2_dfcmpgt F64:$src2, F64:$src1), F64:$src3, F64:$src4)>,
2698 Requires<[HasV5T]>;
2699
2700// Map from p0 = pnot(p0); r0 = select(p0, #i, r1)
2701// => r0 = mux(p0, #i, r1)
2702def: Pat<(select (not I1:$src1), f32ImmPred:$src2, F32:$src3),
2703 (C2_muxir I1:$src1, F32:$src3, (ftoi $src2))>,
2704 Requires<[HasV5T]>;
2705
2706// Map from p0 = pnot(p0); r0 = mux(p0, r1, #i)
2707// => r0 = mux(p0, r1, #i)
2708def: Pat<(select (not I1:$src1), F32:$src2, f32ImmPred:$src3),
2709 (C2_muxri I1:$src1, (ftoi $src3), F32:$src2)>,
2710 Requires<[HasV5T]>;
2711
2712def: Pat<(i32 (fp_to_sint F64:$src1)),
2713 (LoReg (F2_conv_df2d_chop F64:$src1))>,
2714 Requires<[HasV5T]>;
2715
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002716def : Pat <(fabs F32:$src1),
2717 (S2_clrbit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002718 Requires<[HasV5T]>;
2719
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00002720def : Pat <(fneg F32:$src1),
2721 (S2_togglebit_i F32:$src1, 31)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002722 Requires<[HasV5T]>;
2723
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002724def: Pat<(fabs F64:$Rs),
2725 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002726 (S2_clrbit_i (HiReg $Rs), 31), isub_hi,
2727 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00002728
2729def: Pat<(fneg F64:$Rs),
2730 (REG_SEQUENCE DoubleRegs,
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +00002731 (S2_togglebit_i (HiReg $Rs), 31), isub_hi,
2732 (i32 (LoReg $Rs)), isub_lo)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002733
Krzysztof Parzyszek7aca2fd2017-06-09 15:26:21 +00002734def: Pat<(mul I64:$Rss, I64:$Rtt),
2735 (A2_combinew
2736 (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))),
2737 (LoReg $Rss),
2738 (HiReg $Rtt)),
2739 (LoReg $Rtt),
2740 (HiReg $Rss)),
2741 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))))>;
2742
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002743def alignedload : PatFrag<(ops node:$addr), (load $addr), [{
2744 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2745}]>;
2746
2747def unalignedload : PatFrag<(ops node:$addr), (load $addr), [{
2748 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2749}]>;
2750
2751def alignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2752 return isAlignedMemNode(dyn_cast<MemSDNode>(N));
2753}]>;
2754
2755def unalignedstore : PatFrag<(ops node:$val, node:$addr), (store $val, $addr), [{
2756 return !isAlignedMemNode(dyn_cast<MemSDNode>(N));
2757}]>;
2758
2759
2760multiclass vS32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2761 // Aligned stores
2762 def : Pat<(alignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2763 (V6_vS32b_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2764 Requires<[UseHVXSgl]>;
2765 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1), IntRegs:$addr),
2766 (V6_vS32Ub_ai IntRegs:$addr, 0, (VTSgl VectorRegs:$src1))>,
2767 Requires<[UseHVXSgl]>;
2768
2769 // 128B Aligned stores
2770 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2771 (V6_vS32b_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2772 Requires<[UseHVXDbl]>;
2773 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1), IntRegs:$addr),
2774 (V6_vS32Ub_ai_128B IntRegs:$addr, 0, (VTDbl VectorRegs128B:$src1))>,
2775 Requires<[UseHVXDbl]>;
2776
2777 // Fold Add R+OFF into vector store.
2778 let AddedComplexity = 10 in {
2779 def : Pat<(alignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002780 (add IntRegs:$src2, Iss4_6:$offset)),
2781 (V6_vS32b_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002782 (VTSgl VectorRegs:$src1))>,
2783 Requires<[UseHVXSgl]>;
2784 def : Pat<(unalignedstore (VTSgl VectorRegs:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002785 (add IntRegs:$src2, Iss4_6:$offset)),
2786 (V6_vS32Ub_ai IntRegs:$src2, Iss4_6:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002787 (VTSgl VectorRegs:$src1))>,
2788 Requires<[UseHVXSgl]>;
2789
2790 // Fold Add R+OFF into vector store 128B.
2791 def : Pat<(alignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002792 (add IntRegs:$src2, Iss4_7:$offset)),
2793 (V6_vS32b_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002794 (VTDbl VectorRegs128B:$src1))>,
2795 Requires<[UseHVXDbl]>;
2796 def : Pat<(unalignedstore (VTDbl VectorRegs128B:$src1),
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002797 (add IntRegs:$src2, Iss4_7:$offset)),
2798 (V6_vS32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002799 (VTDbl VectorRegs128B:$src1))>,
2800 Requires<[UseHVXDbl]>;
2801 }
2802}
2803
2804defm : vS32b_ai_pats <v64i8, v128i8>;
2805defm : vS32b_ai_pats <v32i16, v64i16>;
2806defm : vS32b_ai_pats <v16i32, v32i32>;
2807defm : vS32b_ai_pats <v8i64, v16i64>;
2808
2809
2810multiclass vL32b_ai_pats <ValueType VTSgl, ValueType VTDbl> {
2811 // Aligned loads
2812 def : Pat < (VTSgl (alignedload IntRegs:$addr)),
2813 (V6_vL32b_ai IntRegs:$addr, 0) >,
2814 Requires<[UseHVXSgl]>;
2815 def : Pat < (VTSgl (unalignedload IntRegs:$addr)),
2816 (V6_vL32Ub_ai IntRegs:$addr, 0) >,
2817 Requires<[UseHVXSgl]>;
2818
2819 // 128B Load
2820 def : Pat < (VTDbl (alignedload IntRegs:$addr)),
2821 (V6_vL32b_ai_128B IntRegs:$addr, 0) >,
2822 Requires<[UseHVXDbl]>;
2823 def : Pat < (VTDbl (unalignedload IntRegs:$addr)),
2824 (V6_vL32Ub_ai_128B IntRegs:$addr, 0) >,
2825 Requires<[UseHVXDbl]>;
2826
2827 // Fold Add R+OFF into vector load.
2828 let AddedComplexity = 10 in {
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002829 def : Pat<(VTDbl (alignedload (add IntRegs:$src2, Iss4_7:$offset))),
2830 (V6_vL32b_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002831 Requires<[UseHVXDbl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002832 def : Pat<(VTDbl (unalignedload (add IntRegs:$src2, Iss4_7:$offset))),
2833 (V6_vL32Ub_ai_128B IntRegs:$src2, Iss4_7:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002834 Requires<[UseHVXDbl]>;
2835
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002836 def : Pat<(VTSgl (alignedload (add IntRegs:$src2, Iss4_6:$offset))),
2837 (V6_vL32b_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002838 Requires<[UseHVXSgl]>;
Krzysztof Parzyszek058abf1a2017-04-06 17:28:21 +00002839 def : Pat<(VTSgl (unalignedload (add IntRegs:$src2, Iss4_6:$offset))),
2840 (V6_vL32Ub_ai IntRegs:$src2, Iss4_6:$offset)>,
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002841 Requires<[UseHVXSgl]>;
2842 }
2843}
2844
2845defm : vL32b_ai_pats <v64i8, v128i8>;
2846defm : vL32b_ai_pats <v32i16, v64i16>;
2847defm : vL32b_ai_pats <v16i32, v32i32>;
2848defm : vL32b_ai_pats <v8i64, v16i64>;
2849
2850multiclass STrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2851 def : Pat<(alignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2852 (PS_vstorerw_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2853 Requires<[UseHVXSgl]>;
2854 def : Pat<(unalignedstore (VTSgl VecDblRegs:$src1), IntRegs:$addr),
2855 (PS_vstorerwu_ai IntRegs:$addr, 0, (VTSgl VecDblRegs:$src1))>,
2856 Requires<[UseHVXSgl]>;
2857
2858 def : Pat<(alignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2859 (PS_vstorerw_ai_128B IntRegs:$addr, 0,
2860 (VTDbl VecDblRegs128B:$src1))>,
2861 Requires<[UseHVXDbl]>;
2862 def : Pat<(unalignedstore (VTDbl VecDblRegs128B:$src1), IntRegs:$addr),
2863 (PS_vstorerwu_ai_128B IntRegs:$addr, 0,
2864 (VTDbl VecDblRegs128B:$src1))>,
2865 Requires<[UseHVXDbl]>;
2866}
2867
2868defm : STrivv_pats <v128i8, v256i8>;
2869defm : STrivv_pats <v64i16, v128i16>;
2870defm : STrivv_pats <v32i32, v64i32>;
2871defm : STrivv_pats <v16i64, v32i64>;
2872
2873multiclass LDrivv_pats <ValueType VTSgl, ValueType VTDbl> {
2874 def : Pat<(VTSgl (alignedload I32:$addr)),
2875 (PS_vloadrw_ai I32:$addr, 0)>,
2876 Requires<[UseHVXSgl]>;
2877 def : Pat<(VTSgl (unalignedload I32:$addr)),
2878 (PS_vloadrwu_ai I32:$addr, 0)>,
2879 Requires<[UseHVXSgl]>;
2880
2881 def : Pat<(VTDbl (alignedload I32:$addr)),
2882 (PS_vloadrw_ai_128B I32:$addr, 0)>,
2883 Requires<[UseHVXDbl]>;
2884 def : Pat<(VTDbl (unalignedload I32:$addr)),
2885 (PS_vloadrwu_ai_128B I32:$addr, 0)>,
2886 Requires<[UseHVXDbl]>;
2887}
2888
2889defm : LDrivv_pats <v128i8, v256i8>;
2890defm : LDrivv_pats <v64i16, v128i16>;
2891defm : LDrivv_pats <v32i32, v64i32>;
2892defm : LDrivv_pats <v16i64, v32i64>;
2893
2894let Predicates = [HasV60T,UseHVXSgl] in {
2895 def: Pat<(select I1:$Pu, (v16i32 VectorRegs:$Vs), VectorRegs:$Vt),
2896 (PS_vselect I1:$Pu, VectorRegs:$Vs, VectorRegs:$Vt)>;
2897 def: Pat<(select I1:$Pu, (v32i32 VecDblRegs:$Vs), VecDblRegs:$Vt),
2898 (PS_wselect I1:$Pu, VecDblRegs:$Vs, VecDblRegs:$Vt)>;
2899}
2900let Predicates = [HasV60T,UseHVXDbl] in {
2901 def: Pat<(select I1:$Pu, (v32i32 VectorRegs128B:$Vs), VectorRegs128B:$Vt),
2902 (PS_vselect_128B I1:$Pu, VectorRegs128B:$Vs, VectorRegs128B:$Vt)>;
2903 def: Pat<(select I1:$Pu, (v64i32 VecDblRegs128B:$Vs), VecDblRegs128B:$Vt),
2904 (PS_wselect_128B I1:$Pu, VecDblRegs128B:$Vs, VecDblRegs128B:$Vt)>;
2905}
2906
2907
2908def SDTHexagonVCOMBINE: SDTypeProfile<1, 2, [SDTCisSameAs<1, 2>,
2909 SDTCisSubVecOfVec<1, 0>]>;
2910
2911def HexagonVCOMBINE: SDNode<"HexagonISD::VCOMBINE", SDTHexagonVCOMBINE>;
2912
2913def: Pat<(v32i32 (HexagonVCOMBINE (v16i32 VectorRegs:$Vs),
2914 (v16i32 VectorRegs:$Vt))),
2915 (V6_vcombine VectorRegs:$Vs, VectorRegs:$Vt)>,
2916 Requires<[UseHVXSgl]>;
2917def: Pat<(v64i32 (HexagonVCOMBINE (v32i32 VecDblRegs:$Vs),
2918 (v32i32 VecDblRegs:$Vt))),
2919 (V6_vcombine_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2920 Requires<[UseHVXDbl]>;
2921
2922def SDTHexagonVPACK: SDTypeProfile<1, 3, [SDTCisSameAs<1, 2>,
2923 SDTCisInt<3>]>;
2924
2925def HexagonVPACK: SDNode<"HexagonISD::VPACK", SDTHexagonVPACK>;
2926
2927// 0 as the last argument denotes vpacke. 1 denotes vpacko
2928def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2929 (v64i8 VectorRegs:$Vt), (i32 0))),
2930 (V6_vpackeb VectorRegs:$Vs, VectorRegs:$Vt)>,
2931 Requires<[UseHVXSgl]>;
2932def: Pat<(v64i8 (HexagonVPACK (v64i8 VectorRegs:$Vs),
2933 (v64i8 VectorRegs:$Vt), (i32 1))),
2934 (V6_vpackob VectorRegs:$Vs, VectorRegs:$Vt)>,
2935 Requires<[UseHVXSgl]>;
2936def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2937 (v32i16 VectorRegs:$Vt), (i32 0))),
2938 (V6_vpackeh VectorRegs:$Vs, VectorRegs:$Vt)>,
2939 Requires<[UseHVXSgl]>;
2940def: Pat<(v32i16 (HexagonVPACK (v32i16 VectorRegs:$Vs),
2941 (v32i16 VectorRegs:$Vt), (i32 1))),
2942 (V6_vpackoh VectorRegs:$Vs, VectorRegs:$Vt)>,
2943 Requires<[UseHVXSgl]>;
2944
2945def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2946 (v128i8 VecDblRegs:$Vt), (i32 0))),
2947 (V6_vpackeb_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2948 Requires<[UseHVXDbl]>;
2949def: Pat<(v128i8 (HexagonVPACK (v128i8 VecDblRegs:$Vs),
2950 (v128i8 VecDblRegs:$Vt), (i32 1))),
2951 (V6_vpackob_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2952 Requires<[UseHVXDbl]>;
2953def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2954 (v64i16 VecDblRegs:$Vt), (i32 0))),
2955 (V6_vpackeh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2956 Requires<[UseHVXDbl]>;
2957def: Pat<(v64i16 (HexagonVPACK (v64i16 VecDblRegs:$Vs),
2958 (v64i16 VecDblRegs:$Vt), (i32 1))),
2959 (V6_vpackoh_128B VecDblRegs:$Vs, VecDblRegs:$Vt)>,
2960 Requires<[UseHVXDbl]>;
2961
2962def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
2963def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
2964def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
2965def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
2966def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
2967def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
2968def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
2969def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
2970
2971
2972multiclass bitconvert_32<ValueType a, ValueType b> {
2973 def : Pat <(b (bitconvert (a IntRegs:$src))),
2974 (b IntRegs:$src)>;
2975 def : Pat <(a (bitconvert (b IntRegs:$src))),
2976 (a IntRegs:$src)>;
2977}
2978
2979multiclass bitconvert_64<ValueType a, ValueType b> {
2980 def : Pat <(b (bitconvert (a DoubleRegs:$src))),
2981 (b DoubleRegs:$src)>;
2982 def : Pat <(a (bitconvert (b DoubleRegs:$src))),
2983 (a DoubleRegs:$src)>;
2984}
2985
2986// Bit convert vector types to integers.
2987defm : bitconvert_32<v4i8, i32>;
2988defm : bitconvert_32<v2i16, i32>;
2989defm : bitconvert_64<v8i8, i64>;
2990defm : bitconvert_64<v4i16, i64>;
2991defm : bitconvert_64<v2i32, i64>;
2992
2993def: Pat<(sra (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2994 (S2_asr_i_vh DoubleRegs:$src1, imm:$src2)>;
2995def: Pat<(srl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2996 (S2_lsr_i_vh DoubleRegs:$src1, imm:$src2)>;
2997def: Pat<(shl (v4i16 DoubleRegs:$src1), u4_0ImmPred:$src2),
2998 (S2_asl_i_vh DoubleRegs:$src1, imm:$src2)>;
2999
3000def: Pat<(sra (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
3001 (S2_asr_i_vw DoubleRegs:$src1, imm:$src2)>;
3002def: Pat<(srl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
3003 (S2_lsr_i_vw DoubleRegs:$src1, imm:$src2)>;
3004def: Pat<(shl (v2i32 DoubleRegs:$src1), u5_0ImmPred:$src2),
3005 (S2_asl_i_vw DoubleRegs:$src1, imm:$src2)>;
3006
3007def : Pat<(v2i16 (add (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
3008 (A2_svaddh IntRegs:$src1, IntRegs:$src2)>;
3009
3010def : Pat<(v2i16 (sub (v2i16 IntRegs:$src1), (v2i16 IntRegs:$src2))),
3011 (A2_svsubh IntRegs:$src1, IntRegs:$src2)>;
3012
3013def HexagonVSPLATB: SDNode<"HexagonISD::VSPLATB", SDTUnaryOp>;
3014def HexagonVSPLATH: SDNode<"HexagonISD::VSPLATH", SDTUnaryOp>;
3015
3016// Replicate the low 8-bits from 32-bits input register into each of the
3017// four bytes of 32-bits destination register.
3018def: Pat<(v4i8 (HexagonVSPLATB I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
3019
3020// Replicate the low 16-bits from 32-bits input register into each of the
3021// four halfwords of 64-bits destination register.
3022def: Pat<(v4i16 (HexagonVSPLATH I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
3023
3024
3025class VArith_pat <InstHexagon MI, SDNode Op, PatFrag Type>
3026 : Pat <(Op Type:$Rss, Type:$Rtt),
3027 (MI Type:$Rss, Type:$Rtt)>;
3028
3029def: VArith_pat <A2_vaddub, add, V8I8>;
3030def: VArith_pat <A2_vaddh, add, V4I16>;
3031def: VArith_pat <A2_vaddw, add, V2I32>;
3032def: VArith_pat <A2_vsubub, sub, V8I8>;
3033def: VArith_pat <A2_vsubh, sub, V4I16>;
3034def: VArith_pat <A2_vsubw, sub, V2I32>;
3035
3036def: VArith_pat <A2_and, and, V2I16>;
3037def: VArith_pat <A2_xor, xor, V2I16>;
3038def: VArith_pat <A2_or, or, V2I16>;
3039
3040def: VArith_pat <A2_andp, and, V8I8>;
3041def: VArith_pat <A2_andp, and, V4I16>;
3042def: VArith_pat <A2_andp, and, V2I32>;
3043def: VArith_pat <A2_orp, or, V8I8>;
3044def: VArith_pat <A2_orp, or, V4I16>;
3045def: VArith_pat <A2_orp, or, V2I32>;
3046def: VArith_pat <A2_xorp, xor, V8I8>;
3047def: VArith_pat <A2_xorp, xor, V4I16>;
3048def: VArith_pat <A2_xorp, xor, V2I32>;
3049
3050def: Pat<(v2i32 (sra V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3051 (i32 u5_0ImmPred:$c))))),
3052 (S2_asr_i_vw V2I32:$b, imm:$c)>;
3053def: Pat<(v2i32 (srl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3054 (i32 u5_0ImmPred:$c))))),
3055 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
3056def: Pat<(v2i32 (shl V2I32:$b, (i64 (HexagonCOMBINE (i32 u5_0ImmPred:$c),
3057 (i32 u5_0ImmPred:$c))))),
3058 (S2_asl_i_vw V2I32:$b, imm:$c)>;
3059
3060def: Pat<(v4i16 (sra V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3061 (S2_asr_i_vh V4I16:$b, imm:$c)>;
3062def: Pat<(v4i16 (srl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3063 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
3064def: Pat<(v4i16 (shl V4I16:$b, (v4i16 (HexagonVSPLATH (i32 (u4_0ImmPred:$c)))))),
3065 (S2_asl_i_vh V4I16:$b, imm:$c)>;
3066
3067
3068def SDTHexagon_v2i32_v2i32_i32 : SDTypeProfile<1, 2,
3069 [SDTCisSameAs<0, 1>, SDTCisVT<0, v2i32>, SDTCisInt<2>]>;
3070def SDTHexagon_v4i16_v4i16_i32 : SDTypeProfile<1, 2,
3071 [SDTCisSameAs<0, 1>, SDTCisVT<0, v4i16>, SDTCisInt<2>]>;
3072
3073def HexagonVSRAW: SDNode<"HexagonISD::VSRAW", SDTHexagon_v2i32_v2i32_i32>;
3074def HexagonVSRAH: SDNode<"HexagonISD::VSRAH", SDTHexagon_v4i16_v4i16_i32>;
3075def HexagonVSRLW: SDNode<"HexagonISD::VSRLW", SDTHexagon_v2i32_v2i32_i32>;
3076def HexagonVSRLH: SDNode<"HexagonISD::VSRLH", SDTHexagon_v4i16_v4i16_i32>;
3077def HexagonVSHLW: SDNode<"HexagonISD::VSHLW", SDTHexagon_v2i32_v2i32_i32>;
3078def HexagonVSHLH: SDNode<"HexagonISD::VSHLH", SDTHexagon_v4i16_v4i16_i32>;
3079
3080def: Pat<(v2i32 (HexagonVSRAW V2I32:$Rs, u5_0ImmPred:$u5)),
3081 (S2_asr_i_vw V2I32:$Rs, imm:$u5)>;
3082def: Pat<(v4i16 (HexagonVSRAH V4I16:$Rs, u4_0ImmPred:$u4)),
3083 (S2_asr_i_vh V4I16:$Rs, imm:$u4)>;
3084def: Pat<(v2i32 (HexagonVSRLW V2I32:$Rs, u5_0ImmPred:$u5)),
3085 (S2_lsr_i_vw V2I32:$Rs, imm:$u5)>;
3086def: Pat<(v4i16 (HexagonVSRLH V4I16:$Rs, u4_0ImmPred:$u4)),
3087 (S2_lsr_i_vh V4I16:$Rs, imm:$u4)>;
3088def: Pat<(v2i32 (HexagonVSHLW V2I32:$Rs, u5_0ImmPred:$u5)),
3089 (S2_asl_i_vw V2I32:$Rs, imm:$u5)>;
3090def: Pat<(v4i16 (HexagonVSHLH V4I16:$Rs, u4_0ImmPred:$u4)),
3091 (S2_asl_i_vh V4I16:$Rs, imm:$u4)>;
3092
3093class vshift_rr_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3094 : Pat <(Op Value:$Rs, I32:$Rt),
3095 (MI Value:$Rs, I32:$Rt)>;
3096
3097def: vshift_rr_pat <S2_asr_r_vw, HexagonVSRAW, V2I32>;
3098def: vshift_rr_pat <S2_asr_r_vh, HexagonVSRAH, V4I16>;
3099def: vshift_rr_pat <S2_lsr_r_vw, HexagonVSRLW, V2I32>;
3100def: vshift_rr_pat <S2_lsr_r_vh, HexagonVSRLH, V4I16>;
3101def: vshift_rr_pat <S2_asl_r_vw, HexagonVSHLW, V2I32>;
3102def: vshift_rr_pat <S2_asl_r_vh, HexagonVSHLH, V4I16>;
3103
3104
3105def SDTHexagonVecCompare_v8i8 : SDTypeProfile<1, 2,
3106 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v8i8>]>;
3107def SDTHexagonVecCompare_v4i16 : SDTypeProfile<1, 2,
3108 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v4i16>]>;
3109def SDTHexagonVecCompare_v2i32 : SDTypeProfile<1, 2,
3110 [SDTCisSameAs<1, 2>, SDTCisVT<0, i1>, SDTCisVT<1, v2i32>]>;
3111
3112def HexagonVCMPBEQ: SDNode<"HexagonISD::VCMPBEQ", SDTHexagonVecCompare_v8i8>;
3113def HexagonVCMPBGT: SDNode<"HexagonISD::VCMPBGT", SDTHexagonVecCompare_v8i8>;
3114def HexagonVCMPBGTU: SDNode<"HexagonISD::VCMPBGTU", SDTHexagonVecCompare_v8i8>;
3115def HexagonVCMPHEQ: SDNode<"HexagonISD::VCMPHEQ", SDTHexagonVecCompare_v4i16>;
3116def HexagonVCMPHGT: SDNode<"HexagonISD::VCMPHGT", SDTHexagonVecCompare_v4i16>;
3117def HexagonVCMPHGTU: SDNode<"HexagonISD::VCMPHGTU", SDTHexagonVecCompare_v4i16>;
3118def HexagonVCMPWEQ: SDNode<"HexagonISD::VCMPWEQ", SDTHexagonVecCompare_v2i32>;
3119def HexagonVCMPWGT: SDNode<"HexagonISD::VCMPWGT", SDTHexagonVecCompare_v2i32>;
3120def HexagonVCMPWGTU: SDNode<"HexagonISD::VCMPWGTU", SDTHexagonVecCompare_v2i32>;
3121
3122
3123class vcmp_i1_pat<InstHexagon MI, SDNode Op, PatFrag Value>
3124 : Pat <(i1 (Op Value:$Rs, Value:$Rt)),
3125 (MI Value:$Rs, Value:$Rt)>;
3126
3127def: vcmp_i1_pat<A2_vcmpbeq, HexagonVCMPBEQ, V8I8>;
3128def: vcmp_i1_pat<A4_vcmpbgt, HexagonVCMPBGT, V8I8>;
3129def: vcmp_i1_pat<A2_vcmpbgtu, HexagonVCMPBGTU, V8I8>;
3130
3131def: vcmp_i1_pat<A2_vcmpheq, HexagonVCMPHEQ, V4I16>;
3132def: vcmp_i1_pat<A2_vcmphgt, HexagonVCMPHGT, V4I16>;
3133def: vcmp_i1_pat<A2_vcmphgtu, HexagonVCMPHGTU, V4I16>;
3134
3135def: vcmp_i1_pat<A2_vcmpweq, HexagonVCMPWEQ, V2I32>;
3136def: vcmp_i1_pat<A2_vcmpwgt, HexagonVCMPWGT, V2I32>;
3137def: vcmp_i1_pat<A2_vcmpwgtu, HexagonVCMPWGTU, V2I32>;
3138
3139
3140class vcmp_vi1_pat<InstHexagon MI, PatFrag Op, PatFrag InVal, ValueType OutTy>
3141 : Pat <(OutTy (Op InVal:$Rs, InVal:$Rt)),
3142 (MI InVal:$Rs, InVal:$Rt)>;
3143
3144def: vcmp_vi1_pat<A2_vcmpweq, seteq, V2I32, v2i1>;
3145def: vcmp_vi1_pat<A2_vcmpwgt, setgt, V2I32, v2i1>;
3146def: vcmp_vi1_pat<A2_vcmpwgtu, setugt, V2I32, v2i1>;
3147
3148def: vcmp_vi1_pat<A2_vcmpheq, seteq, V4I16, v4i1>;
3149def: vcmp_vi1_pat<A2_vcmphgt, setgt, V4I16, v4i1>;
3150def: vcmp_vi1_pat<A2_vcmphgtu, setugt, V4I16, v4i1>;
3151
3152def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
3153 (PS_vmulw DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3154def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
3155 (PS_vmulw_acc DoubleRegs:$Rx, DoubleRegs:$Rs, DoubleRegs:$Rt)>;
3156
3157
3158// Adds two v4i8: Hexagon does not have an insn for this one, so we
3159// use the double add v8i8, and use only the low part of the result.
3160def: Pat<(v4i8 (add (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003161 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003162
3163// Subtract two v4i8: Hexagon does not have an insn for this one, so we
3164// use the double sub v8i8, and use only the low part of the result.
3165def: Pat<(v4i8 (sub (v4i8 IntRegs:$Rs), (v4i8 IntRegs:$Rt))),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003166 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003167
3168//
3169// No 32 bit vector mux.
3170//
3171def: Pat<(v4i8 (select I1:$Pu, V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003172 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003173def: Pat<(v2i16 (select I1:$Pu, V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003174 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003175
3176//
3177// 64-bit vector mux.
3178//
3179def: Pat<(v8i8 (vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)),
3180 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
3181def: Pat<(v4i16 (vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)),
3182 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
3183def: Pat<(v2i32 (vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)),
3184 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
3185
3186//
3187// No 32 bit vector compare.
3188//
3189def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003190 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003191def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003192 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003193def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003194 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003195
3196def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003197 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003198def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003199 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003200def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00003201 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003202
3203
3204class InvertCmp_pat<InstHexagon InvMI, PatFrag CmpOp, PatFrag Value,
3205 ValueType CmpTy>
3206 : Pat<(CmpTy (CmpOp Value:$Rs, Value:$Rt)),
3207 (InvMI Value:$Rt, Value:$Rs)>;
3208
3209// Map from a compare operation to the corresponding instruction with the
3210// order of operands reversed, e.g. x > y --> cmp.lt(y,x).
3211def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, i1>;
3212def: InvertCmp_pat<A4_vcmpbgt, setlt, V8I8, v8i1>;
3213def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, i1>;
3214def: InvertCmp_pat<A2_vcmphgt, setlt, V4I16, v4i1>;
3215def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, i1>;
3216def: InvertCmp_pat<A2_vcmpwgt, setlt, V2I32, v2i1>;
3217
3218def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, i1>;
3219def: InvertCmp_pat<A2_vcmpbgtu, setult, V8I8, v8i1>;
3220def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, i1>;
3221def: InvertCmp_pat<A2_vcmphgtu, setult, V4I16, v4i1>;
3222def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, i1>;
3223def: InvertCmp_pat<A2_vcmpwgtu, setult, V2I32, v2i1>;
3224
3225// Map from vcmpne(Rss) -> !vcmpew(Rss).
3226// rs != rt -> !(rs == rt).
3227def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
3228 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
3229
3230
3231// Truncate: from vector B copy all 'E'ven 'B'yte elements:
3232// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
3233def: Pat<(v4i8 (trunc V4I16:$Rs)),
3234 (S2_vtrunehb V4I16:$Rs)>;
3235
3236// Truncate: from vector B copy all 'O'dd 'B'yte elements:
3237// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
3238// S2_vtrunohb
3239
3240// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
3241// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
3242// S2_vtruneh
3243
3244def: Pat<(v2i16 (trunc V2I32:$Rs)),
3245 (LoReg (S2_packhl (HiReg $Rs), (LoReg $Rs)))>;
3246
3247
3248def HexagonVSXTBH : SDNode<"HexagonISD::VSXTBH", SDTUnaryOp>;
3249def HexagonVSXTBW : SDNode<"HexagonISD::VSXTBW", SDTUnaryOp>;
3250
3251def: Pat<(i64 (HexagonVSXTBH I32:$Rs)), (S2_vsxtbh I32:$Rs)>;
3252def: Pat<(i64 (HexagonVSXTBW I32:$Rs)), (S2_vsxthw I32:$Rs)>;
3253
3254def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3255def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3256def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
3257def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
3258def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
3259def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
3260
3261// Sign extends a v2i8 into a v2i32.
3262def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
3263 (A2_combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
3264
3265// Sign extends a v2i16 into a v2i32.
3266def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
3267 (A2_combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
3268
3269
3270// Multiplies two v2i16 and returns a v2i32. We are using here the
3271// saturating multiply, as hexagon does not provide a non saturating
3272// vector multiply, and saturation does not impact the result that is
3273// in double precision of the operands.
3274
3275// Multiplies two v2i16 vectors: as Hexagon does not have a multiply
3276// with the C semantics for this one, this pattern uses the half word
3277// multiply vmpyh that takes two v2i16 and returns a v2i32. This is
3278// then truncated to fit this back into a v2i16 and to simulate the
3279// wrap around semantics for unsigned in C.
3280def vmpyh: OutPatFrag<(ops node:$Rs, node:$Rt),
3281 (M2_vmpy2s_s0 (i32 $Rs), (i32 $Rt))>;
3282
3283def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszeka72fad92017-02-10 15:33:13 +00003284 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
3285 (vmpyh V2I16:$Rs, V2I16:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00003286
3287// Multiplies two v4i16 vectors.
3288def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
3289 (S2_vtrunewh (vmpyh (HiReg $Rs), (HiReg $Rt)),
3290 (vmpyh (LoReg $Rs), (LoReg $Rt)))>;
3291
3292def VMPYB_no_V5: OutPatFrag<(ops node:$Rs, node:$Rt),
3293 (S2_vtrunewh (vmpyh (HiReg (S2_vsxtbh $Rs)), (HiReg (S2_vsxtbh $Rt))),
3294 (vmpyh (LoReg (S2_vsxtbh $Rs)), (LoReg (S2_vsxtbh $Rt))))>;
3295
3296// Multiplies two v4i8 vectors.
3297def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3298 (S2_vtrunehb (M5_vmpybsu V4I8:$Rs, V4I8:$Rt))>,
3299 Requires<[HasV5T]>;
3300
3301def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
3302 (S2_vtrunehb (VMPYB_no_V5 V4I8:$Rs, V4I8:$Rt))>;
3303
3304// Multiplies two v8i8 vectors.
3305def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3306 (A2_combinew (S2_vtrunehb (M5_vmpybsu (HiReg $Rs), (HiReg $Rt))),
3307 (S2_vtrunehb (M5_vmpybsu (LoReg $Rs), (LoReg $Rt))))>,
3308 Requires<[HasV5T]>;
3309
3310def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
3311 (A2_combinew (S2_vtrunehb (VMPYB_no_V5 (HiReg $Rs), (HiReg $Rt))),
3312 (S2_vtrunehb (VMPYB_no_V5 (LoReg $Rs), (LoReg $Rt))))>;
3313
3314def SDTHexagonBinOp64 : SDTypeProfile<1, 2,
3315 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<0, i64>]>;
3316
3317def HexagonSHUFFEB: SDNode<"HexagonISD::SHUFFEB", SDTHexagonBinOp64>;
3318def HexagonSHUFFEH: SDNode<"HexagonISD::SHUFFEH", SDTHexagonBinOp64>;
3319def HexagonSHUFFOB: SDNode<"HexagonISD::SHUFFOB", SDTHexagonBinOp64>;
3320def HexagonSHUFFOH: SDNode<"HexagonISD::SHUFFOH", SDTHexagonBinOp64>;
3321
3322class ShufflePat<InstHexagon MI, SDNode Op>
3323 : Pat<(i64 (Op DoubleRegs:$src1, DoubleRegs:$src2)),
3324 (i64 (MI DoubleRegs:$src1, DoubleRegs:$src2))>;
3325
3326// Shuffles even bytes for i=0..3: A[2*i].b = C[2*i].b; A[2*i+1].b = B[2*i].b
3327def: ShufflePat<S2_shuffeb, HexagonSHUFFEB>;
3328
3329// Shuffles odd bytes for i=0..3: A[2*i].b = C[2*i+1].b; A[2*i+1].b = B[2*i+1].b
3330def: ShufflePat<S2_shuffob, HexagonSHUFFOB>;
3331
3332// Shuffles even half for i=0,1: A[2*i].h = C[2*i].h; A[2*i+1].h = B[2*i].h
3333def: ShufflePat<S2_shuffeh, HexagonSHUFFEH>;
3334
3335// Shuffles odd half for i=0,1: A[2*i].h = C[2*i+1].h; A[2*i+1].h = B[2*i+1].h
3336def: ShufflePat<S2_shuffoh, HexagonSHUFFOH>;
3337
3338
3339// Truncated store from v4i16 to v4i8.
3340def truncstorev4i8: PatFrag<(ops node:$val, node:$ptr),
3341 (truncstore node:$val, node:$ptr),
3342 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v4i8; }]>;
3343
3344// Truncated store from v2i32 to v2i16.
3345def truncstorev2i16: PatFrag<(ops node:$val, node:$ptr),
3346 (truncstore node:$val, node:$ptr),
3347 [{ return cast<StoreSDNode>(N)->getMemoryVT() == MVT::v2i16; }]>;
3348
3349def: Pat<(truncstorev2i16 V2I32:$Rs, I32:$Rt),
3350 (S2_storeri_io I32:$Rt, 0, (LoReg (S2_packhl (HiReg $Rs),
3351 (LoReg $Rs))))>;
3352
3353def: Pat<(truncstorev4i8 V4I16:$Rs, I32:$Rt),
3354 (S2_storeri_io I32:$Rt, 0, (S2_vtrunehb V4I16:$Rs))>;
3355
3356
3357// Zero and sign extended load from v2i8 into v2i16.
3358def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr),
3359 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3360
3361def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr),
3362 [{ return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8; }]>;
3363
3364def: Pat<(v2i16 (zextloadv2i8 I32:$Rs)),
3365 (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0))))>;
3366
3367def: Pat<(v2i16 (sextloadv2i8 I32:$Rs)),
3368 (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0))))>;
3369
3370def: Pat<(v2i32 (zextloadv2i8 I32:$Rs)),
3371 (S2_vzxthw (LoReg (v4i16 (S2_vzxtbh (L2_loadruh_io I32:$Rs, 0)))))>;
3372
3373def: Pat<(v2i32 (sextloadv2i8 I32:$Rs)),
3374 (S2_vsxthw (LoReg (v4i16 (S2_vsxtbh (L2_loadrh_io I32:$Rs, 0)))))>;
3375
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00003376
3377// Read cycle counter.
3378//
3379def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
3380def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
3381 [SDNPHasChain]>;
3382
3383def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;