blob: e28295f6ba366d8516689c9c6e5b2fe852f87081 [file] [log] [blame]
Chris Lattner7503d462005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukmane05203f2004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner27f53452006-03-01 05:50:56 +000027
Chris Lattnera8713b12006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnerd7495ae2006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner9754d142006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattnera7976d32006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner27f53452006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner27f53452006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000055
Chris Lattner261009a2005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000060
Nate Begeman69caef22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +000065
Chris Lattnera8713b12006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +000067
Chris Lattnerfea33f72005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerfea33f72005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattner4a66d692006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattnerf9797942005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Cheng81b645a2006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattnerf9797942005-12-04 19:01:59 +000082
Chris Lattner3b587342006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000084def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattnerb1e9e372006-05-17 06:01:33 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +000086def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
87 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
88def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +000090
Chris Lattnereb755fc2006-05-17 19:00:46 +000091def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng7785e5b2006-01-09 18:28:21 +000092 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +000093
Chris Lattnerd7495ae2006-03-31 05:13:27 +000094def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
95def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6961fc72006-03-26 10:06:40 +000096
Chris Lattner9754d142006-04-18 17:59:36 +000097def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
98 [SDNPHasChain, SDNPOptInFlag]>;
99
Chris Lattnera7976d32006-07-10 20:56:58 +0000100def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
101def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
102
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000103//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000104// PowerPC specific transformation functions and pattern fragments.
105//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000106
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000107def SHL32 : SDNodeXForm<imm, [{
108 // Transformation function: 31 - imm
109 return getI32Imm(31 - N->getValue());
110}]>;
111
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000112def SRL32 : SDNodeXForm<imm, [{
113 // Transformation function: 32 - imm
114 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
115}]>;
116
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000117def LO16 : SDNodeXForm<imm, [{
118 // Transformation function: get the low 16 bits.
119 return getI32Imm((unsigned short)N->getValue());
120}]>;
121
122def HI16 : SDNodeXForm<imm, [{
123 // Transformation function: shift the immediate value down into the low bits.
124 return getI32Imm((unsigned)N->getValue() >> 16);
125}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000126
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000127def HA16 : SDNodeXForm<imm, [{
128 // Transformation function: shift the immediate value down into the low bits.
129 signed int Val = N->getValue();
130 return getI32Imm((Val - (signed short)Val) >> 16);
131}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000132def MB : SDNodeXForm<imm, [{
133 // Transformation function: get the start bit of a mask
134 unsigned mb, me;
135 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
136 return getI32Imm(mb);
137}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000138
Nate Begemand31efd12006-09-22 05:01:56 +0000139def ME : SDNodeXForm<imm, [{
140 // Transformation function: get the end bit of a mask
141 unsigned mb, me;
142 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
143 return getI32Imm(me);
144}]>;
145def maskimm32 : PatLeaf<(imm), [{
146 // maskImm predicate - True if immediate is a run of ones.
147 unsigned mb, me;
148 if (N->getValueType(0) == MVT::i32)
149 return isRunOfOnes((unsigned)N->getValue(), mb, me);
150 else
151 return false;
152}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000153
Chris Lattner2d8032b2005-09-08 17:33:10 +0000154def immSExt16 : PatLeaf<(imm), [{
155 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
156 // field. Used by instructions like 'addi'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000157 if (N->getValueType(0) == MVT::i32)
158 return (int32_t)N->getValue() == (short)N->getValue();
159 else
160 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner2d8032b2005-09-08 17:33:10 +0000161}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000162def immZExt16 : PatLeaf<(imm), [{
163 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
164 // field. Used by instructions like 'ori'.
Chris Lattner1f1b0962006-06-20 23:21:20 +0000165 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000166}], LO16>;
167
Chris Lattner7e742e42006-06-20 22:34:10 +0000168// imm16Shifted* - These match immediates where the low 16-bits are zero. There
169// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
170// identical in 32-bit mode, but in 64-bit mode, they return true if the
171// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
172// clear).
173def imm16ShiftedZExt : PatLeaf<(imm), [{
174 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
175 // immediate are set. Used by instructions like 'xoris'.
176 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
177}], HI16>;
178
179def imm16ShiftedSExt : PatLeaf<(imm), [{
180 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
181 // immediate are set. Used by instructions like 'addis'. Identical to
182 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000183 if (N->getValue() & 0xFFFF) return false;
184 if (N->getValueType(0) == MVT::i32)
185 return true;
186 // For 64-bit, make sure it is sext right.
187 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000188}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000189
Chris Lattner2771e2c2006-03-25 06:12:06 +0000190
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000191//===----------------------------------------------------------------------===//
192// PowerPC Flag Definitions.
193
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000194class isPPC64 { bit PPC64 = 1; }
Chris Lattnerf9172e12005-04-19 05:15:18 +0000195class isDOT {
196 list<Register> Defs = [CR0];
197 bit RC = 1;
198}
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000199
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000200
201
202//===----------------------------------------------------------------------===//
203// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000204
Chris Lattner2771e2c2006-03-25 06:12:06 +0000205def s5imm : Operand<i32> {
206 let PrintMethod = "printS5ImmOperand";
207}
Chris Lattnerf006d152005-09-14 20:53:05 +0000208def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000209 let PrintMethod = "printU5ImmOperand";
210}
Chris Lattnerf006d152005-09-14 20:53:05 +0000211def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000212 let PrintMethod = "printU6ImmOperand";
213}
Chris Lattnerf006d152005-09-14 20:53:05 +0000214def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000215 let PrintMethod = "printS16ImmOperand";
216}
Chris Lattnerf006d152005-09-14 20:53:05 +0000217def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000218 let PrintMethod = "printU16ImmOperand";
219}
Chris Lattner5a2fb972005-10-18 16:51:22 +0000220def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
221 let PrintMethod = "printS16X4ImmOperand";
222}
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000223def target : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000224 let PrintMethod = "printBranchOperand";
225}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000226def calltarget : Operand<iPTR> {
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000227 let PrintMethod = "printCallOperand";
228}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000229def aaddr : Operand<iPTR> {
Nate Begemana171f6b2005-11-16 00:48:01 +0000230 let PrintMethod = "printAbsAddrOperand";
231}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000232def piclabel: Operand<iPTR> {
Nate Begeman61738782004-09-02 08:13:00 +0000233 let PrintMethod = "printPICLabel";
234}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000235def symbolHi: Operand<i32> {
236 let PrintMethod = "printSymbolHi";
237}
238def symbolLo: Operand<i32> {
239 let PrintMethod = "printSymbolLo";
240}
Nate Begeman8465fe82005-07-20 22:42:00 +0000241def crbitm: Operand<i8> {
242 let PrintMethod = "printcrbitm";
243}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000244// Address operands
Chris Lattnera5190ae2006-06-16 21:01:35 +0000245def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000246 let PrintMethod = "printMemRegImm";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000247 let MIOperandInfo = (ops i32imm, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000248}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000249def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000250 let PrintMethod = "printMemRegReg";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000251 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000252}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000253def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattner4a66d692006-03-22 05:30:33 +0000254 let PrintMethod = "printMemRegImmShifted";
Chris Lattnere8fe5e22006-06-16 21:29:03 +0000255 let MIOperandInfo = (ops i32imm, ptr_rc);
Chris Lattner4a66d692006-03-22 05:30:33 +0000256}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000257
Chris Lattner268d3582006-01-12 02:05:36 +0000258// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000259def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
260def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
261def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
262def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000263
Evan Cheng3db275d2005-12-14 22:07:12 +0000264//===----------------------------------------------------------------------===//
265// PowerPC Instruction Predicate Definitions.
Evan Cheng82285c52005-12-20 20:08:53 +0000266def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000267
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000268//===----------------------------------------------------------------------===//
269// PowerPC Instruction Definitions.
270
Misha Brukmane05203f2004-06-21 16:55:25 +0000271// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000272
Chris Lattner51348c52006-03-12 09:13:49 +0000273let hasCtrlDep = 1 in {
Chris Lattnerf9797942005-12-04 19:01:59 +0000274def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000275 "${:comment} ADJCALLSTACKDOWN",
Chris Lattner7374bc02006-10-12 17:56:34 +0000276 [(callseq_start imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000277def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000278 "${:comment} ADJCALLSTACKUP",
Chris Lattner7374bc02006-10-12 17:56:34 +0000279 [(callseq_end imm:$amt)]>, Imp<[R1],[R1]>;
Chris Lattner02e2c182006-03-13 21:52:10 +0000280
281def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
282 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000283}
Chris Lattner67f8cc52006-09-27 02:55:21 +0000284def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD),"${:comment}IMPLICIT_DEF_GPRC $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000285 [(set GPRC:$rD, (undef))]>;
Chris Lattner67f8cc52006-09-27 02:55:21 +0000286def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "${:comment} IMPLICIT_DEF_F8 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000287 [(set F8RC:$rD, (undef))]>;
Chris Lattner67f8cc52006-09-27 02:55:21 +0000288def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "${:comment} IMPLICIT_DEF_F4 $rD",
Chris Lattner81ff73e2005-10-25 21:03:41 +0000289 [(set F4RC:$rD, (undef))]>;
Chris Lattner915fd0d2005-02-15 20:26:49 +0000290
Chris Lattner9b577f12005-08-26 21:23:58 +0000291// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
292// scheduler into a branch sequence.
Chris Lattner51348c52006-03-12 09:13:49 +0000293let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
294 PPC970_Single = 1 in {
Chris Lattner97b3da12006-06-27 00:04:13 +0000295 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000296 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
297 []>;
Chris Lattner97b3da12006-06-27 00:04:13 +0000298 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000299 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
300 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000301 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000302 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
303 []>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000304 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000305 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
306 []>;
Chris Lattner0a3d1bb2006-04-08 22:45:08 +0000307 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner67f8cc52006-09-27 02:55:21 +0000308 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
309 []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000310}
311
Chris Lattnercf569172006-10-13 19:10:34 +0000312let isTerminator = 1, isBarrier = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng7785e5b2006-01-09 18:28:21 +0000313 let isReturn = 1 in
314 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000315 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000316}
317
Chris Lattner915fd0d2005-02-15 20:26:49 +0000318let Defs = [LR] in
Chris Lattner51348c52006-03-12 09:13:49 +0000319 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
320 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000321
Chris Lattner51348c52006-03-12 09:13:49 +0000322let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
323 noResults = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000324 // COND_BRANCH is formed before branch selection, it is turned into Bcc below.
Chris Lattner9754d142006-04-18 17:59:36 +0000325 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000326 "${:comment} COND_BRANCH $crS, $opc, $dst",
Chris Lattner9754d142006-04-18 17:59:36 +0000327 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattnercf569172006-10-13 19:10:34 +0000328 let isBarrier = 1 in {
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000329 def B : IForm<18, 0, 0, (ops target:$dst),
330 "b $dst", BrB,
331 [(br bb:$dst)]>;
Chris Lattnercf569172006-10-13 19:10:34 +0000332 }
Chris Lattner40565d72004-11-22 23:07:01 +0000333
Nate Begeman7b809f52005-08-26 04:11:42 +0000334 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000335 "blt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000336 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000337 "ble $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000338 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000339 "beq $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000340 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000341 "bge $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000342 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000343 "bgt $crS, $block", BrB>;
Nate Begeman7b809f52005-08-26 04:11:42 +0000344 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey74ab9962005-10-19 19:51:16 +0000345 "bne $crS, $block", BrB>;
Chris Lattner5d6cb602005-10-28 20:32:44 +0000346 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
347 "bun $crS, $block", BrB>;
348 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
349 "bnu $crS, $block", BrB>;
Misha Brukman767fa112004-06-28 18:23:35 +0000350}
351
Chris Lattner51348c52006-03-12 09:13:49 +0000352let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman7454c6f2004-06-29 23:37:36 +0000353 // All calls clobber the non-callee saved registers...
Misha Brukman0648a902004-06-30 22:00:45 +0000354 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
355 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1e6dfa42006-03-16 22:35:59 +0000356 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner46323cf2005-08-22 22:32:13 +0000357 LR,CTR,
Misha Brukman0648a902004-06-30 22:00:45 +0000358 CR0,CR1,CR5,CR6,CR7] in {
359 // Convenient aliases for call instructions
Chris Lattner006b2c62006-06-10 01:14:28 +0000360 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnereb755fc2006-05-17 19:00:46 +0000361 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner006b2c62006-06-10 01:14:28 +0000362 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattner3b587342006-06-27 18:36:44 +0000363 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Chris Lattner006b2c62006-06-10 01:14:28 +0000364 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnereb755fc2006-05-17 19:00:46 +0000365 [(PPCbctrl)]>;
Misha Brukman7454c6f2004-06-29 23:37:36 +0000366}
367
Chris Lattnerc8587d42006-06-06 21:29:23 +0000368// DCB* instructions.
Chris Lattnerd43e8a72006-10-24 01:08:42 +0000369def DCBA : DCB_Form<758, 0, (ops memrr:$dst),
370 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
371 PPC970_DGroup_Single;
372def DCBF : DCB_Form<86, 0, (ops memrr:$dst),
373 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
374 PPC970_DGroup_Single;
375def DCBI : DCB_Form<470, 0, (ops memrr:$dst),
376 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
377 PPC970_DGroup_Single;
378def DCBST : DCB_Form<54, 0, (ops memrr:$dst),
379 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
380 PPC970_DGroup_Single;
381def DCBT : DCB_Form<278, 0, (ops memrr:$dst),
382 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
383 PPC970_DGroup_Single;
384def DCBTST : DCB_Form<246, 0, (ops memrr:$dst),
385 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
386 PPC970_DGroup_Single;
387def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
388 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
389 PPC970_DGroup_Single;
390def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
391 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
392 PPC970_DGroup_Single;
Chris Lattnerc8587d42006-06-06 21:29:23 +0000393
Nate Begeman143cf942004-08-30 02:28:06 +0000394// D-Form instructions. Most instructions that perform an operation on a
395// register and an immediate are of this type.
396//
Chris Lattner51348c52006-03-12 09:13:49 +0000397let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000398def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
399 "lbz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000400 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000401def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
402 "lha $rD, $src", LdStLHA,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000403 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000404 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000405def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
406 "lhz $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000407 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000408def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
409 "lwz $rD, $src", LdStGeneral,
410 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000411def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000412 "lwzu $rD, $disp($rA)", LdStGeneral,
413 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000414}
Chris Lattner51348c52006-03-12 09:13:49 +0000415let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000416def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000417 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000418 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000419def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000420 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000421 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
422 PPC970_DGroup_Cracked;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000423def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000424 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000425 []>;
Nate Begemana9443f22005-07-21 20:44:43 +0000426def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000427 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000428 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000429def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey74ab9962005-10-19 19:51:16 +0000430 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner4b11fa22005-11-17 17:52:01 +0000431 [(set GPRC:$rD, (add GPRC:$rA,
432 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000433def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000434 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000435 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000436def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000437 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman21f87d02006-03-17 22:41:37 +0000438 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner63ed7492005-11-17 07:04:43 +0000439def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000440 "li $rD, $imm", IntGeneral,
Chris Lattner2d8032b2005-09-08 17:33:10 +0000441 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begemana9443f22005-07-21 20:44:43 +0000442def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000443 "lis $rD, $imm", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000444 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000445}
446let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000447def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
448 "stb $rS, $src", LdStGeneral,
Evan Chengab51cf22006-10-13 21:14:26 +0000449 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000450def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
451 "sth $rS, $src", LdStGeneral,
Evan Chengab51cf22006-10-13 21:14:26 +0000452 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000453def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
454 "stw $rS, $src", LdStGeneral,
455 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000456def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000457 "stwu $rS, $disp($rA)", LdStGeneral,
458 []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000459}
Chris Lattner51348c52006-03-12 09:13:49 +0000460let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerb2367e32005-04-19 04:59:28 +0000461def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000462 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000463 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
464 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000465def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000466 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000467 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +0000468 isDOT;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000469def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000470 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000471 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000472def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000473 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000474 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000475def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000476 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000477 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000478def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000479 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner7e742e42006-06-20 22:34:10 +0000480 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000481def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
482 []>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000483def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey74ab9962005-10-19 19:51:16 +0000484 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattnerb2367e32005-04-19 04:59:28 +0000485def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey74ab9962005-10-19 19:51:16 +0000486 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000487}
488let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000489def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
490 "lfs $rD, $src", LdStLFDU,
491 [(set F4RC:$rD, (load iaddr:$src))]>;
492def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
493 "lfd $rD, $src", LdStLFD,
494 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000495}
Chris Lattner51348c52006-03-12 09:13:49 +0000496let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000497def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
498 "stfs $rS, $dst", LdStUX,
499 [(store F4RC:$rS, iaddr:$dst)]>;
500def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
501 "stfd $rS, $dst", LdStUX,
502 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000503}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000504
Nate Begeman143cf942004-08-30 02:28:06 +0000505// X-Form instructions. Most instructions that perform an operation on a
506// register and another register are of this type.
507//
Chris Lattner51348c52006-03-12 09:13:49 +0000508let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000509def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
510 "lbzx $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000511 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000512def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
513 "lhax $rD, $src", LdStLHA,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000514 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000515 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000516def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
517 "lhzx $rD, $src", LdStGeneral,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000518 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000519def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
520 "lwzx $rD, $src", LdStGeneral,
521 [(set GPRC:$rD, (load xaddr:$src))]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000522
523
524def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src),
525 "lhbrx $rD, $src", LdStGeneral,
Chris Lattner4f8eb5c2006-07-19 17:15:36 +0000526 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000527def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src),
528 "lwbrx $rD, $src", LdStGeneral,
Chris Lattner4f8eb5c2006-07-19 17:15:36 +0000529 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000530
Nate Begeman6e6514c2004-10-07 22:30:03 +0000531}
Chris Lattner2a85fa12006-03-25 07:51:43 +0000532
Chris Lattner51348c52006-03-12 09:13:49 +0000533let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner9220f922005-09-03 00:21:51 +0000534def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000535 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000536 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000537def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000538 "and $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000539 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000540def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000541 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000542 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner52a956d2006-06-20 23:18:58 +0000543def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000544 "or $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000545 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000546def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000547 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000548 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000549def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000550 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner9220f922005-09-03 00:21:51 +0000551 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
552def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000553 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattner6b013fc2005-09-14 18:18:39 +0000554 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner9220f922005-09-03 00:21:51 +0000555def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000556 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner868a75b2006-06-20 00:39:56 +0000557 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000558def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000559 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000560 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000561def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000562 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000563 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000564def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000565 "sraw $rA, $rS, $rB", IntShift,
Chris Lattnerfea33f72005-12-06 02:10:38 +0000566 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000567}
568let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000569def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
570 "stbx $rS, $dst", LdStGeneral,
Evan Chengab51cf22006-10-13 21:14:26 +0000571 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000572 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000573def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
574 "sthx $rS, $dst", LdStGeneral,
Evan Chengab51cf22006-10-13 21:14:26 +0000575 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000576 PPC970_DGroup_Cracked;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000577def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
578 "stwx $rS, $dst", LdStGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000579 [(store GPRC:$rS, xaddr:$dst)]>,
580 PPC970_DGroup_Cracked;
Chris Lattner15709c22005-04-19 04:51:30 +0000581def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanade6f9a2005-12-09 23:54:18 +0000582 "stwux $rS, $rA, $rB", LdStGeneral,
583 []>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000584def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst),
585 "sthbrx $rS, $dst", LdStGeneral,
Chris Lattner4f8eb5c2006-07-19 17:15:36 +0000586 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
Chris Lattnera7976d32006-07-10 20:56:58 +0000587 PPC970_DGroup_Cracked;
588def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst),
589 "stwbrx $rS, $dst", LdStGeneral,
Chris Lattner4f8eb5c2006-07-19 17:15:36 +0000590 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
Chris Lattnera7976d32006-07-10 20:56:58 +0000591 PPC970_DGroup_Cracked;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000592}
Chris Lattner51348c52006-03-12 09:13:49 +0000593let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattnerf9172e12005-04-19 05:15:18 +0000594def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey74ab9962005-10-19 19:51:16 +0000595 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerf3322af2005-12-05 02:34:05 +0000596 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000597def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000598 "cntlzw $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000599 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000600def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000601 "extsb $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000602 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000603def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey74ab9962005-10-19 19:51:16 +0000604 "extsh $rA, $rS", IntGeneral,
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000605 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner4a66d692006-03-22 05:30:33 +0000606
Chris Lattner15709c22005-04-19 04:51:30 +0000607def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000608 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattner15709c22005-04-19 04:51:30 +0000609def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000610 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000611}
612let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000613//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000614// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000615def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000616 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000617def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000618 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner51348c52006-03-12 09:13:49 +0000619}
620let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000621def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
622 "lfsx $frD, $src", LdStLFDU,
623 [(set F4RC:$frD, (load xaddr:$src))]>;
624def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
625 "lfdx $frD, $src", LdStLFDU,
626 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000627}
Chris Lattner51348c52006-03-12 09:13:49 +0000628let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000629def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000630 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnercd7f1012005-10-25 20:41:46 +0000631 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000632def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000633 "frsp $frD, $frB", FPGeneral,
Chris Lattner9c0d3c52005-10-14 04:55:50 +0000634 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000635def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000636 "fsqrt $frD, $frB", FPSqrt,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000637 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
638def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000639 "fsqrts $frD, $frB", FPSqrt,
Chris Lattner286c1d72005-10-15 21:44:15 +0000640 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000641}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000642
643/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner51348c52006-03-12 09:13:49 +0000644///
645/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +0000646/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +0000647/// that they will fill slots (which could cause the load of a LSU reject to
648/// sneak into a d-group with a store).
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000649def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000650 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000651 []>, // (set F4RC:$frD, F4RC:$frB)
652 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000653def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000654 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000655 []>, // (set F8RC:$frD, F8RC:$frB)
656 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000657def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000658 "fmr $frD, $frB", FPGeneral,
Chris Lattner51348c52006-03-12 09:13:49 +0000659 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
660 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000661
Chris Lattner51348c52006-03-12 09:13:49 +0000662let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000663// These are artificially split into two different forms, for 4/8 byte FP.
664def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000665 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000666 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
667def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000668 "fabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000669 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
670def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000671 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000672 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
673def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000674 "fnabs $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000675 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
676def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000677 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000678 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
679def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000680 "fneg $frD, $frB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000681 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000682}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000683
Chris Lattner51348c52006-03-12 09:13:49 +0000684let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner27f53452006-03-01 05:50:56 +0000685def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000686 "stfiwx $frS, $dst", LdStUX,
Chris Lattner27f53452006-03-01 05:50:56 +0000687 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000688def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
689 "stfsx $frS, $dst", LdStUX,
690 [(store F4RC:$frS, xaddr:$dst)]>;
691def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
692 "stfdx $frS, $dst", LdStUX,
693 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000694}
Nate Begeman6cdbd222004-08-29 22:45:13 +0000695
Nate Begeman143cf942004-08-30 02:28:06 +0000696// XL-Form instructions. condition register logical ops.
697//
Chris Lattner15709c22005-04-19 04:51:30 +0000698def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner51348c52006-03-12 09:13:49 +0000699 "mcrf $BF, $BFA", BrMCR>,
700 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000701
Chris Lattner51348c52006-03-12 09:13:49 +0000702// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +0000703//
Chris Lattner51348c52006-03-12 09:13:49 +0000704def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
705 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000706let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner02e2c182006-03-13 21:52:10 +0000707def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
708 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000709}
Chris Lattner02e2c182006-03-13 21:52:10 +0000710
711def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
712 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000713def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +0000714 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000715
716// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
717// a GPR on the PPC970. As such, copies in and out have the same performance
718// characteristics as an OR instruction.
719def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
720 "mtspr 256, $rS", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000721 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000722def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
723 "mfspr $rT, 256", IntGeneral>,
Nate Begeman2e1fde72006-03-15 05:25:05 +0000724 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner02e2c182006-03-13 21:52:10 +0000725
Chris Lattner422e23d2005-08-26 22:05:54 +0000726def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner51348c52006-03-12 09:13:49 +0000727 "mtcrf $FXM, $rS", BrMCRX>,
728 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6961fc72006-03-26 10:06:40 +0000729def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
730 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman048b2632005-11-29 22:42:50 +0000731def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner51348c52006-03-12 09:13:49 +0000732 "mfcr $rT, $FXM", SprMFCR>,
733 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +0000734
Chris Lattner51348c52006-03-12 09:13:49 +0000735let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +0000736
737// XO-Form instructions. Arithmetic instructions that can set overflow bit
738//
Nate Begeman0b71e002005-10-18 00:28:58 +0000739def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000740 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000741 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000742def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000743 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000744 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
745 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000746def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000747 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000748 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000749def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000750 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000751 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000752 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000753def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000754 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner51348c52006-03-12 09:13:49 +0000755 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000756 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000757def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000758 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000759 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000760def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000761 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000762 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000763def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000764 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000765 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000766def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000767 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner3a1002d2005-09-02 21:18:00 +0000768 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000769def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000770 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000771 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
772 PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000773def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000774 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000775 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000776def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000777 "addme $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000778 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000779def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000780 "addze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000781 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000782def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000783 "neg $rT, $rA", IntGeneral,
Chris Lattnercf9b0e62005-09-08 17:01:54 +0000784 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000785def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
786 "subfme $rT, $rA", IntGeneral,
787 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000788def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey74ab9962005-10-19 19:51:16 +0000789 "subfze $rT, $rA", IntGeneral,
Nate Begeman5965bd12006-02-17 05:43:56 +0000790 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000791}
Nate Begeman143cf942004-08-30 02:28:06 +0000792
793// A-Form instructions. Most of the instructions executed in the FPU are of
794// this type.
795//
Chris Lattner51348c52006-03-12 09:13:49 +0000796let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000797def FMADD : AForm_1<63, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000798 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000799 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000800 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000801 F8RC:$FRB))]>,
802 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000803def FMADDS : AForm_1<59, 29,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000804 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000805 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000806 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000807 F4RC:$FRB))]>,
808 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000809def FMSUB : AForm_1<63, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000810 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000811 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000812 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000813 F8RC:$FRB))]>,
814 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000815def FMSUBS : AForm_1<59, 28,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000816 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000817 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000818 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng3db275d2005-12-14 22:07:12 +0000819 F4RC:$FRB))]>,
820 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000821def FNMADD : AForm_1<63, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000822 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000823 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000824 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000825 F8RC:$FRB)))]>,
826 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000827def FNMADDS : AForm_1<59, 31,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000828 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000829 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000830 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000831 F4RC:$FRB)))]>,
832 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000833def FNMSUB : AForm_1<63, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000834 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000835 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000836 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000837 F8RC:$FRB)))]>,
838 Requires<[FPContractions]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000839def FNMSUBS : AForm_1<59, 30,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000840 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000841 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000842 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemane37cb602005-12-14 22:54:33 +0000843 F4RC:$FRB)))]>,
844 Requires<[FPContractions]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000845// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
846// having 4 of these, force the comparison to always be an 8-byte double (code
847// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +0000848// and 4/8 byte forms for the result and operand type..
Chris Lattner3734d202005-10-02 07:07:49 +0000849def FSELD : AForm_1<63, 23,
850 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000851 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000852 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner3734d202005-10-02 07:07:49 +0000853def FSELS : AForm_1<63, 23,
Chris Lattner9e986722005-10-02 06:58:23 +0000854 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000855 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner261009a2005-10-25 20:55:47 +0000856 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000857def FADD : AForm_2<63, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000858 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000859 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000860 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000861def FADDS : AForm_2<59, 21,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000862 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000863 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000864 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000865def FDIV : AForm_2<63, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000866 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000867 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000868 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000869def FDIVS : AForm_2<59, 18,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000870 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000871 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattner68303a72005-10-02 07:46:28 +0000872 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000873def FMUL : AForm_3<63, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000874 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000875 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000876 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000877def FMULS : AForm_3<59, 25,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000878 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000879 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000880 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000881def FSUB : AForm_2<63, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000882 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000883 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000884 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000885def FSUBS : AForm_2<59, 20,
Chris Lattnerd3eee1a2005-10-01 01:35:02 +0000886 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey74ab9962005-10-19 19:51:16 +0000887 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner68303a72005-10-02 07:46:28 +0000888 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +0000889}
Nate Begeman143cf942004-08-30 02:28:06 +0000890
Chris Lattner51348c52006-03-12 09:13:49 +0000891let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +0000892// M-Form instructions. rotate and mask instructions.
893//
Chris Lattnerc37a2f12005-09-09 18:17:41 +0000894let isTwoAddress = 1, isCommutable = 1 in {
895// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000896def RLWIMI : MForm_2<20,
Nate Begeman29dc5f22004-10-16 20:43:38 +0000897 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey74ab9962005-10-19 19:51:16 +0000898 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000899 []>, PPC970_DGroup_Cracked;
Nate Begeman29dc5f22004-10-16 20:43:38 +0000900}
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000901def RLWINM : MForm_2<21,
Nate Begemana113d742004-08-31 02:28:08 +0000902 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000903 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000904 []>;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000905def RLWINMo : MForm_2<21,
Nate Begeman79a3bea2005-04-12 00:10:02 +0000906 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000907 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattner7579cfb2006-03-13 05:15:10 +0000908 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattnerbaa9be52005-04-19 05:21:30 +0000909def RLWNM : MForm_2<23,
Nate Begeman8309a332005-04-09 20:09:12 +0000910 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey74ab9962005-10-19 19:51:16 +0000911 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000912 []>;
Chris Lattner51348c52006-03-12 09:13:49 +0000913}
Nate Begemana113d742004-08-31 02:28:08 +0000914
Chris Lattner382f3562006-03-20 06:15:45 +0000915
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000916//===----------------------------------------------------------------------===//
Jim Laskey7c462762005-12-16 22:45:29 +0000917// DWARF Pseudo Instructions
918//
919
Jim Laskey762e9ec2006-01-05 01:25:28 +0000920def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000921 "${:comment} .loc $file, $line, $col",
Jim Laskey7c462762005-12-16 22:45:29 +0000922 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskey762e9ec2006-01-05 01:25:28 +0000923 (i32 imm:$file))]>;
924
925def DWARF_LABEL : Pseudo<(ops i32imm:$id),
Chris Lattner67f8cc52006-09-27 02:55:21 +0000926 "\n${:private}debug_loc$id:",
Jim Laskey762e9ec2006-01-05 01:25:28 +0000927 [(dwarf_label (i32 imm:$id))]>;
Jim Laskey7c462762005-12-16 22:45:29 +0000928
929//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000930// PowerPC Instruction Patterns
931//
932
Chris Lattner4435b142005-09-26 22:20:16 +0000933// Arbitrary immediate support. Implement in terms of LIS/ORI.
934def : Pat<(i32 imm:$imm),
935 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +0000936
937// Implement the 'not' operation with the NOR instruction.
938def NOT : Pat<(not GPRC:$in),
939 (NOR GPRC:$in, GPRC:$in)>;
940
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000941// ADD an arbitrary immediate.
942def : Pat<(add GPRC:$in, imm:$imm),
943 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
944// OR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000945def : Pat<(or GPRC:$in, imm:$imm),
946 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000947// XOR an arbitrary immediate.
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000948def : Pat<(xor GPRC:$in, imm:$imm),
949 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +0000950// SUBFIC
Nate Begeman21f87d02006-03-17 22:41:37 +0000951def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman5965bd12006-02-17 05:43:56 +0000952 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +0000953
Chris Lattnerbfb2de92006-01-09 23:20:37 +0000954// Return void support.
955def : Pat<(ret), (BLR)>;
956
Chris Lattnerb4299832006-06-16 20:22:01 +0000957// SHL/SRL
Chris Lattnerf3322af2005-12-05 02:34:05 +0000958def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000959 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerf3322af2005-12-05 02:34:05 +0000960def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000961 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000962
Nate Begeman1b8121b2006-01-11 21:21:00 +0000963// ROTL
964def : Pat<(rotl GPRC:$in, GPRC:$sh),
965 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
966def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
967 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000968
Nate Begemand31efd12006-09-22 05:01:56 +0000969// RLWNM
970def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
971 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
972
Chris Lattnereb755fc2006-05-17 19:00:46 +0000973// Calls
974def : Pat<(PPCcall tglobaladdr:$dst),
975 (BL tglobaladdr:$dst)>;
976def : Pat<(PPCcall texternalsym:$dst),
977 (BL texternalsym:$dst)>;
978
Chris Lattner595088a2005-11-17 07:30:41 +0000979// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +0000980def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
981def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
982def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
983def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000984def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
985def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner4b11fa22005-11-17 17:52:01 +0000986def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
987 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman4e56db62005-12-10 02:36:00 +0000988def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
989 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000990def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
991 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +0000992
Nate Begemane37cb602005-12-14 22:54:33 +0000993// Fused negative multiply subtract, alternate pattern
994def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
995 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
996 Requires<[FPContractions]>;
997def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
998 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
999 Requires<[FPContractions]>;
1000
Chris Lattnerfea33f72005-12-06 02:10:38 +00001001// Standard shifts. These are represented separately from the real shifts above
1002// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1003// amounts.
1004def : Pat<(sra GPRC:$rS, GPRC:$rB),
1005 (SRAW GPRC:$rS, GPRC:$rB)>;
1006def : Pat<(srl GPRC:$rS, GPRC:$rB),
1007 (SRW GPRC:$rS, GPRC:$rB)>;
1008def : Pat<(shl GPRC:$rS, GPRC:$rB),
1009 (SLW GPRC:$rS, GPRC:$rB)>;
1010
Evan Chenge71fe34d2006-10-09 20:57:25 +00001011def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001012 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001013def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001014 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001015def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001016 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001017def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001018 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001019def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001020 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001021def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001022 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001023def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001024 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001025def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001026 (LHZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001027def : Pat<(extloadf32 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001028 (FMRSD (LFS iaddr:$src))>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00001029def : Pat<(extloadf32 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00001030 (FMRSD (LFSX xaddr:$src))>;
1031
Chris Lattner2a85fa12006-03-25 07:51:43 +00001032include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00001033include "PPCInstr64Bit.td"