blob: 98a92ade115c49e0bed6b9f42c8137c79e7e6603 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUISELLOWERING_H
17#define AMDGPUISELLOWERING_H
18
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000024class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000025class MachineRegisterInfo;
26
27class AMDGPUTargetLowering : public TargetLowering {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000028protected:
29 const AMDGPUSubtarget *Subtarget;
30
Tom Stellard75aadc22012-12-11 21:25:42 +000031private:
Tom Stellard04c0e982014-01-22 19:24:21 +000032 SDValue LowerConstantInitializer(const Constant* Init, const GlobalValue *GV,
33 const SDValue &InitPtr,
34 SDValue Chain,
35 SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000036 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardd86003e2013-08-14 23:25:00 +000037 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
38 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000039 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000040 /// \brief Lower vector stores by merging the vector elements into an integer
41 /// of the same bitwidth.
42 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
43 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000044 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000045
46 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
47 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
48 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
49 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
50 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
51 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
52 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000053 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000054 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
55 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000056 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000057 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000058 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
59
Tom Stellardc947d8c2013-10-30 17:22:05 +000060 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000061
Matt Arsenault14d46452014-06-15 20:23:38 +000062 SDValue ExpandSIGN_EXTEND_INREG(SDValue Op,
63 unsigned BitsDiff,
64 SelectionDAG &DAG) const;
65 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
66
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000067 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
68
Tom Stellard75aadc22012-12-11 21:25:42 +000069protected:
Matt Arsenaultc9df7942014-06-11 03:29:54 +000070 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
71 static EVT getEquivalentLoadRegType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000072
73 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
74 /// MachineFunction.
75 ///
76 /// \returns a RegisterSDNode representing Reg.
Tom Stellard94593ee2013-06-03 17:40:18 +000077 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
78 const TargetRegisterClass *RC,
79 unsigned Reg, EVT VT) const;
Tom Stellardc026e8b2013-06-28 15:47:08 +000080 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
81 SelectionDAG &DAG) const;
Tom Stellard35bb18c2013-08-26 15:06:04 +000082 /// \brief Split a vector load into multiple scalar loads.
83 SDValue SplitVectorLoad(const SDValue &Op, SelectionDAG &DAG) const;
Tom Stellardaf775432013-10-23 00:44:32 +000084 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Tom Stellarde9373602014-01-22 19:24:14 +000085 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000086 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +000087 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000088 bool isHWTrueValue(SDValue Op) const;
89 bool isHWFalseValue(SDValue Op) const;
90
Tom Stellardaf775432013-10-23 00:44:32 +000091 /// The SelectionDAGBuilder will automatically promote function arguments
92 /// with illegal types. However, this does not work for the AMDGPU targets
93 /// since the function arguments are stored in memory as these illegal types.
94 /// In order to handle this properly we need to get the origianl types sizes
95 /// from the LLVM IR Function and fixup the ISD:InputArg values before
96 /// passing them to AnalyzeFormalArguments()
97 void getOriginalFunctionArgs(SelectionDAG &DAG,
98 const Function *F,
99 const SmallVectorImpl<ISD::InputArg> &Ins,
100 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000101 void AnalyzeFormalArguments(CCState &State,
102 const SmallVectorImpl<ISD::InputArg> &Ins) const;
103
Tom Stellard75aadc22012-12-11 21:25:42 +0000104public:
105 AMDGPUTargetLowering(TargetMachine &TM);
106
Craig Topper5656db42014-04-29 07:57:24 +0000107 bool isFAbsFree(EVT VT) const override;
108 bool isFNegFree(EVT VT) const override;
109 bool isTruncateFree(EVT Src, EVT Dest) const override;
110 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000111
Craig Topper5656db42014-04-29 07:57:24 +0000112 bool isZExtFree(Type *Src, Type *Dest) const override;
113 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000114 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000115
Craig Topper5656db42014-04-29 07:57:24 +0000116 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000117
Craig Topper5656db42014-04-29 07:57:24 +0000118 MVT getVectorIdxTy() const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000119 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000120
121 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
122 bool ShouldShrinkFPConstant(EVT VT) const override;
123
Craig Topper5656db42014-04-29 07:57:24 +0000124 bool isLoadBitCastBeneficial(EVT, EVT) const override;
125 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
126 bool isVarArg,
127 const SmallVectorImpl<ISD::OutputArg> &Outs,
128 const SmallVectorImpl<SDValue> &OutVals,
129 SDLoc DL, SelectionDAG &DAG) const override;
130 SDValue LowerCall(CallLoweringInfo &CLI,
131 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000132
Craig Topper5656db42014-04-29 07:57:24 +0000133 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000134 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000135 void ReplaceNodeResults(SDNode * N,
136 SmallVectorImpl<SDValue> &Results,
137 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000138
Tom Stellard75aadc22012-12-11 21:25:42 +0000139 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
140 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardafa8b532014-05-09 16:42:16 +0000141 SDValue CombineMinMax(SDNode *N, SelectionDAG &DAG) const;
Craig Topper5656db42014-04-29 07:57:24 +0000142 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000143
Craig Topper5656db42014-04-29 07:57:24 +0000144 virtual SDNode *PostISelFolding(MachineSDNode *N,
145 SelectionDAG &DAG) const {
Christian Konigd910b7d2013-02-26 17:52:16 +0000146 return N;
147 }
148
Tom Stellard75aadc22012-12-11 21:25:42 +0000149 /// \brief Determine which of the bits specified in \p Mask are known to be
150 /// either zero or one and return them in the \p KnownZero and \p KnownOne
151 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000152 void computeKnownBitsForTargetNode(const SDValue Op,
153 APInt &KnownZero,
154 APInt &KnownOne,
155 const SelectionDAG &DAG,
156 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000157
Matt Arsenaultbf8694d2014-05-22 18:09:03 +0000158 virtual unsigned ComputeNumSignBitsForTargetNode(
159 SDValue Op,
160 const SelectionDAG &DAG,
161 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000162};
163
164namespace AMDGPUISD {
165
166enum {
167 // AMDIL ISD Opcodes
168 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000169 CALL, // Function call based on a single integer
170 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000171 RET_FLAG,
172 BRANCH_COND,
173 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000174 DWORDADDR,
175 FRACT,
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000176 CLAMP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000177
178 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
179 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000180 COS_HW,
181 SIN_HW,
Tom Stellard75aadc22012-12-11 21:25:42 +0000182 FMAX,
183 SMAX,
184 UMAX,
185 FMIN,
186 SMIN,
187 UMIN,
188 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000189 DIV_SCALE,
190 DIV_FMAS,
191 DIV_FIXUP,
192 TRIG_PREOP, // 1 ULP max error for f64
193
194 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
195 // For f64, max error 2^29 ULP, handles denormals.
196 RCP,
197 RSQ,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000198 RSQ_LEGACY,
199 RSQ_CLAMPED,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000200 DOT4,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000201 BFE_U32, // Extract range of bits with zero extension to 32-bits.
202 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000203 BFI, // (src0 & src1) | (~src0 & src2)
204 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenault43160e72014-06-18 17:13:57 +0000205 BREV, // Reverse bits.
Tom Stellard50122a52014-04-07 19:45:41 +0000206 MUL_U24,
207 MUL_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000208 MAD_U24,
209 MAD_I24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000210 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000211 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000212 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000213 REGISTER_LOAD,
214 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000215 LOAD_INPUT,
216 SAMPLE,
217 SAMPLEB,
218 SAMPLED,
219 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000220
221 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
222 CVT_F32_UBYTE0,
223 CVT_F32_UBYTE1,
224 CVT_F32_UBYTE2,
225 CVT_F32_UBYTE3,
Tom Stellard880a80a2014-06-17 16:53:14 +0000226 /// This node is for VLIW targets and it is used to represent a vector
227 /// that is stored in consecutive registers with the same channel.
228 /// For example:
229 /// |X |Y|Z|W|
230 /// T0|v.x| | | |
231 /// T1|v.y| | | |
232 /// T2|v.z| | | |
233 /// T3|v.w| | | |
234 BUILD_VERTICAL_VECTOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000235 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000236 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000237 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000238 TBUFFER_STORE_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000239 LAST_AMDGPU_ISD_NUMBER
240};
241
242
243} // End namespace AMDGPUISD
244
Tom Stellard75aadc22012-12-11 21:25:42 +0000245} // End namespace llvm
246
247#endif // AMDGPUISELLOWERING_H