blob: 7d457aff46ce5449a557efbb44954f03c48b4b87 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//
2// The LLVM Compiler Infrastructure
3//
4// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that NVPTX uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
Justin Holewinskiae556d32012-05-04 20:18:50 +000014#include "NVPTXISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000016#include "NVPTXTargetMachine.h"
17#include "NVPTXTargetObjectFile.h"
18#include "NVPTXUtilities.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/CodeGen/Analysis.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000025#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/GlobalValue.h"
29#include "llvm/IR/IntrinsicInst.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Module.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000032#include "llvm/MC/MCSectionELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/ErrorHandling.h"
Justin Holewinski9982f062014-06-27 19:36:25 +000036#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include <sstream>
39
40#undef DEBUG_TYPE
41#define DEBUG_TYPE "nvptx-lower"
42
43using namespace llvm;
44
45static unsigned int uniqueCallSite = 0;
46
Justin Holewinski0497ab12013-03-30 14:29:21 +000047static cl::opt<bool> sched4reg(
48 "nvptx-sched4reg",
49 cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false));
Justin Holewinskiae556d32012-05-04 20:18:50 +000050
Justin Holewinski428cf0e2014-07-17 18:10:09 +000051static cl::opt<unsigned>
52FMAContractLevelOpt("nvptx-fma-level", cl::ZeroOrMore, cl::Hidden,
53 cl::desc("NVPTX Specific: FMA contraction (0: don't do it"
54 " 1: do it 2: do it aggressively"),
55 cl::init(2));
56
Justin Holewinskibe8dc642013-02-12 14:18:49 +000057static bool IsPTXVectorType(MVT VT) {
58 switch (VT.SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +000059 default:
60 return false;
Justin Holewinskif8f70912013-06-28 17:57:59 +000061 case MVT::v2i1:
62 case MVT::v4i1:
Justin Holewinskibe8dc642013-02-12 14:18:49 +000063 case MVT::v2i8:
64 case MVT::v4i8:
65 case MVT::v2i16:
66 case MVT::v4i16:
67 case MVT::v2i32:
68 case MVT::v4i32:
69 case MVT::v2i64:
70 case MVT::v2f32:
71 case MVT::v4f32:
72 case MVT::v2f64:
Justin Holewinski0497ab12013-03-30 14:29:21 +000073 return true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +000074 }
75}
76
Justin Holewinskif8f70912013-06-28 17:57:59 +000077/// ComputePTXValueVTs - For the given Type \p Ty, returns the set of primitive
78/// EVTs that compose it. Unlike ComputeValueVTs, this will break apart vectors
79/// into their primitive components.
80/// NOTE: This is a band-aid for code that expects ComputeValueVTs to return the
81/// same number of types as the Ins/Outs arrays in LowerFormalArguments,
82/// LowerCall, and LowerReturn.
Mehdi Amini56228da2015-07-09 01:57:34 +000083static void ComputePTXValueVTs(const TargetLowering &TLI, const DataLayout &DL,
84 Type *Ty, SmallVectorImpl<EVT> &ValueVTs,
Craig Topper062a2ba2014-04-25 05:30:21 +000085 SmallVectorImpl<uint64_t> *Offsets = nullptr,
Justin Holewinskif8f70912013-06-28 17:57:59 +000086 uint64_t StartingOffset = 0) {
87 SmallVector<EVT, 16> TempVTs;
88 SmallVector<uint64_t, 16> TempOffsets;
89
Mehdi Amini56228da2015-07-09 01:57:34 +000090 ComputeValueVTs(TLI, DL, Ty, TempVTs, &TempOffsets, StartingOffset);
Justin Holewinskif8f70912013-06-28 17:57:59 +000091 for (unsigned i = 0, e = TempVTs.size(); i != e; ++i) {
92 EVT VT = TempVTs[i];
93 uint64_t Off = TempOffsets[i];
94 if (VT.isVector())
95 for (unsigned j = 0, je = VT.getVectorNumElements(); j != je; ++j) {
96 ValueVTs.push_back(VT.getVectorElementType());
97 if (Offsets)
98 Offsets->push_back(Off+j*VT.getVectorElementType().getStoreSize());
99 }
100 else {
101 ValueVTs.push_back(VT);
102 if (Offsets)
103 Offsets->push_back(Off);
104 }
105 }
106}
107
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108// NVPTXTargetLowering Constructor.
Eric Christopherbef0a372015-01-30 01:50:07 +0000109NVPTXTargetLowering::NVPTXTargetLowering(const NVPTXTargetMachine &TM,
110 const NVPTXSubtarget &STI)
111 : TargetLowering(TM), nvTM(&TM), STI(STI) {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000112
113 // always lower memset, memcpy, and memmove intrinsics to load/store
114 // instructions, rather
115 // then generating calls to memset, mempcy or memmove.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000116 MaxStoresPerMemset = (unsigned) 0xFFFFFFFF;
117 MaxStoresPerMemcpy = (unsigned) 0xFFFFFFFF;
118 MaxStoresPerMemmove = (unsigned) 0xFFFFFFFF;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000119
120 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskid7d8fe02014-06-27 18:35:42 +0000121 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122
123 // Jump is Expensive. Don't create extra control flow for 'and', 'or'
124 // condition branches.
125 setJumpIsExpensive(true);
126
Mark Heffernan438ffe52015-08-11 22:16:34 +0000127 // Wide divides are _very_ slow. Try to reduce the width of the divide if
128 // possible.
129 addBypassSlowDiv(64, 32);
130
Justin Holewinskiae556d32012-05-04 20:18:50 +0000131 // By default, use the Source scheduling
132 if (sched4reg)
133 setSchedulingPreference(Sched::RegPressure);
134 else
135 setSchedulingPreference(Sched::Source);
136
137 addRegisterClass(MVT::i1, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000138 addRegisterClass(MVT::i16, &NVPTX::Int16RegsRegClass);
139 addRegisterClass(MVT::i32, &NVPTX::Int32RegsRegClass);
140 addRegisterClass(MVT::i64, &NVPTX::Int64RegsRegClass);
141 addRegisterClass(MVT::f32, &NVPTX::Float32RegsRegClass);
142 addRegisterClass(MVT::f64, &NVPTX::Float64RegsRegClass);
143
Justin Holewinskiae556d32012-05-04 20:18:50 +0000144 // Operations not directly supported by NVPTX.
Tom Stellard3787b122014-06-10 16:01:29 +0000145 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
146 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
147 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
148 setOperationAction(ISD::SELECT_CC, MVT::i8, Expand);
149 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
150 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
151 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000152 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
153 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
154 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
155 setOperationAction(ISD::BR_CC, MVT::i8, Expand);
156 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
157 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
158 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Justin Holewinski318c6252013-07-01 12:58:56 +0000159 // Some SIGN_EXTEND_INREG can be done using cvt instruction.
160 // For others we will expand to a SHL/SRA pair.
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i64, Legal);
162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
163 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Legal);
164 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000166
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000167 setOperationAction(ISD::SHL_PARTS, MVT::i32 , Custom);
168 setOperationAction(ISD::SRA_PARTS, MVT::i32 , Custom);
169 setOperationAction(ISD::SRL_PARTS, MVT::i32 , Custom);
170 setOperationAction(ISD::SHL_PARTS, MVT::i64 , Custom);
171 setOperationAction(ISD::SRA_PARTS, MVT::i64 , Custom);
172 setOperationAction(ISD::SRL_PARTS, MVT::i64 , Custom);
173
Eric Christopherbef0a372015-01-30 01:50:07 +0000174 if (STI.hasROT64()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000175 setOperationAction(ISD::ROTL, MVT::i64, Legal);
176 setOperationAction(ISD::ROTR, MVT::i64, Legal);
177 } else {
178 setOperationAction(ISD::ROTL, MVT::i64, Expand);
179 setOperationAction(ISD::ROTR, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000180 }
Eric Christopherbef0a372015-01-30 01:50:07 +0000181 if (STI.hasROT32()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000182 setOperationAction(ISD::ROTL, MVT::i32, Legal);
183 setOperationAction(ISD::ROTR, MVT::i32, Legal);
184 } else {
185 setOperationAction(ISD::ROTL, MVT::i32, Expand);
186 setOperationAction(ISD::ROTR, MVT::i32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000187 }
188
Justin Holewinski0497ab12013-03-30 14:29:21 +0000189 setOperationAction(ISD::ROTL, MVT::i16, Expand);
190 setOperationAction(ISD::ROTR, MVT::i16, Expand);
191 setOperationAction(ISD::ROTL, MVT::i8, Expand);
192 setOperationAction(ISD::ROTR, MVT::i8, Expand);
193 setOperationAction(ISD::BSWAP, MVT::i16, Expand);
194 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
195 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000196
197 // Indirect branch is not supported.
198 // This also disables Jump Table creation.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BRIND, MVT::Other, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000201
Justin Holewinski0497ab12013-03-30 14:29:21 +0000202 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
203 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000204
205 // We want to legalize constant related memmove and memcopy
206 // intrinsics.
207 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
208
209 // Turn FP extload into load/fextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000210 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
211 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
212 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
Jingyue Wua0a56602015-07-01 21:32:42 +0000213 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
214 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
215 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
216 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
217 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
218 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000219 // Turn FP truncstore into trunc + store.
Jingyue Wua0a56602015-07-01 21:32:42 +0000220 // FIXME: vector types should also be expanded
Tim Northover9e108a02014-07-18 13:01:43 +0000221 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
222 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
224
225 // PTX does not support load / store predicate registers
Justin Holewinskic6462aa2012-11-14 19:19:16 +0000226 setOperationAction(ISD::LOAD, MVT::i1, Custom);
227 setOperationAction(ISD::STORE, MVT::i1, Custom);
228
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000229 for (MVT VT : MVT::integer_valuetypes()) {
230 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
231 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
232 setTruncStoreAction(VT, MVT::i1, Expand);
233 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000234
235 // This is legal in NVPTX
Justin Holewinski0497ab12013-03-30 14:29:21 +0000236 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
237 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000238
239 // TRAP can be lowered to PTX trap
Justin Holewinski0497ab12013-03-30 14:29:21 +0000240 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000241
Justin Holewinski51cb1342013-07-01 12:59:04 +0000242 setOperationAction(ISD::ADDC, MVT::i64, Expand);
243 setOperationAction(ISD::ADDE, MVT::i64, Expand);
244
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000245 // Register custom handling for vector loads/stores
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000246 for (MVT VT : MVT::vector_valuetypes()) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000247 if (IsPTXVectorType(VT)) {
248 setOperationAction(ISD::LOAD, VT, Custom);
249 setOperationAction(ISD::STORE, VT, Custom);
250 setOperationAction(ISD::INTRINSIC_W_CHAIN, VT, Custom);
251 }
252 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000253
Justin Holewinskif8f70912013-06-28 17:57:59 +0000254 // Custom handling for i8 intrinsics
255 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i8, Custom);
256
Justin Holewinskidc372df2013-06-28 17:58:07 +0000257 setOperationAction(ISD::CTLZ, MVT::i16, Legal);
258 setOperationAction(ISD::CTLZ, MVT::i32, Legal);
259 setOperationAction(ISD::CTLZ, MVT::i64, Legal);
Justin Holewinskidc372df2013-06-28 17:58:07 +0000260 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
261 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
262 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Justin Holewinskidc372df2013-06-28 17:58:07 +0000263 setOperationAction(ISD::CTPOP, MVT::i16, Legal);
264 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
265 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
266
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +0000267 // PTX does not directly support SELP of i1, so promote to i32 first
268 setOperationAction(ISD::SELECT, MVT::i1, Custom);
269
Jingyue Wu585ec862016-01-22 19:47:26 +0000270 // PTX cannot multiply two i64s in a single instruction.
271 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000274 // We have some custom DAG combine patterns for these nodes
275 setTargetDAGCombine(ISD::ADD);
276 setTargetDAGCombine(ISD::AND);
277 setTargetDAGCombine(ISD::FADD);
278 setTargetDAGCombine(ISD::MUL);
279 setTargetDAGCombine(ISD::SHL);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +0000280 setTargetDAGCombine(ISD::SELECT);
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000281
Justin Holewinskiae556d32012-05-04 20:18:50 +0000282 // Now deduce the information based on the above mentioned
283 // actions
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000284 computeRegisterProperties(STI.getRegisterInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +0000285}
286
Justin Holewinskiae556d32012-05-04 20:18:50 +0000287const char *NVPTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000288 switch ((NVPTXISD::NodeType)Opcode) {
289 case NVPTXISD::FIRST_NUMBER:
290 break;
Justin Holewinski0497ab12013-03-30 14:29:21 +0000291 case NVPTXISD::CALL:
292 return "NVPTXISD::CALL";
293 case NVPTXISD::RET_FLAG:
294 return "NVPTXISD::RET_FLAG";
Matthias Braund04893f2015-05-07 21:33:59 +0000295 case NVPTXISD::LOAD_PARAM:
296 return "NVPTXISD::LOAD_PARAM";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000297 case NVPTXISD::Wrapper:
298 return "NVPTXISD::Wrapper";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000299 case NVPTXISD::DeclareParam:
300 return "NVPTXISD::DeclareParam";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000301 case NVPTXISD::DeclareScalarParam:
302 return "NVPTXISD::DeclareScalarParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000303 case NVPTXISD::DeclareRet:
304 return "NVPTXISD::DeclareRet";
Matthias Braund04893f2015-05-07 21:33:59 +0000305 case NVPTXISD::DeclareScalarRet:
306 return "NVPTXISD::DeclareScalarRet";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000307 case NVPTXISD::DeclareRetParam:
308 return "NVPTXISD::DeclareRetParam";
309 case NVPTXISD::PrintCall:
310 return "NVPTXISD::PrintCall";
Justin Lebarb5ca00a2016-03-01 19:24:03 +0000311 case NVPTXISD::PrintConvergentCall:
312 return "NVPTXISD::PrintConvergentCall";
Matthias Braund04893f2015-05-07 21:33:59 +0000313 case NVPTXISD::PrintCallUni:
314 return "NVPTXISD::PrintCallUni";
Justin Lebarb5ca00a2016-03-01 19:24:03 +0000315 case NVPTXISD::PrintConvergentCallUni:
316 return "NVPTXISD::PrintConvergentCallUni";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000317 case NVPTXISD::LoadParam:
318 return "NVPTXISD::LoadParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000319 case NVPTXISD::LoadParamV2:
320 return "NVPTXISD::LoadParamV2";
321 case NVPTXISD::LoadParamV4:
322 return "NVPTXISD::LoadParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000323 case NVPTXISD::StoreParam:
324 return "NVPTXISD::StoreParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000325 case NVPTXISD::StoreParamV2:
326 return "NVPTXISD::StoreParamV2";
327 case NVPTXISD::StoreParamV4:
328 return "NVPTXISD::StoreParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000329 case NVPTXISD::StoreParamS32:
330 return "NVPTXISD::StoreParamS32";
331 case NVPTXISD::StoreParamU32:
332 return "NVPTXISD::StoreParamU32";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000333 case NVPTXISD::CallArgBegin:
334 return "NVPTXISD::CallArgBegin";
335 case NVPTXISD::CallArg:
336 return "NVPTXISD::CallArg";
337 case NVPTXISD::LastCallArg:
338 return "NVPTXISD::LastCallArg";
339 case NVPTXISD::CallArgEnd:
340 return "NVPTXISD::CallArgEnd";
341 case NVPTXISD::CallVoid:
342 return "NVPTXISD::CallVoid";
343 case NVPTXISD::CallVal:
344 return "NVPTXISD::CallVal";
345 case NVPTXISD::CallSymbol:
346 return "NVPTXISD::CallSymbol";
347 case NVPTXISD::Prototype:
348 return "NVPTXISD::Prototype";
349 case NVPTXISD::MoveParam:
350 return "NVPTXISD::MoveParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000351 case NVPTXISD::StoreRetval:
352 return "NVPTXISD::StoreRetval";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000353 case NVPTXISD::StoreRetvalV2:
354 return "NVPTXISD::StoreRetvalV2";
355 case NVPTXISD::StoreRetvalV4:
356 return "NVPTXISD::StoreRetvalV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000357 case NVPTXISD::PseudoUseParam:
358 return "NVPTXISD::PseudoUseParam";
359 case NVPTXISD::RETURN:
360 return "NVPTXISD::RETURN";
361 case NVPTXISD::CallSeqBegin:
362 return "NVPTXISD::CallSeqBegin";
363 case NVPTXISD::CallSeqEnd:
364 return "NVPTXISD::CallSeqEnd";
Justin Holewinski3d49e5c2013-11-15 12:30:04 +0000365 case NVPTXISD::CallPrototype:
366 return "NVPTXISD::CallPrototype";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000367 case NVPTXISD::LoadV2:
368 return "NVPTXISD::LoadV2";
369 case NVPTXISD::LoadV4:
370 return "NVPTXISD::LoadV4";
371 case NVPTXISD::LDGV2:
372 return "NVPTXISD::LDGV2";
373 case NVPTXISD::LDGV4:
374 return "NVPTXISD::LDGV4";
375 case NVPTXISD::LDUV2:
376 return "NVPTXISD::LDUV2";
377 case NVPTXISD::LDUV4:
378 return "NVPTXISD::LDUV4";
379 case NVPTXISD::StoreV2:
380 return "NVPTXISD::StoreV2";
381 case NVPTXISD::StoreV4:
382 return "NVPTXISD::StoreV4";
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000383 case NVPTXISD::FUN_SHFL_CLAMP:
384 return "NVPTXISD::FUN_SHFL_CLAMP";
385 case NVPTXISD::FUN_SHFR_CLAMP:
386 return "NVPTXISD::FUN_SHFR_CLAMP";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000387 case NVPTXISD::IMAD:
388 return "NVPTXISD::IMAD";
Matthias Braund04893f2015-05-07 21:33:59 +0000389 case NVPTXISD::Dummy:
390 return "NVPTXISD::Dummy";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000391 case NVPTXISD::MUL_WIDE_SIGNED:
392 return "NVPTXISD::MUL_WIDE_SIGNED";
393 case NVPTXISD::MUL_WIDE_UNSIGNED:
394 return "NVPTXISD::MUL_WIDE_UNSIGNED";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000395 case NVPTXISD::Tex1DFloatS32: return "NVPTXISD::Tex1DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000396 case NVPTXISD::Tex1DFloatFloat: return "NVPTXISD::Tex1DFloatFloat";
397 case NVPTXISD::Tex1DFloatFloatLevel:
398 return "NVPTXISD::Tex1DFloatFloatLevel";
399 case NVPTXISD::Tex1DFloatFloatGrad:
400 return "NVPTXISD::Tex1DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000401 case NVPTXISD::Tex1DS32S32: return "NVPTXISD::Tex1DS32S32";
402 case NVPTXISD::Tex1DS32Float: return "NVPTXISD::Tex1DS32Float";
403 case NVPTXISD::Tex1DS32FloatLevel:
404 return "NVPTXISD::Tex1DS32FloatLevel";
405 case NVPTXISD::Tex1DS32FloatGrad:
406 return "NVPTXISD::Tex1DS32FloatGrad";
407 case NVPTXISD::Tex1DU32S32: return "NVPTXISD::Tex1DU32S32";
408 case NVPTXISD::Tex1DU32Float: return "NVPTXISD::Tex1DU32Float";
409 case NVPTXISD::Tex1DU32FloatLevel:
410 return "NVPTXISD::Tex1DU32FloatLevel";
411 case NVPTXISD::Tex1DU32FloatGrad:
412 return "NVPTXISD::Tex1DU32FloatGrad";
413 case NVPTXISD::Tex1DArrayFloatS32: return "NVPTXISD::Tex1DArrayFloatS32";
414 case NVPTXISD::Tex1DArrayFloatFloat: return "NVPTXISD::Tex1DArrayFloatFloat";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000415 case NVPTXISD::Tex1DArrayFloatFloatLevel:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000416 return "NVPTXISD::Tex1DArrayFloatFloatLevel";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000417 case NVPTXISD::Tex1DArrayFloatFloatGrad:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000418 return "NVPTXISD::Tex1DArrayFloatFloatGrad";
419 case NVPTXISD::Tex1DArrayS32S32: return "NVPTXISD::Tex1DArrayS32S32";
420 case NVPTXISD::Tex1DArrayS32Float: return "NVPTXISD::Tex1DArrayS32Float";
421 case NVPTXISD::Tex1DArrayS32FloatLevel:
422 return "NVPTXISD::Tex1DArrayS32FloatLevel";
423 case NVPTXISD::Tex1DArrayS32FloatGrad:
424 return "NVPTXISD::Tex1DArrayS32FloatGrad";
425 case NVPTXISD::Tex1DArrayU32S32: return "NVPTXISD::Tex1DArrayU32S32";
426 case NVPTXISD::Tex1DArrayU32Float: return "NVPTXISD::Tex1DArrayU32Float";
427 case NVPTXISD::Tex1DArrayU32FloatLevel:
428 return "NVPTXISD::Tex1DArrayU32FloatLevel";
429 case NVPTXISD::Tex1DArrayU32FloatGrad:
430 return "NVPTXISD::Tex1DArrayU32FloatGrad";
431 case NVPTXISD::Tex2DFloatS32: return "NVPTXISD::Tex2DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000432 case NVPTXISD::Tex2DFloatFloat: return "NVPTXISD::Tex2DFloatFloat";
433 case NVPTXISD::Tex2DFloatFloatLevel:
434 return "NVPTXISD::Tex2DFloatFloatLevel";
435 case NVPTXISD::Tex2DFloatFloatGrad:
436 return "NVPTXISD::Tex2DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000437 case NVPTXISD::Tex2DS32S32: return "NVPTXISD::Tex2DS32S32";
438 case NVPTXISD::Tex2DS32Float: return "NVPTXISD::Tex2DS32Float";
439 case NVPTXISD::Tex2DS32FloatLevel:
440 return "NVPTXISD::Tex2DS32FloatLevel";
441 case NVPTXISD::Tex2DS32FloatGrad:
442 return "NVPTXISD::Tex2DS32FloatGrad";
443 case NVPTXISD::Tex2DU32S32: return "NVPTXISD::Tex2DU32S32";
444 case NVPTXISD::Tex2DU32Float: return "NVPTXISD::Tex2DU32Float";
445 case NVPTXISD::Tex2DU32FloatLevel:
446 return "NVPTXISD::Tex2DU32FloatLevel";
447 case NVPTXISD::Tex2DU32FloatGrad:
448 return "NVPTXISD::Tex2DU32FloatGrad";
449 case NVPTXISD::Tex2DArrayFloatS32: return "NVPTXISD::Tex2DArrayFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000450 case NVPTXISD::Tex2DArrayFloatFloat: return "NVPTXISD::Tex2DArrayFloatFloat";
451 case NVPTXISD::Tex2DArrayFloatFloatLevel:
452 return "NVPTXISD::Tex2DArrayFloatFloatLevel";
453 case NVPTXISD::Tex2DArrayFloatFloatGrad:
454 return "NVPTXISD::Tex2DArrayFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000455 case NVPTXISD::Tex2DArrayS32S32: return "NVPTXISD::Tex2DArrayS32S32";
456 case NVPTXISD::Tex2DArrayS32Float: return "NVPTXISD::Tex2DArrayS32Float";
457 case NVPTXISD::Tex2DArrayS32FloatLevel:
458 return "NVPTXISD::Tex2DArrayS32FloatLevel";
459 case NVPTXISD::Tex2DArrayS32FloatGrad:
460 return "NVPTXISD::Tex2DArrayS32FloatGrad";
461 case NVPTXISD::Tex2DArrayU32S32: return "NVPTXISD::Tex2DArrayU32S32";
462 case NVPTXISD::Tex2DArrayU32Float: return "NVPTXISD::Tex2DArrayU32Float";
463 case NVPTXISD::Tex2DArrayU32FloatLevel:
464 return "NVPTXISD::Tex2DArrayU32FloatLevel";
465 case NVPTXISD::Tex2DArrayU32FloatGrad:
466 return "NVPTXISD::Tex2DArrayU32FloatGrad";
467 case NVPTXISD::Tex3DFloatS32: return "NVPTXISD::Tex3DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000468 case NVPTXISD::Tex3DFloatFloat: return "NVPTXISD::Tex3DFloatFloat";
469 case NVPTXISD::Tex3DFloatFloatLevel:
470 return "NVPTXISD::Tex3DFloatFloatLevel";
471 case NVPTXISD::Tex3DFloatFloatGrad:
472 return "NVPTXISD::Tex3DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000473 case NVPTXISD::Tex3DS32S32: return "NVPTXISD::Tex3DS32S32";
474 case NVPTXISD::Tex3DS32Float: return "NVPTXISD::Tex3DS32Float";
475 case NVPTXISD::Tex3DS32FloatLevel:
476 return "NVPTXISD::Tex3DS32FloatLevel";
477 case NVPTXISD::Tex3DS32FloatGrad:
478 return "NVPTXISD::Tex3DS32FloatGrad";
479 case NVPTXISD::Tex3DU32S32: return "NVPTXISD::Tex3DU32S32";
480 case NVPTXISD::Tex3DU32Float: return "NVPTXISD::Tex3DU32Float";
481 case NVPTXISD::Tex3DU32FloatLevel:
482 return "NVPTXISD::Tex3DU32FloatLevel";
483 case NVPTXISD::Tex3DU32FloatGrad:
484 return "NVPTXISD::Tex3DU32FloatGrad";
485 case NVPTXISD::TexCubeFloatFloat: return "NVPTXISD::TexCubeFloatFloat";
486 case NVPTXISD::TexCubeFloatFloatLevel:
487 return "NVPTXISD::TexCubeFloatFloatLevel";
488 case NVPTXISD::TexCubeS32Float: return "NVPTXISD::TexCubeS32Float";
489 case NVPTXISD::TexCubeS32FloatLevel:
490 return "NVPTXISD::TexCubeS32FloatLevel";
491 case NVPTXISD::TexCubeU32Float: return "NVPTXISD::TexCubeU32Float";
492 case NVPTXISD::TexCubeU32FloatLevel:
493 return "NVPTXISD::TexCubeU32FloatLevel";
494 case NVPTXISD::TexCubeArrayFloatFloat:
495 return "NVPTXISD::TexCubeArrayFloatFloat";
496 case NVPTXISD::TexCubeArrayFloatFloatLevel:
497 return "NVPTXISD::TexCubeArrayFloatFloatLevel";
498 case NVPTXISD::TexCubeArrayS32Float:
499 return "NVPTXISD::TexCubeArrayS32Float";
500 case NVPTXISD::TexCubeArrayS32FloatLevel:
501 return "NVPTXISD::TexCubeArrayS32FloatLevel";
502 case NVPTXISD::TexCubeArrayU32Float:
503 return "NVPTXISD::TexCubeArrayU32Float";
504 case NVPTXISD::TexCubeArrayU32FloatLevel:
505 return "NVPTXISD::TexCubeArrayU32FloatLevel";
506 case NVPTXISD::Tld4R2DFloatFloat:
507 return "NVPTXISD::Tld4R2DFloatFloat";
508 case NVPTXISD::Tld4G2DFloatFloat:
509 return "NVPTXISD::Tld4G2DFloatFloat";
510 case NVPTXISD::Tld4B2DFloatFloat:
511 return "NVPTXISD::Tld4B2DFloatFloat";
512 case NVPTXISD::Tld4A2DFloatFloat:
513 return "NVPTXISD::Tld4A2DFloatFloat";
514 case NVPTXISD::Tld4R2DS64Float:
515 return "NVPTXISD::Tld4R2DS64Float";
516 case NVPTXISD::Tld4G2DS64Float:
517 return "NVPTXISD::Tld4G2DS64Float";
518 case NVPTXISD::Tld4B2DS64Float:
519 return "NVPTXISD::Tld4B2DS64Float";
520 case NVPTXISD::Tld4A2DS64Float:
521 return "NVPTXISD::Tld4A2DS64Float";
522 case NVPTXISD::Tld4R2DU64Float:
523 return "NVPTXISD::Tld4R2DU64Float";
524 case NVPTXISD::Tld4G2DU64Float:
525 return "NVPTXISD::Tld4G2DU64Float";
526 case NVPTXISD::Tld4B2DU64Float:
527 return "NVPTXISD::Tld4B2DU64Float";
528 case NVPTXISD::Tld4A2DU64Float:
529 return "NVPTXISD::Tld4A2DU64Float";
530
531 case NVPTXISD::TexUnified1DFloatS32:
532 return "NVPTXISD::TexUnified1DFloatS32";
533 case NVPTXISD::TexUnified1DFloatFloat:
534 return "NVPTXISD::TexUnified1DFloatFloat";
535 case NVPTXISD::TexUnified1DFloatFloatLevel:
536 return "NVPTXISD::TexUnified1DFloatFloatLevel";
537 case NVPTXISD::TexUnified1DFloatFloatGrad:
538 return "NVPTXISD::TexUnified1DFloatFloatGrad";
539 case NVPTXISD::TexUnified1DS32S32:
540 return "NVPTXISD::TexUnified1DS32S32";
541 case NVPTXISD::TexUnified1DS32Float:
542 return "NVPTXISD::TexUnified1DS32Float";
543 case NVPTXISD::TexUnified1DS32FloatLevel:
544 return "NVPTXISD::TexUnified1DS32FloatLevel";
545 case NVPTXISD::TexUnified1DS32FloatGrad:
546 return "NVPTXISD::TexUnified1DS32FloatGrad";
547 case NVPTXISD::TexUnified1DU32S32:
548 return "NVPTXISD::TexUnified1DU32S32";
549 case NVPTXISD::TexUnified1DU32Float:
550 return "NVPTXISD::TexUnified1DU32Float";
551 case NVPTXISD::TexUnified1DU32FloatLevel:
552 return "NVPTXISD::TexUnified1DU32FloatLevel";
553 case NVPTXISD::TexUnified1DU32FloatGrad:
554 return "NVPTXISD::TexUnified1DU32FloatGrad";
555 case NVPTXISD::TexUnified1DArrayFloatS32:
556 return "NVPTXISD::TexUnified1DArrayFloatS32";
557 case NVPTXISD::TexUnified1DArrayFloatFloat:
558 return "NVPTXISD::TexUnified1DArrayFloatFloat";
559 case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
560 return "NVPTXISD::TexUnified1DArrayFloatFloatLevel";
561 case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
562 return "NVPTXISD::TexUnified1DArrayFloatFloatGrad";
563 case NVPTXISD::TexUnified1DArrayS32S32:
564 return "NVPTXISD::TexUnified1DArrayS32S32";
565 case NVPTXISD::TexUnified1DArrayS32Float:
566 return "NVPTXISD::TexUnified1DArrayS32Float";
567 case NVPTXISD::TexUnified1DArrayS32FloatLevel:
568 return "NVPTXISD::TexUnified1DArrayS32FloatLevel";
569 case NVPTXISD::TexUnified1DArrayS32FloatGrad:
570 return "NVPTXISD::TexUnified1DArrayS32FloatGrad";
571 case NVPTXISD::TexUnified1DArrayU32S32:
572 return "NVPTXISD::TexUnified1DArrayU32S32";
573 case NVPTXISD::TexUnified1DArrayU32Float:
574 return "NVPTXISD::TexUnified1DArrayU32Float";
575 case NVPTXISD::TexUnified1DArrayU32FloatLevel:
576 return "NVPTXISD::TexUnified1DArrayU32FloatLevel";
577 case NVPTXISD::TexUnified1DArrayU32FloatGrad:
578 return "NVPTXISD::TexUnified1DArrayU32FloatGrad";
579 case NVPTXISD::TexUnified2DFloatS32:
580 return "NVPTXISD::TexUnified2DFloatS32";
581 case NVPTXISD::TexUnified2DFloatFloat:
582 return "NVPTXISD::TexUnified2DFloatFloat";
583 case NVPTXISD::TexUnified2DFloatFloatLevel:
584 return "NVPTXISD::TexUnified2DFloatFloatLevel";
585 case NVPTXISD::TexUnified2DFloatFloatGrad:
586 return "NVPTXISD::TexUnified2DFloatFloatGrad";
587 case NVPTXISD::TexUnified2DS32S32:
588 return "NVPTXISD::TexUnified2DS32S32";
589 case NVPTXISD::TexUnified2DS32Float:
590 return "NVPTXISD::TexUnified2DS32Float";
591 case NVPTXISD::TexUnified2DS32FloatLevel:
592 return "NVPTXISD::TexUnified2DS32FloatLevel";
593 case NVPTXISD::TexUnified2DS32FloatGrad:
594 return "NVPTXISD::TexUnified2DS32FloatGrad";
595 case NVPTXISD::TexUnified2DU32S32:
596 return "NVPTXISD::TexUnified2DU32S32";
597 case NVPTXISD::TexUnified2DU32Float:
598 return "NVPTXISD::TexUnified2DU32Float";
599 case NVPTXISD::TexUnified2DU32FloatLevel:
600 return "NVPTXISD::TexUnified2DU32FloatLevel";
601 case NVPTXISD::TexUnified2DU32FloatGrad:
602 return "NVPTXISD::TexUnified2DU32FloatGrad";
603 case NVPTXISD::TexUnified2DArrayFloatS32:
604 return "NVPTXISD::TexUnified2DArrayFloatS32";
605 case NVPTXISD::TexUnified2DArrayFloatFloat:
606 return "NVPTXISD::TexUnified2DArrayFloatFloat";
607 case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
608 return "NVPTXISD::TexUnified2DArrayFloatFloatLevel";
609 case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
610 return "NVPTXISD::TexUnified2DArrayFloatFloatGrad";
611 case NVPTXISD::TexUnified2DArrayS32S32:
612 return "NVPTXISD::TexUnified2DArrayS32S32";
613 case NVPTXISD::TexUnified2DArrayS32Float:
614 return "NVPTXISD::TexUnified2DArrayS32Float";
615 case NVPTXISD::TexUnified2DArrayS32FloatLevel:
616 return "NVPTXISD::TexUnified2DArrayS32FloatLevel";
617 case NVPTXISD::TexUnified2DArrayS32FloatGrad:
618 return "NVPTXISD::TexUnified2DArrayS32FloatGrad";
619 case NVPTXISD::TexUnified2DArrayU32S32:
620 return "NVPTXISD::TexUnified2DArrayU32S32";
621 case NVPTXISD::TexUnified2DArrayU32Float:
622 return "NVPTXISD::TexUnified2DArrayU32Float";
623 case NVPTXISD::TexUnified2DArrayU32FloatLevel:
624 return "NVPTXISD::TexUnified2DArrayU32FloatLevel";
625 case NVPTXISD::TexUnified2DArrayU32FloatGrad:
626 return "NVPTXISD::TexUnified2DArrayU32FloatGrad";
627 case NVPTXISD::TexUnified3DFloatS32:
628 return "NVPTXISD::TexUnified3DFloatS32";
629 case NVPTXISD::TexUnified3DFloatFloat:
630 return "NVPTXISD::TexUnified3DFloatFloat";
631 case NVPTXISD::TexUnified3DFloatFloatLevel:
632 return "NVPTXISD::TexUnified3DFloatFloatLevel";
633 case NVPTXISD::TexUnified3DFloatFloatGrad:
634 return "NVPTXISD::TexUnified3DFloatFloatGrad";
635 case NVPTXISD::TexUnified3DS32S32:
636 return "NVPTXISD::TexUnified3DS32S32";
637 case NVPTXISD::TexUnified3DS32Float:
638 return "NVPTXISD::TexUnified3DS32Float";
639 case NVPTXISD::TexUnified3DS32FloatLevel:
640 return "NVPTXISD::TexUnified3DS32FloatLevel";
641 case NVPTXISD::TexUnified3DS32FloatGrad:
642 return "NVPTXISD::TexUnified3DS32FloatGrad";
643 case NVPTXISD::TexUnified3DU32S32:
644 return "NVPTXISD::TexUnified3DU32S32";
645 case NVPTXISD::TexUnified3DU32Float:
646 return "NVPTXISD::TexUnified3DU32Float";
647 case NVPTXISD::TexUnified3DU32FloatLevel:
648 return "NVPTXISD::TexUnified3DU32FloatLevel";
649 case NVPTXISD::TexUnified3DU32FloatGrad:
650 return "NVPTXISD::TexUnified3DU32FloatGrad";
651 case NVPTXISD::TexUnifiedCubeFloatFloat:
652 return "NVPTXISD::TexUnifiedCubeFloatFloat";
653 case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
654 return "NVPTXISD::TexUnifiedCubeFloatFloatLevel";
655 case NVPTXISD::TexUnifiedCubeS32Float:
656 return "NVPTXISD::TexUnifiedCubeS32Float";
657 case NVPTXISD::TexUnifiedCubeS32FloatLevel:
658 return "NVPTXISD::TexUnifiedCubeS32FloatLevel";
659 case NVPTXISD::TexUnifiedCubeU32Float:
660 return "NVPTXISD::TexUnifiedCubeU32Float";
661 case NVPTXISD::TexUnifiedCubeU32FloatLevel:
662 return "NVPTXISD::TexUnifiedCubeU32FloatLevel";
663 case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
664 return "NVPTXISD::TexUnifiedCubeArrayFloatFloat";
665 case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
666 return "NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel";
667 case NVPTXISD::TexUnifiedCubeArrayS32Float:
668 return "NVPTXISD::TexUnifiedCubeArrayS32Float";
669 case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
670 return "NVPTXISD::TexUnifiedCubeArrayS32FloatLevel";
671 case NVPTXISD::TexUnifiedCubeArrayU32Float:
672 return "NVPTXISD::TexUnifiedCubeArrayU32Float";
673 case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
674 return "NVPTXISD::TexUnifiedCubeArrayU32FloatLevel";
675 case NVPTXISD::Tld4UnifiedR2DFloatFloat:
676 return "NVPTXISD::Tld4UnifiedR2DFloatFloat";
677 case NVPTXISD::Tld4UnifiedG2DFloatFloat:
678 return "NVPTXISD::Tld4UnifiedG2DFloatFloat";
679 case NVPTXISD::Tld4UnifiedB2DFloatFloat:
680 return "NVPTXISD::Tld4UnifiedB2DFloatFloat";
681 case NVPTXISD::Tld4UnifiedA2DFloatFloat:
682 return "NVPTXISD::Tld4UnifiedA2DFloatFloat";
683 case NVPTXISD::Tld4UnifiedR2DS64Float:
684 return "NVPTXISD::Tld4UnifiedR2DS64Float";
685 case NVPTXISD::Tld4UnifiedG2DS64Float:
686 return "NVPTXISD::Tld4UnifiedG2DS64Float";
687 case NVPTXISD::Tld4UnifiedB2DS64Float:
688 return "NVPTXISD::Tld4UnifiedB2DS64Float";
689 case NVPTXISD::Tld4UnifiedA2DS64Float:
690 return "NVPTXISD::Tld4UnifiedA2DS64Float";
691 case NVPTXISD::Tld4UnifiedR2DU64Float:
692 return "NVPTXISD::Tld4UnifiedR2DU64Float";
693 case NVPTXISD::Tld4UnifiedG2DU64Float:
694 return "NVPTXISD::Tld4UnifiedG2DU64Float";
695 case NVPTXISD::Tld4UnifiedB2DU64Float:
696 return "NVPTXISD::Tld4UnifiedB2DU64Float";
697 case NVPTXISD::Tld4UnifiedA2DU64Float:
698 return "NVPTXISD::Tld4UnifiedA2DU64Float";
699
700 case NVPTXISD::Suld1DI8Clamp: return "NVPTXISD::Suld1DI8Clamp";
701 case NVPTXISD::Suld1DI16Clamp: return "NVPTXISD::Suld1DI16Clamp";
702 case NVPTXISD::Suld1DI32Clamp: return "NVPTXISD::Suld1DI32Clamp";
703 case NVPTXISD::Suld1DI64Clamp: return "NVPTXISD::Suld1DI64Clamp";
704 case NVPTXISD::Suld1DV2I8Clamp: return "NVPTXISD::Suld1DV2I8Clamp";
705 case NVPTXISD::Suld1DV2I16Clamp: return "NVPTXISD::Suld1DV2I16Clamp";
706 case NVPTXISD::Suld1DV2I32Clamp: return "NVPTXISD::Suld1DV2I32Clamp";
707 case NVPTXISD::Suld1DV2I64Clamp: return "NVPTXISD::Suld1DV2I64Clamp";
708 case NVPTXISD::Suld1DV4I8Clamp: return "NVPTXISD::Suld1DV4I8Clamp";
709 case NVPTXISD::Suld1DV4I16Clamp: return "NVPTXISD::Suld1DV4I16Clamp";
710 case NVPTXISD::Suld1DV4I32Clamp: return "NVPTXISD::Suld1DV4I32Clamp";
711
712 case NVPTXISD::Suld1DArrayI8Clamp: return "NVPTXISD::Suld1DArrayI8Clamp";
713 case NVPTXISD::Suld1DArrayI16Clamp: return "NVPTXISD::Suld1DArrayI16Clamp";
714 case NVPTXISD::Suld1DArrayI32Clamp: return "NVPTXISD::Suld1DArrayI32Clamp";
715 case NVPTXISD::Suld1DArrayI64Clamp: return "NVPTXISD::Suld1DArrayI64Clamp";
716 case NVPTXISD::Suld1DArrayV2I8Clamp: return "NVPTXISD::Suld1DArrayV2I8Clamp";
717 case NVPTXISD::Suld1DArrayV2I16Clamp:return "NVPTXISD::Suld1DArrayV2I16Clamp";
718 case NVPTXISD::Suld1DArrayV2I32Clamp:return "NVPTXISD::Suld1DArrayV2I32Clamp";
719 case NVPTXISD::Suld1DArrayV2I64Clamp:return "NVPTXISD::Suld1DArrayV2I64Clamp";
720 case NVPTXISD::Suld1DArrayV4I8Clamp: return "NVPTXISD::Suld1DArrayV4I8Clamp";
721 case NVPTXISD::Suld1DArrayV4I16Clamp:return "NVPTXISD::Suld1DArrayV4I16Clamp";
722 case NVPTXISD::Suld1DArrayV4I32Clamp:return "NVPTXISD::Suld1DArrayV4I32Clamp";
723
724 case NVPTXISD::Suld2DI8Clamp: return "NVPTXISD::Suld2DI8Clamp";
725 case NVPTXISD::Suld2DI16Clamp: return "NVPTXISD::Suld2DI16Clamp";
726 case NVPTXISD::Suld2DI32Clamp: return "NVPTXISD::Suld2DI32Clamp";
727 case NVPTXISD::Suld2DI64Clamp: return "NVPTXISD::Suld2DI64Clamp";
728 case NVPTXISD::Suld2DV2I8Clamp: return "NVPTXISD::Suld2DV2I8Clamp";
729 case NVPTXISD::Suld2DV2I16Clamp: return "NVPTXISD::Suld2DV2I16Clamp";
730 case NVPTXISD::Suld2DV2I32Clamp: return "NVPTXISD::Suld2DV2I32Clamp";
731 case NVPTXISD::Suld2DV2I64Clamp: return "NVPTXISD::Suld2DV2I64Clamp";
732 case NVPTXISD::Suld2DV4I8Clamp: return "NVPTXISD::Suld2DV4I8Clamp";
733 case NVPTXISD::Suld2DV4I16Clamp: return "NVPTXISD::Suld2DV4I16Clamp";
734 case NVPTXISD::Suld2DV4I32Clamp: return "NVPTXISD::Suld2DV4I32Clamp";
735
736 case NVPTXISD::Suld2DArrayI8Clamp: return "NVPTXISD::Suld2DArrayI8Clamp";
737 case NVPTXISD::Suld2DArrayI16Clamp: return "NVPTXISD::Suld2DArrayI16Clamp";
738 case NVPTXISD::Suld2DArrayI32Clamp: return "NVPTXISD::Suld2DArrayI32Clamp";
739 case NVPTXISD::Suld2DArrayI64Clamp: return "NVPTXISD::Suld2DArrayI64Clamp";
740 case NVPTXISD::Suld2DArrayV2I8Clamp: return "NVPTXISD::Suld2DArrayV2I8Clamp";
741 case NVPTXISD::Suld2DArrayV2I16Clamp:return "NVPTXISD::Suld2DArrayV2I16Clamp";
742 case NVPTXISD::Suld2DArrayV2I32Clamp:return "NVPTXISD::Suld2DArrayV2I32Clamp";
743 case NVPTXISD::Suld2DArrayV2I64Clamp:return "NVPTXISD::Suld2DArrayV2I64Clamp";
744 case NVPTXISD::Suld2DArrayV4I8Clamp: return "NVPTXISD::Suld2DArrayV4I8Clamp";
745 case NVPTXISD::Suld2DArrayV4I16Clamp:return "NVPTXISD::Suld2DArrayV4I16Clamp";
746 case NVPTXISD::Suld2DArrayV4I32Clamp:return "NVPTXISD::Suld2DArrayV4I32Clamp";
747
748 case NVPTXISD::Suld3DI8Clamp: return "NVPTXISD::Suld3DI8Clamp";
749 case NVPTXISD::Suld3DI16Clamp: return "NVPTXISD::Suld3DI16Clamp";
750 case NVPTXISD::Suld3DI32Clamp: return "NVPTXISD::Suld3DI32Clamp";
751 case NVPTXISD::Suld3DI64Clamp: return "NVPTXISD::Suld3DI64Clamp";
752 case NVPTXISD::Suld3DV2I8Clamp: return "NVPTXISD::Suld3DV2I8Clamp";
753 case NVPTXISD::Suld3DV2I16Clamp: return "NVPTXISD::Suld3DV2I16Clamp";
754 case NVPTXISD::Suld3DV2I32Clamp: return "NVPTXISD::Suld3DV2I32Clamp";
755 case NVPTXISD::Suld3DV2I64Clamp: return "NVPTXISD::Suld3DV2I64Clamp";
756 case NVPTXISD::Suld3DV4I8Clamp: return "NVPTXISD::Suld3DV4I8Clamp";
757 case NVPTXISD::Suld3DV4I16Clamp: return "NVPTXISD::Suld3DV4I16Clamp";
758 case NVPTXISD::Suld3DV4I32Clamp: return "NVPTXISD::Suld3DV4I32Clamp";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000759
760 case NVPTXISD::Suld1DI8Trap: return "NVPTXISD::Suld1DI8Trap";
761 case NVPTXISD::Suld1DI16Trap: return "NVPTXISD::Suld1DI16Trap";
762 case NVPTXISD::Suld1DI32Trap: return "NVPTXISD::Suld1DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000763 case NVPTXISD::Suld1DI64Trap: return "NVPTXISD::Suld1DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000764 case NVPTXISD::Suld1DV2I8Trap: return "NVPTXISD::Suld1DV2I8Trap";
765 case NVPTXISD::Suld1DV2I16Trap: return "NVPTXISD::Suld1DV2I16Trap";
766 case NVPTXISD::Suld1DV2I32Trap: return "NVPTXISD::Suld1DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000767 case NVPTXISD::Suld1DV2I64Trap: return "NVPTXISD::Suld1DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000768 case NVPTXISD::Suld1DV4I8Trap: return "NVPTXISD::Suld1DV4I8Trap";
769 case NVPTXISD::Suld1DV4I16Trap: return "NVPTXISD::Suld1DV4I16Trap";
770 case NVPTXISD::Suld1DV4I32Trap: return "NVPTXISD::Suld1DV4I32Trap";
771
772 case NVPTXISD::Suld1DArrayI8Trap: return "NVPTXISD::Suld1DArrayI8Trap";
773 case NVPTXISD::Suld1DArrayI16Trap: return "NVPTXISD::Suld1DArrayI16Trap";
774 case NVPTXISD::Suld1DArrayI32Trap: return "NVPTXISD::Suld1DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000775 case NVPTXISD::Suld1DArrayI64Trap: return "NVPTXISD::Suld1DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000776 case NVPTXISD::Suld1DArrayV2I8Trap: return "NVPTXISD::Suld1DArrayV2I8Trap";
777 case NVPTXISD::Suld1DArrayV2I16Trap: return "NVPTXISD::Suld1DArrayV2I16Trap";
778 case NVPTXISD::Suld1DArrayV2I32Trap: return "NVPTXISD::Suld1DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000779 case NVPTXISD::Suld1DArrayV2I64Trap: return "NVPTXISD::Suld1DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000780 case NVPTXISD::Suld1DArrayV4I8Trap: return "NVPTXISD::Suld1DArrayV4I8Trap";
781 case NVPTXISD::Suld1DArrayV4I16Trap: return "NVPTXISD::Suld1DArrayV4I16Trap";
782 case NVPTXISD::Suld1DArrayV4I32Trap: return "NVPTXISD::Suld1DArrayV4I32Trap";
783
784 case NVPTXISD::Suld2DI8Trap: return "NVPTXISD::Suld2DI8Trap";
785 case NVPTXISD::Suld2DI16Trap: return "NVPTXISD::Suld2DI16Trap";
786 case NVPTXISD::Suld2DI32Trap: return "NVPTXISD::Suld2DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000787 case NVPTXISD::Suld2DI64Trap: return "NVPTXISD::Suld2DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000788 case NVPTXISD::Suld2DV2I8Trap: return "NVPTXISD::Suld2DV2I8Trap";
789 case NVPTXISD::Suld2DV2I16Trap: return "NVPTXISD::Suld2DV2I16Trap";
790 case NVPTXISD::Suld2DV2I32Trap: return "NVPTXISD::Suld2DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000791 case NVPTXISD::Suld2DV2I64Trap: return "NVPTXISD::Suld2DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000792 case NVPTXISD::Suld2DV4I8Trap: return "NVPTXISD::Suld2DV4I8Trap";
793 case NVPTXISD::Suld2DV4I16Trap: return "NVPTXISD::Suld2DV4I16Trap";
794 case NVPTXISD::Suld2DV4I32Trap: return "NVPTXISD::Suld2DV4I32Trap";
795
796 case NVPTXISD::Suld2DArrayI8Trap: return "NVPTXISD::Suld2DArrayI8Trap";
797 case NVPTXISD::Suld2DArrayI16Trap: return "NVPTXISD::Suld2DArrayI16Trap";
798 case NVPTXISD::Suld2DArrayI32Trap: return "NVPTXISD::Suld2DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000799 case NVPTXISD::Suld2DArrayI64Trap: return "NVPTXISD::Suld2DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000800 case NVPTXISD::Suld2DArrayV2I8Trap: return "NVPTXISD::Suld2DArrayV2I8Trap";
801 case NVPTXISD::Suld2DArrayV2I16Trap: return "NVPTXISD::Suld2DArrayV2I16Trap";
802 case NVPTXISD::Suld2DArrayV2I32Trap: return "NVPTXISD::Suld2DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000803 case NVPTXISD::Suld2DArrayV2I64Trap: return "NVPTXISD::Suld2DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000804 case NVPTXISD::Suld2DArrayV4I8Trap: return "NVPTXISD::Suld2DArrayV4I8Trap";
805 case NVPTXISD::Suld2DArrayV4I16Trap: return "NVPTXISD::Suld2DArrayV4I16Trap";
806 case NVPTXISD::Suld2DArrayV4I32Trap: return "NVPTXISD::Suld2DArrayV4I32Trap";
807
808 case NVPTXISD::Suld3DI8Trap: return "NVPTXISD::Suld3DI8Trap";
809 case NVPTXISD::Suld3DI16Trap: return "NVPTXISD::Suld3DI16Trap";
810 case NVPTXISD::Suld3DI32Trap: return "NVPTXISD::Suld3DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000811 case NVPTXISD::Suld3DI64Trap: return "NVPTXISD::Suld3DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000812 case NVPTXISD::Suld3DV2I8Trap: return "NVPTXISD::Suld3DV2I8Trap";
813 case NVPTXISD::Suld3DV2I16Trap: return "NVPTXISD::Suld3DV2I16Trap";
814 case NVPTXISD::Suld3DV2I32Trap: return "NVPTXISD::Suld3DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000815 case NVPTXISD::Suld3DV2I64Trap: return "NVPTXISD::Suld3DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000816 case NVPTXISD::Suld3DV4I8Trap: return "NVPTXISD::Suld3DV4I8Trap";
817 case NVPTXISD::Suld3DV4I16Trap: return "NVPTXISD::Suld3DV4I16Trap";
818 case NVPTXISD::Suld3DV4I32Trap: return "NVPTXISD::Suld3DV4I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000819
820 case NVPTXISD::Suld1DI8Zero: return "NVPTXISD::Suld1DI8Zero";
821 case NVPTXISD::Suld1DI16Zero: return "NVPTXISD::Suld1DI16Zero";
822 case NVPTXISD::Suld1DI32Zero: return "NVPTXISD::Suld1DI32Zero";
823 case NVPTXISD::Suld1DI64Zero: return "NVPTXISD::Suld1DI64Zero";
824 case NVPTXISD::Suld1DV2I8Zero: return "NVPTXISD::Suld1DV2I8Zero";
825 case NVPTXISD::Suld1DV2I16Zero: return "NVPTXISD::Suld1DV2I16Zero";
826 case NVPTXISD::Suld1DV2I32Zero: return "NVPTXISD::Suld1DV2I32Zero";
827 case NVPTXISD::Suld1DV2I64Zero: return "NVPTXISD::Suld1DV2I64Zero";
828 case NVPTXISD::Suld1DV4I8Zero: return "NVPTXISD::Suld1DV4I8Zero";
829 case NVPTXISD::Suld1DV4I16Zero: return "NVPTXISD::Suld1DV4I16Zero";
830 case NVPTXISD::Suld1DV4I32Zero: return "NVPTXISD::Suld1DV4I32Zero";
831
832 case NVPTXISD::Suld1DArrayI8Zero: return "NVPTXISD::Suld1DArrayI8Zero";
833 case NVPTXISD::Suld1DArrayI16Zero: return "NVPTXISD::Suld1DArrayI16Zero";
834 case NVPTXISD::Suld1DArrayI32Zero: return "NVPTXISD::Suld1DArrayI32Zero";
835 case NVPTXISD::Suld1DArrayI64Zero: return "NVPTXISD::Suld1DArrayI64Zero";
836 case NVPTXISD::Suld1DArrayV2I8Zero: return "NVPTXISD::Suld1DArrayV2I8Zero";
837 case NVPTXISD::Suld1DArrayV2I16Zero: return "NVPTXISD::Suld1DArrayV2I16Zero";
838 case NVPTXISD::Suld1DArrayV2I32Zero: return "NVPTXISD::Suld1DArrayV2I32Zero";
839 case NVPTXISD::Suld1DArrayV2I64Zero: return "NVPTXISD::Suld1DArrayV2I64Zero";
840 case NVPTXISD::Suld1DArrayV4I8Zero: return "NVPTXISD::Suld1DArrayV4I8Zero";
841 case NVPTXISD::Suld1DArrayV4I16Zero: return "NVPTXISD::Suld1DArrayV4I16Zero";
842 case NVPTXISD::Suld1DArrayV4I32Zero: return "NVPTXISD::Suld1DArrayV4I32Zero";
843
844 case NVPTXISD::Suld2DI8Zero: return "NVPTXISD::Suld2DI8Zero";
845 case NVPTXISD::Suld2DI16Zero: return "NVPTXISD::Suld2DI16Zero";
846 case NVPTXISD::Suld2DI32Zero: return "NVPTXISD::Suld2DI32Zero";
847 case NVPTXISD::Suld2DI64Zero: return "NVPTXISD::Suld2DI64Zero";
848 case NVPTXISD::Suld2DV2I8Zero: return "NVPTXISD::Suld2DV2I8Zero";
849 case NVPTXISD::Suld2DV2I16Zero: return "NVPTXISD::Suld2DV2I16Zero";
850 case NVPTXISD::Suld2DV2I32Zero: return "NVPTXISD::Suld2DV2I32Zero";
851 case NVPTXISD::Suld2DV2I64Zero: return "NVPTXISD::Suld2DV2I64Zero";
852 case NVPTXISD::Suld2DV4I8Zero: return "NVPTXISD::Suld2DV4I8Zero";
853 case NVPTXISD::Suld2DV4I16Zero: return "NVPTXISD::Suld2DV4I16Zero";
854 case NVPTXISD::Suld2DV4I32Zero: return "NVPTXISD::Suld2DV4I32Zero";
855
856 case NVPTXISD::Suld2DArrayI8Zero: return "NVPTXISD::Suld2DArrayI8Zero";
857 case NVPTXISD::Suld2DArrayI16Zero: return "NVPTXISD::Suld2DArrayI16Zero";
858 case NVPTXISD::Suld2DArrayI32Zero: return "NVPTXISD::Suld2DArrayI32Zero";
859 case NVPTXISD::Suld2DArrayI64Zero: return "NVPTXISD::Suld2DArrayI64Zero";
860 case NVPTXISD::Suld2DArrayV2I8Zero: return "NVPTXISD::Suld2DArrayV2I8Zero";
861 case NVPTXISD::Suld2DArrayV2I16Zero: return "NVPTXISD::Suld2DArrayV2I16Zero";
862 case NVPTXISD::Suld2DArrayV2I32Zero: return "NVPTXISD::Suld2DArrayV2I32Zero";
863 case NVPTXISD::Suld2DArrayV2I64Zero: return "NVPTXISD::Suld2DArrayV2I64Zero";
864 case NVPTXISD::Suld2DArrayV4I8Zero: return "NVPTXISD::Suld2DArrayV4I8Zero";
865 case NVPTXISD::Suld2DArrayV4I16Zero: return "NVPTXISD::Suld2DArrayV4I16Zero";
866 case NVPTXISD::Suld2DArrayV4I32Zero: return "NVPTXISD::Suld2DArrayV4I32Zero";
867
868 case NVPTXISD::Suld3DI8Zero: return "NVPTXISD::Suld3DI8Zero";
869 case NVPTXISD::Suld3DI16Zero: return "NVPTXISD::Suld3DI16Zero";
870 case NVPTXISD::Suld3DI32Zero: return "NVPTXISD::Suld3DI32Zero";
871 case NVPTXISD::Suld3DI64Zero: return "NVPTXISD::Suld3DI64Zero";
872 case NVPTXISD::Suld3DV2I8Zero: return "NVPTXISD::Suld3DV2I8Zero";
873 case NVPTXISD::Suld3DV2I16Zero: return "NVPTXISD::Suld3DV2I16Zero";
874 case NVPTXISD::Suld3DV2I32Zero: return "NVPTXISD::Suld3DV2I32Zero";
875 case NVPTXISD::Suld3DV2I64Zero: return "NVPTXISD::Suld3DV2I64Zero";
876 case NVPTXISD::Suld3DV4I8Zero: return "NVPTXISD::Suld3DV4I8Zero";
877 case NVPTXISD::Suld3DV4I16Zero: return "NVPTXISD::Suld3DV4I16Zero";
878 case NVPTXISD::Suld3DV4I32Zero: return "NVPTXISD::Suld3DV4I32Zero";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000879 }
Matthias Braund04893f2015-05-07 21:33:59 +0000880 return nullptr;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000881}
882
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000883TargetLoweringBase::LegalizeTypeAction
884NVPTXTargetLowering::getPreferredVectorAction(EVT VT) const {
885 if (VT.getVectorNumElements() != 1 && VT.getScalarType() == MVT::i1)
886 return TypeSplitVector;
887
888 return TargetLoweringBase::getPreferredVectorAction(VT);
Justin Holewinskibc451192012-11-29 14:26:24 +0000889}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000890
891SDValue
892NVPTXTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000893 SDLoc dl(Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000894 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +0000895 auto PtrVT = getPointerTy(DAG.getDataLayout());
896 Op = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
897 return DAG.getNode(NVPTXISD::Wrapper, dl, PtrVT, Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000898}
899
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000900std::string NVPTXTargetLowering::getPrototype(
901 const DataLayout &DL, Type *retTy, const ArgListTy &Args,
902 const SmallVectorImpl<ISD::OutputArg> &Outs, unsigned retAlignment,
903 const ImmutableCallSite *CS) const {
904 auto PtrVT = getPointerTy(DL);
905
Eric Christopherbef0a372015-01-30 01:50:07 +0000906 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000907 assert(isABI && "Non-ABI compilation is not supported");
908 if (!isABI)
909 return "";
910
911 std::stringstream O;
912 O << "prototype_" << uniqueCallSite << " : .callprototype ";
913
914 if (retTy->getTypeID() == Type::VoidTyID) {
915 O << "()";
916 } else {
917 O << "(";
Rafael Espindola08013342013-12-07 19:34:20 +0000918 if (retTy->isFloatingPointTy() || retTy->isIntegerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000919 unsigned size = 0;
Craig Toppere3dcce92015-08-01 22:20:21 +0000920 if (auto *ITy = dyn_cast<IntegerType>(retTy)) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000921 size = ITy->getBitWidth();
922 if (size < 32)
923 size = 32;
924 } else {
925 assert(retTy->isFloatingPointTy() &&
926 "Floating point type expected here");
927 size = retTy->getPrimitiveSizeInBits();
928 }
929
930 O << ".param .b" << size << " _";
931 } else if (isa<PointerType>(retTy)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000932 O << ".param .b" << PtrVT.getSizeInBits() << " _";
Craig Topperd3c02f12015-01-05 10:15:49 +0000933 } else if ((retTy->getTypeID() == Type::StructTyID) ||
934 isa<VectorType>(retTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000935 auto &DL = CS->getCalledFunction()->getParent()->getDataLayout();
936 O << ".param .align " << retAlignment << " .b8 _["
937 << DL.getTypeAllocSize(retTy) << "]";
Justin Holewinskif8f70912013-06-28 17:57:59 +0000938 } else {
Craig Topperd3c02f12015-01-05 10:15:49 +0000939 llvm_unreachable("Unknown return type");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000940 }
941 O << ") ";
942 }
943 O << "_ (";
944
945 bool first = true;
Justin Holewinskif8f70912013-06-28 17:57:59 +0000946
947 unsigned OIdx = 0;
948 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
949 Type *Ty = Args[i].Ty;
950 if (!first) {
951 O << ", ";
952 }
953 first = false;
954
Eli Bendersky3e840192015-03-23 16:26:23 +0000955 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000956 if (Ty->isAggregateType() || Ty->isVectorTy()) {
957 unsigned align = 0;
958 const CallInst *CallI = cast<CallInst>(CS->getInstruction());
Justin Holewinskif8f70912013-06-28 17:57:59 +0000959 // +1 because index 0 is reserved for return type alignment
960 if (!llvm::getAlign(*CallI, i + 1, align))
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000961 align = DL.getABITypeAlignment(Ty);
962 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000963 O << ".param .align " << align << " .b8 ";
964 O << "_";
965 O << "[" << sz << "]";
966 // update the index for Outs
967 SmallVector<EVT, 16> vtparts;
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000968 ComputeValueVTs(*this, DL, Ty, vtparts);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000969 if (unsigned len = vtparts.size())
970 OIdx += len - 1;
971 continue;
972 }
Justin Holewinskidff28d22013-07-01 12:59:01 +0000973 // i8 types in IR will be i16 types in SDAG
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000974 assert((getValueType(DL, Ty) == Outs[OIdx].VT ||
975 (getValueType(DL, Ty) == MVT::i8 && Outs[OIdx].VT == MVT::i16)) &&
976 "type mismatch between callee prototype and arguments");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000977 // scalar type
978 unsigned sz = 0;
979 if (isa<IntegerType>(Ty)) {
980 sz = cast<IntegerType>(Ty)->getBitWidth();
981 if (sz < 32)
982 sz = 32;
983 } else if (isa<PointerType>(Ty))
Mehdi Amini44ede332015-07-09 02:09:04 +0000984 sz = PtrVT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +0000985 else
986 sz = Ty->getPrimitiveSizeInBits();
987 O << ".param .b" << sz << " ";
988 O << "_";
989 continue;
990 }
Craig Toppere3dcce92015-08-01 22:20:21 +0000991 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000992 assert(PTy && "Param with byval attribute should be a pointer type");
993 Type *ETy = PTy->getElementType();
994
995 unsigned align = Outs[OIdx].Flags.getByValAlign();
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000996 unsigned sz = DL.getTypeAllocSize(ETy);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000997 O << ".param .align " << align << " .b8 ";
998 O << "_";
999 O << "[" << sz << "]";
1000 }
1001 O << ");";
1002 return O.str();
1003}
1004
1005unsigned
1006NVPTXTargetLowering::getArgumentAlignment(SDValue Callee,
1007 const ImmutableCallSite *CS,
1008 Type *Ty,
1009 unsigned Idx) const {
Justin Holewinski124e93d2013-11-11 19:28:19 +00001010 unsigned Align = 0;
1011 const Value *DirectCallee = CS->getCalledFunction();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001012
Justin Holewinski124e93d2013-11-11 19:28:19 +00001013 if (!DirectCallee) {
1014 // We don't have a direct function symbol, but that may be because of
1015 // constant cast instructions in the call.
1016 const Instruction *CalleeI = CS->getInstruction();
1017 assert(CalleeI && "Call target is not a function or derived value?");
1018
1019 // With bitcast'd call targets, the instruction will be the call
1020 if (isa<CallInst>(CalleeI)) {
1021 // Check if we have call alignment metadata
1022 if (llvm::getAlign(*cast<CallInst>(CalleeI), Idx, Align))
1023 return Align;
1024
1025 const Value *CalleeV = cast<CallInst>(CalleeI)->getCalledValue();
1026 // Ignore any bitcast instructions
1027 while(isa<ConstantExpr>(CalleeV)) {
1028 const ConstantExpr *CE = cast<ConstantExpr>(CalleeV);
1029 if (!CE->isCast())
1030 break;
1031 // Look through the bitcast
1032 CalleeV = cast<ConstantExpr>(CalleeV)->getOperand(0);
1033 }
1034
1035 // We have now looked past all of the bitcasts. Do we finally have a
1036 // Function?
1037 if (isa<Function>(CalleeV))
1038 DirectCallee = CalleeV;
1039 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001040 }
1041
Justin Holewinski124e93d2013-11-11 19:28:19 +00001042 // Check for function alignment information if we found that the
1043 // ultimate target is a Function
1044 if (DirectCallee)
1045 if (llvm::getAlign(*cast<Function>(DirectCallee), Idx, Align))
1046 return Align;
1047
1048 // Call is indirect or alignment information is not available, fall back to
1049 // the ABI type alignment
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001050 auto &DL = CS->getCaller()->getParent()->getDataLayout();
1051 return DL.getABITypeAlignment(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001052}
1053
Justin Holewinski0497ab12013-03-30 14:29:21 +00001054SDValue NVPTXTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
1055 SmallVectorImpl<SDValue> &InVals) const {
1056 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001057 SDLoc dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001058 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1059 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1060 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001061 SDValue Chain = CLI.Chain;
1062 SDValue Callee = CLI.Callee;
1063 bool &isTailCall = CLI.IsTailCall;
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00001064 ArgListTy &Args = CLI.getArgs();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001065 Type *retTy = CLI.RetTy;
1066 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001067
Eric Christopherbef0a372015-01-30 01:50:07 +00001068 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001069 assert(isABI && "Non-ABI compilation is not supported");
1070 if (!isABI)
1071 return Chain;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001072 MachineFunction &MF = DAG.getMachineFunction();
1073 const Function *F = MF.getFunction();
Mehdi Amini56228da2015-07-09 01:57:34 +00001074 auto &DL = MF.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00001075
1076 SDValue tempChain = Chain;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001077 Chain = DAG.getCALLSEQ_START(Chain,
1078 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1079 dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001080 SDValue InFlag = Chain.getValue(1);
1081
Justin Holewinskiae556d32012-05-04 20:18:50 +00001082 unsigned paramCount = 0;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001083 // Args.size() and Outs.size() need not match.
1084 // Outs.size() will be larger
1085 // * if there is an aggregate argument with multiple fields (each field
1086 // showing up separately in Outs)
1087 // * if there is a vector argument with more than typical vector-length
1088 // elements (generally if more than 4) where each vector element is
1089 // individually present in Outs.
1090 // So a different index should be used for indexing into Outs/OutVals.
1091 // See similar issue in LowerFormalArguments.
1092 unsigned OIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001093 // Declare the .params or .reg need to pass values
1094 // to the function
Justin Holewinskif8f70912013-06-28 17:57:59 +00001095 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
1096 EVT VT = Outs[OIdx].VT;
1097 Type *Ty = Args[i].Ty;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001098
Eli Bendersky3e840192015-03-23 16:26:23 +00001099 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001100 if (Ty->isAggregateType()) {
1101 // aggregate
1102 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001103 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001104 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &Offsets,
1105 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001106
1107 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1108 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001109 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001110 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001111 SDValue DeclareParamOps[] = { Chain, DAG.getConstant(align, dl,
1112 MVT::i32),
1113 DAG.getConstant(paramCount, dl, MVT::i32),
1114 DAG.getConstant(sz, dl, MVT::i32),
1115 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001116 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001117 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001118 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001119 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001120 EVT elemtype = vtparts[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001121 unsigned ArgAlign = GreatestCommonDivisor64(align, Offsets[j]);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001122 if (elemtype.isInteger() && (sz < 8))
1123 sz = 8;
1124 SDValue StVal = OutVals[OIdx];
1125 if (elemtype.getSizeInBits() < 16) {
1126 StVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, StVal);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001127 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001128 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1129 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001130 DAG.getConstant(paramCount, dl, MVT::i32),
1131 DAG.getConstant(Offsets[j], dl, MVT::i32),
Justin Holewinski6e40f632014-06-27 18:35:44 +00001132 StVal, InFlag };
1133 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
1134 CopyParamVTs, CopyParamOps,
1135 elemtype, MachinePointerInfo(),
1136 ArgAlign);
1137 InFlag = Chain.getValue(1);
1138 ++OIdx;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001139 }
1140 if (vtparts.size() > 0)
1141 --OIdx;
1142 ++paramCount;
1143 continue;
1144 }
1145 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001146 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001147 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1148 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001149 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001150 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001151 SDValue DeclareParamOps[] = { Chain,
1152 DAG.getConstant(align, dl, MVT::i32),
1153 DAG.getConstant(paramCount, dl, MVT::i32),
1154 DAG.getConstant(sz, dl, MVT::i32),
1155 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001156 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001157 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001158 InFlag = Chain.getValue(1);
1159 unsigned NumElts = ObjectVT.getVectorNumElements();
1160 EVT EltVT = ObjectVT.getVectorElementType();
1161 EVT MemVT = EltVT;
1162 bool NeedExtend = false;
1163 if (EltVT.getSizeInBits() < 16) {
1164 NeedExtend = true;
1165 EltVT = MVT::i16;
1166 }
1167
1168 // V1 store
1169 if (NumElts == 1) {
1170 SDValue Elt = OutVals[OIdx++];
1171 if (NeedExtend)
1172 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt);
1173
1174 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1175 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001176 DAG.getConstant(paramCount, dl, MVT::i32),
1177 DAG.getConstant(0, dl, MVT::i32), Elt,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001178 InFlag };
1179 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001180 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001181 MemVT, MachinePointerInfo());
1182 InFlag = Chain.getValue(1);
1183 } else if (NumElts == 2) {
1184 SDValue Elt0 = OutVals[OIdx++];
1185 SDValue Elt1 = OutVals[OIdx++];
1186 if (NeedExtend) {
1187 Elt0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt0);
1188 Elt1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt1);
1189 }
1190
1191 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1192 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001193 DAG.getConstant(paramCount, dl, MVT::i32),
1194 DAG.getConstant(0, dl, MVT::i32), Elt0,
1195 Elt1, InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001196 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001197 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001198 MemVT, MachinePointerInfo());
1199 InFlag = Chain.getValue(1);
1200 } else {
1201 unsigned curOffset = 0;
1202 // V4 stores
1203 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
1204 // the
1205 // vector will be expanded to a power of 2 elements, so we know we can
1206 // always round up to the next multiple of 4 when creating the vector
1207 // stores.
1208 // e.g. 4 elem => 1 st.v4
1209 // 6 elem => 2 st.v4
1210 // 8 elem => 2 st.v4
1211 // 11 elem => 3 st.v4
1212 unsigned VecSize = 4;
1213 if (EltVT.getSizeInBits() == 64)
1214 VecSize = 2;
1215
1216 // This is potentially only part of a vector, so assume all elements
1217 // are packed together.
1218 unsigned PerStoreOffset = MemVT.getStoreSizeInBits() / 8 * VecSize;
1219
1220 for (unsigned i = 0; i < NumElts; i += VecSize) {
1221 // Get values
1222 SDValue StoreVal;
1223 SmallVector<SDValue, 8> Ops;
1224 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001225 Ops.push_back(DAG.getConstant(paramCount, dl, MVT::i32));
1226 Ops.push_back(DAG.getConstant(curOffset, dl, MVT::i32));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001227
1228 unsigned Opc = NVPTXISD::StoreParamV2;
1229
1230 StoreVal = OutVals[OIdx++];
1231 if (NeedExtend)
1232 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1233 Ops.push_back(StoreVal);
1234
1235 if (i + 1 < NumElts) {
1236 StoreVal = OutVals[OIdx++];
1237 if (NeedExtend)
1238 StoreVal =
1239 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1240 } else {
1241 StoreVal = DAG.getUNDEF(EltVT);
1242 }
1243 Ops.push_back(StoreVal);
1244
1245 if (VecSize == 4) {
1246 Opc = NVPTXISD::StoreParamV4;
1247 if (i + 2 < NumElts) {
1248 StoreVal = OutVals[OIdx++];
1249 if (NeedExtend)
1250 StoreVal =
1251 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1252 } else {
1253 StoreVal = DAG.getUNDEF(EltVT);
1254 }
1255 Ops.push_back(StoreVal);
1256
1257 if (i + 3 < NumElts) {
1258 StoreVal = OutVals[OIdx++];
1259 if (NeedExtend)
1260 StoreVal =
1261 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1262 } else {
1263 StoreVal = DAG.getUNDEF(EltVT);
1264 }
1265 Ops.push_back(StoreVal);
1266 }
1267
Justin Holewinskidff28d22013-07-01 12:59:01 +00001268 Ops.push_back(InFlag);
1269
Justin Holewinskif8f70912013-06-28 17:57:59 +00001270 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper206fcd42014-04-26 19:29:41 +00001271 Chain = DAG.getMemIntrinsicNode(Opc, dl, CopyParamVTs, Ops,
1272 MemVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001273 InFlag = Chain.getValue(1);
1274 curOffset += PerStoreOffset;
1275 }
1276 }
1277 ++paramCount;
1278 --OIdx;
1279 continue;
1280 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001281 // Plain scalar
1282 // for ABI, declare .param .b<size> .param<n>;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001283 unsigned sz = VT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001284 bool needExtend = false;
1285 if (VT.isInteger()) {
1286 if (sz < 16)
1287 needExtend = true;
1288 if (sz < 32)
1289 sz = 32;
1290 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001291 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1292 SDValue DeclareParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001293 DAG.getConstant(paramCount, dl, MVT::i32),
1294 DAG.getConstant(sz, dl, MVT::i32),
1295 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001296 Chain = DAG.getNode(NVPTXISD::DeclareScalarParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001297 DeclareParamOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001298 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001299 SDValue OutV = OutVals[OIdx];
1300 if (needExtend) {
1301 // zext/sext i1 to i16
1302 unsigned opc = ISD::ZERO_EXTEND;
1303 if (Outs[OIdx].Flags.isSExt())
1304 opc = ISD::SIGN_EXTEND;
1305 OutV = DAG.getNode(opc, dl, MVT::i16, OutV);
1306 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001307 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001308 SDValue CopyParamOps[] = { Chain,
1309 DAG.getConstant(paramCount, dl, MVT::i32),
1310 DAG.getConstant(0, dl, MVT::i32), OutV,
1311 InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001312
1313 unsigned opcode = NVPTXISD::StoreParam;
Justin Holewinskicb29fb42016-06-27 20:22:22 +00001314 if (Outs[OIdx].Flags.isZExt() && VT.getSizeInBits() < 32)
Justin Holewinskif8f70912013-06-28 17:57:59 +00001315 opcode = NVPTXISD::StoreParamU32;
Justin Holewinskicb29fb42016-06-27 20:22:22 +00001316 else if (Outs[OIdx].Flags.isSExt() && VT.getSizeInBits() < 32)
Justin Holewinskif8f70912013-06-28 17:57:59 +00001317 opcode = NVPTXISD::StoreParamS32;
Craig Topper206fcd42014-04-26 19:29:41 +00001318 Chain = DAG.getMemIntrinsicNode(opcode, dl, CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001319 VT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001320
1321 InFlag = Chain.getValue(1);
1322 ++paramCount;
1323 continue;
1324 }
1325 // struct or vector
1326 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001327 SmallVector<uint64_t, 16> Offsets;
Craig Toppere3dcce92015-08-01 22:20:21 +00001328 auto *PTy = dyn_cast<PointerType>(Args[i].Ty);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001329 assert(PTy && "Type of a byval parameter should be pointer");
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001330 ComputePTXValueVTs(*this, DAG.getDataLayout(), PTy->getElementType(),
1331 vtparts, &Offsets, 0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001332
Justin Holewinskif8f70912013-06-28 17:57:59 +00001333 // declare .param .align <align> .b8 .param<n>[<size>];
1334 unsigned sz = Outs[OIdx].Flags.getByValSize();
1335 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001336 unsigned ArgAlign = Outs[OIdx].Flags.getByValAlign();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001337 // The ByValAlign in the Outs[OIdx].Flags is alway set at this point,
1338 // so we don't need to worry about natural alignment or not.
1339 // See TargetLowering::LowerCallTo().
1340 SDValue DeclareParamOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001341 Chain, DAG.getConstant(Outs[OIdx].Flags.getByValAlign(), dl, MVT::i32),
1342 DAG.getConstant(paramCount, dl, MVT::i32),
1343 DAG.getConstant(sz, dl, MVT::i32), InFlag
Justin Holewinskif8f70912013-06-28 17:57:59 +00001344 };
1345 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001346 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001347 InFlag = Chain.getValue(1);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001348 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001349 EVT elemtype = vtparts[j];
Justin Holewinski6e40f632014-06-27 18:35:44 +00001350 int curOffset = Offsets[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001351 unsigned PartAlign = GreatestCommonDivisor64(ArgAlign, curOffset);
Mehdi Amini44ede332015-07-09 02:09:04 +00001352 auto PtrVT = getPointerTy(DAG.getDataLayout());
1353 SDValue srcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, OutVals[OIdx],
1354 DAG.getConstant(curOffset, dl, PtrVT));
Justin Holewinski6e40f632014-06-27 18:35:44 +00001355 SDValue theVal = DAG.getLoad(elemtype, dl, tempChain, srcAddr,
1356 MachinePointerInfo(), false, false, false,
1357 PartAlign);
1358 if (elemtype.getSizeInBits() < 16) {
1359 theVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, theVal);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001360 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001361 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001362 SDValue CopyParamOps[] = { Chain,
1363 DAG.getConstant(paramCount, dl, MVT::i32),
1364 DAG.getConstant(curOffset, dl, MVT::i32),
1365 theVal, InFlag };
Justin Holewinski6e40f632014-06-27 18:35:44 +00001366 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl, CopyParamVTs,
1367 CopyParamOps, elemtype,
1368 MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001369
Justin Holewinski6e40f632014-06-27 18:35:44 +00001370 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001371 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001372 ++paramCount;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001373 }
1374
1375 GlobalAddressSDNode *Func = dyn_cast<GlobalAddressSDNode>(Callee.getNode());
1376 unsigned retAlignment = 0;
1377
1378 // Handle Result
Justin Holewinskiae556d32012-05-04 20:18:50 +00001379 if (Ins.size() > 0) {
1380 SmallVector<EVT, 16> resvtparts;
Mehdi Amini56228da2015-07-09 01:57:34 +00001381 ComputeValueVTs(*this, DL, retTy, resvtparts);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001382
Justin Holewinskif8f70912013-06-28 17:57:59 +00001383 // Declare
1384 // .param .align 16 .b8 retval0[<size-in-bytes>], or
1385 // .param .b<size-in-bits> retval0
Mehdi Amini56228da2015-07-09 01:57:34 +00001386 unsigned resultsz = DL.getTypeAllocSizeInBits(retTy);
Jingyue Wuea511612014-10-25 03:46:16 +00001387 // Emit ".param .b<size-in-bits> retval0" instead of byte arrays only for
1388 // these three types to match the logic in
1389 // NVPTXAsmPrinter::printReturnValStr and NVPTXTargetLowering::getPrototype.
1390 // Plus, this behavior is consistent with nvcc's.
1391 if (retTy->isFloatingPointTy() || retTy->isIntegerTy() ||
1392 retTy->isPointerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001393 // Scalar needs to be at least 32bit wide
1394 if (resultsz < 32)
1395 resultsz = 32;
1396 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001397 SDValue DeclareRetOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1398 DAG.getConstant(resultsz, dl, MVT::i32),
1399 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001400 Chain = DAG.getNode(NVPTXISD::DeclareRet, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001401 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001402 InFlag = Chain.getValue(1);
1403 } else {
1404 retAlignment = getArgumentAlignment(Callee, CS, retTy, 0);
1405 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1406 SDValue DeclareRetOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001407 DAG.getConstant(retAlignment, dl, MVT::i32),
1408 DAG.getConstant(resultsz / 8, dl, MVT::i32),
1409 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001410 Chain = DAG.getNode(NVPTXISD::DeclareRetParam, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001411 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001412 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001413 }
1414 }
1415
1416 if (!Func) {
1417 // This is indirect function call case : PTX requires a prototype of the
1418 // form
1419 // proto_0 : .callprototype(.param .b32 _) _ (.param .b32 _);
1420 // to be emitted, and the label has to used as the last arg of call
1421 // instruction.
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001422 // The prototype is embedded in a string and put as the operand for a
1423 // CallPrototype SDNode which will print out to the value of the string.
1424 SDVTList ProtoVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001425 std::string Proto =
1426 getPrototype(DAG.getDataLayout(), retTy, Args, Outs, retAlignment, CS);
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001427 const char *ProtoStr =
1428 nvTM->getManagedStrPool()->getManagedString(Proto.c_str())->c_str();
1429 SDValue ProtoOps[] = {
1430 Chain, DAG.getTargetExternalSymbol(ProtoStr, MVT::i32), InFlag,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001431 };
Craig Topper48d114b2014-04-26 18:35:24 +00001432 Chain = DAG.getNode(NVPTXISD::CallPrototype, dl, ProtoVTs, ProtoOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001433 InFlag = Chain.getValue(1);
1434 }
1435 // Op to just print "call"
1436 SDVTList PrintCallVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001437 SDValue PrintCallOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001438 Chain, DAG.getConstant((Ins.size() == 0) ? 0 : 1, dl, MVT::i32), InFlag
Justin Holewinski0497ab12013-03-30 14:29:21 +00001439 };
Justin Lebarb5ca00a2016-03-01 19:24:03 +00001440 // We model convergent calls as separate opcodes.
1441 unsigned Opcode = Func ? NVPTXISD::PrintCallUni : NVPTXISD::PrintCall;
1442 if (CLI.IsConvergent)
1443 Opcode = Opcode == NVPTXISD::PrintCallUni ? NVPTXISD::PrintConvergentCallUni
1444 : NVPTXISD::PrintConvergentCall;
1445 Chain = DAG.getNode(Opcode, dl, PrintCallVTs, PrintCallOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001446 InFlag = Chain.getValue(1);
1447
1448 // Ops to print out the function name
1449 SDVTList CallVoidVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1450 SDValue CallVoidOps[] = { Chain, Callee, InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001451 Chain = DAG.getNode(NVPTXISD::CallVoid, dl, CallVoidVTs, CallVoidOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001452 InFlag = Chain.getValue(1);
1453
1454 // Ops to print out the param list
1455 SDVTList CallArgBeginVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1456 SDValue CallArgBeginOps[] = { Chain, InFlag };
1457 Chain = DAG.getNode(NVPTXISD::CallArgBegin, dl, CallArgBeginVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001458 CallArgBeginOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001459 InFlag = Chain.getValue(1);
1460
Justin Holewinski0497ab12013-03-30 14:29:21 +00001461 for (unsigned i = 0, e = paramCount; i != e; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001462 unsigned opcode;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001463 if (i == (e - 1))
Justin Holewinskiae556d32012-05-04 20:18:50 +00001464 opcode = NVPTXISD::LastCallArg;
1465 else
1466 opcode = NVPTXISD::CallArg;
1467 SDVTList CallArgVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001468 SDValue CallArgOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1469 DAG.getConstant(i, dl, MVT::i32), InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001470 Chain = DAG.getNode(opcode, dl, CallArgVTs, CallArgOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001471 InFlag = Chain.getValue(1);
1472 }
1473 SDVTList CallArgEndVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001474 SDValue CallArgEndOps[] = { Chain,
1475 DAG.getConstant(Func ? 1 : 0, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001476 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001477 Chain = DAG.getNode(NVPTXISD::CallArgEnd, dl, CallArgEndVTs, CallArgEndOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001478 InFlag = Chain.getValue(1);
1479
1480 if (!Func) {
1481 SDVTList PrototypeVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001482 SDValue PrototypeOps[] = { Chain,
1483 DAG.getConstant(uniqueCallSite, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001484 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001485 Chain = DAG.getNode(NVPTXISD::Prototype, dl, PrototypeVTs, PrototypeOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001486 InFlag = Chain.getValue(1);
1487 }
1488
1489 // Generate loads from param memory/moves from registers for result
1490 if (Ins.size() > 0) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001491 if (retTy && retTy->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001492 EVT ObjectVT = getValueType(DL, retTy);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001493 unsigned NumElts = ObjectVT.getVectorNumElements();
1494 EVT EltVT = ObjectVT.getVectorElementType();
Eric Christopherbef0a372015-01-30 01:50:07 +00001495 assert(STI.getTargetLowering()->getNumRegisters(F->getContext(),
1496 ObjectVT) == NumElts &&
Justin Holewinskif8f70912013-06-28 17:57:59 +00001497 "Vector was not scalarized");
1498 unsigned sz = EltVT.getSizeInBits();
Eli Bendersky3e840192015-03-23 16:26:23 +00001499 bool needTruncate = sz < 8;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001500
1501 if (NumElts == 1) {
1502 // Just a simple load
Craig Topper59f626d2014-04-26 19:29:47 +00001503 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001504 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1505 // If loading i1/i8 result, generate
1506 // load.b8 i16
1507 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001508 // trunc i16 to i1
1509 LoadRetVTs.push_back(MVT::i16);
1510 } else
1511 LoadRetVTs.push_back(EltVT);
1512 LoadRetVTs.push_back(MVT::Other);
1513 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001514 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1515 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001516 SDValue retval = DAG.getMemIntrinsicNode(
1517 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001518 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001519 Chain = retval.getValue(1);
1520 InFlag = retval.getValue(2);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001521 SDValue Ret0 = retval;
1522 if (needTruncate)
1523 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Ret0);
1524 InVals.push_back(Ret0);
1525 } else if (NumElts == 2) {
1526 // LoadV2
Craig Topper59f626d2014-04-26 19:29:47 +00001527 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001528 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1529 // If loading i1/i8 result, generate
1530 // load.b8 i16
1531 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001532 // trunc i16 to i1
1533 LoadRetVTs.push_back(MVT::i16);
1534 LoadRetVTs.push_back(MVT::i16);
1535 } else {
1536 LoadRetVTs.push_back(EltVT);
1537 LoadRetVTs.push_back(EltVT);
1538 }
1539 LoadRetVTs.push_back(MVT::Other);
1540 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001541 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1542 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001543 SDValue retval = DAG.getMemIntrinsicNode(
1544 NVPTXISD::LoadParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001545 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001546 Chain = retval.getValue(2);
1547 InFlag = retval.getValue(3);
1548 SDValue Ret0 = retval.getValue(0);
1549 SDValue Ret1 = retval.getValue(1);
1550 if (needTruncate) {
1551 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret0);
1552 InVals.push_back(Ret0);
1553 Ret1 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret1);
1554 InVals.push_back(Ret1);
1555 } else {
1556 InVals.push_back(Ret0);
1557 InVals.push_back(Ret1);
1558 }
1559 } else {
1560 // Split into N LoadV4
1561 unsigned Ofst = 0;
1562 unsigned VecSize = 4;
1563 unsigned Opc = NVPTXISD::LoadParamV4;
1564 if (EltVT.getSizeInBits() == 64) {
1565 VecSize = 2;
1566 Opc = NVPTXISD::LoadParamV2;
1567 }
1568 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
1569 for (unsigned i = 0; i < NumElts; i += VecSize) {
1570 SmallVector<EVT, 8> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001571 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1572 // If loading i1/i8 result, generate
1573 // load.b8 i16
1574 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001575 // trunc i16 to i1
1576 for (unsigned j = 0; j < VecSize; ++j)
1577 LoadRetVTs.push_back(MVT::i16);
1578 } else {
1579 for (unsigned j = 0; j < VecSize; ++j)
1580 LoadRetVTs.push_back(EltVT);
1581 }
1582 LoadRetVTs.push_back(MVT::Other);
1583 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001584 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1585 DAG.getConstant(Ofst, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001586 SDValue retval = DAG.getMemIntrinsicNode(
Craig Topperabb4ac72014-04-16 06:10:51 +00001587 Opc, dl, DAG.getVTList(LoadRetVTs),
Craig Topper206fcd42014-04-26 19:29:41 +00001588 LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001589 if (VecSize == 2) {
1590 Chain = retval.getValue(2);
1591 InFlag = retval.getValue(3);
1592 } else {
1593 Chain = retval.getValue(4);
1594 InFlag = retval.getValue(5);
1595 }
1596
1597 for (unsigned j = 0; j < VecSize; ++j) {
1598 if (i + j >= NumElts)
1599 break;
1600 SDValue Elt = retval.getValue(j);
1601 if (needTruncate)
1602 Elt = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Elt);
1603 InVals.push_back(Elt);
1604 }
Mehdi Amini56228da2015-07-09 01:57:34 +00001605 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001606 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001607 }
Justin Holewinski0497ab12013-03-30 14:29:21 +00001608 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001609 SmallVector<EVT, 16> VTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001610 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001611 ComputePTXValueVTs(*this, DAG.getDataLayout(), retTy, VTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001612 assert(VTs.size() == Ins.size() && "Bad value decomposition");
Justin Holewinski6e40f632014-06-27 18:35:44 +00001613 unsigned RetAlign = getArgumentAlignment(Callee, CS, retTy, 0);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001614 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001615 unsigned sz = VTs[i].getSizeInBits();
Justin Holewinski9982f062014-06-27 19:36:25 +00001616 unsigned AlignI = GreatestCommonDivisor64(RetAlign, Offsets[i]);
Justin Lebar96418482016-04-01 01:09:10 +00001617 bool needTruncate = false;
1618 if (VTs[i].isInteger() && sz < 8) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001619 sz = 8;
Justin Lebar96418482016-04-01 01:09:10 +00001620 needTruncate = true;
1621 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001622
1623 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001624 EVT TheLoadType = VTs[i];
Mehdi Amini56228da2015-07-09 01:57:34 +00001625 if (retTy->isIntegerTy() && DL.getTypeAllocSizeInBits(retTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001626 // This is for integer types only, and specifically not for
1627 // aggregates.
1628 LoadRetVTs.push_back(MVT::i32);
1629 TheLoadType = MVT::i32;
Justin Lebar96418482016-04-01 01:09:10 +00001630 needTruncate = true;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001631 } else if (sz < 16) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001632 // If loading i1/i8 result, generate
1633 // load i8 (-> i16)
1634 // trunc i16 to i1/i8
Justin Lebar96418482016-04-01 01:09:10 +00001635
1636 // FIXME: Do we need to set needTruncate to true here, too? We could
1637 // not figure out what this branch is for in D17872, so we left it
1638 // alone. The comment above about loading i1/i8 may be wrong, as the
1639 // branch above seems to cover integers of size < 32.
Justin Holewinskif8f70912013-06-28 17:57:59 +00001640 LoadRetVTs.push_back(MVT::i16);
1641 } else
1642 LoadRetVTs.push_back(Ins[i].VT);
1643 LoadRetVTs.push_back(MVT::Other);
1644 LoadRetVTs.push_back(MVT::Glue);
1645
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001646 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1647 DAG.getConstant(Offsets[i], dl, MVT::i32),
1648 InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001649 SDValue retval = DAG.getMemIntrinsicNode(
1650 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001651 DAG.getVTList(LoadRetVTs), LoadRetOps,
Justin Holewinski6e40f632014-06-27 18:35:44 +00001652 TheLoadType, MachinePointerInfo(), AlignI);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001653 Chain = retval.getValue(1);
1654 InFlag = retval.getValue(2);
1655 SDValue Ret0 = retval.getValue(0);
1656 if (needTruncate)
1657 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, Ins[i].VT, Ret0);
1658 InVals.push_back(Ret0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001659 }
1660 }
1661 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001662
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001663 Chain = DAG.getCALLSEQ_END(Chain,
1664 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1665 DAG.getIntPtrConstant(uniqueCallSite + 1, dl,
1666 true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001667 InFlag, dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001668 uniqueCallSite++;
1669
1670 // set isTailCall to false for now, until we figure out how to express
1671 // tail call optimization in PTX
1672 isTailCall = false;
1673 return Chain;
1674}
Justin Holewinskiae556d32012-05-04 20:18:50 +00001675
1676// By default CONCAT_VECTORS is lowered by ExpandVectorBuildThroughStack()
1677// (see LegalizeDAG.cpp). This is slow and uses local memory.
1678// We use extract/insert/build vector just as what LegalizeOp() does in llvm 2.5
Justin Holewinski0497ab12013-03-30 14:29:21 +00001679SDValue
1680NVPTXTargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001681 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001682 SDLoc dl(Node);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001683 SmallVector<SDValue, 8> Ops;
1684 unsigned NumOperands = Node->getNumOperands();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001685 for (unsigned i = 0; i < NumOperands; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001686 SDValue SubOp = Node->getOperand(i);
1687 EVT VVT = SubOp.getNode()->getValueType(0);
1688 EVT EltVT = VVT.getVectorElementType();
1689 unsigned NumSubElem = VVT.getVectorNumElements();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001690 for (unsigned j = 0; j < NumSubElem; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001691 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, SubOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001692 DAG.getIntPtrConstant(j, dl)));
Justin Holewinskiae556d32012-05-04 20:18:50 +00001693 }
1694 }
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001695 return DAG.getBuildVector(Node->getValueType(0), dl, Ops);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001696}
1697
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001698/// LowerShiftRightParts - Lower SRL_PARTS, SRA_PARTS, which
1699/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1700/// amount, or
1701/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1702/// amount.
1703SDValue NVPTXTargetLowering::LowerShiftRightParts(SDValue Op,
1704 SelectionDAG &DAG) const {
1705 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1706 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
1707
1708 EVT VT = Op.getValueType();
1709 unsigned VTBits = VT.getSizeInBits();
1710 SDLoc dl(Op);
1711 SDValue ShOpLo = Op.getOperand(0);
1712 SDValue ShOpHi = Op.getOperand(1);
1713 SDValue ShAmt = Op.getOperand(2);
1714 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
1715
Eric Christopherbef0a372015-01-30 01:50:07 +00001716 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001717
1718 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1719 // {dHi, dLo} = {aHi, aLo} >> Amt
1720 // dHi = aHi >> Amt
1721 // dLo = shf.r.clamp aLo, aHi, Amt
1722
1723 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1724 SDValue Lo = DAG.getNode(NVPTXISD::FUN_SHFR_CLAMP, dl, VT, ShOpLo, ShOpHi,
1725 ShAmt);
1726
1727 SDValue Ops[2] = { Lo, Hi };
1728 return DAG.getMergeValues(Ops, dl);
1729 }
1730 else {
1731
1732 // {dHi, dLo} = {aHi, aLo} >> Amt
1733 // - if (Amt>=size) then
1734 // dLo = aHi >> (Amt-size)
1735 // dHi = aHi >> Amt (this is either all 0 or all 1)
1736 // else
1737 // dLo = (aLo >>logic Amt) | (aHi << (size-Amt))
1738 // dHi = aHi >> Amt
1739
1740 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001741 DAG.getConstant(VTBits, dl, MVT::i32),
1742 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001743 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
1744 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001745 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001746 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
1747 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1748 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
1749
1750 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001751 DAG.getConstant(VTBits, dl, MVT::i32),
1752 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001753 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1754 SDValue Lo = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1755
1756 SDValue Ops[2] = { Lo, Hi };
1757 return DAG.getMergeValues(Ops, dl);
1758 }
1759}
1760
1761/// LowerShiftLeftParts - Lower SHL_PARTS, which
1762/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1763/// amount, or
1764/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1765/// amount.
1766SDValue NVPTXTargetLowering::LowerShiftLeftParts(SDValue Op,
1767 SelectionDAG &DAG) const {
1768 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1769 assert(Op.getOpcode() == ISD::SHL_PARTS);
1770
1771 EVT VT = Op.getValueType();
1772 unsigned VTBits = VT.getSizeInBits();
1773 SDLoc dl(Op);
1774 SDValue ShOpLo = Op.getOperand(0);
1775 SDValue ShOpHi = Op.getOperand(1);
1776 SDValue ShAmt = Op.getOperand(2);
1777
Eric Christopherbef0a372015-01-30 01:50:07 +00001778 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001779
1780 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1781 // {dHi, dLo} = {aHi, aLo} << Amt
1782 // dHi = shf.l.clamp aLo, aHi, Amt
1783 // dLo = aLo << Amt
1784
1785 SDValue Hi = DAG.getNode(NVPTXISD::FUN_SHFL_CLAMP, dl, VT, ShOpLo, ShOpHi,
1786 ShAmt);
1787 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1788
1789 SDValue Ops[2] = { Lo, Hi };
1790 return DAG.getMergeValues(Ops, dl);
1791 }
1792 else {
1793
1794 // {dHi, dLo} = {aHi, aLo} << Amt
1795 // - if (Amt>=size) then
1796 // dLo = aLo << Amt (all 0)
1797 // dLo = aLo << (Amt-size)
1798 // else
1799 // dLo = aLo << Amt
1800 // dHi = (aHi << Amt) | (aLo >> (size-Amt))
1801
1802 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001803 DAG.getConstant(VTBits, dl, MVT::i32),
1804 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001805 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
1806 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001807 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001808 SDValue Tmp2 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
1809 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1810 SDValue TrueVal = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
1811
1812 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001813 DAG.getConstant(VTBits, dl, MVT::i32),
1814 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001815 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1816 SDValue Hi = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1817
1818 SDValue Ops[2] = { Lo, Hi };
1819 return DAG.getMergeValues(Ops, dl);
1820 }
1821}
1822
Justin Holewinski0497ab12013-03-30 14:29:21 +00001823SDValue
1824NVPTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001825 switch (Op.getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001826 case ISD::RETURNADDR:
1827 return SDValue();
1828 case ISD::FRAMEADDR:
1829 return SDValue();
1830 case ISD::GlobalAddress:
1831 return LowerGlobalAddress(Op, DAG);
1832 case ISD::INTRINSIC_W_CHAIN:
1833 return Op;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001834 case ISD::BUILD_VECTOR:
1835 case ISD::EXTRACT_SUBVECTOR:
1836 return Op;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001837 case ISD::CONCAT_VECTORS:
1838 return LowerCONCAT_VECTORS(Op, DAG);
1839 case ISD::STORE:
1840 return LowerSTORE(Op, DAG);
1841 case ISD::LOAD:
1842 return LowerLOAD(Op, DAG);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001843 case ISD::SHL_PARTS:
1844 return LowerShiftLeftParts(Op, DAG);
1845 case ISD::SRA_PARTS:
1846 case ISD::SRL_PARTS:
1847 return LowerShiftRightParts(Op, DAG);
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001848 case ISD::SELECT:
1849 return LowerSelect(Op, DAG);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001850 default:
David Blaikie891d0a32012-05-04 22:34:16 +00001851 llvm_unreachable("Custom lowering not defined for operation");
Justin Holewinskiae556d32012-05-04 20:18:50 +00001852 }
1853}
1854
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001855SDValue NVPTXTargetLowering::LowerSelect(SDValue Op, SelectionDAG &DAG) const {
1856 SDValue Op0 = Op->getOperand(0);
1857 SDValue Op1 = Op->getOperand(1);
1858 SDValue Op2 = Op->getOperand(2);
1859 SDLoc DL(Op.getNode());
1860
1861 assert(Op.getValueType() == MVT::i1 && "Custom lowering enabled only for i1");
1862
1863 Op1 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op1);
1864 Op2 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op2);
1865 SDValue Select = DAG.getNode(ISD::SELECT, DL, MVT::i32, Op0, Op1, Op2);
1866 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i1, Select);
1867
1868 return Trunc;
1869}
1870
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001871SDValue NVPTXTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1872 if (Op.getValueType() == MVT::i1)
1873 return LowerLOADi1(Op, DAG);
1874 else
1875 return SDValue();
1876}
1877
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001878// v = ld i1* addr
1879// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001880// v1 = ld i8* addr (-> i16)
1881// v = trunc i16 to i1
Justin Holewinski0497ab12013-03-30 14:29:21 +00001882SDValue NVPTXTargetLowering::LowerLOADi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001883 SDNode *Node = Op.getNode();
1884 LoadSDNode *LD = cast<LoadSDNode>(Node);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001885 SDLoc dl(Node);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001886 assert(LD->getExtensionType() == ISD::NON_EXTLOAD);
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001887 assert(Node->getValueType(0) == MVT::i1 &&
1888 "Custom lowering for i1 load only");
Justin Holewinski0497ab12013-03-30 14:29:21 +00001889 SDValue newLD =
Justin Holewinskif8f70912013-06-28 17:57:59 +00001890 DAG.getLoad(MVT::i16, dl, LD->getChain(), LD->getBasePtr(),
Justin Holewinski0497ab12013-03-30 14:29:21 +00001891 LD->getPointerInfo(), LD->isVolatile(), LD->isNonTemporal(),
1892 LD->isInvariant(), LD->getAlignment());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001893 SDValue result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, newLD);
1894 // The legalizer (the caller) is expecting two values from the legalized
1895 // load, so we build a MergeValues node for it. See ExpandUnalignedLoad()
1896 // in LegalizeDAG.cpp which also uses MergeValues.
Justin Holewinski0497ab12013-03-30 14:29:21 +00001897 SDValue Ops[] = { result, LD->getChain() };
Craig Topper64941d92014-04-27 19:20:57 +00001898 return DAG.getMergeValues(Ops, dl);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001899}
1900
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001901SDValue NVPTXTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
1902 EVT ValVT = Op.getOperand(1).getValueType();
1903 if (ValVT == MVT::i1)
1904 return LowerSTOREi1(Op, DAG);
1905 else if (ValVT.isVector())
1906 return LowerSTOREVector(Op, DAG);
1907 else
1908 return SDValue();
1909}
1910
1911SDValue
1912NVPTXTargetLowering::LowerSTOREVector(SDValue Op, SelectionDAG &DAG) const {
1913 SDNode *N = Op.getNode();
1914 SDValue Val = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001915 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001916 EVT ValVT = Val.getValueType();
1917
1918 if (ValVT.isVector()) {
1919 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
1920 // legal. We can (and should) split that into 2 stores of <2 x double> here
1921 // but I'm leaving that as a TODO for now.
1922 if (!ValVT.isSimple())
1923 return SDValue();
1924 switch (ValVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001925 default:
1926 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001927 case MVT::v2i8:
1928 case MVT::v2i16:
1929 case MVT::v2i32:
1930 case MVT::v2i64:
1931 case MVT::v2f32:
1932 case MVT::v2f64:
1933 case MVT::v4i8:
1934 case MVT::v4i16:
1935 case MVT::v4i32:
1936 case MVT::v4f32:
1937 // This is a "native" vector type
1938 break;
1939 }
1940
Justin Holewinskiac451062014-07-16 19:45:35 +00001941 MemSDNode *MemSD = cast<MemSDNode>(N);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001942 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00001943
1944 unsigned Align = MemSD->getAlignment();
1945 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001946 TD.getPrefTypeAlignment(ValVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00001947 if (Align < PrefAlign) {
1948 // This store is not sufficiently aligned, so bail out and let this vector
1949 // store be scalarized. Note that we may still be able to emit smaller
1950 // vector stores. For example, if we are storing a <4 x float> with an
1951 // alignment of 8, this check will fail but the legalizer will try again
1952 // with 2 x <2 x float>, which will succeed with an alignment of 8.
1953 return SDValue();
1954 }
1955
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001956 unsigned Opcode = 0;
1957 EVT EltVT = ValVT.getVectorElementType();
1958 unsigned NumElts = ValVT.getVectorNumElements();
1959
1960 // Since StoreV2 is a target node, we cannot rely on DAG type legalization.
1961 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00001962 // stored type to i16 and propagate the "real" type as the memory type.
Justin Holewinskia2911282013-07-01 12:58:58 +00001963 bool NeedExt = false;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001964 if (EltVT.getSizeInBits() < 16)
Justin Holewinskia2911282013-07-01 12:58:58 +00001965 NeedExt = true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001966
1967 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001968 default:
1969 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001970 case 2:
1971 Opcode = NVPTXISD::StoreV2;
1972 break;
1973 case 4: {
1974 Opcode = NVPTXISD::StoreV4;
1975 break;
1976 }
1977 }
1978
1979 SmallVector<SDValue, 8> Ops;
1980
1981 // First is the chain
1982 Ops.push_back(N->getOperand(0));
1983
1984 // Then the split values
1985 for (unsigned i = 0; i < NumElts; ++i) {
1986 SDValue ExtVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001987 DAG.getIntPtrConstant(i, DL));
Justin Holewinskia2911282013-07-01 12:58:58 +00001988 if (NeedExt)
1989 ExtVal = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i16, ExtVal);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001990 Ops.push_back(ExtVal);
1991 }
1992
1993 // Then any remaining arguments
Benjamin Kramer5fbfe2f2015-02-28 13:20:15 +00001994 Ops.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001995
Justin Holewinski0497ab12013-03-30 14:29:21 +00001996 SDValue NewSt = DAG.getMemIntrinsicNode(
Craig Topper206fcd42014-04-26 19:29:41 +00001997 Opcode, DL, DAG.getVTList(MVT::Other), Ops,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001998 MemSD->getMemoryVT(), MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001999
2000 //return DCI.CombineTo(N, NewSt, true);
2001 return NewSt;
2002 }
2003
2004 return SDValue();
2005}
2006
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002007// st i1 v, addr
2008// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00002009// v1 = zxt v to i16
2010// st.u8 i16, addr
Justin Holewinski0497ab12013-03-30 14:29:21 +00002011SDValue NVPTXTargetLowering::LowerSTOREi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002012 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002013 SDLoc dl(Node);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002014 StoreSDNode *ST = cast<StoreSDNode>(Node);
2015 SDValue Tmp1 = ST->getChain();
2016 SDValue Tmp2 = ST->getBasePtr();
2017 SDValue Tmp3 = ST->getValue();
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00002018 assert(Tmp3.getValueType() == MVT::i1 && "Custom lowering for i1 store only");
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002019 unsigned Alignment = ST->getAlignment();
2020 bool isVolatile = ST->isVolatile();
2021 bool isNonTemporal = ST->isNonTemporal();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002022 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Tmp3);
2023 SDValue Result = DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2,
2024 ST->getPointerInfo(), MVT::i8, isNonTemporal,
2025 isVolatile, Alignment);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002026 return Result;
2027}
2028
Justin Holewinskiae556d32012-05-04 20:18:50 +00002029SDValue
2030NVPTXTargetLowering::getParamSymbol(SelectionDAG &DAG, int idx, EVT v) const {
Justin Holewinskia2a63d22013-08-06 14:13:27 +00002031 std::string ParamSym;
2032 raw_string_ostream ParamStr(ParamSym);
2033
2034 ParamStr << DAG.getMachineFunction().getName() << "_param_" << idx;
2035 ParamStr.flush();
2036
2037 std::string *SavedStr =
2038 nvTM->getManagedStrPool()->getManagedString(ParamSym.c_str());
2039 return DAG.getTargetExternalSymbol(SavedStr->c_str(), v);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002040}
2041
Justin Holewinskiae556d32012-05-04 20:18:50 +00002042// Check to see if the kernel argument is image*_t or sampler_t
2043
Benjamin Kramer9415e062016-03-30 12:31:51 +00002044static bool isImageOrSamplerVal(const Value *arg, const Module *context) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00002045 static const char *const specialTypes[] = { "struct._image2d_t",
2046 "struct._image3d_t",
2047 "struct._sampler_t" };
Justin Holewinskiae556d32012-05-04 20:18:50 +00002048
Craig Toppere3dcce92015-08-01 22:20:21 +00002049 Type *Ty = arg->getType();
2050 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002051
2052 if (!PTy)
2053 return false;
2054
2055 if (!context)
2056 return false;
2057
Craig Toppere3dcce92015-08-01 22:20:21 +00002058 auto *STy = dyn_cast<StructType>(PTy->getElementType());
Benjamin Kramer9415e062016-03-30 12:31:51 +00002059 if (!STy || STy->isLiteral())
2060 return false;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002061
Craig Topperec15ea12015-10-17 21:32:28 +00002062 return std::find(std::begin(specialTypes), std::end(specialTypes),
Benjamin Kramer9415e062016-03-30 12:31:51 +00002063 STy->getName()) != std::end(specialTypes);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002064}
2065
Justin Holewinski0497ab12013-03-30 14:29:21 +00002066SDValue NVPTXTargetLowering::LowerFormalArguments(
2067 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002068 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
2069 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002070 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002071 const DataLayout &DL = DAG.getDataLayout();
2072 auto PtrVT = getPointerTy(DAG.getDataLayout());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002073
2074 const Function *F = MF.getFunction();
Bill Wendlinge94d8432012-12-07 23:16:57 +00002075 const AttributeSet &PAL = F->getAttributes();
Eric Christopherbef0a372015-01-30 01:50:07 +00002076 const TargetLowering *TLI = STI.getTargetLowering();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002077
2078 SDValue Root = DAG.getRoot();
2079 std::vector<SDValue> OutChains;
2080
Eric Christopherbef0a372015-01-30 01:50:07 +00002081 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002082 assert(isABI && "Non-ABI compilation is not supported");
2083 if (!isABI)
2084 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002085
2086 std::vector<Type *> argTypes;
2087 std::vector<const Argument *> theArgs;
Duncan P. N. Exon Smith61149b82015-10-20 00:54:09 +00002088 for (const Argument &I : F->args()) {
2089 theArgs.push_back(&I);
2090 argTypes.push_back(I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002091 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002092 // argTypes.size() (or theArgs.size()) and Ins.size() need not match.
2093 // Ins.size() will be larger
2094 // * if there is an aggregate argument with multiple fields (each field
2095 // showing up separately in Ins)
2096 // * if there is a vector argument with more than typical vector-length
2097 // elements (generally if more than 4) where each vector element is
2098 // individually present in Ins.
2099 // So a different index should be used for indexing into Ins.
2100 // See similar issue in LowerCall.
2101 unsigned InsIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002102
2103 int idx = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002104 for (unsigned i = 0, e = theArgs.size(); i != e; ++i, ++idx, ++InsIdx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002105 Type *Ty = argTypes[i];
Justin Holewinskiae556d32012-05-04 20:18:50 +00002106
2107 // If the kernel argument is image*_t or sampler_t, convert it to
2108 // a i32 constant holding the parameter position. This can later
2109 // matched in the AsmPrinter to output the correct mangled name.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002110 if (isImageOrSamplerVal(
2111 theArgs[i],
2112 (theArgs[i]->getParent() ? theArgs[i]->getParent()->getParent()
Craig Topper062a2ba2014-04-25 05:30:21 +00002113 : nullptr))) {
Artem Belevichd7ebcfb2016-06-21 20:30:26 +00002114 assert(llvm::isKernelFunction(*F) &&
2115 "Only kernels can have image/sampler params");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002116 InVals.push_back(DAG.getConstant(i + 1, dl, MVT::i32));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002117 continue;
2118 }
2119
2120 if (theArgs[i]->use_empty()) {
2121 // argument is dead
Justin Holewinski44f5c602013-06-28 17:57:53 +00002122 if (Ty->isAggregateType()) {
2123 SmallVector<EVT, 16> vtparts;
2124
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002125 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002126 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2127 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2128 ++parti) {
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002129 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002130 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002131 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002132 if (vtparts.size() > 0)
2133 --InsIdx;
2134 continue;
Justin Holewinskie9884092013-03-24 21:17:47 +00002135 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002136 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002137 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002138 unsigned NumRegs = TLI->getNumRegisters(F->getContext(), ObjectVT);
2139 for (unsigned parti = 0; parti < NumRegs; ++parti) {
2140 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
2141 ++InsIdx;
2142 }
2143 if (NumRegs > 0)
2144 --InsIdx;
2145 continue;
2146 }
2147 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002148 continue;
2149 }
2150
2151 // In the following cases, assign a node order of "idx+1"
Justin Holewinski44f5c602013-06-28 17:57:53 +00002152 // to newly created nodes. The SDNodes for params have to
Justin Holewinskiae556d32012-05-04 20:18:50 +00002153 // appear in the same order as their order of appearance
2154 // in the original function. "idx+1" holds that order.
Eli Bendersky3e840192015-03-23 16:26:23 +00002155 if (!PAL.hasAttribute(i + 1, Attribute::ByVal)) {
Justin Holewinski44f5c602013-06-28 17:57:53 +00002156 if (Ty->isAggregateType()) {
2157 SmallVector<EVT, 16> vtparts;
2158 SmallVector<uint64_t, 16> offsets;
2159
Justin Holewinskif8f70912013-06-28 17:57:59 +00002160 // NOTE: Here, we lose the ability to issue vector loads for vectors
2161 // that are a part of a struct. This should be investigated in the
2162 // future.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002163 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &offsets,
2164 0);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002165 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2166 bool aggregateIsPacked = false;
2167 if (StructType *STy = llvm::dyn_cast<StructType>(Ty))
2168 aggregateIsPacked = STy->isPacked();
2169
Mehdi Amini44ede332015-07-09 02:09:04 +00002170 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002171 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2172 ++parti) {
2173 EVT partVT = vtparts[parti];
2174 Value *srcValue = Constant::getNullValue(
2175 PointerType::get(partVT.getTypeForEVT(F->getContext()),
2176 llvm::ADDRESS_SPACE_PARAM));
2177 SDValue srcAddr =
Mehdi Amini44ede332015-07-09 02:09:04 +00002178 DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2179 DAG.getConstant(offsets[parti], dl, PtrVT));
Mehdi Amini56228da2015-07-09 01:57:34 +00002180 unsigned partAlign = aggregateIsPacked
2181 ? 1
2182 : DL.getABITypeAlignment(
2183 partVT.getTypeForEVT(F->getContext()));
Justin Holewinskia2911282013-07-01 12:58:58 +00002184 SDValue p;
2185 if (Ins[InsIdx].VT.getSizeInBits() > partVT.getSizeInBits()) {
2186 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2187 ISD::SEXTLOAD : ISD::ZEXTLOAD;
2188 p = DAG.getExtLoad(ExtOp, dl, Ins[InsIdx].VT, Root, srcAddr,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002189 MachinePointerInfo(srcValue), partVT, false,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002190 false, false, partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002191 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002192 p = DAG.getLoad(partVT, dl, Root, srcAddr,
2193 MachinePointerInfo(srcValue), false, false, false,
2194 partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002195 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002196 if (p.getNode())
2197 p.getNode()->setIROrder(idx + 1);
2198 InVals.push_back(p);
2199 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002200 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002201 if (vtparts.size() > 0)
2202 --InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002203 continue;
2204 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002205 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002206 EVT ObjectVT = getValueType(DL, Ty);
2207 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002208 unsigned NumElts = ObjectVT.getVectorNumElements();
2209 assert(TLI->getNumRegisters(F->getContext(), ObjectVT) == NumElts &&
2210 "Vector was not scalarized");
Justin Holewinski44f5c602013-06-28 17:57:53 +00002211 EVT EltVT = ObjectVT.getVectorElementType();
2212
2213 // V1 load
2214 // f32 = load ...
2215 if (NumElts == 1) {
2216 // We only have one element, so just directly load it
2217 Value *SrcValue = Constant::getNullValue(PointerType::get(
2218 EltVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002219 SDValue P = DAG.getLoad(
Mehdi Amini56228da2015-07-09 01:57:34 +00002220 EltVT, dl, Root, Arg, MachinePointerInfo(SrcValue), false, false,
2221 true,
2222 DL.getABITypeAlignment(EltVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002223 if (P.getNode())
2224 P.getNode()->setIROrder(idx + 1);
2225
Justin Holewinskif8f70912013-06-28 17:57:59 +00002226 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002227 P = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002228 InVals.push_back(P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002229 ++InsIdx;
2230 } else if (NumElts == 2) {
2231 // V2 load
2232 // f32,f32 = load ...
2233 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, 2);
2234 Value *SrcValue = Constant::getNullValue(PointerType::get(
2235 VecVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002236 SDValue P = DAG.getLoad(
Mehdi Amini56228da2015-07-09 01:57:34 +00002237 VecVT, dl, Root, Arg, MachinePointerInfo(SrcValue), false, false,
2238 true,
2239 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002240 if (P.getNode())
2241 P.getNode()->setIROrder(idx + 1);
2242
2243 SDValue Elt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002244 DAG.getIntPtrConstant(0, dl));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002245 SDValue Elt1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002246 DAG.getIntPtrConstant(1, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002247
2248 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits()) {
Justin Holewinskia2911282013-07-01 12:58:58 +00002249 Elt0 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt0);
2250 Elt1 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002251 }
2252
Justin Holewinski44f5c602013-06-28 17:57:53 +00002253 InVals.push_back(Elt0);
2254 InVals.push_back(Elt1);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002255 InsIdx += 2;
2256 } else {
2257 // V4 loads
2258 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
2259 // the
2260 // vector will be expanded to a power of 2 elements, so we know we can
2261 // always round up to the next multiple of 4 when creating the vector
2262 // loads.
2263 // e.g. 4 elem => 1 ld.v4
2264 // 6 elem => 2 ld.v4
2265 // 8 elem => 2 ld.v4
2266 // 11 elem => 3 ld.v4
2267 unsigned VecSize = 4;
2268 if (EltVT.getSizeInBits() == 64) {
2269 VecSize = 2;
2270 }
2271 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Tilmann Scheller383b4ff2014-10-02 15:12:48 +00002272 unsigned Ofst = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002273 for (unsigned i = 0; i < NumElts; i += VecSize) {
2274 Value *SrcValue = Constant::getNullValue(
2275 PointerType::get(VecVT.getTypeForEVT(F->getContext()),
2276 llvm::ADDRESS_SPACE_PARAM));
Mehdi Amini44ede332015-07-09 02:09:04 +00002277 SDValue SrcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2278 DAG.getConstant(Ofst, dl, PtrVT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002279 SDValue P = DAG.getLoad(
2280 VecVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue), false,
2281 false, true,
Mehdi Amini56228da2015-07-09 01:57:34 +00002282 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002283 if (P.getNode())
2284 P.getNode()->setIROrder(idx + 1);
2285
2286 for (unsigned j = 0; j < VecSize; ++j) {
2287 if (i + j >= NumElts)
2288 break;
2289 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002290 DAG.getIntPtrConstant(j, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002291 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002292 Elt = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002293 InVals.push_back(Elt);
2294 }
Mehdi Amini56228da2015-07-09 01:57:34 +00002295 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002296 }
Justin Holewinski4f5bc9b2013-11-11 19:28:16 +00002297 InsIdx += NumElts;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002298 }
2299
2300 if (NumElts > 0)
2301 --InsIdx;
2302 continue;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002303 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002304 // A plain scalar.
Mehdi Amini44ede332015-07-09 02:09:04 +00002305 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002306 // If ABI, load from the param symbol
Mehdi Amini44ede332015-07-09 02:09:04 +00002307 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002308 Value *srcValue = Constant::getNullValue(PointerType::get(
2309 ObjectVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002310 SDValue p;
Justin Holewinskia2911282013-07-01 12:58:58 +00002311 if (ObjectVT.getSizeInBits() < Ins[InsIdx].VT.getSizeInBits()) {
2312 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2313 ISD::SEXTLOAD : ISD::ZEXTLOAD;
Mehdi Amini56228da2015-07-09 01:57:34 +00002314 p = DAG.getExtLoad(
2315 ExtOp, dl, Ins[InsIdx].VT, Root, Arg, MachinePointerInfo(srcValue),
2316 ObjectVT, false, false, false,
2317 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002318 } else {
Mehdi Amini56228da2015-07-09 01:57:34 +00002319 p = DAG.getLoad(
2320 Ins[InsIdx].VT, dl, Root, Arg, MachinePointerInfo(srcValue), false,
2321 false, false,
2322 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002323 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002324 if (p.getNode())
2325 p.getNode()->setIROrder(idx + 1);
2326 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002327 continue;
2328 }
2329
2330 // Param has ByVal attribute
Justin Holewinski44f5c602013-06-28 17:57:53 +00002331 // Return MoveParam(param symbol).
2332 // Ideally, the param symbol can be returned directly,
2333 // but when SDNode builder decides to use it in a CopyToReg(),
2334 // machine instruction fails because TargetExternalSymbol
2335 // (not lowered) is target dependent, and CopyToReg assumes
2336 // the source is lowered.
Artem Belevichd7ebcfb2016-06-21 20:30:26 +00002337 //
2338 // Byval arguments for regular function are lowered the same way
2339 // as for kernels in order to generate better code and work around
2340 // a known issue in ptxas. See comments in
2341 // NVPTXDAGToDAGISel::SelectAddrSpaceCast() for the gory details.
Mehdi Amini44ede332015-07-09 02:09:04 +00002342 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002343 assert(ObjectVT == Ins[InsIdx].VT &&
2344 "Ins type did not match function type");
Mehdi Amini44ede332015-07-09 02:09:04 +00002345 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002346 SDValue p = DAG.getNode(NVPTXISD::MoveParam, dl, ObjectVT, Arg);
2347 if (p.getNode())
2348 p.getNode()->setIROrder(idx + 1);
Artem Belevichd7ebcfb2016-06-21 20:30:26 +00002349 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002350 }
2351
2352 // Clang will check explicit VarArg and issue error if any. However, Clang
2353 // will let code with
Justin Holewinski44f5c602013-06-28 17:57:53 +00002354 // implicit var arg like f() pass. See bug 617733.
Justin Holewinskiae556d32012-05-04 20:18:50 +00002355 // We treat this case as if the arg list is empty.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002356 // if (F.isVarArg()) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002357 // assert(0 && "VarArg not supported yet!");
2358 //}
2359
2360 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002361 DAG.setRoot(DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002362
2363 return Chain;
2364}
2365
Justin Holewinski120baee2013-06-28 17:57:55 +00002366SDValue
2367NVPTXTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
2368 bool isVarArg,
2369 const SmallVectorImpl<ISD::OutputArg> &Outs,
2370 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002371 const SDLoc &dl, SelectionDAG &DAG) const {
Justin Holewinski120baee2013-06-28 17:57:55 +00002372 MachineFunction &MF = DAG.getMachineFunction();
2373 const Function *F = MF.getFunction();
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002374 Type *RetTy = F->getReturnType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002375 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002376
Eric Christopherbef0a372015-01-30 01:50:07 +00002377 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski120baee2013-06-28 17:57:55 +00002378 assert(isABI && "Non-ABI compilation is not supported");
2379 if (!isABI)
2380 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002381
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002382 if (VectorType *VTy = dyn_cast<VectorType>(RetTy)) {
Justin Holewinski120baee2013-06-28 17:57:55 +00002383 // If we have a vector type, the OutVals array will be the scalarized
2384 // components and we have combine them into 1 or more vector stores.
2385 unsigned NumElts = VTy->getNumElements();
2386 assert(NumElts == Outs.size() && "Bad scalarization of return value");
2387
Justin Holewinskif8f70912013-06-28 17:57:59 +00002388 // const_cast can be removed in later LLVM versions
Mehdi Amini44ede332015-07-09 02:09:04 +00002389 EVT EltVT = getValueType(TD, RetTy).getVectorElementType();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002390 bool NeedExtend = false;
2391 if (EltVT.getSizeInBits() < 16)
2392 NeedExtend = true;
2393
Justin Holewinski120baee2013-06-28 17:57:55 +00002394 // V1 store
2395 if (NumElts == 1) {
2396 SDValue StoreVal = OutVals[0];
2397 // We only have one element, so just directly store it
Justin Holewinskif8f70912013-06-28 17:57:59 +00002398 if (NeedExtend)
2399 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002400 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002401 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002402 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002403 EltVT, MachinePointerInfo());
2404
Justin Holewinski120baee2013-06-28 17:57:55 +00002405 } else if (NumElts == 2) {
2406 // V2 store
2407 SDValue StoreVal0 = OutVals[0];
2408 SDValue StoreVal1 = OutVals[1];
2409
Justin Holewinskif8f70912013-06-28 17:57:59 +00002410 if (NeedExtend) {
2411 StoreVal0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal0);
2412 StoreVal1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal1);
Justin Holewinski120baee2013-06-28 17:57:55 +00002413 }
2414
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002415 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal0,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002416 StoreVal1 };
2417 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetvalV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002418 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002419 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002420 } else {
2421 // V4 stores
2422 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and the
2423 // vector will be expanded to a power of 2 elements, so we know we can
2424 // always round up to the next multiple of 4 when creating the vector
2425 // stores.
2426 // e.g. 4 elem => 1 st.v4
2427 // 6 elem => 2 st.v4
2428 // 8 elem => 2 st.v4
2429 // 11 elem => 3 st.v4
2430
2431 unsigned VecSize = 4;
2432 if (OutVals[0].getValueType().getSizeInBits() == 64)
2433 VecSize = 2;
2434
2435 unsigned Offset = 0;
2436
2437 EVT VecVT =
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002438 EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Justin Holewinski120baee2013-06-28 17:57:55 +00002439 unsigned PerStoreOffset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002440 TD.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski120baee2013-06-28 17:57:55 +00002441
Justin Holewinski120baee2013-06-28 17:57:55 +00002442 for (unsigned i = 0; i < NumElts; i += VecSize) {
2443 // Get values
2444 SDValue StoreVal;
2445 SmallVector<SDValue, 8> Ops;
2446 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002447 Ops.push_back(DAG.getConstant(Offset, dl, MVT::i32));
Justin Holewinski120baee2013-06-28 17:57:55 +00002448 unsigned Opc = NVPTXISD::StoreRetvalV2;
Justin Holewinskif8f70912013-06-28 17:57:59 +00002449 EVT ExtendedVT = (NeedExtend) ? MVT::i16 : OutVals[0].getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002450
2451 StoreVal = OutVals[i];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002452 if (NeedExtend)
2453 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002454 Ops.push_back(StoreVal);
2455
2456 if (i + 1 < NumElts) {
2457 StoreVal = OutVals[i + 1];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002458 if (NeedExtend)
2459 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002460 } else {
2461 StoreVal = DAG.getUNDEF(ExtendedVT);
2462 }
2463 Ops.push_back(StoreVal);
2464
2465 if (VecSize == 4) {
2466 Opc = NVPTXISD::StoreRetvalV4;
2467 if (i + 2 < NumElts) {
2468 StoreVal = OutVals[i + 2];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002469 if (NeedExtend)
2470 StoreVal =
2471 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002472 } else {
2473 StoreVal = DAG.getUNDEF(ExtendedVT);
2474 }
2475 Ops.push_back(StoreVal);
2476
2477 if (i + 3 < NumElts) {
2478 StoreVal = OutVals[i + 3];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002479 if (NeedExtend)
2480 StoreVal =
2481 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002482 } else {
2483 StoreVal = DAG.getUNDEF(ExtendedVT);
2484 }
2485 Ops.push_back(StoreVal);
2486 }
2487
Justin Holewinskif8f70912013-06-28 17:57:59 +00002488 // Chain = DAG.getNode(Opc, dl, MVT::Other, &Ops[0], Ops.size());
2489 Chain =
Craig Topper206fcd42014-04-26 19:29:41 +00002490 DAG.getMemIntrinsicNode(Opc, dl, DAG.getVTList(MVT::Other), Ops,
2491 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002492 Offset += PerStoreOffset;
2493 }
2494 }
2495 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002496 SmallVector<EVT, 16> ValVTs;
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002497 SmallVector<uint64_t, 16> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002498 ComputePTXValueVTs(*this, DAG.getDataLayout(), RetTy, ValVTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002499 assert(ValVTs.size() == OutVals.size() && "Bad return value decomposition");
2500
Justin Holewinski120baee2013-06-28 17:57:55 +00002501 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
2502 SDValue theVal = OutVals[i];
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002503 EVT TheValType = theVal.getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002504 unsigned numElems = 1;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002505 if (TheValType.isVector())
2506 numElems = TheValType.getVectorNumElements();
Justin Holewinski120baee2013-06-28 17:57:55 +00002507 for (unsigned j = 0, je = numElems; j != je; ++j) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002508 SDValue TmpVal = theVal;
2509 if (TheValType.isVector())
2510 TmpVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2511 TheValType.getVectorElementType(), TmpVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002512 DAG.getIntPtrConstant(j, dl));
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002513 EVT TheStoreType = ValVTs[i];
Mehdi Amini44ede332015-07-09 02:09:04 +00002514 if (RetTy->isIntegerTy() && TD.getTypeAllocSizeInBits(RetTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002515 // The following zero-extension is for integer types only, and
2516 // specifically not for aggregates.
2517 TmpVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, TmpVal);
2518 TheStoreType = MVT::i32;
2519 }
2520 else if (TmpVal.getValueType().getSizeInBits() < 16)
2521 TmpVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, TmpVal);
2522
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002523 SDValue Ops[] = {
2524 Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002525 DAG.getConstant(Offsets[i], dl, MVT::i32),
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002526 TmpVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002527 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002528 DAG.getVTList(MVT::Other), Ops,
2529 TheStoreType,
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002530 MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002531 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00002532 }
2533 }
2534
2535 return DAG.getNode(NVPTXISD::RET_FLAG, dl, MVT::Other, Chain);
2536}
2537
Justin Holewinskif8f70912013-06-28 17:57:59 +00002538
Justin Holewinski0497ab12013-03-30 14:29:21 +00002539void NVPTXTargetLowering::LowerAsmOperandForConstraint(
2540 SDValue Op, std::string &Constraint, std::vector<SDValue> &Ops,
2541 SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002542 if (Constraint.length() > 1)
2543 return;
2544 else
2545 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2546}
2547
Justin Holewinski30d56a72014-04-09 15:39:15 +00002548static unsigned getOpcForTextureInstr(unsigned Intrinsic) {
2549 switch (Intrinsic) {
2550 default:
2551 return 0;
2552
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002553 case Intrinsic::nvvm_tex_1d_v4f32_s32:
2554 return NVPTXISD::Tex1DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002555 case Intrinsic::nvvm_tex_1d_v4f32_f32:
2556 return NVPTXISD::Tex1DFloatFloat;
2557 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
2558 return NVPTXISD::Tex1DFloatFloatLevel;
2559 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
2560 return NVPTXISD::Tex1DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002561 case Intrinsic::nvvm_tex_1d_v4s32_s32:
2562 return NVPTXISD::Tex1DS32S32;
2563 case Intrinsic::nvvm_tex_1d_v4s32_f32:
2564 return NVPTXISD::Tex1DS32Float;
2565 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
2566 return NVPTXISD::Tex1DS32FloatLevel;
2567 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
2568 return NVPTXISD::Tex1DS32FloatGrad;
2569 case Intrinsic::nvvm_tex_1d_v4u32_s32:
2570 return NVPTXISD::Tex1DU32S32;
2571 case Intrinsic::nvvm_tex_1d_v4u32_f32:
2572 return NVPTXISD::Tex1DU32Float;
2573 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
2574 return NVPTXISD::Tex1DU32FloatLevel;
2575 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
2576 return NVPTXISD::Tex1DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002577
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002578 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
2579 return NVPTXISD::Tex1DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002580 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
2581 return NVPTXISD::Tex1DArrayFloatFloat;
2582 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
2583 return NVPTXISD::Tex1DArrayFloatFloatLevel;
2584 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
2585 return NVPTXISD::Tex1DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002586 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
2587 return NVPTXISD::Tex1DArrayS32S32;
2588 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
2589 return NVPTXISD::Tex1DArrayS32Float;
2590 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
2591 return NVPTXISD::Tex1DArrayS32FloatLevel;
2592 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
2593 return NVPTXISD::Tex1DArrayS32FloatGrad;
2594 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
2595 return NVPTXISD::Tex1DArrayU32S32;
2596 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
2597 return NVPTXISD::Tex1DArrayU32Float;
2598 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
2599 return NVPTXISD::Tex1DArrayU32FloatLevel;
2600 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
2601 return NVPTXISD::Tex1DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002602
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002603 case Intrinsic::nvvm_tex_2d_v4f32_s32:
2604 return NVPTXISD::Tex2DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002605 case Intrinsic::nvvm_tex_2d_v4f32_f32:
2606 return NVPTXISD::Tex2DFloatFloat;
2607 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
2608 return NVPTXISD::Tex2DFloatFloatLevel;
2609 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
2610 return NVPTXISD::Tex2DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002611 case Intrinsic::nvvm_tex_2d_v4s32_s32:
2612 return NVPTXISD::Tex2DS32S32;
2613 case Intrinsic::nvvm_tex_2d_v4s32_f32:
2614 return NVPTXISD::Tex2DS32Float;
2615 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
2616 return NVPTXISD::Tex2DS32FloatLevel;
2617 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
2618 return NVPTXISD::Tex2DS32FloatGrad;
2619 case Intrinsic::nvvm_tex_2d_v4u32_s32:
2620 return NVPTXISD::Tex2DU32S32;
2621 case Intrinsic::nvvm_tex_2d_v4u32_f32:
2622 return NVPTXISD::Tex2DU32Float;
2623 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
2624 return NVPTXISD::Tex2DU32FloatLevel;
2625 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
2626 return NVPTXISD::Tex2DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002627
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002628 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
2629 return NVPTXISD::Tex2DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002630 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
2631 return NVPTXISD::Tex2DArrayFloatFloat;
2632 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
2633 return NVPTXISD::Tex2DArrayFloatFloatLevel;
2634 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
2635 return NVPTXISD::Tex2DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002636 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
2637 return NVPTXISD::Tex2DArrayS32S32;
2638 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
2639 return NVPTXISD::Tex2DArrayS32Float;
2640 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
2641 return NVPTXISD::Tex2DArrayS32FloatLevel;
2642 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
2643 return NVPTXISD::Tex2DArrayS32FloatGrad;
2644 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
2645 return NVPTXISD::Tex2DArrayU32S32;
2646 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
2647 return NVPTXISD::Tex2DArrayU32Float;
2648 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
2649 return NVPTXISD::Tex2DArrayU32FloatLevel;
2650 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
2651 return NVPTXISD::Tex2DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002652
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002653 case Intrinsic::nvvm_tex_3d_v4f32_s32:
2654 return NVPTXISD::Tex3DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002655 case Intrinsic::nvvm_tex_3d_v4f32_f32:
2656 return NVPTXISD::Tex3DFloatFloat;
2657 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
2658 return NVPTXISD::Tex3DFloatFloatLevel;
2659 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
2660 return NVPTXISD::Tex3DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002661 case Intrinsic::nvvm_tex_3d_v4s32_s32:
2662 return NVPTXISD::Tex3DS32S32;
2663 case Intrinsic::nvvm_tex_3d_v4s32_f32:
2664 return NVPTXISD::Tex3DS32Float;
2665 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
2666 return NVPTXISD::Tex3DS32FloatLevel;
2667 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
2668 return NVPTXISD::Tex3DS32FloatGrad;
2669 case Intrinsic::nvvm_tex_3d_v4u32_s32:
2670 return NVPTXISD::Tex3DU32S32;
2671 case Intrinsic::nvvm_tex_3d_v4u32_f32:
2672 return NVPTXISD::Tex3DU32Float;
2673 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
2674 return NVPTXISD::Tex3DU32FloatLevel;
2675 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
2676 return NVPTXISD::Tex3DU32FloatGrad;
2677
2678 case Intrinsic::nvvm_tex_cube_v4f32_f32:
2679 return NVPTXISD::TexCubeFloatFloat;
2680 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
2681 return NVPTXISD::TexCubeFloatFloatLevel;
2682 case Intrinsic::nvvm_tex_cube_v4s32_f32:
2683 return NVPTXISD::TexCubeS32Float;
2684 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
2685 return NVPTXISD::TexCubeS32FloatLevel;
2686 case Intrinsic::nvvm_tex_cube_v4u32_f32:
2687 return NVPTXISD::TexCubeU32Float;
2688 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
2689 return NVPTXISD::TexCubeU32FloatLevel;
2690
2691 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
2692 return NVPTXISD::TexCubeArrayFloatFloat;
2693 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
2694 return NVPTXISD::TexCubeArrayFloatFloatLevel;
2695 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
2696 return NVPTXISD::TexCubeArrayS32Float;
2697 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
2698 return NVPTXISD::TexCubeArrayS32FloatLevel;
2699 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
2700 return NVPTXISD::TexCubeArrayU32Float;
2701 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
2702 return NVPTXISD::TexCubeArrayU32FloatLevel;
2703
2704 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
2705 return NVPTXISD::Tld4R2DFloatFloat;
2706 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
2707 return NVPTXISD::Tld4G2DFloatFloat;
2708 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
2709 return NVPTXISD::Tld4B2DFloatFloat;
2710 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
2711 return NVPTXISD::Tld4A2DFloatFloat;
2712 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
2713 return NVPTXISD::Tld4R2DS64Float;
2714 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
2715 return NVPTXISD::Tld4G2DS64Float;
2716 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
2717 return NVPTXISD::Tld4B2DS64Float;
2718 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
2719 return NVPTXISD::Tld4A2DS64Float;
2720 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
2721 return NVPTXISD::Tld4R2DU64Float;
2722 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
2723 return NVPTXISD::Tld4G2DU64Float;
2724 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
2725 return NVPTXISD::Tld4B2DU64Float;
2726 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
2727 return NVPTXISD::Tld4A2DU64Float;
2728
2729 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
2730 return NVPTXISD::TexUnified1DFloatS32;
2731 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
2732 return NVPTXISD::TexUnified1DFloatFloat;
2733 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
2734 return NVPTXISD::TexUnified1DFloatFloatLevel;
2735 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
2736 return NVPTXISD::TexUnified1DFloatFloatGrad;
2737 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
2738 return NVPTXISD::TexUnified1DS32S32;
2739 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
2740 return NVPTXISD::TexUnified1DS32Float;
2741 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
2742 return NVPTXISD::TexUnified1DS32FloatLevel;
2743 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
2744 return NVPTXISD::TexUnified1DS32FloatGrad;
2745 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
2746 return NVPTXISD::TexUnified1DU32S32;
2747 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
2748 return NVPTXISD::TexUnified1DU32Float;
2749 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
2750 return NVPTXISD::TexUnified1DU32FloatLevel;
2751 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
2752 return NVPTXISD::TexUnified1DU32FloatGrad;
2753
2754 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
2755 return NVPTXISD::TexUnified1DArrayFloatS32;
2756 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
2757 return NVPTXISD::TexUnified1DArrayFloatFloat;
2758 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
2759 return NVPTXISD::TexUnified1DArrayFloatFloatLevel;
2760 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
2761 return NVPTXISD::TexUnified1DArrayFloatFloatGrad;
2762 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
2763 return NVPTXISD::TexUnified1DArrayS32S32;
2764 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
2765 return NVPTXISD::TexUnified1DArrayS32Float;
2766 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
2767 return NVPTXISD::TexUnified1DArrayS32FloatLevel;
2768 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
2769 return NVPTXISD::TexUnified1DArrayS32FloatGrad;
2770 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
2771 return NVPTXISD::TexUnified1DArrayU32S32;
2772 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
2773 return NVPTXISD::TexUnified1DArrayU32Float;
2774 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
2775 return NVPTXISD::TexUnified1DArrayU32FloatLevel;
2776 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
2777 return NVPTXISD::TexUnified1DArrayU32FloatGrad;
2778
2779 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
2780 return NVPTXISD::TexUnified2DFloatS32;
2781 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
2782 return NVPTXISD::TexUnified2DFloatFloat;
2783 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
2784 return NVPTXISD::TexUnified2DFloatFloatLevel;
2785 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
2786 return NVPTXISD::TexUnified2DFloatFloatGrad;
2787 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
2788 return NVPTXISD::TexUnified2DS32S32;
2789 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
2790 return NVPTXISD::TexUnified2DS32Float;
2791 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
2792 return NVPTXISD::TexUnified2DS32FloatLevel;
2793 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
2794 return NVPTXISD::TexUnified2DS32FloatGrad;
2795 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
2796 return NVPTXISD::TexUnified2DU32S32;
2797 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
2798 return NVPTXISD::TexUnified2DU32Float;
2799 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
2800 return NVPTXISD::TexUnified2DU32FloatLevel;
2801 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
2802 return NVPTXISD::TexUnified2DU32FloatGrad;
2803
2804 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
2805 return NVPTXISD::TexUnified2DArrayFloatS32;
2806 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
2807 return NVPTXISD::TexUnified2DArrayFloatFloat;
2808 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
2809 return NVPTXISD::TexUnified2DArrayFloatFloatLevel;
2810 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
2811 return NVPTXISD::TexUnified2DArrayFloatFloatGrad;
2812 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
2813 return NVPTXISD::TexUnified2DArrayS32S32;
2814 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
2815 return NVPTXISD::TexUnified2DArrayS32Float;
2816 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
2817 return NVPTXISD::TexUnified2DArrayS32FloatLevel;
2818 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
2819 return NVPTXISD::TexUnified2DArrayS32FloatGrad;
2820 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
2821 return NVPTXISD::TexUnified2DArrayU32S32;
2822 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
2823 return NVPTXISD::TexUnified2DArrayU32Float;
2824 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
2825 return NVPTXISD::TexUnified2DArrayU32FloatLevel;
2826 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
2827 return NVPTXISD::TexUnified2DArrayU32FloatGrad;
2828
2829 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
2830 return NVPTXISD::TexUnified3DFloatS32;
2831 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
2832 return NVPTXISD::TexUnified3DFloatFloat;
2833 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
2834 return NVPTXISD::TexUnified3DFloatFloatLevel;
2835 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
2836 return NVPTXISD::TexUnified3DFloatFloatGrad;
2837 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
2838 return NVPTXISD::TexUnified3DS32S32;
2839 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
2840 return NVPTXISD::TexUnified3DS32Float;
2841 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
2842 return NVPTXISD::TexUnified3DS32FloatLevel;
2843 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
2844 return NVPTXISD::TexUnified3DS32FloatGrad;
2845 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
2846 return NVPTXISD::TexUnified3DU32S32;
2847 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
2848 return NVPTXISD::TexUnified3DU32Float;
2849 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
2850 return NVPTXISD::TexUnified3DU32FloatLevel;
2851 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
2852 return NVPTXISD::TexUnified3DU32FloatGrad;
2853
2854 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
2855 return NVPTXISD::TexUnifiedCubeFloatFloat;
2856 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
2857 return NVPTXISD::TexUnifiedCubeFloatFloatLevel;
2858 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
2859 return NVPTXISD::TexUnifiedCubeS32Float;
2860 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
2861 return NVPTXISD::TexUnifiedCubeS32FloatLevel;
2862 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
2863 return NVPTXISD::TexUnifiedCubeU32Float;
2864 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
2865 return NVPTXISD::TexUnifiedCubeU32FloatLevel;
2866
2867 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
2868 return NVPTXISD::TexUnifiedCubeArrayFloatFloat;
2869 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
2870 return NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel;
2871 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
2872 return NVPTXISD::TexUnifiedCubeArrayS32Float;
2873 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
2874 return NVPTXISD::TexUnifiedCubeArrayS32FloatLevel;
2875 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
2876 return NVPTXISD::TexUnifiedCubeArrayU32Float;
2877 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
2878 return NVPTXISD::TexUnifiedCubeArrayU32FloatLevel;
2879
2880 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
2881 return NVPTXISD::Tld4UnifiedR2DFloatFloat;
2882 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
2883 return NVPTXISD::Tld4UnifiedG2DFloatFloat;
2884 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
2885 return NVPTXISD::Tld4UnifiedB2DFloatFloat;
2886 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
2887 return NVPTXISD::Tld4UnifiedA2DFloatFloat;
2888 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
2889 return NVPTXISD::Tld4UnifiedR2DS64Float;
2890 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
2891 return NVPTXISD::Tld4UnifiedG2DS64Float;
2892 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
2893 return NVPTXISD::Tld4UnifiedB2DS64Float;
2894 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
2895 return NVPTXISD::Tld4UnifiedA2DS64Float;
2896 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
2897 return NVPTXISD::Tld4UnifiedR2DU64Float;
2898 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
2899 return NVPTXISD::Tld4UnifiedG2DU64Float;
2900 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
2901 return NVPTXISD::Tld4UnifiedB2DU64Float;
2902 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
2903 return NVPTXISD::Tld4UnifiedA2DU64Float;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002904 }
2905}
2906
2907static unsigned getOpcForSurfaceInstr(unsigned Intrinsic) {
2908 switch (Intrinsic) {
2909 default:
2910 return 0;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002911 case Intrinsic::nvvm_suld_1d_i8_clamp:
2912 return NVPTXISD::Suld1DI8Clamp;
2913 case Intrinsic::nvvm_suld_1d_i16_clamp:
2914 return NVPTXISD::Suld1DI16Clamp;
2915 case Intrinsic::nvvm_suld_1d_i32_clamp:
2916 return NVPTXISD::Suld1DI32Clamp;
2917 case Intrinsic::nvvm_suld_1d_i64_clamp:
2918 return NVPTXISD::Suld1DI64Clamp;
2919 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
2920 return NVPTXISD::Suld1DV2I8Clamp;
2921 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
2922 return NVPTXISD::Suld1DV2I16Clamp;
2923 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
2924 return NVPTXISD::Suld1DV2I32Clamp;
2925 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
2926 return NVPTXISD::Suld1DV2I64Clamp;
2927 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
2928 return NVPTXISD::Suld1DV4I8Clamp;
2929 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
2930 return NVPTXISD::Suld1DV4I16Clamp;
2931 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
2932 return NVPTXISD::Suld1DV4I32Clamp;
2933 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
2934 return NVPTXISD::Suld1DArrayI8Clamp;
2935 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
2936 return NVPTXISD::Suld1DArrayI16Clamp;
2937 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
2938 return NVPTXISD::Suld1DArrayI32Clamp;
2939 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
2940 return NVPTXISD::Suld1DArrayI64Clamp;
2941 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
2942 return NVPTXISD::Suld1DArrayV2I8Clamp;
2943 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
2944 return NVPTXISD::Suld1DArrayV2I16Clamp;
2945 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
2946 return NVPTXISD::Suld1DArrayV2I32Clamp;
2947 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
2948 return NVPTXISD::Suld1DArrayV2I64Clamp;
2949 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
2950 return NVPTXISD::Suld1DArrayV4I8Clamp;
2951 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
2952 return NVPTXISD::Suld1DArrayV4I16Clamp;
2953 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
2954 return NVPTXISD::Suld1DArrayV4I32Clamp;
2955 case Intrinsic::nvvm_suld_2d_i8_clamp:
2956 return NVPTXISD::Suld2DI8Clamp;
2957 case Intrinsic::nvvm_suld_2d_i16_clamp:
2958 return NVPTXISD::Suld2DI16Clamp;
2959 case Intrinsic::nvvm_suld_2d_i32_clamp:
2960 return NVPTXISD::Suld2DI32Clamp;
2961 case Intrinsic::nvvm_suld_2d_i64_clamp:
2962 return NVPTXISD::Suld2DI64Clamp;
2963 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
2964 return NVPTXISD::Suld2DV2I8Clamp;
2965 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
2966 return NVPTXISD::Suld2DV2I16Clamp;
2967 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
2968 return NVPTXISD::Suld2DV2I32Clamp;
2969 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
2970 return NVPTXISD::Suld2DV2I64Clamp;
2971 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
2972 return NVPTXISD::Suld2DV4I8Clamp;
2973 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
2974 return NVPTXISD::Suld2DV4I16Clamp;
2975 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
2976 return NVPTXISD::Suld2DV4I32Clamp;
2977 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
2978 return NVPTXISD::Suld2DArrayI8Clamp;
2979 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
2980 return NVPTXISD::Suld2DArrayI16Clamp;
2981 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
2982 return NVPTXISD::Suld2DArrayI32Clamp;
2983 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
2984 return NVPTXISD::Suld2DArrayI64Clamp;
2985 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
2986 return NVPTXISD::Suld2DArrayV2I8Clamp;
2987 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
2988 return NVPTXISD::Suld2DArrayV2I16Clamp;
2989 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
2990 return NVPTXISD::Suld2DArrayV2I32Clamp;
2991 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
2992 return NVPTXISD::Suld2DArrayV2I64Clamp;
2993 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
2994 return NVPTXISD::Suld2DArrayV4I8Clamp;
2995 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
2996 return NVPTXISD::Suld2DArrayV4I16Clamp;
2997 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
2998 return NVPTXISD::Suld2DArrayV4I32Clamp;
2999 case Intrinsic::nvvm_suld_3d_i8_clamp:
3000 return NVPTXISD::Suld3DI8Clamp;
3001 case Intrinsic::nvvm_suld_3d_i16_clamp:
3002 return NVPTXISD::Suld3DI16Clamp;
3003 case Intrinsic::nvvm_suld_3d_i32_clamp:
3004 return NVPTXISD::Suld3DI32Clamp;
3005 case Intrinsic::nvvm_suld_3d_i64_clamp:
3006 return NVPTXISD::Suld3DI64Clamp;
3007 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3008 return NVPTXISD::Suld3DV2I8Clamp;
3009 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3010 return NVPTXISD::Suld3DV2I16Clamp;
3011 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3012 return NVPTXISD::Suld3DV2I32Clamp;
3013 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3014 return NVPTXISD::Suld3DV2I64Clamp;
3015 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
3016 return NVPTXISD::Suld3DV4I8Clamp;
3017 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
3018 return NVPTXISD::Suld3DV4I16Clamp;
3019 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
3020 return NVPTXISD::Suld3DV4I32Clamp;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003021 case Intrinsic::nvvm_suld_1d_i8_trap:
3022 return NVPTXISD::Suld1DI8Trap;
3023 case Intrinsic::nvvm_suld_1d_i16_trap:
3024 return NVPTXISD::Suld1DI16Trap;
3025 case Intrinsic::nvvm_suld_1d_i32_trap:
3026 return NVPTXISD::Suld1DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003027 case Intrinsic::nvvm_suld_1d_i64_trap:
3028 return NVPTXISD::Suld1DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003029 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3030 return NVPTXISD::Suld1DV2I8Trap;
3031 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3032 return NVPTXISD::Suld1DV2I16Trap;
3033 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3034 return NVPTXISD::Suld1DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003035 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3036 return NVPTXISD::Suld1DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003037 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3038 return NVPTXISD::Suld1DV4I8Trap;
3039 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3040 return NVPTXISD::Suld1DV4I16Trap;
3041 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3042 return NVPTXISD::Suld1DV4I32Trap;
3043 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3044 return NVPTXISD::Suld1DArrayI8Trap;
3045 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3046 return NVPTXISD::Suld1DArrayI16Trap;
3047 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3048 return NVPTXISD::Suld1DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003049 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3050 return NVPTXISD::Suld1DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003051 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3052 return NVPTXISD::Suld1DArrayV2I8Trap;
3053 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3054 return NVPTXISD::Suld1DArrayV2I16Trap;
3055 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3056 return NVPTXISD::Suld1DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003057 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3058 return NVPTXISD::Suld1DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003059 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3060 return NVPTXISD::Suld1DArrayV4I8Trap;
3061 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3062 return NVPTXISD::Suld1DArrayV4I16Trap;
3063 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3064 return NVPTXISD::Suld1DArrayV4I32Trap;
3065 case Intrinsic::nvvm_suld_2d_i8_trap:
3066 return NVPTXISD::Suld2DI8Trap;
3067 case Intrinsic::nvvm_suld_2d_i16_trap:
3068 return NVPTXISD::Suld2DI16Trap;
3069 case Intrinsic::nvvm_suld_2d_i32_trap:
3070 return NVPTXISD::Suld2DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003071 case Intrinsic::nvvm_suld_2d_i64_trap:
3072 return NVPTXISD::Suld2DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003073 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3074 return NVPTXISD::Suld2DV2I8Trap;
3075 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3076 return NVPTXISD::Suld2DV2I16Trap;
3077 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3078 return NVPTXISD::Suld2DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003079 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3080 return NVPTXISD::Suld2DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003081 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3082 return NVPTXISD::Suld2DV4I8Trap;
3083 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3084 return NVPTXISD::Suld2DV4I16Trap;
3085 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3086 return NVPTXISD::Suld2DV4I32Trap;
3087 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3088 return NVPTXISD::Suld2DArrayI8Trap;
3089 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3090 return NVPTXISD::Suld2DArrayI16Trap;
3091 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3092 return NVPTXISD::Suld2DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003093 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3094 return NVPTXISD::Suld2DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003095 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3096 return NVPTXISD::Suld2DArrayV2I8Trap;
3097 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3098 return NVPTXISD::Suld2DArrayV2I16Trap;
3099 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3100 return NVPTXISD::Suld2DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003101 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3102 return NVPTXISD::Suld2DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003103 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3104 return NVPTXISD::Suld2DArrayV4I8Trap;
3105 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3106 return NVPTXISD::Suld2DArrayV4I16Trap;
3107 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3108 return NVPTXISD::Suld2DArrayV4I32Trap;
3109 case Intrinsic::nvvm_suld_3d_i8_trap:
3110 return NVPTXISD::Suld3DI8Trap;
3111 case Intrinsic::nvvm_suld_3d_i16_trap:
3112 return NVPTXISD::Suld3DI16Trap;
3113 case Intrinsic::nvvm_suld_3d_i32_trap:
3114 return NVPTXISD::Suld3DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003115 case Intrinsic::nvvm_suld_3d_i64_trap:
3116 return NVPTXISD::Suld3DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003117 case Intrinsic::nvvm_suld_3d_v2i8_trap:
3118 return NVPTXISD::Suld3DV2I8Trap;
3119 case Intrinsic::nvvm_suld_3d_v2i16_trap:
3120 return NVPTXISD::Suld3DV2I16Trap;
3121 case Intrinsic::nvvm_suld_3d_v2i32_trap:
3122 return NVPTXISD::Suld3DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003123 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3124 return NVPTXISD::Suld3DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003125 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3126 return NVPTXISD::Suld3DV4I8Trap;
3127 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3128 return NVPTXISD::Suld3DV4I16Trap;
3129 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3130 return NVPTXISD::Suld3DV4I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003131 case Intrinsic::nvvm_suld_1d_i8_zero:
3132 return NVPTXISD::Suld1DI8Zero;
3133 case Intrinsic::nvvm_suld_1d_i16_zero:
3134 return NVPTXISD::Suld1DI16Zero;
3135 case Intrinsic::nvvm_suld_1d_i32_zero:
3136 return NVPTXISD::Suld1DI32Zero;
3137 case Intrinsic::nvvm_suld_1d_i64_zero:
3138 return NVPTXISD::Suld1DI64Zero;
3139 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3140 return NVPTXISD::Suld1DV2I8Zero;
3141 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3142 return NVPTXISD::Suld1DV2I16Zero;
3143 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3144 return NVPTXISD::Suld1DV2I32Zero;
3145 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3146 return NVPTXISD::Suld1DV2I64Zero;
3147 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3148 return NVPTXISD::Suld1DV4I8Zero;
3149 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3150 return NVPTXISD::Suld1DV4I16Zero;
3151 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3152 return NVPTXISD::Suld1DV4I32Zero;
3153 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3154 return NVPTXISD::Suld1DArrayI8Zero;
3155 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3156 return NVPTXISD::Suld1DArrayI16Zero;
3157 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3158 return NVPTXISD::Suld1DArrayI32Zero;
3159 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3160 return NVPTXISD::Suld1DArrayI64Zero;
3161 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3162 return NVPTXISD::Suld1DArrayV2I8Zero;
3163 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3164 return NVPTXISD::Suld1DArrayV2I16Zero;
3165 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3166 return NVPTXISD::Suld1DArrayV2I32Zero;
3167 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3168 return NVPTXISD::Suld1DArrayV2I64Zero;
3169 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3170 return NVPTXISD::Suld1DArrayV4I8Zero;
3171 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3172 return NVPTXISD::Suld1DArrayV4I16Zero;
3173 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3174 return NVPTXISD::Suld1DArrayV4I32Zero;
3175 case Intrinsic::nvvm_suld_2d_i8_zero:
3176 return NVPTXISD::Suld2DI8Zero;
3177 case Intrinsic::nvvm_suld_2d_i16_zero:
3178 return NVPTXISD::Suld2DI16Zero;
3179 case Intrinsic::nvvm_suld_2d_i32_zero:
3180 return NVPTXISD::Suld2DI32Zero;
3181 case Intrinsic::nvvm_suld_2d_i64_zero:
3182 return NVPTXISD::Suld2DI64Zero;
3183 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3184 return NVPTXISD::Suld2DV2I8Zero;
3185 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3186 return NVPTXISD::Suld2DV2I16Zero;
3187 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3188 return NVPTXISD::Suld2DV2I32Zero;
3189 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3190 return NVPTXISD::Suld2DV2I64Zero;
3191 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3192 return NVPTXISD::Suld2DV4I8Zero;
3193 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3194 return NVPTXISD::Suld2DV4I16Zero;
3195 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3196 return NVPTXISD::Suld2DV4I32Zero;
3197 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3198 return NVPTXISD::Suld2DArrayI8Zero;
3199 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3200 return NVPTXISD::Suld2DArrayI16Zero;
3201 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3202 return NVPTXISD::Suld2DArrayI32Zero;
3203 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3204 return NVPTXISD::Suld2DArrayI64Zero;
3205 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3206 return NVPTXISD::Suld2DArrayV2I8Zero;
3207 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3208 return NVPTXISD::Suld2DArrayV2I16Zero;
3209 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3210 return NVPTXISD::Suld2DArrayV2I32Zero;
3211 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3212 return NVPTXISD::Suld2DArrayV2I64Zero;
3213 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3214 return NVPTXISD::Suld2DArrayV4I8Zero;
3215 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3216 return NVPTXISD::Suld2DArrayV4I16Zero;
3217 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3218 return NVPTXISD::Suld2DArrayV4I32Zero;
3219 case Intrinsic::nvvm_suld_3d_i8_zero:
3220 return NVPTXISD::Suld3DI8Zero;
3221 case Intrinsic::nvvm_suld_3d_i16_zero:
3222 return NVPTXISD::Suld3DI16Zero;
3223 case Intrinsic::nvvm_suld_3d_i32_zero:
3224 return NVPTXISD::Suld3DI32Zero;
3225 case Intrinsic::nvvm_suld_3d_i64_zero:
3226 return NVPTXISD::Suld3DI64Zero;
3227 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3228 return NVPTXISD::Suld3DV2I8Zero;
3229 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3230 return NVPTXISD::Suld3DV2I16Zero;
3231 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3232 return NVPTXISD::Suld3DV2I32Zero;
3233 case Intrinsic::nvvm_suld_3d_v2i64_zero:
3234 return NVPTXISD::Suld3DV2I64Zero;
3235 case Intrinsic::nvvm_suld_3d_v4i8_zero:
3236 return NVPTXISD::Suld3DV4I8Zero;
3237 case Intrinsic::nvvm_suld_3d_v4i16_zero:
3238 return NVPTXISD::Suld3DV4I16Zero;
3239 case Intrinsic::nvvm_suld_3d_v4i32_zero:
3240 return NVPTXISD::Suld3DV4I32Zero;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003241 }
3242}
3243
Justin Holewinskiae556d32012-05-04 20:18:50 +00003244// llvm.ptx.memcpy.const and llvm.ptx.memmove.const need to be modeled as
3245// TgtMemIntrinsic
3246// because we need the information that is only available in the "Value" type
3247// of destination
3248// pointer. In particular, the address space information.
Justin Holewinski0497ab12013-03-30 14:29:21 +00003249bool NVPTXTargetLowering::getTgtMemIntrinsic(
3250 IntrinsicInfo &Info, const CallInst &I, unsigned Intrinsic) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003251 switch (Intrinsic) {
3252 default:
3253 return false;
3254
3255 case Intrinsic::nvvm_atomic_load_add_f32:
3256 Info.opc = ISD::INTRINSIC_W_CHAIN;
3257 Info.memVT = MVT::f32;
3258 Info.ptrVal = I.getArgOperand(0);
3259 Info.offset = 0;
3260 Info.vol = 0;
3261 Info.readMem = true;
3262 Info.writeMem = true;
3263 Info.align = 0;
3264 return true;
3265
3266 case Intrinsic::nvvm_atomic_load_inc_32:
3267 case Intrinsic::nvvm_atomic_load_dec_32:
3268 Info.opc = ISD::INTRINSIC_W_CHAIN;
3269 Info.memVT = MVT::i32;
3270 Info.ptrVal = I.getArgOperand(0);
3271 Info.offset = 0;
3272 Info.vol = 0;
3273 Info.readMem = true;
3274 Info.writeMem = true;
3275 Info.align = 0;
3276 return true;
3277
3278 case Intrinsic::nvvm_ldu_global_i:
3279 case Intrinsic::nvvm_ldu_global_f:
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003280 case Intrinsic::nvvm_ldu_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003281 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00003282 Info.opc = ISD::INTRINSIC_W_CHAIN;
3283 if (Intrinsic == Intrinsic::nvvm_ldu_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003284 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003285 else if(Intrinsic == Intrinsic::nvvm_ldu_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003286 Info.memVT = getPointerTy(DL);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003287 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003288 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00003289 Info.ptrVal = I.getArgOperand(0);
3290 Info.offset = 0;
3291 Info.vol = 0;
3292 Info.readMem = true;
3293 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003294 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003295
Justin Holewinskiae556d32012-05-04 20:18:50 +00003296 return true;
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003297 }
3298 case Intrinsic::nvvm_ldg_global_i:
3299 case Intrinsic::nvvm_ldg_global_f:
3300 case Intrinsic::nvvm_ldg_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003301 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003302
3303 Info.opc = ISD::INTRINSIC_W_CHAIN;
3304 if (Intrinsic == Intrinsic::nvvm_ldg_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003305 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003306 else if(Intrinsic == Intrinsic::nvvm_ldg_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003307 Info.memVT = getPointerTy(DL);
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003308 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003309 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003310 Info.ptrVal = I.getArgOperand(0);
3311 Info.offset = 0;
3312 Info.vol = 0;
3313 Info.readMem = true;
3314 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003315 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003316
3317 return true;
3318 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003319
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003320 case Intrinsic::nvvm_tex_1d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003321 case Intrinsic::nvvm_tex_1d_v4f32_f32:
3322 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
3323 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003324 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003325 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
3326 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
3327 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003328 case Intrinsic::nvvm_tex_2d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003329 case Intrinsic::nvvm_tex_2d_v4f32_f32:
3330 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
3331 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003332 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003333 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
3334 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
3335 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003336 case Intrinsic::nvvm_tex_3d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003337 case Intrinsic::nvvm_tex_3d_v4f32_f32:
3338 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003339 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
3340 case Intrinsic::nvvm_tex_cube_v4f32_f32:
3341 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
3342 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
3343 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
3344 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
3345 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
3346 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
3347 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
3348 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
3349 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
3350 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
3351 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
3352 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
3353 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
3354 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
3355 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
3356 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
3357 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
3358 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
3359 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
3360 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
3361 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
3362 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
3363 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
3364 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
3365 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
3366 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
3367 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
3368 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
3369 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
3370 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
3371 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
3372 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
3373 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
3374 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
3375 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003376 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003377 Info.memVT = MVT::v4f32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003378 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003379 Info.offset = 0;
3380 Info.vol = 0;
3381 Info.readMem = true;
3382 Info.writeMem = false;
3383 Info.align = 16;
3384 return true;
3385 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003386 case Intrinsic::nvvm_tex_1d_v4s32_s32:
3387 case Intrinsic::nvvm_tex_1d_v4s32_f32:
3388 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
3389 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
3390 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
3391 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
3392 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
3393 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
3394 case Intrinsic::nvvm_tex_2d_v4s32_s32:
3395 case Intrinsic::nvvm_tex_2d_v4s32_f32:
3396 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
3397 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
3398 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
3399 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
3400 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
3401 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
3402 case Intrinsic::nvvm_tex_3d_v4s32_s32:
3403 case Intrinsic::nvvm_tex_3d_v4s32_f32:
3404 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
3405 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
3406 case Intrinsic::nvvm_tex_cube_v4s32_f32:
3407 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
3408 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
3409 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
3410 case Intrinsic::nvvm_tex_cube_v4u32_f32:
3411 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
3412 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
3413 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
3414 case Intrinsic::nvvm_tex_1d_v4u32_s32:
3415 case Intrinsic::nvvm_tex_1d_v4u32_f32:
3416 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
3417 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
3418 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
3419 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
3420 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
3421 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
3422 case Intrinsic::nvvm_tex_2d_v4u32_s32:
3423 case Intrinsic::nvvm_tex_2d_v4u32_f32:
3424 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
3425 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
3426 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
3427 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
3428 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
3429 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
3430 case Intrinsic::nvvm_tex_3d_v4u32_s32:
3431 case Intrinsic::nvvm_tex_3d_v4u32_f32:
3432 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
3433 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
3434 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
3435 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
3436 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
3437 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
3438 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
3439 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
3440 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
3441 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
3442 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
3443 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
3444 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
3445 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
3446 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
3447 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
3448 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
3449 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
3450 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
3451 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
3452 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
3453 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
3454 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
3455 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
3456 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
3457 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
3458 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
3459 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
3460 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
3461 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
3462 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
3463 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
3464 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
3465 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
3466 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
3467 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
3468 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
3469 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
3470 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
3471 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
3472 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
3473 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
3474 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
3475 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
3476 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
3477 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
3478 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
3479 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
3480 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
3481 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
3482 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
3483 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
3484 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
3485 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
3486 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
3487 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
3488 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
3489 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
3490 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
3491 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
3492 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
3493 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
3494 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
3495 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
3496 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
3497 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003498 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003499 Info.memVT = MVT::v4i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003500 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003501 Info.offset = 0;
3502 Info.vol = 0;
3503 Info.readMem = true;
3504 Info.writeMem = false;
3505 Info.align = 16;
3506 return true;
3507 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003508 case Intrinsic::nvvm_suld_1d_i8_clamp:
3509 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
3510 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
3511 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
3512 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
3513 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
3514 case Intrinsic::nvvm_suld_2d_i8_clamp:
3515 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
3516 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
3517 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
3518 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3519 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3520 case Intrinsic::nvvm_suld_3d_i8_clamp:
3521 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3522 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003523 case Intrinsic::nvvm_suld_1d_i8_trap:
3524 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3525 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3526 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3527 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3528 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3529 case Intrinsic::nvvm_suld_2d_i8_trap:
3530 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3531 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3532 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3533 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3534 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3535 case Intrinsic::nvvm_suld_3d_i8_trap:
3536 case Intrinsic::nvvm_suld_3d_v2i8_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003537 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3538 case Intrinsic::nvvm_suld_1d_i8_zero:
3539 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3540 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3541 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3542 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3543 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3544 case Intrinsic::nvvm_suld_2d_i8_zero:
3545 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3546 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3547 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3548 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3549 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3550 case Intrinsic::nvvm_suld_3d_i8_zero:
3551 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3552 case Intrinsic::nvvm_suld_3d_v4i8_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003553 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3554 Info.memVT = MVT::i8;
Craig Topper062a2ba2014-04-25 05:30:21 +00003555 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003556 Info.offset = 0;
3557 Info.vol = 0;
3558 Info.readMem = true;
3559 Info.writeMem = false;
3560 Info.align = 16;
3561 return true;
3562 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003563 case Intrinsic::nvvm_suld_1d_i16_clamp:
3564 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
3565 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
3566 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
3567 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
3568 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
3569 case Intrinsic::nvvm_suld_2d_i16_clamp:
3570 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
3571 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
3572 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
3573 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3574 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3575 case Intrinsic::nvvm_suld_3d_i16_clamp:
3576 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3577 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003578 case Intrinsic::nvvm_suld_1d_i16_trap:
3579 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3580 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3581 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3582 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3583 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3584 case Intrinsic::nvvm_suld_2d_i16_trap:
3585 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3586 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3587 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3588 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3589 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3590 case Intrinsic::nvvm_suld_3d_i16_trap:
3591 case Intrinsic::nvvm_suld_3d_v2i16_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003592 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3593 case Intrinsic::nvvm_suld_1d_i16_zero:
3594 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3595 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3596 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3597 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3598 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3599 case Intrinsic::nvvm_suld_2d_i16_zero:
3600 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3601 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3602 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3603 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3604 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3605 case Intrinsic::nvvm_suld_3d_i16_zero:
3606 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3607 case Intrinsic::nvvm_suld_3d_v4i16_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003608 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3609 Info.memVT = MVT::i16;
Craig Topper062a2ba2014-04-25 05:30:21 +00003610 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003611 Info.offset = 0;
3612 Info.vol = 0;
3613 Info.readMem = true;
3614 Info.writeMem = false;
3615 Info.align = 16;
3616 return true;
3617 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003618 case Intrinsic::nvvm_suld_1d_i32_clamp:
3619 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
3620 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
3621 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
3622 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
3623 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
3624 case Intrinsic::nvvm_suld_2d_i32_clamp:
3625 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
3626 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
3627 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
3628 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3629 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3630 case Intrinsic::nvvm_suld_3d_i32_clamp:
3631 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3632 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003633 case Intrinsic::nvvm_suld_1d_i32_trap:
3634 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3635 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3636 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3637 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3638 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3639 case Intrinsic::nvvm_suld_2d_i32_trap:
3640 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3641 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3642 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3643 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3644 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3645 case Intrinsic::nvvm_suld_3d_i32_trap:
3646 case Intrinsic::nvvm_suld_3d_v2i32_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003647 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3648 case Intrinsic::nvvm_suld_1d_i32_zero:
3649 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3650 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3651 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3652 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3653 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3654 case Intrinsic::nvvm_suld_2d_i32_zero:
3655 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3656 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3657 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3658 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3659 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3660 case Intrinsic::nvvm_suld_3d_i32_zero:
3661 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3662 case Intrinsic::nvvm_suld_3d_v4i32_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003663 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3664 Info.memVT = MVT::i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003665 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003666 Info.offset = 0;
3667 Info.vol = 0;
3668 Info.readMem = true;
3669 Info.writeMem = false;
3670 Info.align = 16;
3671 return true;
3672 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003673 case Intrinsic::nvvm_suld_1d_i64_clamp:
3674 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
3675 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
3676 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
3677 case Intrinsic::nvvm_suld_2d_i64_clamp:
3678 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
3679 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
3680 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3681 case Intrinsic::nvvm_suld_3d_i64_clamp:
3682 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3683 case Intrinsic::nvvm_suld_1d_i64_trap:
3684 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3685 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3686 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3687 case Intrinsic::nvvm_suld_2d_i64_trap:
3688 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3689 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3690 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3691 case Intrinsic::nvvm_suld_3d_i64_trap:
3692 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3693 case Intrinsic::nvvm_suld_1d_i64_zero:
3694 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3695 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3696 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3697 case Intrinsic::nvvm_suld_2d_i64_zero:
3698 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3699 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3700 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3701 case Intrinsic::nvvm_suld_3d_i64_zero:
3702 case Intrinsic::nvvm_suld_3d_v2i64_zero: {
3703 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3704 Info.memVT = MVT::i64;
3705 Info.ptrVal = nullptr;
3706 Info.offset = 0;
3707 Info.vol = 0;
3708 Info.readMem = true;
3709 Info.writeMem = false;
3710 Info.align = 16;
3711 return true;
3712 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003713 }
3714 return false;
3715}
3716
3717/// isLegalAddressingMode - Return true if the addressing mode represented
3718/// by AM is legal for this target, for a load/store of the specified type.
3719/// Used to guide target specific optimizations, like loop strength reduction
3720/// (LoopStrengthReduce.cpp) and memory optimization for address mode
3721/// (CodeGenPrepare.cpp)
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003722bool NVPTXTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3723 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003724 unsigned AS) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003725
3726 // AddrMode - This represents an addressing mode of:
3727 // BaseGV + BaseOffs + BaseReg + Scale*ScaleReg
3728 //
3729 // The legal address modes are
3730 // - [avar]
3731 // - [areg]
3732 // - [areg+immoff]
3733 // - [immAddr]
3734
3735 if (AM.BaseGV) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00003736 return !AM.BaseOffs && !AM.HasBaseReg && !AM.Scale;
Justin Holewinskiae556d32012-05-04 20:18:50 +00003737 }
3738
3739 switch (AM.Scale) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00003740 case 0: // "r", "r+i" or "i" is allowed
Justin Holewinskiae556d32012-05-04 20:18:50 +00003741 break;
3742 case 1:
Justin Holewinski0497ab12013-03-30 14:29:21 +00003743 if (AM.HasBaseReg) // "r+r+i" or "r+r" is not allowed.
Justin Holewinskiae556d32012-05-04 20:18:50 +00003744 return false;
3745 // Otherwise we have r+i.
3746 break;
3747 default:
3748 // No scale > 1 is allowed
3749 return false;
3750 }
3751 return true;
3752}
3753
3754//===----------------------------------------------------------------------===//
3755// NVPTX Inline Assembly Support
3756//===----------------------------------------------------------------------===//
3757
3758/// getConstraintType - Given a constraint letter, return the type of
3759/// constraint it is for this target.
3760NVPTXTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003761NVPTXTargetLowering::getConstraintType(StringRef Constraint) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003762 if (Constraint.size() == 1) {
3763 switch (Constraint[0]) {
3764 default:
3765 break;
Justin Holewinski2739c012014-06-27 18:36:06 +00003766 case 'b':
Justin Holewinskiae556d32012-05-04 20:18:50 +00003767 case 'r':
3768 case 'h':
3769 case 'c':
3770 case 'l':
3771 case 'f':
3772 case 'd':
3773 case '0':
3774 case 'N':
3775 return C_RegisterClass;
3776 }
3777 }
3778 return TargetLowering::getConstraintType(Constraint);
3779}
3780
Justin Holewinski0497ab12013-03-30 14:29:21 +00003781std::pair<unsigned, const TargetRegisterClass *>
Eric Christopher11e4df72015-02-26 22:38:43 +00003782NVPTXTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003783 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003784 MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003785 if (Constraint.size() == 1) {
3786 switch (Constraint[0]) {
Justin Holewinski2739c012014-06-27 18:36:06 +00003787 case 'b':
3788 return std::make_pair(0U, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003789 case 'c':
Justin Holewinskif8f70912013-06-28 17:57:59 +00003790 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003791 case 'h':
3792 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
3793 case 'r':
3794 return std::make_pair(0U, &NVPTX::Int32RegsRegClass);
3795 case 'l':
3796 case 'N':
3797 return std::make_pair(0U, &NVPTX::Int64RegsRegClass);
3798 case 'f':
3799 return std::make_pair(0U, &NVPTX::Float32RegsRegClass);
3800 case 'd':
3801 return std::make_pair(0U, &NVPTX::Float64RegsRegClass);
3802 }
3803 }
Eric Christopher11e4df72015-02-26 22:38:43 +00003804 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003805}
3806
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003807//===----------------------------------------------------------------------===//
3808// NVPTX DAG Combining
3809//===----------------------------------------------------------------------===//
3810
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003811bool NVPTXTargetLowering::allowFMA(MachineFunction &MF,
3812 CodeGenOpt::Level OptLevel) const {
3813 const Function *F = MF.getFunction();
3814 const TargetOptions &TO = MF.getTarget().Options;
3815
3816 // Always honor command-line argument
3817 if (FMAContractLevelOpt.getNumOccurrences() > 0) {
3818 return FMAContractLevelOpt > 0;
3819 } else if (OptLevel == 0) {
3820 // Do not contract if we're not optimizing the code
3821 return false;
3822 } else if (TO.AllowFPOpFusion == FPOpFusion::Fast || TO.UnsafeFPMath) {
3823 // Honor TargetOptions flags that explicitly say fusion is okay
3824 return true;
3825 } else if (F->hasFnAttribute("unsafe-fp-math")) {
3826 // Check for unsafe-fp-math=true coming from Clang
3827 Attribute Attr = F->getFnAttribute("unsafe-fp-math");
3828 StringRef Val = Attr.getValueAsString();
3829 if (Val == "true")
3830 return true;
3831 }
3832
3833 // We did not have a clear indication that fusion is allowed, so assume not
3834 return false;
3835}
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003836
3837/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
3838/// operands N0 and N1. This is a helper for PerformADDCombine that is
3839/// called with the default operands, and if that fails, with commuted
3840/// operands.
3841static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
3842 TargetLowering::DAGCombinerInfo &DCI,
3843 const NVPTXSubtarget &Subtarget,
3844 CodeGenOpt::Level OptLevel) {
3845 SelectionDAG &DAG = DCI.DAG;
3846 // Skip non-integer, non-scalar case
3847 EVT VT=N0.getValueType();
3848 if (VT.isVector())
3849 return SDValue();
3850
3851 // fold (add (mul a, b), c) -> (mad a, b, c)
3852 //
3853 if (N0.getOpcode() == ISD::MUL) {
3854 assert (VT.isInteger());
3855 // For integer:
3856 // Since integer multiply-add costs the same as integer multiply
3857 // but is more costly than integer add, do the fusion only when
3858 // the mul is only used in the add.
3859 if (OptLevel==CodeGenOpt::None || VT != MVT::i32 ||
3860 !N0.getNode()->hasOneUse())
3861 return SDValue();
3862
3863 // Do the folding
3864 return DAG.getNode(NVPTXISD::IMAD, SDLoc(N), VT,
3865 N0.getOperand(0), N0.getOperand(1), N1);
3866 }
3867 else if (N0.getOpcode() == ISD::FMUL) {
3868 if (VT == MVT::f32 || VT == MVT::f64) {
Aaron Ballman53201af2014-07-31 12:55:49 +00003869 const auto *TLI = static_cast<const NVPTXTargetLowering *>(
3870 &DAG.getTargetLoweringInfo());
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003871 if (!TLI->allowFMA(DAG.getMachineFunction(), OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003872 return SDValue();
3873
3874 // For floating point:
3875 // Do the fusion only when the mul has less than 5 uses and all
3876 // are add.
3877 // The heuristic is that if a use is not an add, then that use
3878 // cannot be fused into fma, therefore mul is still needed anyway.
3879 // If there are more than 4 uses, even if they are all add, fusing
3880 // them will increase register pressue.
3881 //
3882 int numUses = 0;
3883 int nonAddCount = 0;
3884 for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
3885 UE = N0.getNode()->use_end();
3886 UI != UE; ++UI) {
3887 numUses++;
3888 SDNode *User = *UI;
3889 if (User->getOpcode() != ISD::FADD)
3890 ++nonAddCount;
3891 }
3892 if (numUses >= 5)
3893 return SDValue();
3894 if (nonAddCount) {
3895 int orderNo = N->getIROrder();
3896 int orderNo2 = N0.getNode()->getIROrder();
3897 // simple heuristics here for considering potential register
3898 // pressure, the logics here is that the differnce are used
3899 // to measure the distance between def and use, the longer distance
3900 // more likely cause register pressure.
3901 if (orderNo - orderNo2 < 500)
3902 return SDValue();
3903
3904 // Now, check if at least one of the FMUL's operands is live beyond the node N,
3905 // which guarantees that the FMA will not increase register pressure at node N.
3906 bool opIsLive = false;
3907 const SDNode *left = N0.getOperand(0).getNode();
3908 const SDNode *right = N0.getOperand(1).getNode();
3909
Benjamin Kramer619c4e52015-04-10 11:24:51 +00003910 if (isa<ConstantSDNode>(left) || isa<ConstantSDNode>(right))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003911 opIsLive = true;
3912
3913 if (!opIsLive)
3914 for (SDNode::use_iterator UI = left->use_begin(), UE = left->use_end(); UI != UE; ++UI) {
3915 SDNode *User = *UI;
3916 int orderNo3 = User->getIROrder();
3917 if (orderNo3 > orderNo) {
3918 opIsLive = true;
3919 break;
3920 }
3921 }
3922
3923 if (!opIsLive)
3924 for (SDNode::use_iterator UI = right->use_begin(), UE = right->use_end(); UI != UE; ++UI) {
3925 SDNode *User = *UI;
3926 int orderNo3 = User->getIROrder();
3927 if (orderNo3 > orderNo) {
3928 opIsLive = true;
3929 break;
3930 }
3931 }
3932
3933 if (!opIsLive)
3934 return SDValue();
3935 }
3936
3937 return DAG.getNode(ISD::FMA, SDLoc(N), VT,
3938 N0.getOperand(0), N0.getOperand(1), N1);
3939 }
3940 }
3941
3942 return SDValue();
3943}
3944
3945/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3946///
3947static SDValue PerformADDCombine(SDNode *N,
3948 TargetLowering::DAGCombinerInfo &DCI,
3949 const NVPTXSubtarget &Subtarget,
3950 CodeGenOpt::Level OptLevel) {
3951 SDValue N0 = N->getOperand(0);
3952 SDValue N1 = N->getOperand(1);
3953
3954 // First try with the default operand order.
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00003955 if (SDValue Result =
3956 PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget, OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003957 return Result;
3958
3959 // If that didn't work, try again with the operands commuted.
3960 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget, OptLevel);
3961}
3962
3963static SDValue PerformANDCombine(SDNode *N,
3964 TargetLowering::DAGCombinerInfo &DCI) {
3965 // The type legalizer turns a vector load of i8 values into a zextload to i16
3966 // registers, optionally ANY_EXTENDs it (if target type is integer),
3967 // and ANDs off the high 8 bits. Since we turn this load into a
3968 // target-specific DAG node, the DAG combiner fails to eliminate these AND
3969 // nodes. Do that here.
3970 SDValue Val = N->getOperand(0);
3971 SDValue Mask = N->getOperand(1);
3972
3973 if (isa<ConstantSDNode>(Val)) {
3974 std::swap(Val, Mask);
3975 }
3976
3977 SDValue AExt;
3978 // Generally, we will see zextload -> IMOV16rr -> ANY_EXTEND -> and
3979 if (Val.getOpcode() == ISD::ANY_EXTEND) {
3980 AExt = Val;
3981 Val = Val->getOperand(0);
3982 }
3983
3984 if (Val->isMachineOpcode() && Val->getMachineOpcode() == NVPTX::IMOV16rr) {
3985 Val = Val->getOperand(0);
3986 }
3987
3988 if (Val->getOpcode() == NVPTXISD::LoadV2 ||
3989 Val->getOpcode() == NVPTXISD::LoadV4) {
3990 ConstantSDNode *MaskCnst = dyn_cast<ConstantSDNode>(Mask);
3991 if (!MaskCnst) {
3992 // Not an AND with a constant
3993 return SDValue();
3994 }
3995
3996 uint64_t MaskVal = MaskCnst->getZExtValue();
3997 if (MaskVal != 0xff) {
3998 // Not an AND that chops off top 8 bits
3999 return SDValue();
4000 }
4001
4002 MemSDNode *Mem = dyn_cast<MemSDNode>(Val);
4003 if (!Mem) {
4004 // Not a MemSDNode?!?
4005 return SDValue();
4006 }
4007
4008 EVT MemVT = Mem->getMemoryVT();
4009 if (MemVT != MVT::v2i8 && MemVT != MVT::v4i8) {
4010 // We only handle the i8 case
4011 return SDValue();
4012 }
4013
4014 unsigned ExtType =
4015 cast<ConstantSDNode>(Val->getOperand(Val->getNumOperands()-1))->
4016 getZExtValue();
4017 if (ExtType == ISD::SEXTLOAD) {
4018 // If for some reason the load is a sextload, the and is needed to zero
4019 // out the high 8 bits
4020 return SDValue();
4021 }
4022
4023 bool AddTo = false;
4024 if (AExt.getNode() != 0) {
4025 // Re-insert the ext as a zext.
4026 Val = DCI.DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N),
4027 AExt.getValueType(), Val);
4028 AddTo = true;
4029 }
4030
4031 // If we get here, the AND is unnecessary. Just replace it with the load
4032 DCI.CombineTo(N, Val, AddTo);
4033 }
4034
4035 return SDValue();
4036}
4037
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004038static SDValue PerformSELECTCombine(SDNode *N,
4039 TargetLowering::DAGCombinerInfo &DCI) {
4040 // Currently this detects patterns for integer min and max and
4041 // lowers them to PTX-specific intrinsics that enable hardware
4042 // support.
4043
4044 const SDValue Cond = N->getOperand(0);
4045 if (Cond.getOpcode() != ISD::SETCC) return SDValue();
4046
4047 const SDValue LHS = Cond.getOperand(0);
4048 const SDValue RHS = Cond.getOperand(1);
4049 const SDValue True = N->getOperand(1);
4050 const SDValue False = N->getOperand(2);
4051 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
4052 return SDValue();
4053
4054 const EVT VT = N->getValueType(0);
4055 if (VT != MVT::i32 && VT != MVT::i64) return SDValue();
4056
4057 const ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
4058 SDValue Larger; // The larger of LHS and RHS when condition is true.
4059 switch (CC) {
4060 case ISD::SETULT:
4061 case ISD::SETULE:
4062 case ISD::SETLT:
4063 case ISD::SETLE:
4064 Larger = RHS;
4065 break;
4066
4067 case ISD::SETGT:
4068 case ISD::SETGE:
4069 case ISD::SETUGT:
4070 case ISD::SETUGE:
4071 Larger = LHS;
4072 break;
4073
4074 default:
4075 return SDValue();
4076 }
4077 const bool IsMax = (Larger == True);
4078 const bool IsSigned = ISD::isSignedIntSetCC(CC);
4079
4080 unsigned IntrinsicId;
4081 if (VT == MVT::i32) {
4082 if (IsSigned)
4083 IntrinsicId = IsMax ? Intrinsic::nvvm_max_i : Intrinsic::nvvm_min_i;
4084 else
4085 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ui : Intrinsic::nvvm_min_ui;
4086 } else {
4087 assert(VT == MVT::i64);
4088 if (IsSigned)
4089 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ll : Intrinsic::nvvm_min_ll;
4090 else
4091 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ull : Intrinsic::nvvm_min_ull;
4092 }
4093
4094 SDLoc DL(N);
4095 return DCI.DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
4096 DCI.DAG.getConstant(IntrinsicId, DL, VT), LHS, RHS);
4097}
4098
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004099enum OperandSignedness {
4100 Signed = 0,
4101 Unsigned,
4102 Unknown
4103};
4104
4105/// IsMulWideOperandDemotable - Checks if the provided DAG node is an operand
4106/// that can be demoted to \p OptSize bits without loss of information. The
4107/// signedness of the operand, if determinable, is placed in \p S.
4108static bool IsMulWideOperandDemotable(SDValue Op,
4109 unsigned OptSize,
4110 OperandSignedness &S) {
4111 S = Unknown;
4112
4113 if (Op.getOpcode() == ISD::SIGN_EXTEND ||
4114 Op.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4115 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004116 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004117 S = Signed;
4118 return true;
4119 }
4120 } else if (Op.getOpcode() == ISD::ZERO_EXTEND) {
4121 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004122 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004123 S = Unsigned;
4124 return true;
4125 }
4126 }
4127
4128 return false;
4129}
4130
4131/// AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can
4132/// be demoted to \p OptSize bits without loss of information. If the operands
4133/// contain a constant, it should appear as the RHS operand. The signedness of
4134/// the operands is placed in \p IsSigned.
4135static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS,
4136 unsigned OptSize,
4137 bool &IsSigned) {
4138
4139 OperandSignedness LHSSign;
4140
4141 // The LHS operand must be a demotable op
4142 if (!IsMulWideOperandDemotable(LHS, OptSize, LHSSign))
4143 return false;
4144
4145 // We should have been able to determine the signedness from the LHS
4146 if (LHSSign == Unknown)
4147 return false;
4148
4149 IsSigned = (LHSSign == Signed);
4150
4151 // The RHS can be a demotable op or a constant
4152 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(RHS)) {
Benjamin Kramer46e38f32016-06-08 10:01:20 +00004153 const APInt &Val = CI->getAPIntValue();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004154 if (LHSSign == Unsigned) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004155 return Val.isIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004156 } else {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004157 return Val.isSignedIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004158 }
4159 } else {
4160 OperandSignedness RHSSign;
4161 if (!IsMulWideOperandDemotable(RHS, OptSize, RHSSign))
4162 return false;
4163
Jingyue Wu4be014a2015-07-31 05:09:47 +00004164 return LHSSign == RHSSign;
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004165 }
4166}
4167
4168/// TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply
4169/// of M/2 bits that produces an M-bit result (i.e. mul.wide). This transform
4170/// works on both multiply DAG nodes and SHL DAG nodes with a constant shift
4171/// amount.
4172static SDValue TryMULWIDECombine(SDNode *N,
4173 TargetLowering::DAGCombinerInfo &DCI) {
4174 EVT MulType = N->getValueType(0);
4175 if (MulType != MVT::i32 && MulType != MVT::i64) {
4176 return SDValue();
4177 }
4178
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004179 SDLoc DL(N);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004180 unsigned OptSize = MulType.getSizeInBits() >> 1;
4181 SDValue LHS = N->getOperand(0);
4182 SDValue RHS = N->getOperand(1);
4183
4184 // Canonicalize the multiply so the constant (if any) is on the right
4185 if (N->getOpcode() == ISD::MUL) {
4186 if (isa<ConstantSDNode>(LHS)) {
4187 std::swap(LHS, RHS);
4188 }
4189 }
4190
4191 // If we have a SHL, determine the actual multiply amount
4192 if (N->getOpcode() == ISD::SHL) {
4193 ConstantSDNode *ShlRHS = dyn_cast<ConstantSDNode>(RHS);
4194 if (!ShlRHS) {
4195 return SDValue();
4196 }
4197
4198 APInt ShiftAmt = ShlRHS->getAPIntValue();
4199 unsigned BitWidth = MulType.getSizeInBits();
4200 if (ShiftAmt.sge(0) && ShiftAmt.slt(BitWidth)) {
4201 APInt MulVal = APInt(BitWidth, 1) << ShiftAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004202 RHS = DCI.DAG.getConstant(MulVal, DL, MulType);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004203 } else {
4204 return SDValue();
4205 }
4206 }
4207
4208 bool Signed;
4209 // Verify that our operands are demotable
4210 if (!AreMulWideOperandsDemotable(LHS, RHS, OptSize, Signed)) {
4211 return SDValue();
4212 }
4213
4214 EVT DemotedVT;
4215 if (MulType == MVT::i32) {
4216 DemotedVT = MVT::i16;
4217 } else {
4218 DemotedVT = MVT::i32;
4219 }
4220
4221 // Truncate the operands to the correct size. Note that these are just for
4222 // type consistency and will (likely) be eliminated in later phases.
4223 SDValue TruncLHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004224 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, LHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004225 SDValue TruncRHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004226 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, RHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004227
4228 unsigned Opc;
4229 if (Signed) {
4230 Opc = NVPTXISD::MUL_WIDE_SIGNED;
4231 } else {
4232 Opc = NVPTXISD::MUL_WIDE_UNSIGNED;
4233 }
4234
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004235 return DCI.DAG.getNode(Opc, DL, MulType, TruncLHS, TruncRHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004236}
4237
4238/// PerformMULCombine - Runs PTX-specific DAG combine patterns on MUL nodes.
4239static SDValue PerformMULCombine(SDNode *N,
4240 TargetLowering::DAGCombinerInfo &DCI,
4241 CodeGenOpt::Level OptLevel) {
4242 if (OptLevel > 0) {
4243 // Try mul.wide combining at OptLevel > 0
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00004244 if (SDValue Ret = TryMULWIDECombine(N, DCI))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004245 return Ret;
4246 }
4247
4248 return SDValue();
4249}
4250
4251/// PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
4252static SDValue PerformSHLCombine(SDNode *N,
4253 TargetLowering::DAGCombinerInfo &DCI,
4254 CodeGenOpt::Level OptLevel) {
4255 if (OptLevel > 0) {
4256 // Try mul.wide combining at OptLevel > 0
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00004257 if (SDValue Ret = TryMULWIDECombine(N, DCI))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004258 return Ret;
4259 }
4260
4261 return SDValue();
4262}
4263
4264SDValue NVPTXTargetLowering::PerformDAGCombine(SDNode *N,
4265 DAGCombinerInfo &DCI) const {
Justin Holewinski511664d2014-07-23 17:40:45 +00004266 CodeGenOpt::Level OptLevel = getTargetMachine().getOptLevel();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004267 switch (N->getOpcode()) {
4268 default: break;
4269 case ISD::ADD:
4270 case ISD::FADD:
Eric Christopherbef0a372015-01-30 01:50:07 +00004271 return PerformADDCombine(N, DCI, STI, OptLevel);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004272 case ISD::MUL:
4273 return PerformMULCombine(N, DCI, OptLevel);
4274 case ISD::SHL:
4275 return PerformSHLCombine(N, DCI, OptLevel);
4276 case ISD::AND:
4277 return PerformANDCombine(N, DCI);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004278 case ISD::SELECT:
4279 return PerformSELECTCombine(N, DCI);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004280 }
4281 return SDValue();
4282}
4283
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004284/// ReplaceVectorLoad - Convert vector loads into multi-output scalar loads.
4285static void ReplaceLoadVector(SDNode *N, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00004286 SmallVectorImpl<SDValue> &Results) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004287 EVT ResVT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004288 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004289
4290 assert(ResVT.isVector() && "Vector load must have vector type");
4291
4292 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
4293 // legal. We can (and should) split that into 2 loads of <2 x double> here
4294 // but I'm leaving that as a TODO for now.
4295 assert(ResVT.isSimple() && "Can only handle simple types");
4296 switch (ResVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004297 default:
4298 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004299 case MVT::v2i8:
4300 case MVT::v2i16:
4301 case MVT::v2i32:
4302 case MVT::v2i64:
4303 case MVT::v2f32:
4304 case MVT::v2f64:
4305 case MVT::v4i8:
4306 case MVT::v4i16:
4307 case MVT::v4i32:
4308 case MVT::v4f32:
4309 // This is a "native" vector type
4310 break;
4311 }
4312
Justin Holewinskiac451062014-07-16 19:45:35 +00004313 LoadSDNode *LD = cast<LoadSDNode>(N);
4314
4315 unsigned Align = LD->getAlignment();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004316 auto &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00004317 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004318 TD.getPrefTypeAlignment(ResVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00004319 if (Align < PrefAlign) {
4320 // This load is not sufficiently aligned, so bail out and let this vector
4321 // load be scalarized. Note that we may still be able to emit smaller
4322 // vector loads. For example, if we are loading a <4 x float> with an
4323 // alignment of 8, this check will fail but the legalizer will try again
4324 // with 2 x <2 x float>, which will succeed with an alignment of 8.
4325 return;
4326 }
4327
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004328 EVT EltVT = ResVT.getVectorElementType();
4329 unsigned NumElts = ResVT.getVectorNumElements();
4330
4331 // Since LoadV2 is a target node, we cannot rely on DAG type legalization.
4332 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004333 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004334 bool NeedTrunc = false;
4335 if (EltVT.getSizeInBits() < 16) {
4336 EltVT = MVT::i16;
4337 NeedTrunc = true;
4338 }
4339
4340 unsigned Opcode = 0;
4341 SDVTList LdResVTs;
4342
4343 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004344 default:
4345 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004346 case 2:
4347 Opcode = NVPTXISD::LoadV2;
4348 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4349 break;
4350 case 4: {
4351 Opcode = NVPTXISD::LoadV4;
4352 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004353 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004354 break;
4355 }
4356 }
4357
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004358 // Copy regular operands
Benjamin Kramerea68a942015-02-19 15:26:17 +00004359 SmallVector<SDValue, 8> OtherOps(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004360
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004361 // The select routine does not have access to the LoadSDNode instance, so
4362 // pass along the extension information
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004363 OtherOps.push_back(DAG.getIntPtrConstant(LD->getExtensionType(), DL));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004364
Craig Topper206fcd42014-04-26 19:29:41 +00004365 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4366 LD->getMemoryVT(),
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004367 LD->getMemOperand());
4368
4369 SmallVector<SDValue, 4> ScalarRes;
4370
4371 for (unsigned i = 0; i < NumElts; ++i) {
4372 SDValue Res = NewLD.getValue(i);
4373 if (NeedTrunc)
4374 Res = DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
4375 ScalarRes.push_back(Res);
4376 }
4377
4378 SDValue LoadChain = NewLD.getValue(NumElts);
4379
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004380 SDValue BuildVec = DAG.getBuildVector(ResVT, DL, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004381
4382 Results.push_back(BuildVec);
4383 Results.push_back(LoadChain);
4384}
4385
Justin Holewinski0497ab12013-03-30 14:29:21 +00004386static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG,
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004387 SmallVectorImpl<SDValue> &Results) {
4388 SDValue Chain = N->getOperand(0);
4389 SDValue Intrin = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004390 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004391
4392 // Get the intrinsic ID
4393 unsigned IntrinNo = cast<ConstantSDNode>(Intrin.getNode())->getZExtValue();
Justin Holewinski0497ab12013-03-30 14:29:21 +00004394 switch (IntrinNo) {
4395 default:
4396 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004397 case Intrinsic::nvvm_ldg_global_i:
4398 case Intrinsic::nvvm_ldg_global_f:
4399 case Intrinsic::nvvm_ldg_global_p:
4400 case Intrinsic::nvvm_ldu_global_i:
4401 case Intrinsic::nvvm_ldu_global_f:
4402 case Intrinsic::nvvm_ldu_global_p: {
4403 EVT ResVT = N->getValueType(0);
4404
4405 if (ResVT.isVector()) {
4406 // Vector LDG/LDU
4407
4408 unsigned NumElts = ResVT.getVectorNumElements();
4409 EVT EltVT = ResVT.getVectorElementType();
4410
Justin Holewinskif8f70912013-06-28 17:57:59 +00004411 // Since LDU/LDG are target nodes, we cannot rely on DAG type
4412 // legalization.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004413 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004414 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004415 bool NeedTrunc = false;
4416 if (EltVT.getSizeInBits() < 16) {
4417 EltVT = MVT::i16;
4418 NeedTrunc = true;
4419 }
4420
4421 unsigned Opcode = 0;
4422 SDVTList LdResVTs;
4423
4424 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004425 default:
4426 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004427 case 2:
Justin Holewinski0497ab12013-03-30 14:29:21 +00004428 switch (IntrinNo) {
4429 default:
4430 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004431 case Intrinsic::nvvm_ldg_global_i:
4432 case Intrinsic::nvvm_ldg_global_f:
4433 case Intrinsic::nvvm_ldg_global_p:
4434 Opcode = NVPTXISD::LDGV2;
4435 break;
4436 case Intrinsic::nvvm_ldu_global_i:
4437 case Intrinsic::nvvm_ldu_global_f:
4438 case Intrinsic::nvvm_ldu_global_p:
4439 Opcode = NVPTXISD::LDUV2;
4440 break;
4441 }
4442 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4443 break;
4444 case 4: {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004445 switch (IntrinNo) {
4446 default:
4447 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004448 case Intrinsic::nvvm_ldg_global_i:
4449 case Intrinsic::nvvm_ldg_global_f:
4450 case Intrinsic::nvvm_ldg_global_p:
4451 Opcode = NVPTXISD::LDGV4;
4452 break;
4453 case Intrinsic::nvvm_ldu_global_i:
4454 case Intrinsic::nvvm_ldu_global_f:
4455 case Intrinsic::nvvm_ldu_global_p:
4456 Opcode = NVPTXISD::LDUV4;
4457 break;
4458 }
4459 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004460 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004461 break;
4462 }
4463 }
4464
4465 SmallVector<SDValue, 8> OtherOps;
4466
4467 // Copy regular operands
4468
4469 OtherOps.push_back(Chain); // Chain
Justin Holewinski0497ab12013-03-30 14:29:21 +00004470 // Skip operand 1 (intrinsic ID)
Justin Holewinskif8f70912013-06-28 17:57:59 +00004471 // Others
Benjamin Kramerea68a942015-02-19 15:26:17 +00004472 OtherOps.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004473
4474 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4475
Craig Topper206fcd42014-04-26 19:29:41 +00004476 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4477 MemSD->getMemoryVT(),
4478 MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004479
4480 SmallVector<SDValue, 4> ScalarRes;
4481
4482 for (unsigned i = 0; i < NumElts; ++i) {
4483 SDValue Res = NewLD.getValue(i);
4484 if (NeedTrunc)
Justin Holewinski0497ab12013-03-30 14:29:21 +00004485 Res =
4486 DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004487 ScalarRes.push_back(Res);
4488 }
4489
4490 SDValue LoadChain = NewLD.getValue(NumElts);
4491
Justin Holewinski0497ab12013-03-30 14:29:21 +00004492 SDValue BuildVec =
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004493 DAG.getBuildVector(ResVT, DL, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004494
4495 Results.push_back(BuildVec);
4496 Results.push_back(LoadChain);
4497 } else {
4498 // i8 LDG/LDU
4499 assert(ResVT.isSimple() && ResVT.getSimpleVT().SimpleTy == MVT::i8 &&
4500 "Custom handling of non-i8 ldu/ldg?");
4501
4502 // Just copy all operands as-is
Benjamin Kramerea68a942015-02-19 15:26:17 +00004503 SmallVector<SDValue, 4> Ops(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004504
4505 // Force output to i16
4506 SDVTList LdResVTs = DAG.getVTList(MVT::i16, MVT::Other);
4507
4508 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4509
4510 // We make sure the memory type is i8, which will be used during isel
4511 // to select the proper instruction.
Justin Holewinski0497ab12013-03-30 14:29:21 +00004512 SDValue NewLD =
Craig Topper206fcd42014-04-26 19:29:41 +00004513 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, DL, LdResVTs, Ops,
4514 MVT::i8, MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004515
Justin Holewinskie8c93e32013-07-01 12:58:48 +00004516 Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i8,
4517 NewLD.getValue(0)));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004518 Results.push_back(NewLD.getValue(1));
4519 }
4520 }
4521 }
4522}
4523
Justin Holewinski0497ab12013-03-30 14:29:21 +00004524void NVPTXTargetLowering::ReplaceNodeResults(
4525 SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004526 switch (N->getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004527 default:
4528 report_fatal_error("Unhandled custom legalization");
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004529 case ISD::LOAD:
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004530 ReplaceLoadVector(N, DAG, Results);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004531 return;
4532 case ISD::INTRINSIC_W_CHAIN:
4533 ReplaceINTRINSIC_W_CHAIN(N, DAG, Results);
4534 return;
4535 }
4536}
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004537
4538// Pin NVPTXSection's and NVPTXTargetObjectFile's vtables to this file.
4539void NVPTXSection::anchor() {}
4540
4541NVPTXTargetObjectFile::~NVPTXTargetObjectFile() {
Rafael Espindola28409302015-10-07 20:32:24 +00004542 delete static_cast<NVPTXSection *>(TextSection);
4543 delete static_cast<NVPTXSection *>(DataSection);
4544 delete static_cast<NVPTXSection *>(BSSSection);
4545 delete static_cast<NVPTXSection *>(ReadOnlySection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004546
Rafael Espindola28409302015-10-07 20:32:24 +00004547 delete static_cast<NVPTXSection *>(StaticCtorSection);
4548 delete static_cast<NVPTXSection *>(StaticDtorSection);
4549 delete static_cast<NVPTXSection *>(LSDASection);
4550 delete static_cast<NVPTXSection *>(EHFrameSection);
4551 delete static_cast<NVPTXSection *>(DwarfAbbrevSection);
4552 delete static_cast<NVPTXSection *>(DwarfInfoSection);
4553 delete static_cast<NVPTXSection *>(DwarfLineSection);
4554 delete static_cast<NVPTXSection *>(DwarfFrameSection);
4555 delete static_cast<NVPTXSection *>(DwarfPubTypesSection);
4556 delete static_cast<const NVPTXSection *>(DwarfDebugInlineSection);
4557 delete static_cast<NVPTXSection *>(DwarfStrSection);
4558 delete static_cast<NVPTXSection *>(DwarfLocSection);
4559 delete static_cast<NVPTXSection *>(DwarfARangesSection);
4560 delete static_cast<NVPTXSection *>(DwarfRangesSection);
Amjad Aboudd7cfb482016-01-07 14:28:20 +00004561 delete static_cast<NVPTXSection *>(DwarfMacinfoSection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004562}
Rafael Espindola35a12a82014-11-12 01:27:22 +00004563
Rafael Espindola0709a7b2015-05-21 19:20:38 +00004564MCSection *
Rafael Espindola35a12a82014-11-12 01:27:22 +00004565NVPTXTargetObjectFile::SelectSectionForGlobal(const GlobalValue *GV,
4566 SectionKind Kind, Mangler &Mang,
4567 const TargetMachine &TM) const {
4568 return getDataSection();
4569}