blob: 0fd593fcfbe16b7e54eb3a1e929148f99bd9caca [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsInstPrinter.cpp - Convert Mips MCInst to assembly syntax ------===//
Akira Hatanaka9c6028f2011-07-07 23:56:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an Mips MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000014#include "MipsInstPrinter.h"
Petar Jovanovica5da5882014-02-04 18:41:57 +000015#include "MCTargetDesc/MipsMCExpr.h"
Chandler Carruth442f7842014-03-04 10:07:28 +000016#include "MipsInstrInfo.h"
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +000017#include "llvm/ADT/StringExtras.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000018#include "llvm/MC/MCExpr.h"
19#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +000021#include "llvm/MC/MCSymbol.h"
Benjamin Kramerdbdff472011-07-08 20:18:13 +000022#include "llvm/Support/ErrorHandling.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000023#include "llvm/Support/raw_ostream.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000024using namespace llvm;
25
Chandler Carruth84e68b22014-04-22 02:41:26 +000026#define DEBUG_TYPE "asm-printer"
27
Jack Carter9c1a0272013-02-05 08:32:10 +000028#define PRINT_ALIAS_INSTR
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000029#include "MipsGenAsmWriter.inc"
30
Akira Hatanaka53900e52013-07-26 18:34:25 +000031template<unsigned R>
32static bool isReg(const MCInst &MI, unsigned OpNo) {
33 assert(MI.getOperand(OpNo).isReg() && "Register operand expected.");
34 return MI.getOperand(OpNo).getReg() == R;
35}
36
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000037const char* Mips::MipsFCCToString(Mips::CondCode CC) {
38 switch (CC) {
39 case FCOND_F:
40 case FCOND_T: return "f";
41 case FCOND_UN:
42 case FCOND_OR: return "un";
43 case FCOND_OEQ:
44 case FCOND_UNE: return "eq";
45 case FCOND_UEQ:
46 case FCOND_ONE: return "ueq";
47 case FCOND_OLT:
48 case FCOND_UGE: return "olt";
49 case FCOND_ULT:
50 case FCOND_OGE: return "ult";
51 case FCOND_OLE:
52 case FCOND_UGT: return "ole";
53 case FCOND_ULE:
54 case FCOND_OGT: return "ule";
55 case FCOND_SF:
56 case FCOND_ST: return "sf";
57 case FCOND_NGLE:
58 case FCOND_GLE: return "ngle";
59 case FCOND_SEQ:
60 case FCOND_SNE: return "seq";
61 case FCOND_NGL:
62 case FCOND_GL: return "ngl";
63 case FCOND_LT:
64 case FCOND_NLT: return "lt";
65 case FCOND_NGE:
66 case FCOND_GE: return "nge";
67 case FCOND_LE:
68 case FCOND_NLE: return "le";
69 case FCOND_NGT:
70 case FCOND_GT: return "ngt";
71 }
Benjamin Kramerdbdff472011-07-08 20:18:13 +000072 llvm_unreachable("Impossible condition code!");
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000073}
74
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000075void MipsInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Benjamin Kramer20baffb2011-11-06 20:37:06 +000076 OS << '$' << StringRef(getRegisterName(RegNo)).lower();
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000077}
78
Owen Andersona0c3b972011-09-15 23:38:46 +000079void MipsInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
Akira Hatanakab46d0232015-03-27 20:36:02 +000080 StringRef Annot, const MCSubtargetInfo &STI) {
Akira Hatanaka7d33c782012-07-05 19:26:38 +000081 switch (MI->getOpcode()) {
82 default:
83 break;
84 case Mips::RDHWR:
85 case Mips::RDHWR64:
86 O << "\t.set\tpush\n";
87 O << "\t.set\tmips32r2\n";
Reed Kotlere0a34ee2013-12-08 16:51:52 +000088 break;
89 case Mips::Save16:
Reed Kotler5bde5c32013-12-11 03:32:44 +000090 O << "\tsave\t";
91 printSaveRestore(MI, O);
92 O << " # 16 bit inst\n";
93 return;
Reed Kotlere0a34ee2013-12-08 16:51:52 +000094 case Mips::SaveX16:
95 O << "\tsave\t";
96 printSaveRestore(MI, O);
97 O << "\n";
98 return;
99 case Mips::Restore16:
Reed Kotler5bde5c32013-12-11 03:32:44 +0000100 O << "\trestore\t";
101 printSaveRestore(MI, O);
102 O << " # 16 bit inst\n";
103 return;
Reed Kotlere0a34ee2013-12-08 16:51:52 +0000104 case Mips::RestoreX16:
105 O << "\trestore\t";
106 printSaveRestore(MI, O);
107 O << "\n";
108 return;
Akira Hatanaka7d33c782012-07-05 19:26:38 +0000109 }
110
Jack Carter9c1a0272013-02-05 08:32:10 +0000111 // Try to print any aliases first.
Akira Hatanaka53900e52013-07-26 18:34:25 +0000112 if (!printAliasInstr(MI, O) && !printAlias(*MI, O))
Jack Carter9c1a0272013-02-05 08:32:10 +0000113 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000114 printAnnotation(O, Annot);
Akira Hatanaka7d33c782012-07-05 19:26:38 +0000115
116 switch (MI->getOpcode()) {
117 default:
118 break;
119 case Mips::RDHWR:
120 case Mips::RDHWR64:
121 O << "\n\t.set\tpop";
122 }
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000123}
124
125void MipsInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
126 raw_ostream &O) {
127 const MCOperand &Op = MI->getOperand(OpNo);
128 if (Op.isReg()) {
129 printRegName(O, Op.getReg());
130 return;
131 }
Jia Liuf54f60f2012-02-28 07:46:26 +0000132
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000133 if (Op.isImm()) {
Simon Atanasyan58ee8752016-03-17 10:43:36 +0000134 O << formatImm(Op.getImm());
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000135 return;
136 }
Jia Liuf54f60f2012-02-28 07:46:26 +0000137
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000138 assert(Op.isExpr() && "unknown operand kind in printOperand");
Daniel Sanders6ba3dd62016-06-03 09:53:06 +0000139 Op.getExpr()->print(O, &MAI, true);
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000140}
141
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000142template <unsigned Bits, unsigned Offset>
143void MipsInstPrinter::printUImm(const MCInst *MI, int opNum, raw_ostream &O) {
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000144 const MCOperand &MO = MI->getOperand(opNum);
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000145 if (MO.isImm()) {
146 uint64_t Imm = MO.getImm();
147 Imm -= Offset;
148 Imm &= (1 << Bits) - 1;
149 Imm += Offset;
Simon Atanasyan58ee8752016-03-17 10:43:36 +0000150 O << formatImm(Imm);
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000151 return;
152 }
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000153
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000154 printOperand(MI, opNum, O);
Daniel Sanders7e51fe12013-09-27 11:48:57 +0000155}
156
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000157void MipsInstPrinter::
158printMemOperand(const MCInst *MI, int opNum, raw_ostream &O) {
159 // Load/Store memory operands -- imm($reg)
160 // If PIC target the target is loaded as the
161 // pattern lw $25,%call16($28)
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000162
163 // opNum can be invalid if instruction had reglist as operand.
164 // MemOperand is always last operand of instruction (base + offset).
165 switch (MI->getOpcode()) {
166 default:
167 break;
168 case Mips::SWM32_MM:
169 case Mips::LWM32_MM:
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000170 case Mips::SWM16_MM:
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000171 case Mips::SWM16_MMR6:
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000172 case Mips::LWM16_MM:
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000173 case Mips::LWM16_MMR6:
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000174 opNum = MI->getNumOperands() - 2;
175 break;
176 }
177
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000178 printOperand(MI, opNum+1, O);
179 O << "(";
180 printOperand(MI, opNum, O);
181 O << ")";
182}
183
184void MipsInstPrinter::
185printMemOperandEA(const MCInst *MI, int opNum, raw_ostream &O) {
186 // when using stack locations for not load/store instructions
187 // print the same way as all normal 3 operand instructions.
188 printOperand(MI, opNum, O);
189 O << ", ";
190 printOperand(MI, opNum+1, O);
191 return;
192}
193
194void MipsInstPrinter::
195printFCCOperand(const MCInst *MI, int opNum, raw_ostream &O) {
196 const MCOperand& MO = MI->getOperand(opNum);
197 O << MipsFCCToString((Mips::CondCode)MO.getImm());
198}
Akira Hatanaka53900e52013-07-26 18:34:25 +0000199
Daniel Sanders26307182013-09-24 14:20:00 +0000200void MipsInstPrinter::
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000201printRegisterPair(const MCInst *MI, int opNum, raw_ostream &O) {
202 printRegName(O, MI->getOperand(opNum).getReg());
203}
204
205void MipsInstPrinter::
Daniel Sanders26307182013-09-24 14:20:00 +0000206printSHFMask(const MCInst *MI, int opNum, raw_ostream &O) {
207 llvm_unreachable("TODO");
208}
209
Akira Hatanaka53900e52013-07-26 18:34:25 +0000210bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI,
211 unsigned OpNo, raw_ostream &OS) {
212 OS << "\t" << Str << "\t";
213 printOperand(&MI, OpNo, OS);
214 return true;
215}
216
217bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI,
218 unsigned OpNo0, unsigned OpNo1,
219 raw_ostream &OS) {
220 printAlias(Str, MI, OpNo0, OS);
221 OS << ", ";
222 printOperand(&MI, OpNo1, OS);
223 return true;
224}
225
226bool MipsInstPrinter::printAlias(const MCInst &MI, raw_ostream &OS) {
227 switch (MI.getOpcode()) {
228 case Mips::BEQ:
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000229 case Mips::BEQ_MM:
Akira Hatanaka2c544d82013-09-06 23:40:15 +0000230 // beq $zero, $zero, $L2 => b $L2
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000231 // beq $r0, $zero, $L2 => beqz $r0, $L2
Akira Hatanaka92ec3bd2013-09-07 00:26:26 +0000232 return (isReg<Mips::ZERO>(MI, 0) && isReg<Mips::ZERO>(MI, 1) &&
233 printAlias("b", MI, 2, OS)) ||
234 (isReg<Mips::ZERO>(MI, 1) && printAlias("beqz", MI, 0, 2, OS));
Akira Hatanaka53900e52013-07-26 18:34:25 +0000235 case Mips::BEQ64:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000236 // beq $r0, $zero, $L2 => beqz $r0, $L2
237 return isReg<Mips::ZERO_64>(MI, 1) && printAlias("beqz", MI, 0, 2, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000238 case Mips::BNE:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000239 // bne $r0, $zero, $L2 => bnez $r0, $L2
240 return isReg<Mips::ZERO>(MI, 1) && printAlias("bnez", MI, 0, 2, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000241 case Mips::BNE64:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000242 // bne $r0, $zero, $L2 => bnez $r0, $L2
243 return isReg<Mips::ZERO_64>(MI, 1) && printAlias("bnez", MI, 0, 2, OS);
Akira Hatanaka5973e832013-07-30 20:24:24 +0000244 case Mips::BGEZAL:
245 // bgezal $zero, $L1 => bal $L1
246 return isReg<Mips::ZERO>(MI, 0) && printAlias("bal", MI, 1, OS);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000247 case Mips::BC1T:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000248 // bc1t $fcc0, $L1 => bc1t $L1
249 return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1t", MI, 1, OS);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000250 case Mips::BC1F:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000251 // bc1f $fcc0, $L1 => bc1f $L1
252 return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1f", MI, 1, OS);
Akira Hatanaka34a32c02013-08-06 22:20:40 +0000253 case Mips::JALR:
254 // jalr $ra, $r1 => jalr $r1
255 return isReg<Mips::RA>(MI, 0) && printAlias("jalr", MI, 1, OS);
256 case Mips::JALR64:
257 // jalr $ra, $r1 => jalr $r1
258 return isReg<Mips::RA_64>(MI, 0) && printAlias("jalr", MI, 1, OS);
Akira Hatanakae2a39e72013-08-06 22:35:29 +0000259 case Mips::NOR:
Akira Hatanaka39f915b52013-08-21 01:18:46 +0000260 case Mips::NOR_MM:
Zlatko Buljand2ed9c62016-06-15 07:46:24 +0000261 case Mips::NOR_MMR6:
Akira Hatanakae2a39e72013-08-06 22:35:29 +0000262 // nor $r0, $r1, $zero => not $r0, $r1
263 return isReg<Mips::ZERO>(MI, 2) && printAlias("not", MI, 0, 1, OS);
264 case Mips::NOR64:
265 // nor $r0, $r1, $zero => not $r0, $r1
266 return isReg<Mips::ZERO_64>(MI, 2) && printAlias("not", MI, 0, 1, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000267 case Mips::OR:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000268 // or $r0, $r1, $zero => move $r0, $r1
269 return isReg<Mips::ZERO>(MI, 2) && printAlias("move", MI, 0, 1, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000270 default: return false;
271 }
Akira Hatanaka53900e52013-07-26 18:34:25 +0000272}
Reed Kotlere0a34ee2013-12-08 16:51:52 +0000273
274void MipsInstPrinter::printSaveRestore(const MCInst *MI, raw_ostream &O) {
275 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
276 if (i != 0) O << ", ";
277 if (MI->getOperand(i).isReg())
278 printRegName(O, MI->getOperand(i).getReg());
279 else
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000280 printUImm<16>(MI, i, O);
Reed Kotlere0a34ee2013-12-08 16:51:52 +0000281 }
282}
283
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000284void MipsInstPrinter::
285printRegisterList(const MCInst *MI, int opNum, raw_ostream &O) {
286 // - 2 because register List is always first operand of instruction and it is
287 // always followed by memory operand (base + offset).
288 for (int i = opNum, e = MI->getNumOperands() - 2; i != e; ++i) {
289 if (i != opNum)
290 O << ", ";
291 printRegName(O, MI->getOperand(i).getReg());
292 }
293}