blob: 6c5763f161bf2f3ea07bde6667da4421646002bf [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00009//
Eric Christopher5dc19f92011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000013
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanakae2489122011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 3, [SDTCisInt<0>,
28 SDTCisVT<1, i32>,
29 SDTCisVT<2, OtherVT>]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +000030def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000031 SDTCisVT<2, i32>]>;
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000032def SDT_MipsCMovFP : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisVT<2, i32>,
33 SDTCisSameAs<1, 3>]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000034def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>;
Akira Hatanaka27916972011-04-15 19:52:08 +000035def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
36 SDTCisVT<1, i32>,
37 SDTCisSameAs<1, 2>]>;
38def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
39 SDTCisVT<1, f64>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000040 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000041
Akira Hatanakaa5352702011-03-31 18:26:17 +000042def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
43def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
44def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000045def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanakaa5352702011-03-31 18:26:17 +000046 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000047def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>;
Akira Hatanaka27916972011-04-15 19:52:08 +000048def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
49def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
50 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000051
52// Operand for printing out a condition code.
Akira Hatanaka71928e62012-04-17 18:03:21 +000053let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054 def condcode : Operand<i32>;
55
Akira Hatanakae2489122011-04-15 21:51:11 +000056//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057// Feature predicates.
Akira Hatanakae2489122011-04-15 21:51:11 +000058//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000059
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000060def IsFP64bit : Predicate<"Subtarget.isFP64bit()">,
61 AssemblerPredicate<"FeatureFP64Bit">;
62def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">,
63 AssemblerPredicate<"!FeatureFP64Bit">;
64def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">,
65 AssemblerPredicate<"FeatureSingleFloat">;
66def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">,
67 AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000068
Daniel Sanders5b864d02014-05-07 14:25:43 +000069//===----------------------------------------------------------------------===//
70// Mips FGR size adjectives.
71// They are mutually exclusive.
72//===----------------------------------------------------------------------===//
73
74class FGR_32 { list<Predicate> FGRPredicates = [NotFP64bit]; }
75class FGR_64 { list<Predicate> FGRPredicates = [IsFP64bit]; }
76
77//===----------------------------------------------------------------------===//
78
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +000079// FP immediate patterns.
80def fpimm0 : PatLeaf<(fpimm), [{
81 return N->isExactlyValue(+0.0);
82}]>;
83
84def fpimm0neg : PatLeaf<(fpimm), [{
85 return N->isExactlyValue(-0.0);
86}]>;
87
Akira Hatanakae2489122011-04-15 21:51:11 +000088//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000089// Instruction Class Templates
90//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000091// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000092//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000093// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000094// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000095// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000096// D32 - double precision in 16 32bit even fp registers
97// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000098//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000099// Only S32 and D32 are supported right now.
Akira Hatanakae2489122011-04-15 21:51:11 +0000100//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000101
Vladimir Medic64828a12013-07-16 10:07:14 +0000102class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm,
Akira Hatanaka29b51382012-12-13 01:07:37 +0000103 SDPatternOperator OpNode= null_frag> :
104 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
105 !strconcat(opstr, "\t$fd, $fs, $ft"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000106 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR, opstr> {
Akira Hatanaka29b51382012-12-13 01:07:37 +0000107 let isCommutable = IsComm;
108}
109
110multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
111 SDPatternOperator OpNode = null_frag> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000112 def _D32 : MMRel, ADDS_FT<opstr, AFGR64Opnd, Itin, IsComm, OpNode>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000113 AdditionalRequires<[NotFP64bit]>;
Zoran Jovanovicce024862013-12-20 15:44:08 +0000114 def _D64 : ADDS_FT<opstr, FGR64Opnd, Itin,
115 IsComm, OpNode>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000116 AdditionalRequires<[IsFP64bit]> {
Akira Hatanaka29b51382012-12-13 01:07:37 +0000117 string DecoderNamespace = "Mips64";
118 }
119}
120
Vladimir Medic64828a12013-07-16 10:07:14 +0000121class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000122 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
123 InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000124 [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>,
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000125 NeverHasSideEffects;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000126
127multiclass ABSS_M<string opstr, InstrItinClass Itin,
128 SDPatternOperator OpNode= null_frag> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000129 def _D32 : MMRel, ABSS_FT<opstr, AFGR64Opnd, AFGR64Opnd, Itin, OpNode>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000130 AdditionalRequires<[NotFP64bit]>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000131 def _D64 : ABSS_FT<opstr, FGR64Opnd, FGR64Opnd, Itin, OpNode>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000132 AdditionalRequires<[IsFP64bit]> {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000133 string DecoderNamespace = "Mips64";
134 }
135}
136
137multiclass ROUND_M<string opstr, InstrItinClass Itin> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000138 def _D32 : MMRel, ABSS_FT<opstr, FGR32Opnd, AFGR64Opnd, Itin>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000139 AdditionalRequires<[NotFP64bit]>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000140 def _D64 : ABSS_FT<opstr, FGR32Opnd, FGR64Opnd, Itin>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000141 AdditionalRequires<[IsFP64bit]> {
Akira Hatanakadea8f612012-12-13 01:14:07 +0000142 let DecoderNamespace = "Mips64";
143 }
144}
145
Vladimir Medic64828a12013-07-16 10:07:14 +0000146class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000147 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
148 InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000149 [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>;
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000150
Vladimir Medic64828a12013-07-16 10:07:14 +0000151class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000152 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
153 InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000154 [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR, opstr>;
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000155
Vladimir Medic233dd512013-06-24 10:05:34 +0000156class LW_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000157 SDPatternOperator OpNode= null_frag> :
158 InstSE<(outs RC:$rt), (ins mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000159 [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr> {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000160 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000161 let mayLoad = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000162}
163
Vladimir Medic233dd512013-06-24 10:05:34 +0000164class SW_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000165 SDPatternOperator OpNode= null_frag> :
166 InstSE<(outs), (ins RC:$rt, mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000167 [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr> {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000168 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000169 let mayStore = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000170}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000171
Vladimir Medic64828a12013-07-16 10:07:14 +0000172class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000173 SDPatternOperator OpNode = null_frag> :
174 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
175 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000176 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin,
177 FrmFR, opstr>;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000178
Vladimir Medic64828a12013-07-16 10:07:14 +0000179class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000180 SDPatternOperator OpNode = null_frag> :
181 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
182 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
183 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))],
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000184 Itin, FrmFR, opstr>;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000185
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000186class LWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000187 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000188 InstSE<(outs DRC:$fd), (ins PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000189 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000190 [(set DRC:$fd, (OpNode (add iPTR:$base, iPTR:$index)))], Itin,
191 FrmFI, opstr> {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000192 let AddedComplexity = 20;
193}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000194
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000195class SWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000196 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000197 InstSE<(outs), (ins DRC:$fs, PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000198 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000199 [(OpNode DRC:$fs, (add iPTR:$base, iPTR:$index))], Itin,
200 FrmFI, opstr> {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000201 let AddedComplexity = 20;
202}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000203
Zoran Jovanovicce024862013-12-20 15:44:08 +0000204class BC1F_FT<string opstr, DAGOperand opnd, InstrItinClass Itin,
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000205 SDPatternOperator Op = null_frag> :
Zoran Jovanovicce024862013-12-20 15:44:08 +0000206 InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset),
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000207 !strconcat(opstr, "\t$fcc, $offset"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000208 [(MipsFPBrcond Op, FCCRegsOpnd:$fcc, bb:$offset)], Itin,
209 FrmFI, opstr> {
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000210 let isBranch = 1;
211 let isTerminator = 1;
212 let hasDelaySlot = 1;
213 let Defs = [AT];
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000214}
215
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000216class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin,
217 SDPatternOperator OpNode = null_frag> :
218 InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond),
219 !strconcat("c.$cond.", typestr, "\t$fs, $ft"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000220 [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR,
221 !strconcat("c.$cond.", typestr)> {
Akira Hatanaka55f69b32013-07-26 19:01:56 +0000222 let Defs = [FCC0];
Vladimir Medic64828a12013-07-16 10:07:14 +0000223 let isCodeGenOnly = 1;
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000224}
225
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000226class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC,
227 InstrItinClass itin> :
Vladimir Medic64828a12013-07-16 10:07:14 +0000228 InstSE<(outs), (ins RC:$fs, RC:$ft),
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000229 !strconcat("c.", CondStr, ".", Typestr, "\t$fs, $ft"), [], itin,
Vladimir Medic64828a12013-07-16 10:07:14 +0000230 FrmFR>;
231
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000232multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt,
233 InstrItinClass itin> {
234 def C_F_#NAME : C_COND_FT<"f", TypeStr, RC, itin>, C_COND_FM<fmt, 0>;
235 def C_UN_#NAME : C_COND_FT<"un", TypeStr, RC, itin>, C_COND_FM<fmt, 1>;
236 def C_EQ_#NAME : C_COND_FT<"eq", TypeStr, RC, itin>, C_COND_FM<fmt, 2>;
237 def C_UEQ_#NAME : C_COND_FT<"ueq", TypeStr, RC, itin>, C_COND_FM<fmt, 3>;
238 def C_OLT_#NAME : C_COND_FT<"olt", TypeStr, RC, itin>, C_COND_FM<fmt, 4>;
239 def C_ULT_#NAME : C_COND_FT<"ult", TypeStr, RC, itin>, C_COND_FM<fmt, 5>;
240 def C_OLE_#NAME : C_COND_FT<"ole", TypeStr, RC, itin>, C_COND_FM<fmt, 6>;
241 def C_ULE_#NAME : C_COND_FT<"ule", TypeStr, RC, itin>, C_COND_FM<fmt, 7>;
242 def C_SF_#NAME : C_COND_FT<"sf", TypeStr, RC, itin>, C_COND_FM<fmt, 8>;
243 def C_NGLE_#NAME : C_COND_FT<"ngle", TypeStr, RC, itin>, C_COND_FM<fmt, 9>;
244 def C_SEQ_#NAME : C_COND_FT<"seq", TypeStr, RC, itin>, C_COND_FM<fmt, 10>;
245 def C_NGL_#NAME : C_COND_FT<"ngl", TypeStr, RC, itin>, C_COND_FM<fmt, 11>;
246 def C_LT_#NAME : C_COND_FT<"lt", TypeStr, RC, itin>, C_COND_FM<fmt, 12>;
247 def C_NGE_#NAME : C_COND_FT<"nge", TypeStr, RC, itin>, C_COND_FM<fmt, 13>;
248 def C_LE_#NAME : C_COND_FT<"le", TypeStr, RC, itin>, C_COND_FM<fmt, 14>;
249 def C_NGT_#NAME : C_COND_FT<"ngt", TypeStr, RC, itin>, C_COND_FM<fmt, 15>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000250}
251
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000252defm S : C_COND_M<"s", FGR32Opnd, 16, II_C_CC_S>;
253defm D32 : C_COND_M<"d", AFGR64Opnd, 17, II_C_CC_D>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000254 AdditionalRequires<[NotFP64bit]>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000255let DecoderNamespace = "Mips64" in
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000256defm D64 : C_COND_M<"d", FGR64Opnd, 17, II_C_CC_D>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000257 AdditionalRequires<[IsFP64bit]>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000258
Akira Hatanakae2489122011-04-15 21:51:11 +0000259//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000260// Floating Point Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000261//===----------------------------------------------------------------------===//
Daniel Sanders555f4c52014-01-21 10:56:23 +0000262def ROUND_W_S : MMRel, ABSS_FT<"round.w.s", FGR32Opnd, FGR32Opnd, II_ROUND>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000263 ABSS_FM<0xc, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000264def TRUNC_W_S : MMRel, ABSS_FT<"trunc.w.s", FGR32Opnd, FGR32Opnd, II_TRUNC>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000265 ABSS_FM<0xd, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000266def CEIL_W_S : MMRel, ABSS_FT<"ceil.w.s", FGR32Opnd, FGR32Opnd, II_CEIL>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000267 ABSS_FM<0xe, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000268def FLOOR_W_S : MMRel, ABSS_FT<"floor.w.s", FGR32Opnd, FGR32Opnd, II_FLOOR>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000269 ABSS_FM<0xf, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000270def CVT_W_S : MMRel, ABSS_FT<"cvt.w.s", FGR32Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000271 ABSS_FM<0x24, 16>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000272
Daniel Sanders555f4c52014-01-21 10:56:23 +0000273defm ROUND_W : ROUND_M<"round.w.d", II_ROUND>, ABSS_FM<0xc, 17>;
274defm TRUNC_W : ROUND_M<"trunc.w.d", II_TRUNC>, ABSS_FM<0xd, 17>;
275defm CEIL_W : ROUND_M<"ceil.w.d", II_CEIL>, ABSS_FM<0xe, 17>;
276defm FLOOR_W : ROUND_M<"floor.w.d", II_FLOOR>, ABSS_FM<0xf, 17>;
277defm CVT_W : ROUND_M<"cvt.w.d", II_CVT>, ABSS_FM<0x24, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000278
Daniel Sanders5b864d02014-05-07 14:25:43 +0000279let DecoderNamespace = "Mips64" in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000280 def ROUND_L_S : ABSS_FT<"round.l.s", FGR64Opnd, FGR32Opnd, II_ROUND>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000281 ABSS_FM<0x8, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000282 def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64Opnd, FGR64Opnd, II_ROUND>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000283 ABSS_FM<0x8, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000284 def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64Opnd, FGR32Opnd, II_TRUNC>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000285 ABSS_FM<0x9, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000286 def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64Opnd, FGR64Opnd, II_TRUNC>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000287 ABSS_FM<0x9, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000288 def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64Opnd, FGR32Opnd, II_CEIL>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000289 ABSS_FM<0xa, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000290 def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64Opnd, FGR64Opnd, II_CEIL>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000291 ABSS_FM<0xa, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000292 def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64Opnd, FGR32Opnd, II_FLOOR>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000293 ABSS_FM<0xb, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000294 def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64Opnd, FGR64Opnd, II_FLOOR>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000295 ABSS_FM<0xb, 17>, FGR_64;
Akira Hatanakae986a592012-12-13 00:29:29 +0000296}
297
Daniel Sanders555f4c52014-01-21 10:56:23 +0000298def CVT_S_W : MMRel, ABSS_FT<"cvt.s.w", FGR32Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000299 ABSS_FM<0x20, 20>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000300def CVT_L_S : MMRel, ABSS_FT<"cvt.l.s", FGR64Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000301 ABSS_FM<0x25, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000302def CVT_L_D64: MMRel, ABSS_FT<"cvt.l.d", FGR64Opnd, FGR64Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000303 ABSS_FM<0x25, 17>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000304
Daniel Sanders5b864d02014-05-07 14:25:43 +0000305def CVT_S_D32 : MMRel, ABSS_FT<"cvt.s.d", FGR32Opnd, AFGR64Opnd, II_CVT>,
306 ABSS_FM<0x20, 17>, FGR_32;
307def CVT_D32_W : MMRel, ABSS_FT<"cvt.d.w", AFGR64Opnd, FGR32Opnd, II_CVT>,
308 ABSS_FM<0x21, 20>, FGR_32;
309def CVT_D32_S : MMRel, ABSS_FT<"cvt.d.s", AFGR64Opnd, FGR32Opnd, II_CVT>,
310 ABSS_FM<0x21, 16>, FGR_32;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000311
Daniel Sanders5b864d02014-05-07 14:25:43 +0000312let DecoderNamespace = "Mips64" in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000313 def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32Opnd, FGR64Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000314 ABSS_FM<0x20, 17>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000315 def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32Opnd, FGR64Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000316 ABSS_FM<0x20, 21>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000317 def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64Opnd, FGR32Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000318 ABSS_FM<0x21, 20>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000319 def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64Opnd, FGR32Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000320 ABSS_FM<0x21, 16>, FGR_64;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000321 def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64Opnd, FGR64Opnd, II_CVT>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000322 ABSS_FM<0x21, 21>, FGR_64;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000323}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000324
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000325let isPseudo = 1, isCodeGenOnly = 1 in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000326 def PseudoCVT_S_W : ABSS_FT<"", FGR32Opnd, GPR32Opnd, II_CVT>;
327 def PseudoCVT_D32_W : ABSS_FT<"", AFGR64Opnd, GPR32Opnd, II_CVT>;
328 def PseudoCVT_S_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
329 def PseudoCVT_D64_W : ABSS_FT<"", FGR64Opnd, GPR32Opnd, II_CVT>;
330 def PseudoCVT_D64_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000331}
332
Daniel Sandersb282f1f2014-04-09 09:56:43 +0000333def FABS_S : MMRel, ABSS_FT<"abs.s", FGR32Opnd, FGR32Opnd, II_ABS, fabs>,
334 ABSS_FM<0x5, 16>;
335def FNEG_S : MMRel, ABSS_FT<"neg.s", FGR32Opnd, FGR32Opnd, II_NEG, fneg>,
336 ABSS_FM<0x7, 16>;
337defm FABS : ABSS_M<"abs.d", II_ABS, fabs>, ABSS_FM<0x5, 17>;
338defm FNEG : ABSS_M<"neg.d", II_NEG, fneg>, ABSS_FM<0x7, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000339
Daniel Sanders34240672014-01-21 13:36:45 +0000340def FSQRT_S : MMRel, ABSS_FT<"sqrt.s", FGR32Opnd, FGR32Opnd, II_SQRT_S, fsqrt>,
341 ABSS_FM<0x4, 16>;
342defm FSQRT : ABSS_M<"sqrt.d", II_SQRT_D, fsqrt>, ABSS_FM<0x4, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000343
344// The odd-numbered registers are only referenced when doing loads,
345// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000346// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000347// regardless of register aliasing.
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000348
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000349/// Move Control Registers From/To CPU Registers
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000350def CFC1 : MMRel, MFC1_FT<"cfc1", GPR32Opnd, CCROpnd, II_CFC1>, MFC1_FM<2>;
351def CTC1 : MMRel, MTC1_FT<"ctc1", CCROpnd, GPR32Opnd, II_CTC1>, MFC1_FM<6>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000352def MFC1 : MMRel, MFC1_FT<"mfc1", GPR32Opnd, FGR32Opnd, II_MFC1,
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000353 bitconvert>, MFC1_FM<0>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000354def MTC1 : MMRel, MTC1_FT<"mtc1", FGR32Opnd, GPR32Opnd, II_MTC1,
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000355 bitconvert>, MFC1_FM<4>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000356def MFHC1 : MMRel, MFC1_FT<"mfhc1", GPR32Opnd, FGRH32Opnd, II_MFHC1>,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000357 MFC1_FM<3>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000358def MTHC1 : MMRel, MTC1_FT<"mthc1", FGRH32Opnd, GPR32Opnd, II_MTHC1>,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000359 MFC1_FM<7>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000360def DMFC1 : MFC1_FT<"dmfc1", GPR64Opnd, FGR64Opnd, II_DMFC1,
Vladimir Medic64828a12013-07-16 10:07:14 +0000361 bitconvert>, MFC1_FM<1>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000362def DMTC1 : MTC1_FT<"dmtc1", FGR64Opnd, GPR64Opnd, II_DMTC1,
Vladimir Medic64828a12013-07-16 10:07:14 +0000363 bitconvert>, MFC1_FM<5>;
Akira Hatanaka1537e292011-11-07 21:32:58 +0000364
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000365def FMOV_S : MMRel, ABSS_FT<"mov.s", FGR32Opnd, FGR32Opnd, II_MOV_S>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000366 ABSS_FM<0x6, 16>;
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000367def FMOV_D32 : MMRel, ABSS_FT<"mov.d", AFGR64Opnd, AFGR64Opnd, II_MOV_D>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000368 ABSS_FM<0x6, 17>, AdditionalRequires<[NotFP64bit]>;
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000369def FMOV_D64 : ABSS_FT<"mov.d", FGR64Opnd, FGR64Opnd, II_MOV_D>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000370 ABSS_FM<0x6, 17>, AdditionalRequires<[IsFP64bit]> {
Vladimir Medic64828a12013-07-16 10:07:14 +0000371 let DecoderNamespace = "Mips64";
Akira Hatanaka71928e62012-04-17 18:03:21 +0000372}
Bruno Cardoso Lopes7ee71912010-01-30 18:29:19 +0000373
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000374/// Floating Point Memory Instructions
Daniel Sanders5682f632014-04-29 16:37:01 +0000375def LWC1 : MMRel, LW_FT<"lwc1", FGR32Opnd, II_LWC1, load>, LW_FM<0x31>;
376def SWC1 : MMRel, SW_FT<"swc1", FGR32Opnd, II_SWC1, store>, LW_FM<0x39>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000377
Daniel Sanders5b864d02014-05-07 14:25:43 +0000378let DecoderNamespace = "Mips64" in {
379 def LDC164 : LW_FT<"ldc1", FGR64Opnd, II_LDC1, load>, LW_FM<0x35>, FGR_64;
380 def SDC164 : SW_FT<"sdc1", FGR64Opnd, II_SDC1, store>, LW_FM<0x3d>, FGR_64;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000381}
382
Daniel Sanders5b864d02014-05-07 14:25:43 +0000383def LDC1 : MMRel, LW_FT<"ldc1", AFGR64Opnd, II_LDC1, load>, LW_FM<0x35>, FGR_32;
384def SDC1 : MMRel, SW_FT<"sdc1", AFGR64Opnd, II_SDC1, store>, LW_FM<0x3d>,
385 FGR_32;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000386
Vladimir Medic05bcde62013-09-16 10:29:42 +0000387/// Cop2 Memory Instructions
Daniel Sanders5682f632014-04-29 16:37:01 +0000388def LWC2 : LW_FT<"lwc2", COP2Opnd, NoItinerary, load>, LW_FM<0x32>;
389def SWC2 : SW_FT<"swc2", COP2Opnd, NoItinerary, store>, LW_FM<0x3a>;
390def LDC2 : LW_FT<"ldc2", COP2Opnd, NoItinerary, load>, LW_FM<0x36>;
391def SDC2 : SW_FT<"sdc2", COP2Opnd, NoItinerary, store>, LW_FM<0x3e>;
Vladimir Medic05bcde62013-09-16 10:29:42 +0000392
Akira Hatanaka330d9012012-02-28 02:55:02 +0000393// Indexed loads and stores.
Petar Jovanovic97250162014-02-05 17:19:30 +0000394// Base register + offset register addressing mode (indicated by "x" in the
395// instruction mnemonic) is disallowed under NaCl.
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000396let AdditionalPredicates = [IsNotNaCl, HasFPIdx] in {
Daniel Sanders77412742014-01-21 13:59:56 +0000397 def LWXC1 : MMRel, LWXC1_FT<"lwxc1", FGR32Opnd, II_LWXC1, load>, LWXC1_FM<0>;
Daniel Sandersbf8aa222014-01-21 14:50:20 +0000398 def SWXC1 : MMRel, SWXC1_FT<"swxc1", FGR32Opnd, II_SWXC1, store>, SWXC1_FM<8>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000399}
400
Daniel Sanders5b864d02014-05-07 14:25:43 +0000401let AdditionalPredicates = [HasFPIdx, NotInMicroMips, IsNotNaCl] in {
402 def LDXC1 : LWXC1_FT<"ldxc1", AFGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
403 FGR_32;
404 def SDXC1 : SWXC1_FT<"sdxc1", AFGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
405 FGR_32;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000406}
407
Daniel Sanders5b864d02014-05-07 14:25:43 +0000408let AdditionalPredicates = [HasFPIdx], DecoderNamespace="Mips64" in {
409 def LDXC164 : LWXC1_FT<"ldxc1", FGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>,
410 FGR_64;
411 def SDXC164 : SWXC1_FT<"sdxc1", FGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>,
412 FGR_64;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000413}
414
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000415// Load/store doubleword indexed unaligned.
Daniel Sanders5b864d02014-05-07 14:25:43 +0000416let AdditionalPredicates = [IsNotNaCl] in {
417 def LUXC1 : MMRel, LWXC1_FT<"luxc1", AFGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>,
418 FGR_32;
419 def SUXC1 : MMRel, SWXC1_FT<"suxc1", AFGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>,
420 FGR_32;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000421}
422
Daniel Sanders5b864d02014-05-07 14:25:43 +0000423let DecoderNamespace="Mips64" in {
424 def LUXC164 : LWXC1_FT<"luxc1", FGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>, FGR_64;
425 def SUXC164 : SWXC1_FT<"suxc1", FGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>, FGR_64;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000426}
427
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000428/// Floating-point Aritmetic
Daniel Sanders4bf60782014-01-21 12:38:07 +0000429def FADD_S : MMRel, ADDS_FT<"add.s", FGR32Opnd, II_ADD_S, 1, fadd>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000430 ADDS_FM<0x00, 16>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000431defm FADD : ADDS_M<"add.d", II_ADD_D, 1, fadd>, ADDS_FM<0x00, 17>;
Daniel Sanders072f60f2014-01-21 13:22:08 +0000432def FDIV_S : MMRel, ADDS_FT<"div.s", FGR32Opnd, II_DIV_S, 0, fdiv>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000433 ADDS_FM<0x03, 16>;
Daniel Sanders072f60f2014-01-21 13:22:08 +0000434defm FDIV : ADDS_M<"div.d", II_DIV_D, 0, fdiv>, ADDS_FM<0x03, 17>;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000435def FMUL_S : MMRel, ADDS_FT<"mul.s", FGR32Opnd, II_MUL_S, 1, fmul>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000436 ADDS_FM<0x02, 16>;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000437defm FMUL : ADDS_M<"mul.d", II_MUL_D, 1, fmul>, ADDS_FM<0x02, 17>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000438def FSUB_S : MMRel, ADDS_FT<"sub.s", FGR32Opnd, II_SUB_S, 0, fsub>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000439 ADDS_FM<0x01, 16>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000440defm FSUB : ADDS_M<"sub.d", II_SUB_D, 0, fsub>, ADDS_FM<0x01, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000441
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000442def MADD_S : MMRel, MADDS_FT<"madd.s", FGR32Opnd, II_MADD_S, fadd>,
443 MADDS_FM<4, 0>, ISA_MIPS32R2;
444def MSUB_S : MMRel, MADDS_FT<"msub.s", FGR32Opnd, II_MSUB_S, fsub>,
445 MADDS_FM<5, 0>, ISA_MIPS32R2;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000446
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000447let AdditionalPredicates = [NoNaNsFPMath] in {
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000448 def NMADD_S : MMRel, NMADDS_FT<"nmadd.s", FGR32Opnd, II_NMADD_S, fadd>,
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000449 MADDS_FM<6, 0>, ISA_MIPS32R2;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000450 def NMSUB_S : MMRel, NMADDS_FT<"nmsub.s", FGR32Opnd, II_NMSUB_S, fsub>,
Daniel Sanders9c1b1be2014-05-07 13:57:22 +0000451 MADDS_FM<7, 0>, ISA_MIPS32R2;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000452}
453
Daniel Sanders5b864d02014-05-07 14:25:43 +0000454def MADD_D32 : MMRel, MADDS_FT<"madd.d", AFGR64Opnd, II_MADD_D, fadd>,
455 MADDS_FM<4, 1>, ISA_MIPS32R2, FGR_32;
456def MSUB_D32 : MMRel, MADDS_FT<"msub.d", AFGR64Opnd, II_MSUB_D, fsub>,
457 MADDS_FM<5, 1>, ISA_MIPS32R2, FGR_32;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000458
Daniel Sanders5b864d02014-05-07 14:25:43 +0000459let AdditionalPredicates = [NoNaNsFPMath] in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000460 def NMADD_D32 : MMRel, NMADDS_FT<"nmadd.d", AFGR64Opnd, II_NMADD_D, fadd>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000461 MADDS_FM<6, 1>, ISA_MIPS32R2, FGR_32;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000462 def NMSUB_D32 : MMRel, NMADDS_FT<"nmsub.d", AFGR64Opnd, II_NMSUB_D, fsub>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000463 MADDS_FM<7, 1>, ISA_MIPS32R2, FGR_32;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000464}
465
Daniel Sanders5b864d02014-05-07 14:25:43 +0000466let isCodeGenOnly=1 in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000467 def MADD_D64 : MADDS_FT<"madd.d", FGR64Opnd, II_MADD_D, fadd>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000468 MADDS_FM<4, 1>, ISA_MIPS32R2, FGR_64;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000469 def MSUB_D64 : MADDS_FT<"msub.d", FGR64Opnd, II_MSUB_D, fsub>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000470 MADDS_FM<5, 1>, ISA_MIPS32R2, FGR_64;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000471}
472
Daniel Sanders5b864d02014-05-07 14:25:43 +0000473let AdditionalPredicates = [NoNaNsFPMath],
Akira Hatanakacdf4fd82012-05-22 03:10:09 +0000474 isCodeGenOnly=1 in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000475 def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64Opnd, II_NMADD_D, fadd>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000476 MADDS_FM<6, 1>, ISA_MIPS32R2, FGR_64;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000477 def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64Opnd, II_NMSUB_D, fsub>,
Daniel Sanders5b864d02014-05-07 14:25:43 +0000478 MADDS_FM<7, 1>, ISA_MIPS32R2, FGR_64;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000479}
480
Akira Hatanakae2489122011-04-15 21:51:11 +0000481//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000482// Floating Point Branch Codes
Akira Hatanakae2489122011-04-15 21:51:11 +0000483//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000484// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000485// They must be kept in synch.
486def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
487def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000488
Zoran Jovanovicce024862013-12-20 15:44:08 +0000489def BC1F : MMRel, BC1F_FT<"bc1f", brtarget, IIBranch, MIPS_BRANCH_F>,
490 BC1F_FM<0, 0>;
491def BC1T : MMRel, BC1F_FT<"bc1t", brtarget, IIBranch, MIPS_BRANCH_T>,
492 BC1F_FM<0, 1>;
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000493
Akira Hatanakae2489122011-04-15 21:51:11 +0000494//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000495// Floating Point Flag Conditions
Akira Hatanakae2489122011-04-15 21:51:11 +0000496//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000497// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000498// They must be kept in synch.
499def MIPS_FCOND_F : PatLeaf<(i32 0)>;
500def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000501def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000502def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
503def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
504def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
505def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
506def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
507def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
508def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
509def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
510def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
511def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
512def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
513def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
514def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
515
516/// Floating Point Compare
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000517def FCMP_S32 : MMRel, CEQS_FT<"s", FGR32, II_C_CC_S, MipsFPCmp>, CEQS_FM<16>;
518def FCMP_D32 : MMRel, CEQS_FT<"d", AFGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000519 AdditionalRequires<[NotFP64bit]>;
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000520let DecoderNamespace = "Mips64" in
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000521def FCMP_D64 : CEQS_FT<"d", FGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000522 AdditionalRequires<[IsFP64bit]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000523
Akira Hatanakae2489122011-04-15 21:51:11 +0000524//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000525// Floating Point Pseudo-Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000526//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000527
Akira Hatanaka27916972011-04-15 19:52:08 +0000528// This pseudo instr gets expanded into 2 mtc1 instrs after register
529// allocation.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000530class BuildPairF64Base<RegisterOperand RO> :
531 PseudoSE<(outs RO:$dst), (ins GPR32Opnd:$lo, GPR32Opnd:$hi),
532 [(set RO:$dst, (MipsBuildPairF64 GPR32Opnd:$lo, GPR32Opnd:$hi))]>;
533
534def BuildPairF64 : BuildPairF64Base<AFGR64Opnd>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000535 AdditionalRequires<[NotFP64bit]>;
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000536def BuildPairF64_64 : BuildPairF64Base<FGR64Opnd>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000537 AdditionalRequires<[IsFP64bit]>;
Akira Hatanaka27916972011-04-15 19:52:08 +0000538
539// This pseudo instr gets expanded into 2 mfc1 instrs after register
540// allocation.
541// if n is 0, lower part of src is extracted.
542// if n is 1, higher part of src is extracted.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000543class ExtractElementF64Base<RegisterOperand RO> :
544 PseudoSE<(outs GPR32Opnd:$dst), (ins RO:$src, i32imm:$n),
545 [(set GPR32Opnd:$dst, (MipsExtractElementF64 RO:$src, imm:$n))]>;
546
547def ExtractElementF64 : ExtractElementF64Base<AFGR64Opnd>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000548 AdditionalRequires<[NotFP64bit]>;
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000549def ExtractElementF64_64 : ExtractElementF64Base<FGR64Opnd>,
Daniel Sanders3dc2c012014-05-07 10:27:09 +0000550 AdditionalRequires<[IsFP64bit]>;
Akira Hatanaka27916972011-04-15 19:52:08 +0000551
Akira Hatanakae2489122011-04-15 21:51:11 +0000552//===----------------------------------------------------------------------===//
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000553// InstAliases.
554//===----------------------------------------------------------------------===//
555def : InstAlias<"bc1t $offset", (BC1T FCC0, brtarget:$offset)>;
556def : InstAlias<"bc1f $offset", (BC1F FCC0, brtarget:$offset)>;
557
558//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000559// Floating Point Patterns
Akira Hatanakae2489122011-04-15 21:51:11 +0000560//===----------------------------------------------------------------------===//
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000561def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
562def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000563
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000564def : MipsPat<(f32 (sint_to_fp GPR32Opnd:$src)),
565 (PseudoCVT_S_W GPR32Opnd:$src)>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000566def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
567 (TRUNC_W_S FGR32Opnd:$src)>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000568
Daniel Sanders5b864d02014-05-07 14:25:43 +0000569def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
570 (PseudoCVT_D32_W GPR32Opnd:$src)>, FGR_32;
571def : MipsPat<(MipsTruncIntFP AFGR64Opnd:$src),
572 (TRUNC_W_D32 AFGR64Opnd:$src)>, FGR_32;
573def : MipsPat<(f32 (fround AFGR64Opnd:$src)),
574 (CVT_S_D32 AFGR64Opnd:$src)>, FGR_32;
575def : MipsPat<(f64 (fextend FGR32Opnd:$src)),
576 (CVT_D32_S FGR32Opnd:$src)>, FGR_32;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000577
Daniel Sanders5b864d02014-05-07 14:25:43 +0000578def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>, FGR_64;
579def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000580
Daniel Sanders5b864d02014-05-07 14:25:43 +0000581def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
582 (PseudoCVT_D64_W GPR32Opnd:$src)>, FGR_64;
583def : MipsPat<(f32 (sint_to_fp GPR64Opnd:$src)),
584 (EXTRACT_SUBREG (PseudoCVT_S_L GPR64Opnd:$src), sub_lo)>, FGR_64;
585def : MipsPat<(f64 (sint_to_fp GPR64Opnd:$src)),
586 (PseudoCVT_D64_L GPR64Opnd:$src)>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000587
Daniel Sanders5b864d02014-05-07 14:25:43 +0000588def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
589 (TRUNC_W_D64 FGR64Opnd:$src)>, FGR_64;
590def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
591 (TRUNC_L_S FGR32Opnd:$src)>, FGR_64;
592def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
593 (TRUNC_L_D64 FGR64Opnd:$src)>, FGR_64;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000594
Daniel Sanders5b864d02014-05-07 14:25:43 +0000595def : MipsPat<(f32 (fround FGR64Opnd:$src)),
596 (CVT_S_D64 FGR64Opnd:$src)>, FGR_64;
597def : MipsPat<(f64 (fextend FGR32Opnd:$src)),
598 (CVT_D64_S FGR32Opnd:$src)>, FGR_64;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000599
Akira Hatanakab1457302013-03-30 02:01:48 +0000600// Patterns for loads/stores with a reg+imm operand.
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000601let AddedComplexity = 40 in {
Daniel Sandersf5625822014-04-29 16:24:10 +0000602 def : LoadRegImmPat<LWC1, f32, load>;
603 def : StoreRegImmPat<SWC1, f32>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000604
Daniel Sanders5b864d02014-05-07 14:25:43 +0000605 def : LoadRegImmPat<LDC164, f64, load>, FGR_64;
606 def : StoreRegImmPat<SDC164, f64>, FGR_64;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000607
Daniel Sanders5b864d02014-05-07 14:25:43 +0000608 def : LoadRegImmPat<LDC1, f64, load>, FGR_32;
609 def : StoreRegImmPat<SDC1, f64>, FGR_32;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000610}