blob: b7db4883c2ebdb484ac5fae2ee0a0d4d56dbe70d [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00009//
Eric Christopher5dc19f92011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000013
Akira Hatanakae2489122011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanakae2489122011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 3, [SDTCisInt<0>,
28 SDTCisVT<1, i32>,
29 SDTCisVT<2, OtherVT>]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +000030def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000031 SDTCisVT<2, i32>]>;
Akira Hatanaka8bce21c2013-07-26 20:51:20 +000032def SDT_MipsCMovFP : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisVT<2, i32>,
33 SDTCisSameAs<1, 3>]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000034def SDT_MipsTruncIntFP : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisFP<1>]>;
Akira Hatanaka27916972011-04-15 19:52:08 +000035def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
36 SDTCisVT<1, i32>,
37 SDTCisSameAs<1, 2>]>;
38def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
39 SDTCisVT<1, f64>,
Akira Hatanakaf25c37e2011-09-22 23:31:54 +000040 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000041
Akira Hatanakaa5352702011-03-31 18:26:17 +000042def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
43def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
44def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000045def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanakaa5352702011-03-31 18:26:17 +000046 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka252f54f2013-05-16 21:17:15 +000047def MipsTruncIntFP : SDNode<"MipsISD::TruncIntFP", SDT_MipsTruncIntFP>;
Akira Hatanaka27916972011-04-15 19:52:08 +000048def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
49def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
50 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000051
52// Operand for printing out a condition code.
Akira Hatanaka71928e62012-04-17 18:03:21 +000053let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054 def condcode : Operand<i32>;
55
Akira Hatanakae2489122011-04-15 21:51:11 +000056//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057// Feature predicates.
Akira Hatanakae2489122011-04-15 21:51:11 +000058//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000059
Akira Hatanakad8ab16b2012-06-14 21:03:23 +000060def IsFP64bit : Predicate<"Subtarget.isFP64bit()">,
61 AssemblerPredicate<"FeatureFP64Bit">;
62def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">,
63 AssemblerPredicate<"!FeatureFP64Bit">;
64def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">,
65 AssemblerPredicate<"FeatureSingleFloat">;
66def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">,
67 AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000068
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +000069// FP immediate patterns.
70def fpimm0 : PatLeaf<(fpimm), [{
71 return N->isExactlyValue(+0.0);
72}]>;
73
74def fpimm0neg : PatLeaf<(fpimm), [{
75 return N->isExactlyValue(-0.0);
76}]>;
77
Akira Hatanakae2489122011-04-15 21:51:11 +000078//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000079// Instruction Class Templates
80//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000081// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000082//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000083// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000084// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000085// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes9b9586a2009-03-21 00:05:07 +000086// D32 - double precision in 16 32bit even fp registers
87// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000088//
Jakob Stoklund Olesen67289582011-09-28 23:59:28 +000089// Only S32 and D32 are supported right now.
Akira Hatanakae2489122011-04-15 21:51:11 +000090//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000091
Vladimir Medic64828a12013-07-16 10:07:14 +000092class ADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin, bit IsComm,
Akira Hatanaka29b51382012-12-13 01:07:37 +000093 SDPatternOperator OpNode= null_frag> :
94 InstSE<(outs RC:$fd), (ins RC:$fs, RC:$ft),
95 !strconcat(opstr, "\t$fd, $fs, $ft"),
Zoran Jovanovicce024862013-12-20 15:44:08 +000096 [(set RC:$fd, (OpNode RC:$fs, RC:$ft))], Itin, FrmFR, opstr> {
Akira Hatanaka29b51382012-12-13 01:07:37 +000097 let isCommutable = IsComm;
98}
99
100multiclass ADDS_M<string opstr, InstrItinClass Itin, bit IsComm,
101 SDPatternOperator OpNode = null_frag> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000102 def _D32 : MMRel, ADDS_FT<opstr, AFGR64Opnd, Itin, IsComm, OpNode>,
Akira Hatanaka29b51382012-12-13 01:07:37 +0000103 Requires<[NotFP64bit, HasStdEnc]>;
Zoran Jovanovicce024862013-12-20 15:44:08 +0000104 def _D64 : ADDS_FT<opstr, FGR64Opnd, Itin,
105 IsComm, OpNode>,
Akira Hatanaka29b51382012-12-13 01:07:37 +0000106 Requires<[IsFP64bit, HasStdEnc]> {
107 string DecoderNamespace = "Mips64";
108 }
109}
110
Vladimir Medic64828a12013-07-16 10:07:14 +0000111class ABSS_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000112 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
113 InstSE<(outs DstRC:$fd), (ins SrcRC:$fs), !strconcat(opstr, "\t$fd, $fs"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000114 [(set DstRC:$fd, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>,
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000115 NeverHasSideEffects;
Akira Hatanakadea8f612012-12-13 01:14:07 +0000116
117multiclass ABSS_M<string opstr, InstrItinClass Itin,
118 SDPatternOperator OpNode= null_frag> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000119 def _D32 : MMRel, ABSS_FT<opstr, AFGR64Opnd, AFGR64Opnd, Itin, OpNode>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000120 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000121 def _D64 : ABSS_FT<opstr, FGR64Opnd, FGR64Opnd, Itin, OpNode>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000122 Requires<[IsFP64bit, HasStdEnc]> {
123 string DecoderNamespace = "Mips64";
124 }
125}
126
127multiclass ROUND_M<string opstr, InstrItinClass Itin> {
Zoran Jovanovicce024862013-12-20 15:44:08 +0000128 def _D32 : MMRel, ABSS_FT<opstr, FGR32Opnd, AFGR64Opnd, Itin>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000129 Requires<[NotFP64bit, HasStdEnc]>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000130 def _D64 : ABSS_FT<opstr, FGR32Opnd, FGR64Opnd, Itin>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000131 Requires<[IsFP64bit, HasStdEnc]> {
132 let DecoderNamespace = "Mips64";
133 }
134}
135
Vladimir Medic64828a12013-07-16 10:07:14 +0000136class MFC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000137 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
138 InstSE<(outs DstRC:$rt), (ins SrcRC:$fs), !strconcat(opstr, "\t$rt, $fs"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000139 [(set DstRC:$rt, (OpNode SrcRC:$fs))], Itin, FrmFR, opstr>;
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000140
Vladimir Medic64828a12013-07-16 10:07:14 +0000141class MTC1_FT<string opstr, RegisterOperand DstRC, RegisterOperand SrcRC,
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000142 InstrItinClass Itin, SDPatternOperator OpNode= null_frag> :
143 InstSE<(outs DstRC:$fs), (ins SrcRC:$rt), !strconcat(opstr, "\t$rt, $fs"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000144 [(set DstRC:$fs, (OpNode SrcRC:$rt))], Itin, FrmFR, opstr>;
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000145
Vladimir Medic233dd512013-06-24 10:05:34 +0000146class LW_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000147 SDPatternOperator OpNode= null_frag> :
148 InstSE<(outs RC:$rt), (ins mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000149 [(set RC:$rt, (OpNode addrDefault:$addr))], Itin, FrmFI, opstr> {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000150 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000151 let mayLoad = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000152}
153
Vladimir Medic233dd512013-06-24 10:05:34 +0000154class SW_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000155 SDPatternOperator OpNode= null_frag> :
156 InstSE<(outs), (ins RC:$rt, mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000157 [(OpNode RC:$rt, addrDefault:$addr)], Itin, FrmFI, opstr> {
Akira Hatanaka92994f42012-12-13 01:24:00 +0000158 let DecoderMethod = "DecodeFMem";
Akira Hatanaka9edae022013-05-13 18:23:35 +0000159 let mayStore = 1;
Akira Hatanaka92994f42012-12-13 01:24:00 +0000160}
Akira Hatanaka2b75dde2012-12-13 01:16:49 +0000161
Vladimir Medic64828a12013-07-16 10:07:14 +0000162class MADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000163 SDPatternOperator OpNode = null_frag> :
164 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
165 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000166 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))], Itin,
167 FrmFR, opstr>;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000168
Vladimir Medic64828a12013-07-16 10:07:14 +0000169class NMADDS_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000170 SDPatternOperator OpNode = null_frag> :
171 InstSE<(outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
172 !strconcat(opstr, "\t$fd, $fr, $fs, $ft"),
173 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))],
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000174 Itin, FrmFR, opstr>;
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000175
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000176class LWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000177 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000178 InstSE<(outs DRC:$fd), (ins PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000179 !strconcat(opstr, "\t$fd, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000180 [(set DRC:$fd, (OpNode (add iPTR:$base, iPTR:$index)))], Itin,
181 FrmFI, opstr> {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000182 let AddedComplexity = 20;
183}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000184
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000185class SWXC1_FT<string opstr, RegisterOperand DRC,
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000186 InstrItinClass Itin, SDPatternOperator OpNode = null_frag> :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000187 InstSE<(outs), (ins DRC:$fs, PtrRC:$base, PtrRC:$index),
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000188 !strconcat(opstr, "\t$fs, ${index}(${base})"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000189 [(OpNode DRC:$fs, (add iPTR:$base, iPTR:$index))], Itin,
190 FrmFI, opstr> {
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000191 let AddedComplexity = 20;
192}
Akira Hatanakacd3dfd22012-12-13 01:30:49 +0000193
Zoran Jovanovicce024862013-12-20 15:44:08 +0000194class BC1F_FT<string opstr, DAGOperand opnd, InstrItinClass Itin,
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000195 SDPatternOperator Op = null_frag> :
Zoran Jovanovicce024862013-12-20 15:44:08 +0000196 InstSE<(outs), (ins FCCRegsOpnd:$fcc, opnd:$offset),
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000197 !strconcat(opstr, "\t$fcc, $offset"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000198 [(MipsFPBrcond Op, FCCRegsOpnd:$fcc, bb:$offset)], Itin,
199 FrmFI, opstr> {
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000200 let isBranch = 1;
201 let isTerminator = 1;
202 let hasDelaySlot = 1;
203 let Defs = [AT];
Akira Hatanakafd9163b2012-12-13 01:32:36 +0000204}
205
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000206class CEQS_FT<string typestr, RegisterClass RC, InstrItinClass Itin,
207 SDPatternOperator OpNode = null_frag> :
208 InstSE<(outs), (ins RC:$fs, RC:$ft, condcode:$cond),
209 !strconcat("c.$cond.", typestr, "\t$fs, $ft"),
Zoran Jovanovicce024862013-12-20 15:44:08 +0000210 [(OpNode RC:$fs, RC:$ft, imm:$cond)], Itin, FrmFR,
211 !strconcat("c.$cond.", typestr)> {
Akira Hatanaka55f69b32013-07-26 19:01:56 +0000212 let Defs = [FCC0];
Vladimir Medic64828a12013-07-16 10:07:14 +0000213 let isCodeGenOnly = 1;
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000214}
215
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000216class C_COND_FT<string CondStr, string Typestr, RegisterOperand RC,
217 InstrItinClass itin> :
Vladimir Medic64828a12013-07-16 10:07:14 +0000218 InstSE<(outs), (ins RC:$fs, RC:$ft),
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000219 !strconcat("c.", CondStr, ".", Typestr, "\t$fs, $ft"), [], itin,
Vladimir Medic64828a12013-07-16 10:07:14 +0000220 FrmFR>;
221
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000222multiclass C_COND_M<string TypeStr, RegisterOperand RC, bits<5> fmt,
223 InstrItinClass itin> {
224 def C_F_#NAME : C_COND_FT<"f", TypeStr, RC, itin>, C_COND_FM<fmt, 0>;
225 def C_UN_#NAME : C_COND_FT<"un", TypeStr, RC, itin>, C_COND_FM<fmt, 1>;
226 def C_EQ_#NAME : C_COND_FT<"eq", TypeStr, RC, itin>, C_COND_FM<fmt, 2>;
227 def C_UEQ_#NAME : C_COND_FT<"ueq", TypeStr, RC, itin>, C_COND_FM<fmt, 3>;
228 def C_OLT_#NAME : C_COND_FT<"olt", TypeStr, RC, itin>, C_COND_FM<fmt, 4>;
229 def C_ULT_#NAME : C_COND_FT<"ult", TypeStr, RC, itin>, C_COND_FM<fmt, 5>;
230 def C_OLE_#NAME : C_COND_FT<"ole", TypeStr, RC, itin>, C_COND_FM<fmt, 6>;
231 def C_ULE_#NAME : C_COND_FT<"ule", TypeStr, RC, itin>, C_COND_FM<fmt, 7>;
232 def C_SF_#NAME : C_COND_FT<"sf", TypeStr, RC, itin>, C_COND_FM<fmt, 8>;
233 def C_NGLE_#NAME : C_COND_FT<"ngle", TypeStr, RC, itin>, C_COND_FM<fmt, 9>;
234 def C_SEQ_#NAME : C_COND_FT<"seq", TypeStr, RC, itin>, C_COND_FM<fmt, 10>;
235 def C_NGL_#NAME : C_COND_FT<"ngl", TypeStr, RC, itin>, C_COND_FM<fmt, 11>;
236 def C_LT_#NAME : C_COND_FT<"lt", TypeStr, RC, itin>, C_COND_FM<fmt, 12>;
237 def C_NGE_#NAME : C_COND_FT<"nge", TypeStr, RC, itin>, C_COND_FM<fmt, 13>;
238 def C_LE_#NAME : C_COND_FT<"le", TypeStr, RC, itin>, C_COND_FM<fmt, 14>;
239 def C_NGT_#NAME : C_COND_FT<"ngt", TypeStr, RC, itin>, C_COND_FM<fmt, 15>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000240}
241
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000242defm S : C_COND_M<"s", FGR32Opnd, 16, II_C_CC_S>;
243defm D32 : C_COND_M<"d", AFGR64Opnd, 17, II_C_CC_D>,
244 Requires<[NotFP64bit, HasStdEnc]>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000245let DecoderNamespace = "Mips64" in
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000246defm D64 : C_COND_M<"d", FGR64Opnd, 17, II_C_CC_D>,
247 Requires<[IsFP64bit, HasStdEnc]>;
Vladimir Medic64828a12013-07-16 10:07:14 +0000248
Akira Hatanakae2489122011-04-15 21:51:11 +0000249//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000250// Floating Point Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000251//===----------------------------------------------------------------------===//
Daniel Sanders555f4c52014-01-21 10:56:23 +0000252def ROUND_W_S : MMRel, ABSS_FT<"round.w.s", FGR32Opnd, FGR32Opnd, II_ROUND>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000253 ABSS_FM<0xc, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000254def TRUNC_W_S : MMRel, ABSS_FT<"trunc.w.s", FGR32Opnd, FGR32Opnd, II_TRUNC>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000255 ABSS_FM<0xd, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000256def CEIL_W_S : MMRel, ABSS_FT<"ceil.w.s", FGR32Opnd, FGR32Opnd, II_CEIL>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000257 ABSS_FM<0xe, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000258def FLOOR_W_S : MMRel, ABSS_FT<"floor.w.s", FGR32Opnd, FGR32Opnd, II_FLOOR>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000259 ABSS_FM<0xf, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000260def CVT_W_S : MMRel, ABSS_FT<"cvt.w.s", FGR32Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000261 ABSS_FM<0x24, 16>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000262
Daniel Sanders555f4c52014-01-21 10:56:23 +0000263defm ROUND_W : ROUND_M<"round.w.d", II_ROUND>, ABSS_FM<0xc, 17>;
264defm TRUNC_W : ROUND_M<"trunc.w.d", II_TRUNC>, ABSS_FM<0xd, 17>;
265defm CEIL_W : ROUND_M<"ceil.w.d", II_CEIL>, ABSS_FM<0xe, 17>;
266defm FLOOR_W : ROUND_M<"floor.w.d", II_FLOOR>, ABSS_FM<0xf, 17>;
267defm CVT_W : ROUND_M<"cvt.w.d", II_CVT>, ABSS_FM<0x24, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000268
269let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000270 def ROUND_L_S : ABSS_FT<"round.l.s", FGR64Opnd, FGR32Opnd, II_ROUND>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000271 ABSS_FM<0x8, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000272 def ROUND_L_D64 : ABSS_FT<"round.l.d", FGR64Opnd, FGR64Opnd, II_ROUND>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000273 ABSS_FM<0x8, 17>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000274 def TRUNC_L_S : ABSS_FT<"trunc.l.s", FGR64Opnd, FGR32Opnd, II_TRUNC>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000275 ABSS_FM<0x9, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000276 def TRUNC_L_D64 : ABSS_FT<"trunc.l.d", FGR64Opnd, FGR64Opnd, II_TRUNC>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000277 ABSS_FM<0x9, 17>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000278 def CEIL_L_S : ABSS_FT<"ceil.l.s", FGR64Opnd, FGR32Opnd, II_CEIL>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000279 ABSS_FM<0xa, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000280 def CEIL_L_D64 : ABSS_FT<"ceil.l.d", FGR64Opnd, FGR64Opnd, II_CEIL>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000281 ABSS_FM<0xa, 17>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000282 def FLOOR_L_S : ABSS_FT<"floor.l.s", FGR64Opnd, FGR32Opnd, II_FLOOR>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000283 ABSS_FM<0xb, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000284 def FLOOR_L_D64 : ABSS_FT<"floor.l.d", FGR64Opnd, FGR64Opnd, II_FLOOR>,
Akira Hatanakadea8f612012-12-13 01:14:07 +0000285 ABSS_FM<0xb, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000286}
287
Daniel Sanders555f4c52014-01-21 10:56:23 +0000288def CVT_S_W : MMRel, ABSS_FT<"cvt.s.w", FGR32Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000289 ABSS_FM<0x20, 20>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000290def CVT_L_S : MMRel, ABSS_FT<"cvt.l.s", FGR64Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000291 ABSS_FM<0x25, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000292def CVT_L_D64: MMRel, ABSS_FT<"cvt.l.d", FGR64Opnd, FGR64Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000293 ABSS_FM<0x25, 17>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000294
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000295let Predicates = [NotFP64bit, HasStdEnc] in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000296 def CVT_S_D32 : MMRel, ABSS_FT<"cvt.s.d", FGR32Opnd, AFGR64Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000297 ABSS_FM<0x20, 17>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000298 def CVT_D32_W : MMRel, ABSS_FT<"cvt.d.w", AFGR64Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000299 ABSS_FM<0x21, 20>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000300 def CVT_D32_S : MMRel, ABSS_FT<"cvt.d.s", AFGR64Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000301 ABSS_FM<0x21, 16>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000302}
303
Akira Hatanaka28aed9c2013-01-25 00:20:39 +0000304let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000305 def CVT_S_D64 : ABSS_FT<"cvt.s.d", FGR32Opnd, FGR64Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000306 ABSS_FM<0x20, 17>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000307 def CVT_S_L : ABSS_FT<"cvt.s.l", FGR32Opnd, FGR64Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000308 ABSS_FM<0x20, 21>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000309 def CVT_D64_W : ABSS_FT<"cvt.d.w", FGR64Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000310 ABSS_FM<0x21, 20>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000311 def CVT_D64_S : ABSS_FT<"cvt.d.s", FGR64Opnd, FGR32Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000312 ABSS_FM<0x21, 16>;
Daniel Sanders555f4c52014-01-21 10:56:23 +0000313 def CVT_D64_L : ABSS_FT<"cvt.d.l", FGR64Opnd, FGR64Opnd, II_CVT>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000314 ABSS_FM<0x21, 21>;
Akira Hatanaka13ae13b2011-10-08 03:19:38 +0000315}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000316
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000317let isPseudo = 1, isCodeGenOnly = 1 in {
Daniel Sanders555f4c52014-01-21 10:56:23 +0000318 def PseudoCVT_S_W : ABSS_FT<"", FGR32Opnd, GPR32Opnd, II_CVT>;
319 def PseudoCVT_D32_W : ABSS_FT<"", AFGR64Opnd, GPR32Opnd, II_CVT>;
320 def PseudoCVT_S_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
321 def PseudoCVT_D64_W : ABSS_FT<"", FGR64Opnd, GPR32Opnd, II_CVT>;
322 def PseudoCVT_D64_L : ABSS_FT<"", FGR64Opnd, GPR64Opnd, II_CVT>;
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000323}
324
Daniel Sandersb282f1f2014-04-09 09:56:43 +0000325def FABS_S : MMRel, ABSS_FT<"abs.s", FGR32Opnd, FGR32Opnd, II_ABS, fabs>,
326 ABSS_FM<0x5, 16>;
327def FNEG_S : MMRel, ABSS_FT<"neg.s", FGR32Opnd, FGR32Opnd, II_NEG, fneg>,
328 ABSS_FM<0x7, 16>;
329defm FABS : ABSS_M<"abs.d", II_ABS, fabs>, ABSS_FM<0x5, 17>;
330defm FNEG : ABSS_M<"neg.d", II_NEG, fneg>, ABSS_FM<0x7, 17>;
Akira Hatanakae986a592012-12-13 00:29:29 +0000331
Daniel Sanders34240672014-01-21 13:36:45 +0000332def FSQRT_S : MMRel, ABSS_FT<"sqrt.s", FGR32Opnd, FGR32Opnd, II_SQRT_S, fsqrt>,
333 ABSS_FM<0x4, 16>;
334defm FSQRT : ABSS_M<"sqrt.d", II_SQRT_D, fsqrt>, ABSS_FM<0x4, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000335
336// The odd-numbered registers are only referenced when doing loads,
337// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000338// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000339// regardless of register aliasing.
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000340
Bruno Cardoso Lopes2312a3a2011-10-18 17:50:36 +0000341/// Move Control Registers From/To CPU Registers
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000342def CFC1 : MMRel, MFC1_FT<"cfc1", GPR32Opnd, CCROpnd, II_CFC1>, MFC1_FM<2>;
343def CTC1 : MMRel, MTC1_FT<"ctc1", CCROpnd, GPR32Opnd, II_CTC1>, MFC1_FM<6>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000344def MFC1 : MMRel, MFC1_FT<"mfc1", GPR32Opnd, FGR32Opnd, II_MFC1,
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000345 bitconvert>, MFC1_FM<0>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000346def MTC1 : MMRel, MTC1_FT<"mtc1", FGR32Opnd, GPR32Opnd, II_MTC1,
Zoran Jovanovic8876be32013-12-25 10:09:27 +0000347 bitconvert>, MFC1_FM<4>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000348def MFHC1 : MMRel, MFC1_FT<"mfhc1", GPR32Opnd, FGRH32Opnd, II_MFHC1>,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000349 MFC1_FM<3>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000350def MTHC1 : MMRel, MTC1_FT<"mthc1", FGRH32Opnd, GPR32Opnd, II_MTHC1>,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000351 MFC1_FM<7>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000352def DMFC1 : MFC1_FT<"dmfc1", GPR64Opnd, FGR64Opnd, II_DMFC1,
Vladimir Medic64828a12013-07-16 10:07:14 +0000353 bitconvert>, MFC1_FM<1>;
Daniel Sanders3d345b12014-01-21 15:03:52 +0000354def DMTC1 : MTC1_FT<"dmtc1", FGR64Opnd, GPR64Opnd, II_DMTC1,
Vladimir Medic64828a12013-07-16 10:07:14 +0000355 bitconvert>, MFC1_FM<5>;
Akira Hatanaka1537e292011-11-07 21:32:58 +0000356
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000357def FMOV_S : MMRel, ABSS_FT<"mov.s", FGR32Opnd, FGR32Opnd, II_MOV_S>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000358 ABSS_FM<0x6, 16>;
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000359def FMOV_D32 : MMRel, ABSS_FT<"mov.d", AFGR64Opnd, AFGR64Opnd, II_MOV_D>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000360 ABSS_FM<0x6, 17>, Requires<[NotFP64bit, HasStdEnc]>;
Daniel Sandersf5fb3412014-01-21 11:28:03 +0000361def FMOV_D64 : ABSS_FT<"mov.d", FGR64Opnd, FGR64Opnd, II_MOV_D>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000362 ABSS_FM<0x6, 17>, Requires<[IsFP64bit, HasStdEnc]> {
363 let DecoderNamespace = "Mips64";
Akira Hatanaka71928e62012-04-17 18:03:21 +0000364}
Bruno Cardoso Lopes7ee71912010-01-30 18:29:19 +0000365
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000366/// Floating Point Memory Instructions
Daniel Sanders5682f632014-04-29 16:37:01 +0000367def LWC1 : MMRel, LW_FT<"lwc1", FGR32Opnd, II_LWC1, load>, LW_FM<0x31>;
368def SWC1 : MMRel, SW_FT<"swc1", FGR32Opnd, II_SWC1, store>, LW_FM<0x39>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000369
Akira Hatanaka8dd951b2013-08-20 23:21:55 +0000370let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
Daniel Sanders77412742014-01-21 13:59:56 +0000371 def LDC164 : LW_FT<"ldc1", FGR64Opnd, II_LDC1, load>, LW_FM<0x35>;
Daniel Sandersbf8aa222014-01-21 14:50:20 +0000372 def SDC164 : SW_FT<"sdc1", FGR64Opnd, II_SDC1, store>, LW_FM<0x3d>;
Akira Hatanaka3c5cab42012-02-27 19:09:08 +0000373}
374
Akira Hatanaka8dd951b2013-08-20 23:21:55 +0000375let Predicates = [NotFP64bit, HasStdEnc] in {
Daniel Sanders77412742014-01-21 13:59:56 +0000376 def LDC1 : MMRel, LW_FT<"ldc1", AFGR64Opnd, II_LDC1, load>, LW_FM<0x35>;
Daniel Sandersbf8aa222014-01-21 14:50:20 +0000377 def SDC1 : MMRel, SW_FT<"sdc1", AFGR64Opnd, II_SDC1, store>, LW_FM<0x3d>;
Akira Hatanakab6d72cb2011-10-11 01:12:52 +0000378}
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000379
Vladimir Medic05bcde62013-09-16 10:29:42 +0000380/// Cop2 Memory Instructions
Daniel Sanders5682f632014-04-29 16:37:01 +0000381def LWC2 : LW_FT<"lwc2", COP2Opnd, NoItinerary, load>, LW_FM<0x32>;
382def SWC2 : SW_FT<"swc2", COP2Opnd, NoItinerary, store>, LW_FM<0x3a>;
383def LDC2 : LW_FT<"ldc2", COP2Opnd, NoItinerary, load>, LW_FM<0x36>;
384def SDC2 : SW_FT<"sdc2", COP2Opnd, NoItinerary, store>, LW_FM<0x3e>;
Vladimir Medic05bcde62013-09-16 10:29:42 +0000385
Akira Hatanaka330d9012012-02-28 02:55:02 +0000386// Indexed loads and stores.
Petar Jovanovic97250162014-02-05 17:19:30 +0000387// Base register + offset register addressing mode (indicated by "x" in the
388// instruction mnemonic) is disallowed under NaCl.
389let Predicates = [HasFPIdx, HasStdEnc, IsNotNaCl] in {
Daniel Sanders77412742014-01-21 13:59:56 +0000390 def LWXC1 : MMRel, LWXC1_FT<"lwxc1", FGR32Opnd, II_LWXC1, load>, LWXC1_FM<0>;
Daniel Sandersbf8aa222014-01-21 14:50:20 +0000391 def SWXC1 : MMRel, SWXC1_FT<"swxc1", FGR32Opnd, II_SWXC1, store>, SWXC1_FM<8>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000392}
393
Petar Jovanovic97250162014-02-05 17:19:30 +0000394let Predicates = [HasFPIdx, NotFP64bit, HasStdEnc, NotInMicroMips,
395 IsNotNaCl] in {
Daniel Sanders77412742014-01-21 13:59:56 +0000396 def LDXC1 : LWXC1_FT<"ldxc1", AFGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>;
Daniel Sandersbf8aa222014-01-21 14:50:20 +0000397 def SDXC1 : SWXC1_FT<"sdxc1", AFGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000398}
399
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000400let Predicates = [HasFPIdx, IsFP64bit, HasStdEnc],
401 DecoderNamespace="Mips64" in {
Daniel Sanders77412742014-01-21 13:59:56 +0000402 def LDXC164 : LWXC1_FT<"ldxc1", FGR64Opnd, II_LDXC1, load>, LWXC1_FM<1>;
Daniel Sandersbf8aa222014-01-21 14:50:20 +0000403 def SDXC164 : SWXC1_FT<"sdxc1", FGR64Opnd, II_SDXC1, store>, SWXC1_FM<9>;
Akira Hatanaka330d9012012-02-28 02:55:02 +0000404}
405
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000406// Load/store doubleword indexed unaligned.
Petar Jovanovic97250162014-02-05 17:19:30 +0000407let Predicates = [NotFP64bit, HasStdEnc, IsNotNaCl] in {
Daniel Sanders77412742014-01-21 13:59:56 +0000408 def LUXC1 : MMRel, LWXC1_FT<"luxc1", AFGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>;
Daniel Sandersbf8aa222014-01-21 14:50:20 +0000409 def SUXC1 : MMRel, SWXC1_FT<"suxc1", AFGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000410}
411
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000412let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace="Mips64" in {
Daniel Sanders77412742014-01-21 13:59:56 +0000413 def LUXC164 : LWXC1_FT<"luxc1", FGR64Opnd, II_LUXC1>, LWXC1_FM<0x5>;
Daniel Sandersbf8aa222014-01-21 14:50:20 +0000414 def SUXC164 : SWXC1_FT<"suxc1", FGR64Opnd, II_SUXC1>, SWXC1_FM<0xd>;
Akira Hatanaka4ce7c402012-07-31 18:16:49 +0000415}
416
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000417/// Floating-point Aritmetic
Daniel Sanders4bf60782014-01-21 12:38:07 +0000418def FADD_S : MMRel, ADDS_FT<"add.s", FGR32Opnd, II_ADD_S, 1, fadd>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000419 ADDS_FM<0x00, 16>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000420defm FADD : ADDS_M<"add.d", II_ADD_D, 1, fadd>, ADDS_FM<0x00, 17>;
Daniel Sanders072f60f2014-01-21 13:22:08 +0000421def FDIV_S : MMRel, ADDS_FT<"div.s", FGR32Opnd, II_DIV_S, 0, fdiv>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000422 ADDS_FM<0x03, 16>;
Daniel Sanders072f60f2014-01-21 13:22:08 +0000423defm FDIV : ADDS_M<"div.d", II_DIV_D, 0, fdiv>, ADDS_FM<0x03, 17>;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000424def FMUL_S : MMRel, ADDS_FT<"mul.s", FGR32Opnd, II_MUL_S, 1, fmul>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000425 ADDS_FM<0x02, 16>;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000426defm FMUL : ADDS_M<"mul.d", II_MUL_D, 1, fmul>, ADDS_FM<0x02, 17>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000427def FSUB_S : MMRel, ADDS_FT<"sub.s", FGR32Opnd, II_SUB_S, 0, fsub>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000428 ADDS_FM<0x01, 16>;
Daniel Sanders4bf60782014-01-21 12:38:07 +0000429defm FSUB : ADDS_M<"sub.d", II_SUB_D, 0, fsub>, ADDS_FM<0x01, 17>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000430
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000431let Predicates = [HasMips32r2, HasStdEnc] in {
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000432 def MADD_S : MMRel, MADDS_FT<"madd.s", FGR32Opnd, II_MADD_S, fadd>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000433 MADDS_FM<4, 0>;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000434 def MSUB_S : MMRel, MADDS_FT<"msub.s", FGR32Opnd, II_MSUB_S, fsub>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000435 MADDS_FM<5, 0>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000436}
437
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000438let Predicates = [HasMips32r2, NoNaNsFPMath, HasStdEnc] in {
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000439 def NMADD_S : MMRel, NMADDS_FT<"nmadd.s", FGR32Opnd, II_NMADD_S, fadd>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000440 MADDS_FM<6, 0>;
Daniel Sanders47b4b6d2014-01-21 12:51:44 +0000441 def NMSUB_S : MMRel, NMADDS_FT<"nmsub.s", FGR32Opnd, II_NMSUB_S, fsub>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000442 MADDS_FM<7, 0>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000443}
444
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000445let Predicates = [HasMips32r2, NotFP64bit, HasStdEnc] in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000446 def MADD_D32 : MMRel, MADDS_FT<"madd.d", AFGR64Opnd, II_MADD_D, fadd>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000447 MADDS_FM<4, 1>;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000448 def MSUB_D32 : MMRel, MADDS_FT<"msub.d", AFGR64Opnd, II_MSUB_D, fsub>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000449 MADDS_FM<5, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000450}
451
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000452let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStdEnc] in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000453 def NMADD_D32 : MMRel, NMADDS_FT<"nmadd.d", AFGR64Opnd, II_NMADD_D, fadd>,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000454 MADDS_FM<6, 1>;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000455 def NMSUB_D32 : MMRel, NMADDS_FT<"nmsub.d", AFGR64Opnd, II_NMSUB_D, fsub>,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000456 MADDS_FM<7, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000457}
458
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000459let Predicates = [HasMips32r2, IsFP64bit, HasStdEnc], isCodeGenOnly=1 in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000460 def MADD_D64 : MADDS_FT<"madd.d", FGR64Opnd, II_MADD_D, fadd>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000461 MADDS_FM<4, 1>;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000462 def MSUB_D64 : MADDS_FT<"msub.d", FGR64Opnd, II_MSUB_D, fsub>,
Vladimir Medic64828a12013-07-16 10:07:14 +0000463 MADDS_FM<5, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000464}
465
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000466let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStdEnc],
Akira Hatanakacdf4fd82012-05-22 03:10:09 +0000467 isCodeGenOnly=1 in {
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000468 def NMADD_D64 : NMADDS_FT<"nmadd.d", FGR64Opnd, II_NMADD_D, fadd>,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000469 MADDS_FM<6, 1>;
Daniel Sanders2ce72b02014-01-21 13:07:31 +0000470 def NMSUB_D64 : NMADDS_FT<"nmsub.d", FGR64Opnd, II_NMSUB_D, fsub>,
Akira Hatanakab0d4acb2012-12-13 01:27:48 +0000471 MADDS_FM<7, 1>;
Akira Hatanaka60f7a8e2012-02-25 00:21:52 +0000472}
473
Akira Hatanakae2489122011-04-15 21:51:11 +0000474//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000475// Floating Point Branch Codes
Akira Hatanakae2489122011-04-15 21:51:11 +0000476//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000477// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000478// They must be kept in synch.
479def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
480def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000481
Zoran Jovanovicce024862013-12-20 15:44:08 +0000482def BC1F : MMRel, BC1F_FT<"bc1f", brtarget, IIBranch, MIPS_BRANCH_F>,
483 BC1F_FM<0, 0>;
484def BC1T : MMRel, BC1F_FT<"bc1t", brtarget, IIBranch, MIPS_BRANCH_T>,
485 BC1F_FM<0, 1>;
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000486
Akira Hatanakae2489122011-04-15 21:51:11 +0000487//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000488// Floating Point Flag Conditions
Akira Hatanakae2489122011-04-15 21:51:11 +0000489//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000490// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000491// They must be kept in synch.
492def MIPS_FCOND_F : PatLeaf<(i32 0)>;
493def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000494def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000495def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
496def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
497def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
498def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
499def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
500def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
501def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
502def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
503def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
504def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
505def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
506def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
507def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
508
509/// Floating Point Compare
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000510def FCMP_S32 : MMRel, CEQS_FT<"s", FGR32, II_C_CC_S, MipsFPCmp>, CEQS_FM<16>;
511def FCMP_D32 : MMRel, CEQS_FT<"d", AFGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000512 Requires<[NotFP64bit, HasStdEnc]>;
513let DecoderNamespace = "Mips64" in
Daniel Sandersb8013ba2014-01-21 11:42:48 +0000514def FCMP_D64 : CEQS_FT<"d", FGR64, II_C_CC_D, MipsFPCmp>, CEQS_FM<17>,
Akira Hatanaka79e1cdb2012-12-13 01:34:09 +0000515 Requires<[IsFP64bit, HasStdEnc]>;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000516
Akira Hatanakae2489122011-04-15 21:51:11 +0000517//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000518// Floating Point Pseudo-Instructions
Akira Hatanakae2489122011-04-15 21:51:11 +0000519//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000520
Akira Hatanaka27916972011-04-15 19:52:08 +0000521// This pseudo instr gets expanded into 2 mtc1 instrs after register
522// allocation.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000523class BuildPairF64Base<RegisterOperand RO> :
524 PseudoSE<(outs RO:$dst), (ins GPR32Opnd:$lo, GPR32Opnd:$hi),
525 [(set RO:$dst, (MipsBuildPairF64 GPR32Opnd:$lo, GPR32Opnd:$hi))]>;
526
527def BuildPairF64 : BuildPairF64Base<AFGR64Opnd>,
528 Requires<[NotFP64bit, HasStdEnc]>;
529def BuildPairF64_64 : BuildPairF64Base<FGR64Opnd>,
530 Requires<[IsFP64bit, HasStdEnc]>;
Akira Hatanaka27916972011-04-15 19:52:08 +0000531
532// This pseudo instr gets expanded into 2 mfc1 instrs after register
533// allocation.
534// if n is 0, lower part of src is extracted.
535// if n is 1, higher part of src is extracted.
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000536class ExtractElementF64Base<RegisterOperand RO> :
537 PseudoSE<(outs GPR32Opnd:$dst), (ins RO:$src, i32imm:$n),
538 [(set GPR32Opnd:$dst, (MipsExtractElementF64 RO:$src, imm:$n))]>;
539
540def ExtractElementF64 : ExtractElementF64Base<AFGR64Opnd>,
541 Requires<[NotFP64bit, HasStdEnc]>;
542def ExtractElementF64_64 : ExtractElementF64Base<FGR64Opnd>,
543 Requires<[IsFP64bit, HasStdEnc]>;
Akira Hatanaka27916972011-04-15 19:52:08 +0000544
Akira Hatanakae2489122011-04-15 21:51:11 +0000545//===----------------------------------------------------------------------===//
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000546// InstAliases.
547//===----------------------------------------------------------------------===//
548def : InstAlias<"bc1t $offset", (BC1T FCC0, brtarget:$offset)>;
549def : InstAlias<"bc1f $offset", (BC1F FCC0, brtarget:$offset)>;
550
551//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +0000552// Floating Point Patterns
Akira Hatanakae2489122011-04-15 21:51:11 +0000553//===----------------------------------------------------------------------===//
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000554def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
555def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000556
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000557def : MipsPat<(f32 (sint_to_fp GPR32Opnd:$src)),
558 (PseudoCVT_S_W GPR32Opnd:$src)>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000559def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
560 (TRUNC_W_S FGR32Opnd:$src)>;
Bruno Cardoso Lopes2d7ddea2008-07-30 19:00:31 +0000561
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000562let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000563 def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
564 (PseudoCVT_D32_W GPR32Opnd:$src)>;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000565 def : MipsPat<(MipsTruncIntFP AFGR64Opnd:$src),
566 (TRUNC_W_D32 AFGR64Opnd:$src)>;
567 def : MipsPat<(f32 (fround AFGR64Opnd:$src)),
568 (CVT_S_D32 AFGR64Opnd:$src)>;
569 def : MipsPat<(f64 (fextend FGR32Opnd:$src)),
570 (CVT_D32_S FGR32Opnd:$src)>;
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +0000571}
572
Akira Hatanaka97e179f2012-12-07 03:06:09 +0000573let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanakad8ab16b2012-06-14 21:03:23 +0000574 def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>;
575 def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000576
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000577 def : MipsPat<(f64 (sint_to_fp GPR32Opnd:$src)),
578 (PseudoCVT_D64_W GPR32Opnd:$src)>;
579 def : MipsPat<(f32 (sint_to_fp GPR64Opnd:$src)),
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000580 (EXTRACT_SUBREG (PseudoCVT_S_L GPR64Opnd:$src), sub_lo)>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000581 def : MipsPat<(f64 (sint_to_fp GPR64Opnd:$src)),
582 (PseudoCVT_D64_L GPR64Opnd:$src)>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000583
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000584 def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
585 (TRUNC_W_D64 FGR64Opnd:$src)>;
586 def : MipsPat<(MipsTruncIntFP FGR32Opnd:$src),
587 (TRUNC_L_S FGR32Opnd:$src)>;
588 def : MipsPat<(MipsTruncIntFP FGR64Opnd:$src),
589 (TRUNC_L_D64 FGR64Opnd:$src)>;
Akira Hatanaka2216f732011-11-07 21:38:58 +0000590
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000591 def : MipsPat<(f32 (fround FGR64Opnd:$src)),
592 (CVT_S_D64 FGR64Opnd:$src)>;
593 def : MipsPat<(f64 (fextend FGR32Opnd:$src)),
594 (CVT_D64_S FGR32Opnd:$src)>;
Akira Hatanaka4705b0c2012-02-16 17:48:20 +0000595}
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000596
Akira Hatanakab1457302013-03-30 02:01:48 +0000597// Patterns for loads/stores with a reg+imm operand.
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000598let AddedComplexity = 40 in {
Daniel Sandersf5625822014-04-29 16:24:10 +0000599 def : LoadRegImmPat<LWC1, f32, load>;
600 def : StoreRegImmPat<SWC1, f32>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000601
Akira Hatanaka8dd951b2013-08-20 23:21:55 +0000602 let Predicates = [IsFP64bit, HasStdEnc] in {
Akira Hatanakab1457302013-03-30 02:01:48 +0000603 def : LoadRegImmPat<LDC164, f64, load>;
604 def : StoreRegImmPat<SDC164, f64>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000605 }
606
Akira Hatanaka8dd951b2013-08-20 23:21:55 +0000607 let Predicates = [NotFP64bit, HasStdEnc] in {
Akira Hatanaka63791212013-09-07 00:52:30 +0000608 def : LoadRegImmPat<LDC1, f64, load>;
609 def : StoreRegImmPat<SDC1, f64>;
Akira Hatanaka69fb3d12013-02-15 21:20:45 +0000610 }
611}