blob: 775cc79c653ad05b0a290f32b7457a38e50d5530 [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengf55b7382008-01-05 00:41:47 +000016#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000017#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000018#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000019#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000023#include "llvm/CodeGen/SelectionDAGISel.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000024#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000025#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/Instructions.h"
27#include "llvm/IR/Intrinsics.h"
28#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000029#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000030#include "llvm/Support/ErrorHandling.h"
Craig Topperd0af7e82017-04-28 05:31:46 +000031#include "llvm/Support/KnownBits.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000032#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000036#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000037using namespace llvm;
38
Chandler Carruth84e68b22014-04-22 02:41:26 +000039#define DEBUG_TYPE "x86-isel"
40
Chris Lattner1ef9cd42006-12-19 22:59:26 +000041STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
42
Chris Lattner655e7df2005-11-16 01:54:32 +000043//===----------------------------------------------------------------------===//
44// Pattern Matcher Implementation
45//===----------------------------------------------------------------------===//
46
47namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000048 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
49 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000050 struct X86ISelAddressMode {
51 enum {
52 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000053 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000054 } BaseType;
55
Dan Gohman0fd54fb2010-04-29 23:30:41 +000056 // This is really a union, discriminated by BaseType!
57 SDValue Base_Reg;
58 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000059
60 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000061 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000062 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000063 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000064 const GlobalValue *GV;
65 const Constant *CP;
66 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000067 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000068 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000069 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000070 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000071 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000072
73 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000074 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
75 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
76 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000077
78 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000079 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000080 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000081 }
Chad Rosier24c19d22012-08-01 18:39:17 +000082
Chris Lattnerfea81da2009-06-27 04:16:01 +000083 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000084 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000085 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000086 }
Chad Rosier24c19d22012-08-01 18:39:17 +000087
Sanjay Patelb5723d02015-10-13 15:12:27 +000088 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000089 bool isRIPRelative() const {
90 if (BaseType != RegBase) return false;
91 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000092 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000093 return RegNode->getReg() == X86::RIP;
94 return false;
95 }
Chad Rosier24c19d22012-08-01 18:39:17 +000096
Chris Lattnerfea81da2009-06-27 04:16:01 +000097 void setBaseReg(SDValue Reg) {
98 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +000099 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000100 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000101
Aaron Ballman615eb472017-10-15 14:32:27 +0000102#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dale Johannesendafdbf72008-08-11 23:46:25 +0000103 void dump() {
David Greenedbdb1b22010-01-05 01:29:08 +0000104 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000105 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000106 if (Base_Reg.getNode())
Chad Rosier24c19d22012-08-01 18:39:17 +0000107 Base_Reg.getNode()->dump();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000108 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000109 dbgs() << "nul\n";
110 if (BaseType == FrameIndexBase)
111 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n';
112 dbgs() << " Scale " << Scale << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000113 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000114 if (IndexReg.getNode())
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000115 IndexReg.getNode()->dump();
116 else
Craig Toppereff84ed2017-12-22 17:18:10 +0000117 dbgs() << "nul\n";
David Greenedbdb1b22010-01-05 01:29:08 +0000118 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000119 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000120 if (GV)
121 GV->dump();
122 else
David Greenedbdb1b22010-01-05 01:29:08 +0000123 dbgs() << "nul";
124 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000125 if (CP)
126 CP->dump();
127 else
David Greenedbdb1b22010-01-05 01:29:08 +0000128 dbgs() << "nul";
129 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000130 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000131 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000132 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000133 else
David Greenedbdb1b22010-01-05 01:29:08 +0000134 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000135 dbgs() << " MCSym ";
136 if (MCSym)
137 dbgs() << MCSym;
138 else
139 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000140 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000141 }
Manman Ren742534c2012-09-06 19:06:06 +0000142#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000143 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000144}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000145
146namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000147 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000148 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000149 /// SelectionDAG operations.
150 ///
Craig Topper26eec092014-03-31 06:22:15 +0000151 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000152 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000153 /// make the right decision when generating code for different targets.
154 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000155
Sanjay Patelb5723d02015-10-13 15:12:27 +0000156 /// If true, selector should try to optimize for code size instead of
157 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000158 bool OptForSize;
159
Hans Wennborg4ae51192016-03-25 01:10:56 +0000160 /// If true, selector should try to optimize for minimum code size.
161 bool OptForMinSize;
162
Chris Lattner655e7df2005-11-16 01:54:32 +0000163 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000164 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000165 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
Matt Morehouse9e658c92017-12-01 22:20:26 +0000166 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000167
Mehdi Amini117296c2016-10-01 02:56:57 +0000168 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000169 return "X86 DAG->DAG Instruction Selection";
170 }
171
Eric Christopher4f09c592014-05-22 01:53:26 +0000172 bool runOnMachineFunction(MachineFunction &MF) override {
173 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000174 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000175 SelectionDAGISel::runOnMachineFunction(MF);
176 return true;
177 }
178
Craig Topper2d9361e2014-03-09 07:44:38 +0000179 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000180
Craig Topper2d9361e2014-03-09 07:44:38 +0000181 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000182
Craig Topper2d9361e2014-03-09 07:44:38 +0000183 void PreprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000184
Chris Lattner655e7df2005-11-16 01:54:32 +0000185// Include the pieces autogenerated from the target description.
186#include "X86GenDAGISel.inc"
187
188 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000189 void Select(SDNode *N) override;
Chris Lattner655e7df2005-11-16 01:54:32 +0000190
Sanjay Patel85030aa2015-10-13 16:23:00 +0000191 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
192 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
193 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
194 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Craig Topperc314f462017-11-13 17:53:59 +0000195 bool matchVectorAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000196 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000197 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000198 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000199 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
200 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000201 SDValue &Scale, SDValue &Index, SDValue &Disp,
202 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000203 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000204 SDValue &Scale, SDValue &Index, SDValue &Disp,
205 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000206 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
207 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000208 SDValue &Scale, SDValue &Index, SDValue &Disp,
209 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000210 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000211 SDValue &Scale, SDValue &Index, SDValue &Disp,
212 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000213 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000214 SDValue &Scale, SDValue &Index, SDValue &Disp,
215 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000216 bool selectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000217 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000218 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000219 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000220 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000221 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000222
Craig Topper78a77042017-11-08 20:17:33 +0000223 bool tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000224 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000225 SDValue &Index, SDValue &Disp,
226 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000227
Craig Topper78a77042017-11-08 20:17:33 +0000228 // Convience method where P is also root.
229 bool tryFoldLoad(SDNode *P, SDValue N,
230 SDValue &Base, SDValue &Scale,
231 SDValue &Index, SDValue &Disp,
232 SDValue &Segment) {
233 return tryFoldLoad(P, P, N, Base, Scale, Index, Disp, Segment);
234 }
235
Sanjay Patelb5723d02015-10-13 15:12:27 +0000236 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000237 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000238 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000239 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000240
Sanjay Patel85030aa2015-10-13 16:23:00 +0000241 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000242
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000243 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000244 SDValue &Base, SDValue &Scale,
245 SDValue &Index, SDValue &Disp,
246 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000247 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000248 ? CurDAG->getTargetFrameIndex(
249 AM.Base_FrameIndex,
250 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000251 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000252 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000253 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000254 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000255 // is 32-bit.
256 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000257 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000258 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000259 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000260 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000261 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000262 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000263 else if (AM.ES) {
264 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000265 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000266 } else if (AM.MCSym) {
267 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
268 assert(AM.SymbolFlags == 0 && "oo");
269 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000270 } else if (AM.JT != -1) {
271 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000272 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000273 } else if (AM.BlockAddr)
274 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
275 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000276 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000277 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000278
279 if (AM.Segment.getNode())
280 Segment = AM.Segment;
281 else
Owen Anderson9f944592009-08-11 20:47:22 +0000282 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000283 }
284
Michael Kuperstein243c0732015-08-11 14:10:58 +0000285 // Utility function to determine whether we should avoid selecting
286 // immediate forms of instructions for better code size or not.
287 // At a high level, we'd like to avoid such instructions when
288 // we have similar constants used within the same basic block
289 // that can be kept in a register.
290 //
291 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
292 uint32_t UseCount = 0;
293
294 // Do not want to hoist if we're not optimizing for size.
295 // TODO: We'd like to remove this restriction.
296 // See the comment in X86InstrInfo.td for more info.
297 if (!OptForSize)
298 return false;
299
300 // Walk all the users of the immediate.
301 for (SDNode::use_iterator UI = N->use_begin(),
302 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000303
Michael Kuperstein243c0732015-08-11 14:10:58 +0000304 SDNode *User = *UI;
305
306 // This user is already selected. Count it as a legitimate use and
307 // move on.
308 if (User->isMachineOpcode()) {
309 UseCount++;
310 continue;
311 }
312
313 // We want to count stores of immediates as real uses.
314 if (User->getOpcode() == ISD::STORE &&
315 User->getOperand(1).getNode() == N) {
316 UseCount++;
317 continue;
318 }
319
320 // We don't currently match users that have > 2 operands (except
321 // for stores, which are handled above)
322 // Those instruction won't match in ISEL, for now, and would
323 // be counted incorrectly.
324 // This may change in the future as we add additional instruction
325 // types.
326 if (User->getNumOperands() != 2)
327 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000328
Michael Kuperstein243c0732015-08-11 14:10:58 +0000329 // Immediates that are used for offsets as part of stack
330 // manipulation should be left alone. These are typically
331 // used to indicate SP offsets for argument passing and
332 // will get pulled into stores/pushes (implicitly).
333 if (User->getOpcode() == X86ISD::ADD ||
334 User->getOpcode() == ISD::ADD ||
335 User->getOpcode() == X86ISD::SUB ||
336 User->getOpcode() == ISD::SUB) {
337
338 // Find the other operand of the add/sub.
339 SDValue OtherOp = User->getOperand(0);
340 if (OtherOp.getNode() == N)
341 OtherOp = User->getOperand(1);
342
343 // Don't count if the other operand is SP.
344 RegisterSDNode *RegNode;
345 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
346 (RegNode = dyn_cast_or_null<RegisterSDNode>(
347 OtherOp->getOperand(1).getNode())))
348 if ((RegNode->getReg() == X86::ESP) ||
349 (RegNode->getReg() == X86::RSP))
350 continue;
351 }
352
353 // ... otherwise, count this and move on.
354 UseCount++;
355 }
356
357 // If we have more than 1 use, then recommend for hoisting.
358 return (UseCount > 1);
359 }
360
Sanjay Patelb5723d02015-10-13 15:12:27 +0000361 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000362 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000363 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000364 }
365
Sanjay Patelb5723d02015-10-13 15:12:27 +0000366 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000367 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000368 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000369 }
Evan Chengd49cc362006-02-10 22:24:32 +0000370
Craig Topper092c2f42017-09-23 05:34:07 +0000371 SDValue getExtractVEXTRACTImmediate(SDNode *N, unsigned VecWidth,
372 const SDLoc &DL) {
373 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
374 uint64_t Index = N->getConstantOperandVal(1);
375 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Topper9563cab2017-10-08 01:33:42 +0000376 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000377 }
378
379 SDValue getInsertVINSERTImmediate(SDNode *N, unsigned VecWidth,
380 const SDLoc &DL) {
381 assert((VecWidth == 128 || VecWidth == 256) && "Unexpected vector width");
382 uint64_t Index = N->getConstantOperandVal(2);
383 MVT VecVT = N->getSimpleValueType(0);
Craig Topper9563cab2017-10-08 01:33:42 +0000384 return getI8Imm((Index * VecVT.getScalarSizeInBits()) / VecWidth, DL);
Craig Topper092c2f42017-09-23 05:34:07 +0000385 }
386
Sanjay Patelb5723d02015-10-13 15:12:27 +0000387 /// Return an SDNode that returns the value of the global base register.
388 /// Output instructions required to initialize the global base register,
389 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000390 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000391
Sanjay Patelb5723d02015-10-13 15:12:27 +0000392 /// Return a reference to the TargetMachine, casted to the target-specific
393 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000394 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000395 return static_cast<const X86TargetMachine &>(TM);
396 }
397
Sanjay Patelb5723d02015-10-13 15:12:27 +0000398 /// Return a reference to the TargetInstrInfo, casted to the target-specific
399 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000400 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000401 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000402 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000403
404 /// \brief Address-mode matching performs shift-of-and to and-of-shift
405 /// reassociation in order to expose more scaled addressing
406 /// opportunities.
407 bool ComplexPatternFuncMutatesDAG() const override {
408 return true;
409 }
Peter Collingbourneef089bd2017-02-09 22:02:28 +0000410
411 bool isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const;
412
413 /// Returns whether this is a relocatable immediate in the range
414 /// [-2^Width .. 2^Width-1].
415 template <unsigned Width> bool isSExtRelocImm(SDNode *N) const {
416 if (auto *CN = dyn_cast<ConstantSDNode>(N))
417 return isInt<Width>(CN->getSExtValue());
418 return isSExtAbsoluteSymbolRef(Width, N);
419 }
Craig Topper4de6f582017-08-19 23:21:22 +0000420
421 // Indicates we should prefer to use a non-temporal load for this load.
422 bool useNonTemporalLoad(LoadSDNode *N) const {
423 if (!N->isNonTemporal())
424 return false;
425
426 unsigned StoreSize = N->getMemoryVT().getStoreSize();
427
428 if (N->getAlignment() < StoreSize)
429 return false;
430
431 switch (StoreSize) {
432 default: llvm_unreachable("Unsupported store size");
433 case 16:
434 return Subtarget->hasSSE41();
435 case 32:
436 return Subtarget->hasAVX2();
437 case 64:
438 return Subtarget->hasAVX512();
439 }
440 }
Chandler Carruth03258f22017-08-25 02:04:03 +0000441
442 bool foldLoadStoreIntoMemOperand(SDNode *Node);
Craig Topper958106d2017-09-12 17:40:25 +0000443
444 bool matchBEXTRFromAnd(SDNode *Node);
Craig Topperba3cc2e2017-09-25 18:43:13 +0000445
446 bool isMaskZeroExtended(SDNode *N) const;
Chris Lattner655e7df2005-11-16 01:54:32 +0000447 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000448}
449
Evan Cheng72bb66a2006-08-08 00:31:00 +0000450
Craig Topperba3cc2e2017-09-25 18:43:13 +0000451// Returns true if this masked compare can be implemented legally with this
452// type.
453static bool isLegalMaskCompare(SDNode *N, const X86Subtarget *Subtarget) {
Uriel Korachbb866862017-11-06 09:22:38 +0000454 unsigned Opcode = N->getOpcode();
455 if (Opcode == X86ISD::PCMPEQM || Opcode == X86ISD::PCMPGTM ||
456 Opcode == X86ISD::CMPM || Opcode == X86ISD::TESTM ||
Craig Topperf31b0b82017-11-23 18:41:21 +0000457 Opcode == X86ISD::TESTNM || Opcode == X86ISD::CMPMU ||
458 Opcode == X86ISD::CMPM_RND) {
Craig Topperba3cc2e2017-09-25 18:43:13 +0000459 // We can get 256-bit 8 element types here without VLX being enabled. When
460 // this happens we will use 512-bit operations and the mask will not be
461 // zero extended.
Uriel Koracheb47d952017-11-06 08:32:45 +0000462 EVT OpVT = N->getOperand(0).getValueType();
Craig Topperd58c1652018-01-07 18:20:37 +0000463 if (OpVT.is256BitVector() || OpVT.is128BitVector())
Craig Topperba3cc2e2017-09-25 18:43:13 +0000464 return Subtarget->hasVLX();
465
466 return true;
467 }
468
469 return false;
470}
471
472// Returns true if we can assume the writer of the mask has zero extended it
473// for us.
474bool X86DAGToDAGISel::isMaskZeroExtended(SDNode *N) const {
475 // If this is an AND, check if we have a compare on either side. As long as
476 // one side guarantees the mask is zero extended, the AND will preserve those
477 // zeros.
478 if (N->getOpcode() == ISD::AND)
479 return isLegalMaskCompare(N->getOperand(0).getNode(), Subtarget) ||
480 isLegalMaskCompare(N->getOperand(1).getNode(), Subtarget);
481
482 return isLegalMaskCompare(N, Subtarget);
483}
484
Evan Cheng5e73ff22010-02-15 19:41:07 +0000485bool
486X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000487 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000488
Evan Cheng5e73ff22010-02-15 19:41:07 +0000489 if (!N.hasOneUse())
490 return false;
491
492 if (N.getOpcode() != ISD::LOAD)
493 return true;
494
495 // If N is a load, do additional profitability checks.
496 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000497 switch (U->getOpcode()) {
498 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000499 case X86ISD::ADD:
500 case X86ISD::SUB:
501 case X86ISD::AND:
502 case X86ISD::XOR:
503 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000504 case ISD::ADD:
Amaury Sechet8ac81f32017-04-30 19:24:09 +0000505 case ISD::ADDCARRY:
Evan Cheng83bdb382008-11-27 00:49:46 +0000506 case ISD::AND:
507 case ISD::OR:
508 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000509 SDValue Op1 = U->getOperand(1);
510
Evan Cheng83bdb382008-11-27 00:49:46 +0000511 // If the other operand is a 8-bit immediate we should fold the immediate
512 // instead. This reduces code size.
513 // e.g.
514 // movl 4(%esp), %eax
515 // addl $4, %eax
516 // vs.
517 // movl $4, %eax
518 // addl 4(%esp), %eax
519 // The former is 2 bytes shorter. In case where the increment is 1, then
520 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindolabb834f02009-04-10 10:09:34 +0000521 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman2293eb62009-03-14 02:07:16 +0000522 if (Imm->getAPIntValue().isSignedIntN(8))
523 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000524
525 // If the other operand is a TLS address, we should fold it instead.
526 // This produces
527 // movl %gs:0, %eax
528 // leal i@NTPOFF(%eax), %eax
529 // instead of
530 // movl $i@NTPOFF, %eax
531 // addl %gs:0, %eax
532 // if the block also has an access to a second TLS address this will save
533 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000534 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000535 if (Op1.getOpcode() == X86ISD::Wrapper) {
536 SDValue Val = Op1.getOperand(0);
537 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
538 return false;
539 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000540 }
541 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000542 }
543
544 return true;
545}
546
Sanjay Patelb5723d02015-10-13 15:12:27 +0000547/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000548/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000549static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
550 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000551 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000552 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000553 if (Chain.getNode() == Load.getNode())
554 Ops.push_back(Load.getOperand(0));
555 else {
556 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000557 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000558 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
559 if (Chain.getOperand(i).getNode() == Load.getNode())
560 Ops.push_back(Load.getOperand(0));
561 else
562 Ops.push_back(Chain.getOperand(i));
563 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000564 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000565 Ops.clear();
566 Ops.push_back(NewChain);
567 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000568 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000569 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000570 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000571 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000572
Evan Chengf00f1e52008-08-25 21:27:18 +0000573 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000574 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000575 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000576 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000577}
578
Sanjay Patelb5723d02015-10-13 15:12:27 +0000579/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000580/// moved below CALLSEQ_START and the chains leading up to the call.
581/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000582/// In the case of a tail call, there isn't a callseq node between the call
583/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000584static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000585 // The transformation is somewhat dangerous if the call's chain was glued to
586 // the call. After MoveBelowOrigChain the load is moved between the call and
587 // the chain, this can create a cycle if the load is not folded. So it is
588 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000589 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000590 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000591 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000592 if (!LD ||
593 LD->isVolatile() ||
594 LD->getAddressingMode() != ISD::UNINDEXED ||
595 LD->getExtensionType() != ISD::NON_EXTLOAD)
596 return false;
597
598 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000599 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000600 if (!Chain.hasOneUse())
601 return false;
602 Chain = Chain.getOperand(0);
603 }
Evan Chengd703df62010-03-14 03:48:46 +0000604
605 if (!Chain.getNumOperands())
606 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000607 // Since we are not checking for AA here, conservatively abort if the chain
608 // writes to memory. It's not safe to move the callee (a load) across a store.
609 if (isa<MemSDNode>(Chain.getNode()) &&
610 cast<MemSDNode>(Chain.getNode())->writeMem())
611 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000612 if (Chain.getOperand(0).getNode() == Callee.getNode())
613 return true;
614 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000615 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
616 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000617 return true;
618 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000619}
620
Chris Lattner8d637042010-03-02 23:12:51 +0000621void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000622 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Matthias Braunf1caa282017-12-15 22:22:58 +0000623 OptForSize = MF->getFunction().optForSize();
624 OptForMinSize = MF->getFunction().optForMinSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000625 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000626
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000627 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
628 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000629 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000630
Evan Chengd703df62010-03-14 03:48:46 +0000631 if (OptLevel != CodeGenOpt::None &&
Michael Liao96b42602013-03-28 23:13:21 +0000632 // Only does this when target favors doesn't favor register indirect
633 // call.
Craig Topper62c47a22017-08-29 05:14:27 +0000634 ((N->getOpcode() == X86ISD::CALL && !Subtarget->slowTwoMemOps()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000635 (N->getOpcode() == X86ISD::TC_RETURN &&
Nick Lewyckyf41a80e2013-01-13 19:03:55 +0000636 // Only does this if load can be folded into TC_RETURN.
Evan Cheng847ad442012-10-05 01:48:22 +0000637 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000638 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000639 /// Also try moving call address load from outside callseq_start to just
640 /// before the call to allow it to be folded.
641 ///
642 /// [Load chain]
643 /// ^
644 /// |
645 /// [Load]
646 /// ^ ^
647 /// | |
648 /// / \--
649 /// / |
650 ///[CALLSEQ_START] |
651 /// ^ |
652 /// | |
653 /// [LOAD/C2Reg] |
654 /// | |
655 /// \ /
656 /// \ /
657 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000658 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000659 SDValue Chain = N->getOperand(0);
660 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000661 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000662 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000663 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000664 ++NumLoadMoved;
665 continue;
666 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000667
Chris Lattner8d637042010-03-02 23:12:51 +0000668 // Lower fpround and fpextend nodes that target the FP stack to be store and
669 // load to the stack. This is a gross hack. We would like to simply mark
670 // these as being illegal, but when we do that, legalize produces these when
671 // it expands calls, then expands these in the same legalize pass. We would
672 // like dag combine to be able to hack on these between the call expansion
673 // and the node legalization. As such this pass basically does "really
674 // late" legalization of these inline with the X86 isel pass.
675 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000676 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
677 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000678
Craig Topper83e042a2013-08-15 05:57:07 +0000679 MVT SrcVT = N->getOperand(0).getSimpleValueType();
680 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000681
682 // If any of the sources are vectors, no fp stack involved.
683 if (SrcVT.isVector() || DstVT.isVector())
684 continue;
685
686 // If the source and destination are SSE registers, then this is a legal
687 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000688 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000689 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000690 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
691 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000692 if (SrcIsSSE && DstIsSSE)
693 continue;
694
Chris Lattnerd587e582008-03-09 07:05:32 +0000695 if (!SrcIsSSE && !DstIsSSE) {
696 // If this is an FPStack extension, it is a noop.
697 if (N->getOpcode() == ISD::FP_EXTEND)
698 continue;
699 // If this is a value-preserving FPStack truncation, it is a noop.
700 if (N->getConstantOperandVal(1))
701 continue;
702 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000703
Chris Lattnera91f77e2008-01-24 08:07:48 +0000704 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
705 // FPStack has extload and truncstore. SSE can fold direct loads into other
706 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000707 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000708 if (N->getOpcode() == ISD::FP_ROUND)
709 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
710 else
711 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000712
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000713 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000714 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000715
Chris Lattnera91f77e2008-01-24 08:07:48 +0000716 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000717 SDValue Store =
718 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
719 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000720 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000721 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000722
723 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
724 // extload we created. This will cause general havok on the dag because
725 // anything below the conversion could be folded into other existing nodes.
726 // To avoid invalidating 'I', back it up to the convert node.
727 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000728 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000729
Chris Lattnera91f77e2008-01-24 08:07:48 +0000730 // Now that we did that, the node is dead. Increment the iterator to the
731 // next node to process, then delete N.
732 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000733 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000734 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000735}
736
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000737
Sanjay Patelb5723d02015-10-13 15:12:27 +0000738/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000739void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000740 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000741 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000742 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000743
744 TargetLowering::CallLoweringInfo CLI(*CurDAG);
745 CLI.setChain(CurDAG->getRoot())
746 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000747 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000748 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000749 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
750 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
751 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000752 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000753}
754
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000755void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000756 // If this is main, emit special code for main.
Matthias Braunf1caa282017-12-15 22:22:58 +0000757 const Function &F = MF->getFunction();
758 if (F.hasExternalLinkage() && F.getName() == "main")
759 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000760}
761
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000762static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000763 // On 64-bit platforms, we can run into an issue where a frame index
764 // includes a displacement that, when added to the explicit displacement,
765 // will overflow the displacement field. Assuming that the frame index
766 // displacement fits into a 31-bit integer (which is only slightly more
767 // aggressive than the current fundamental assumption that it fits into
768 // a 32-bit integer), a 31-bit disp should always be safe.
769 return isInt<31>(Val);
770}
771
Sanjay Patel85030aa2015-10-13 16:23:00 +0000772bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000773 X86ISelAddressMode &AM) {
Reid Kleckner9dad2272015-05-04 23:22:36 +0000774 // Cannot combine ExternalSymbol displacements with integer offsets.
Rafael Espindola36b718f2015-06-22 17:46:53 +0000775 if (Offset != 0 && (AM.ES || AM.MCSym))
Reid Kleckner9dad2272015-05-04 23:22:36 +0000776 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000777 int64_t Val = AM.Disp + Offset;
778 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000779 if (Subtarget->is64Bit()) {
780 if (!X86::isOffsetSuitableForCodeModel(Val, M,
781 AM.hasSymbolicDisplacement()))
782 return true;
783 // In addition to the checks required for a register base, check that
784 // we do not try to use an unsafe Disp with a frame index.
785 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
786 !isDispSafeForFrameIndex(Val))
787 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000788 }
Eli Friedman344ec792011-07-13 21:29:53 +0000789 AM.Disp = Val;
790 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000791
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000792}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000793
Sanjay Patel85030aa2015-10-13 16:23:00 +0000794bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000795 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000796
Chris Lattner8a236b62010-09-22 04:39:11 +0000797 // load gs:0 -> GS segment register.
798 // load fs:0 -> FS segment register.
799 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000800 // This optimization is valid because the GNU TLS model defines that
801 // gs:0 (or fs:0 on X86-64) contains its own address.
802 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000803 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000804 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Petr Hoseka7d59162017-02-24 03:10:10 +0000805 (Subtarget->isTargetGlibc() || Subtarget->isTargetAndroid() ||
806 Subtarget->isTargetFuchsia()))
Chris Lattner8a236b62010-09-22 04:39:11 +0000807 switch (N->getPointerInfo().getAddrSpace()) {
808 case 256:
809 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
810 return false;
811 case 257:
812 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
813 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000814 // Address space 258 is not handled here, because it is not used to
815 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000816 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000817
Rafael Espindola3b2df102009-04-08 21:14:34 +0000818 return true;
819}
820
Sanjay Patelb5723d02015-10-13 15:12:27 +0000821/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
822/// mode. These wrap things that will resolve down into a symbol reference.
823/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000824bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000825 // If the addressing mode already has a symbol as the displacement, we can
826 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000827 if (AM.hasSymbolicDisplacement())
828 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000829
830 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000831 CodeModel::Model M = TM.getCodeModel();
832
Chris Lattnerfea81da2009-06-27 04:16:01 +0000833 // Handle X86-64 rip-relative addresses. We check this before checking direct
834 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000835 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000836 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
837 // they cannot be folded into immediate fields.
838 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000839 (M == CodeModel::Small || M == CodeModel::Kernel)) {
840 // Base and index reg must be 0 in order to use %rip as base.
841 if (AM.hasBaseOrIndexReg())
842 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000843 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000844 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000845 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000846 AM.SymbolFlags = G->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000847 if (foldOffsetIntoAddress(G->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000848 AM = Backup;
849 return true;
850 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000851 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000852 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000853 AM.CP = CP->getConstVal();
854 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000855 AM.SymbolFlags = CP->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000856 if (foldOffsetIntoAddress(CP->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000857 AM = Backup;
858 return true;
859 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000860 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
861 AM.ES = S->getSymbol();
862 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000863 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
864 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000865 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000866 AM.JT = J->getIndex();
867 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000868 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
869 X86ISelAddressMode Backup = AM;
870 AM.BlockAddr = BA->getBlockAddress();
871 AM.SymbolFlags = BA->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000872 if (foldOffsetIntoAddress(BA->getOffset(), AM)) {
Michael Liaoabb87d42012-09-12 21:43:09 +0000873 AM = Backup;
874 return true;
875 }
876 } else
877 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000878
Chris Lattnerfea81da2009-06-27 04:16:01 +0000879 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000880 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000881 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000882 }
883
884 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000885 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
886 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000887 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000888 M == CodeModel::Small || M == CodeModel::Kernel) {
889 assert(N.getOpcode() != X86ISD::WrapperRIP &&
890 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000891 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
892 AM.GV = G->getGlobal();
893 AM.Disp += G->getOffset();
894 AM.SymbolFlags = G->getTargetFlags();
895 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
896 AM.CP = CP->getConstVal();
897 AM.Align = CP->getAlignment();
898 AM.Disp += CP->getOffset();
899 AM.SymbolFlags = CP->getTargetFlags();
900 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
901 AM.ES = S->getSymbol();
902 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000903 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
904 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000905 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000906 AM.JT = J->getIndex();
907 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000908 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
909 AM.BlockAddr = BA->getBlockAddress();
910 AM.Disp += BA->getOffset();
911 AM.SymbolFlags = BA->getTargetFlags();
912 } else
913 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000914 return false;
915 }
916
917 return true;
918}
919
Sanjay Patelb5723d02015-10-13 15:12:27 +0000920/// Add the specified node to the specified addressing mode, returning true if
921/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000922bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
923 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +0000924 return true;
925
926 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
927 // a smaller encoding and avoids a scaled-index.
928 if (AM.Scale == 2 &&
929 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000930 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000931 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +0000932 AM.Scale = 1;
933 }
934
Dan Gohman05046082009-08-20 18:23:44 +0000935 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
936 // because it has a smaller encoding.
937 // TODO: Which other code models can use this?
938 if (TM.getCodeModel() == CodeModel::Small &&
939 Subtarget->is64Bit() &&
940 AM.Scale == 1 &&
941 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000942 AM.Base_Reg.getNode() == nullptr &&
943 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +0000944 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +0000945 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000946 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +0000947
Dan Gohman824ab402009-07-22 23:26:55 +0000948 return false;
949}
950
Sanjay Patelefab8b02015-10-21 18:56:06 +0000951bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
952 unsigned Depth) {
953 // Add an artificial use to this node so that we can keep track of
954 // it if it gets CSE'd with a different node.
955 HandleSDNode Handle(N);
956
957 X86ISelAddressMode Backup = AM;
958 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
959 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
960 return false;
961 AM = Backup;
962
963 // Try again after commuting the operands.
964 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
965 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
966 return false;
967 AM = Backup;
968
969 // If we couldn't fold both operands into the address at the same time,
970 // see if we can just put each operand into a register and fold at least
971 // the add.
972 if (AM.BaseType == X86ISelAddressMode::RegBase &&
973 !AM.Base_Reg.getNode() &&
974 !AM.IndexReg.getNode()) {
975 N = Handle.getValue();
976 AM.Base_Reg = N.getOperand(0);
977 AM.IndexReg = N.getOperand(1);
978 AM.Scale = 1;
979 return false;
980 }
981 N = Handle.getValue();
982 return true;
983}
984
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000985// Insert a node into the DAG at least before the Pos node's position. This
986// will reposition the node as needed, and will assign it a node ID that is <=
987// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
988// IDs! The selection DAG must no longer depend on their uniqueness when this
989// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000990static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000991 if (N.getNode()->getNodeId() == -1 ||
992 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000993 DAG.RepositionNode(Pos.getNode()->getIterator(), N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000994 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
995 }
996}
997
Adam Nemet0c7caf42014-09-16 17:14:10 +0000998// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
999// safe. This allows us to convert the shift and and into an h-register
1000// extract and a scaled index. Returns false if the simplification is
1001// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001002static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
1003 uint64_t Mask,
1004 SDValue Shift, SDValue X,
1005 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +00001006 if (Shift.getOpcode() != ISD::SRL ||
1007 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
1008 !Shift.hasOneUse())
1009 return true;
1010
1011 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
1012 if (ScaleLog <= 0 || ScaleLog >= 4 ||
1013 Mask != (0xffu << ScaleLog))
1014 return true;
1015
Craig Topper83e042a2013-08-15 05:57:07 +00001016 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001017 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001018 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
1019 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +00001020 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
1021 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001022 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +00001023 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
1024
Chandler Carrutheb21da02012-01-12 01:34:44 +00001025 // Insert the new nodes into the topological ordering. We must do this in
1026 // a valid topological ordering as nothing is going to go back and re-sort
1027 // these nodes. We continually insert before 'N' in sequence as this is
1028 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1029 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001030 insertDAGNode(DAG, N, Eight);
1031 insertDAGNode(DAG, N, Srl);
1032 insertDAGNode(DAG, N, NewMask);
1033 insertDAGNode(DAG, N, And);
1034 insertDAGNode(DAG, N, ShlCount);
1035 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +00001036 DAG.ReplaceAllUsesWith(N, Shl);
1037 AM.IndexReg = And;
1038 AM.Scale = (1 << ScaleLog);
1039 return false;
1040}
1041
Chandler Carruthaa01e662012-01-11 09:35:00 +00001042// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
1043// allows us to fold the shift into this addressing mode. Returns false if the
1044// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001045static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
1046 uint64_t Mask,
1047 SDValue Shift, SDValue X,
1048 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +00001049 if (Shift.getOpcode() != ISD::SHL ||
1050 !isa<ConstantSDNode>(Shift.getOperand(1)))
1051 return true;
1052
1053 // Not likely to be profitable if either the AND or SHIFT node has more
1054 // than one use (unless all uses are for address computation). Besides,
1055 // isel mechanism requires their node ids to be reused.
1056 if (!N.hasOneUse() || !Shift.hasOneUse())
1057 return true;
1058
1059 // Verify that the shift amount is something we can fold.
1060 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
1061 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
1062 return true;
1063
Craig Topper83e042a2013-08-15 05:57:07 +00001064 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001065 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001066 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001067 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
1068 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
1069
Chandler Carrutheb21da02012-01-12 01:34:44 +00001070 // Insert the new nodes into the topological ordering. We must do this in
1071 // a valid topological ordering as nothing is going to go back and re-sort
1072 // these nodes. We continually insert before 'N' in sequence as this is
1073 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1074 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001075 insertDAGNode(DAG, N, NewMask);
1076 insertDAGNode(DAG, N, NewAnd);
1077 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001078 DAG.ReplaceAllUsesWith(N, NewShift);
1079
1080 AM.Scale = 1 << ShiftAmt;
1081 AM.IndexReg = NewAnd;
1082 return false;
1083}
1084
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001085// Implement some heroics to detect shifts of masked values where the mask can
1086// be replaced by extending the shift and undoing that in the addressing mode
1087// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
1088// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
1089// the addressing mode. This results in code such as:
1090//
1091// int f(short *y, int *lookup_table) {
1092// ...
1093// return *y + lookup_table[*y >> 11];
1094// }
1095//
1096// Turning into:
1097// movzwl (%rdi), %eax
1098// movl %eax, %ecx
1099// shrl $11, %ecx
1100// addl (%rsi,%rcx,4), %eax
1101//
1102// Instead of:
1103// movzwl (%rdi), %eax
1104// movl %eax, %ecx
1105// shrl $9, %ecx
1106// andl $124, %rcx
1107// addl (%rsi,%rcx), %eax
1108//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001109// Note that this function assumes the mask is provided as a mask *after* the
1110// value is shifted. The input chain may or may not match that, but computing
1111// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001112static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1113 uint64_t Mask,
1114 SDValue Shift, SDValue X,
1115 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001116 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1117 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001118 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001119
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001120 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001121 unsigned MaskLZ = countLeadingZeros(Mask);
1122 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001123
1124 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001125 // from the trailing zeros of the mask.
1126 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001127
1128 // There is nothing we can do here unless the mask is removing some bits.
1129 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1130 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1131
1132 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001133 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001134
1135 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001136 // Also scale it down based on the size of the shift.
Davide Italiano5fc5d0a2017-07-19 18:09:46 +00001137 unsigned ScaleDown = (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
1138 if (MaskLZ < ScaleDown)
1139 return true;
1140 MaskLZ -= ScaleDown;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001141
1142 // The final check is to ensure that any masked out high bits of X are
1143 // already known to be zero. Otherwise, the mask has a semantic impact
1144 // other than masking out a couple of low bits. Unfortunately, because of
1145 // the mask, zero extensions will be removed from operands in some cases.
1146 // This code works extra hard to look through extensions because we can
1147 // replace them with zero extensions cheaply if necessary.
1148 bool ReplacingAnyExtend = false;
1149 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001150 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1151 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001152 // Assume that we'll replace the any-extend with a zero-extend, and
1153 // narrow the search to the extended value.
1154 X = X.getOperand(0);
1155 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1156 ReplacingAnyExtend = true;
1157 }
Craig Topper83e042a2013-08-15 05:57:07 +00001158 APInt MaskedHighBits =
1159 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Craig Topperd0af7e82017-04-28 05:31:46 +00001160 KnownBits Known;
1161 DAG.computeKnownBits(X, Known);
1162 if (MaskedHighBits != Known.Zero) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001163
1164 // We've identified a pattern that can be transformed into a single shift
1165 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001166 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001167 if (ReplacingAnyExtend) {
1168 assert(X.getValueType() != VT);
1169 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001170 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001171 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001172 X = NewX;
1173 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001174 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001175 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001176 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001177 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001178 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001179
1180 // Insert the new nodes into the topological ordering. We must do this in
1181 // a valid topological ordering as nothing is going to go back and re-sort
1182 // these nodes. We continually insert before 'N' in sequence as this is
1183 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1184 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001185 insertDAGNode(DAG, N, NewSRLAmt);
1186 insertDAGNode(DAG, N, NewSRL);
1187 insertDAGNode(DAG, N, NewSHLAmt);
1188 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001189 DAG.ReplaceAllUsesWith(N, NewSHL);
1190
1191 AM.Scale = 1 << AMShiftAmt;
1192 AM.IndexReg = NewSRL;
1193 return false;
1194}
Matt Morehouse9e658c92017-12-01 22:20:26 +00001195
Sanjay Patel85030aa2015-10-13 16:23:00 +00001196bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001197 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001198 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001199 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +00001200 dbgs() << "MatchAddress: ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001201 AM.dump();
1202 });
Matt Morehouse9e658c92017-12-01 22:20:26 +00001203 // Limit recursion.
1204 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001205 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001206
Chris Lattnerfea81da2009-06-27 04:16:01 +00001207 // If this is already a %rip relative address, we can only merge immediates
1208 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001209 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001210 if (AM.isRIPRelative()) {
1211 // FIXME: JumpTable and ExternalSymbol address currently don't like
1212 // displacements. It isn't very important, but this should be fixed for
1213 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001214 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1215 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001216
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001217 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001218 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001219 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001220 return true;
1221 }
1222
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001223 switch (N.getOpcode()) {
1224 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001225 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001226 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001227 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1228 // Use the symbol and don't prefix it.
1229 AM.MCSym = ESNode->getMCSymbol();
1230 return false;
1231 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001232 break;
1233 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001234 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001235 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001236 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001237 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001238 break;
1239 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001240
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001241 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001242 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001243 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001244 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001245 break;
1246
Rafael Espindola3b2df102009-04-08 21:14:34 +00001247 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001248 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001249 return false;
1250 break;
1251
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001252 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001253 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001254 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001255 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001256 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001257 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001258 return false;
1259 }
1260 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001261
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001262 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001263 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001264 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001265
Simon Pilgrim7f032312017-05-12 13:08:45 +00001266 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001267 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001268 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1269 // that the base operand remains free for further matching. If
1270 // the base doesn't end up getting used, a post-processing step
1271 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001272 if (Val == 1 || Val == 2 || Val == 3) {
1273 AM.Scale = 1 << Val;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001274 SDValue ShVal = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001275
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001276 // Okay, we know that we have a scale by now. However, if the scaled
1277 // value is an add of something and a constant, we can fold the
1278 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001279 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001280 AM.IndexReg = ShVal.getOperand(0);
1281 ConstantSDNode *AddVal = cast<ConstantSDNode>(ShVal.getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001282 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001283 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001284 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001285 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001286
1287 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001288 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001289 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001290 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001291 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001292
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001293 case ISD::SRL: {
1294 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001295 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001296
1297 SDValue And = N.getOperand(0);
1298 if (And.getOpcode() != ISD::AND) break;
1299 SDValue X = And.getOperand(0);
1300
1301 // We only handle up to 64-bit values here as those are what matter for
1302 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001303 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001304
1305 // The mask used for the transform is expected to be post-shift, but we
1306 // found the shift first so just apply the shift to the mask before passing
1307 // it down.
1308 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1309 !isa<ConstantSDNode>(And.getOperand(1)))
1310 break;
1311 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1312
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001313 // Try to fold the mask and shift into the scale, and return false if we
1314 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001315 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001316 return false;
1317 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001318 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001319
Dan Gohmanbf474952007-10-22 20:22:24 +00001320 case ISD::SMUL_LOHI:
1321 case ISD::UMUL_LOHI:
1322 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001323 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001324 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001325 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001326 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001327 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001328 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001329 AM.Base_Reg.getNode() == nullptr &&
1330 AM.IndexReg.getNode() == nullptr) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001331 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001332 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1333 CN->getZExtValue() == 9) {
1334 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001335
Simon Pilgrim7f032312017-05-12 13:08:45 +00001336 SDValue MulVal = N.getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001337 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001338
1339 // Okay, we know that we have a scale by now. However, if the scaled
1340 // value is an add of something and a constant, we can fold the
1341 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001342 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001343 isa<ConstantSDNode>(MulVal.getOperand(1))) {
1344 Reg = MulVal.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001345 ConstantSDNode *AddVal =
Simon Pilgrim7f032312017-05-12 13:08:45 +00001346 cast<ConstantSDNode>(MulVal.getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001347 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001348 if (foldOffsetIntoAddress(Disp, AM))
Simon Pilgrim7f032312017-05-12 13:08:45 +00001349 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001350 } else {
Simon Pilgrim7f032312017-05-12 13:08:45 +00001351 Reg = N.getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001352 }
1353
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001354 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001355 return false;
1356 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001357 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001358 break;
1359
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001360 case ISD::SUB: {
1361 // Given A-B, if A can be completely folded into the address and
1362 // the index field with the index field unused, use -B as the index.
1363 // This is a win if a has multiple parts that can be folded into
1364 // the address. Also, this saves a mov if the base register has
1365 // other uses, since it avoids a two-address sub instruction, however
1366 // it costs an additional mov if the index register has other uses.
1367
Dan Gohman99ba4da2010-06-18 01:24:29 +00001368 // Add an artificial use to this node so that we can keep track of
1369 // it if it gets CSE'd with a different node.
1370 HandleSDNode Handle(N);
1371
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001372 // Test if the LHS of the sub can be folded.
1373 X86ISelAddressMode Backup = AM;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001374 if (matchAddressRecursively(N.getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001375 AM = Backup;
1376 break;
1377 }
1378 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001379 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001380 AM = Backup;
1381 break;
1382 }
Evan Cheng68333f52010-03-17 23:58:35 +00001383
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001384 int Cost = 0;
Simon Pilgrim7f032312017-05-12 13:08:45 +00001385 SDValue RHS = Handle.getValue().getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001386 // If the RHS involves a register with multiple uses, this
1387 // transformation incurs an extra mov, due to the neg instruction
1388 // clobbering its operand.
1389 if (!RHS.getNode()->hasOneUse() ||
1390 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1391 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1392 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1393 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Simon Pilgrim7f032312017-05-12 13:08:45 +00001394 RHS.getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001395 ++Cost;
1396 // If the base is a register with multiple uses, this
1397 // transformation may save a mov.
Benjamin Kramer58dadd52017-04-20 18:29:14 +00001398 // FIXME: Don't rely on DELETED_NODEs.
1399 if ((AM.BaseType == X86ISelAddressMode::RegBase && AM.Base_Reg.getNode() &&
1400 AM.Base_Reg->getOpcode() != ISD::DELETED_NODE &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001401 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001402 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1403 --Cost;
1404 // If the folded LHS was interesting, this transformation saves
1405 // address arithmetic.
1406 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1407 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1408 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1409 --Cost;
1410 // If it doesn't look like it may be an overall win, don't do it.
1411 if (Cost >= 0) {
1412 AM = Backup;
1413 break;
1414 }
1415
1416 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001417 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001418 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1419 AM.IndexReg = Neg;
1420 AM.Scale = 1;
1421
1422 // Insert the new nodes into the topological ordering.
Nirav Dave9ebefeb2017-03-23 18:25:17 +00001423 insertDAGNode(*CurDAG, Handle.getValue(), Zero);
1424 insertDAGNode(*CurDAG, Handle.getValue(), Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001425 return false;
1426 }
1427
Sanjay Patelefab8b02015-10-21 18:56:06 +00001428 case ISD::ADD:
1429 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001430 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001431 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001432
Sanjay Patel533c10c2015-11-09 23:31:38 +00001433 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001434 // We want to look through a transform in InstCombine and DAGCombiner that
1435 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001436 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001437 // An 'lea' can then be used to match the shift (multiply) and add:
1438 // and $1, %esi
1439 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001440 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1441 !matchAdd(N, AM, Depth))
1442 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001443 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001444
Evan Cheng827d30d2007-12-13 00:43:27 +00001445 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001446 // Perform some heroic transforms on an and of a constant-count shift
1447 // with a constant to enable use of the scaled offset field.
1448
Evan Cheng827d30d2007-12-13 00:43:27 +00001449 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001450 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001451
Chandler Carruthaa01e662012-01-11 09:35:00 +00001452 SDValue Shift = N.getOperand(0);
1453 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001454 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001455
1456 // We only handle up to 64-bit values here as those are what matter for
1457 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001458 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001459
Chandler Carruthb0049f42012-01-11 09:35:04 +00001460 if (!isa<ConstantSDNode>(N.getOperand(1)))
1461 break;
1462 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001463
Chandler Carruth51d30762012-01-11 08:48:20 +00001464 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001465 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001466 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001467
Chandler Carruth51d30762012-01-11 08:48:20 +00001468 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001469 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001470 return false;
1471
Chandler Carruthaa01e662012-01-11 09:35:00 +00001472 // Try to swap the mask and shift to place shifts which can be done as
1473 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001474 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001475 return false;
1476 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001477 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001478 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001479
Sanjay Patel85030aa2015-10-13 16:23:00 +00001480 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001481}
1482
Sanjay Patelb5723d02015-10-13 15:12:27 +00001483/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001484/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001485bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001486 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001487 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001488 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001489 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001490 AM.IndexReg = N;
1491 AM.Scale = 1;
1492 return false;
1493 }
1494
1495 // Otherwise, we cannot select it.
1496 return true;
1497 }
1498
1499 // Default, generate it as a register.
1500 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001501 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001502 return false;
1503}
1504
Craig Topperc314f462017-11-13 17:53:59 +00001505/// Helper for selectVectorAddr. Handles things that can be folded into a
1506/// gather scatter address. The index register and scale should have already
1507/// been handled.
1508bool X86DAGToDAGISel::matchVectorAddress(SDValue N, X86ISelAddressMode &AM) {
1509 // TODO: Support other operations.
1510 switch (N.getOpcode()) {
1511 case X86ISD::Wrapper:
1512 if (!matchWrapper(N, AM))
1513 return false;
1514 break;
1515 }
1516
1517 return matchAddressBase(N, AM);
1518}
1519
Craig Topperbb001c6d2017-11-10 19:26:04 +00001520bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
1521 SDValue &Scale, SDValue &Index,
1522 SDValue &Disp, SDValue &Segment) {
Craig Topperc314f462017-11-13 17:53:59 +00001523 X86ISelAddressMode AM;
Craig Topperee740442017-11-22 08:10:54 +00001524 auto *Mgs = cast<X86MaskedGatherScatterSDNode>(Parent);
1525 AM.IndexReg = Mgs->getIndex();
1526 AM.Scale = Mgs->getValue().getScalarValueSizeInBits() / 8;
Craig Topperbb001c6d2017-11-10 19:26:04 +00001527
Craig Topperbb001c6d2017-11-10 19:26:04 +00001528 unsigned AddrSpace = cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001529 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001530 if (AddrSpace == 256)
1531 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1532 if (AddrSpace == 257)
1533 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001534 if (AddrSpace == 258)
1535 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001536
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001537 // If Base is 0, the whole address is in index and the Scale is 1
Craig Topperc314f462017-11-13 17:53:59 +00001538 if (isa<ConstantSDNode>(N)) {
1539 assert(cast<ConstantSDNode>(N)->isNullValue() &&
Daniel Jasper232778a2015-04-30 09:01:21 +00001540 "Unexpected base in gather/scatter");
Craig Topperc314f462017-11-13 17:53:59 +00001541 AM.Scale = 1;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001542 }
Craig Topperc314f462017-11-13 17:53:59 +00001543 // Otherwise, try to match into the base and displacement fields.
1544 else if (matchVectorAddress(N, AM))
1545 return false;
1546
1547 MVT VT = N.getSimpleValueType();
1548 if (AM.BaseType == X86ISelAddressMode::RegBase) {
1549 if (!AM.Base_Reg.getNode())
1550 AM.Base_Reg = CurDAG->getRegister(0, VT);
1551 }
1552
1553 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001554 return true;
1555}
1556
Sanjay Patelb5723d02015-10-13 15:12:27 +00001557/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001558/// It returns the operands which make up the maximal addressing mode it can
1559/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001560///
1561/// Parent is the parent node of the addr operand that is being matched. It
1562/// is always a load, store, atomic node, or null. It is only null when
1563/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001564bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001565 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001566 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001567 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001568
Chris Lattner8a236b62010-09-22 04:39:11 +00001569 if (Parent &&
1570 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1571 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001572 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001573 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001574 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1575 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1576 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001577 unsigned AddrSpace =
1578 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001579 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001580 if (AddrSpace == 256)
1581 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1582 if (AddrSpace == 257)
1583 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001584 if (AddrSpace == 258)
1585 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001586 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001587
Sanjay Patel85030aa2015-10-13 16:23:00 +00001588 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001589 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001590
Craig Topper83e042a2013-08-15 05:57:07 +00001591 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001592 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001593 if (!AM.Base_Reg.getNode())
1594 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001595 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001596
Gabor Greiff304a7a2008-08-28 21:40:38 +00001597 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001598 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001599
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001600 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001601 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001602}
1603
Craig Topper8078dd22017-08-21 16:04:04 +00001604// We can only fold a load if all nodes between it and the root node have a
1605// single use. If there are additional uses, we could end up duplicating the
1606// load.
1607static bool hasSingleUsesFromRoot(SDNode *Root, SDNode *N) {
1608 SDNode *User = *N->use_begin();
1609 while (User != Root) {
1610 if (!User->hasOneUse())
1611 return false;
1612 User = *User->use_begin();
1613 }
1614
1615 return true;
1616}
1617
Sanjay Patelb5723d02015-10-13 15:12:27 +00001618/// Match a scalar SSE load. In particular, we want to match a load whose top
1619/// elements are either undef or zeros. The load flavor is derived from the
1620/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001621///
1622/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001623/// PatternChainNode: this is the matched node that has a chain input and
1624/// output.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001625bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001626 SDValue N, SDValue &Base,
1627 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001628 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001629 SDValue &PatternNodeWithChain) {
Craig Topper36ecce92016-12-12 07:57:24 +00001630 // We can allow a full vector load here since narrowing a load is ok.
1631 if (ISD::isNON_EXTLoad(N.getNode())) {
1632 PatternNodeWithChain = N;
1633 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001634 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1635 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001636 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1637 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1638 Segment);
1639 }
1640 }
1641
1642 // We can also match the special zero extended load opcode.
1643 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1644 PatternNodeWithChain = N;
1645 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001646 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel) &&
1647 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Topper36ecce92016-12-12 07:57:24 +00001648 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1649 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1650 Segment);
1651 }
1652 }
1653
Craig Topper991d1ca2016-11-26 17:29:25 +00001654 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1655 // once. Otherwise the load might get duplicated and the chain output of the
1656 // duplicate load will not be observed by all dependencies.
1657 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001658 PatternNodeWithChain = N.getOperand(0);
1659 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001660 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001661 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1662 hasSingleUsesFromRoot(Root, N.getNode())) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001663 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001664 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1665 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001666 }
1667 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001668
1669 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001670 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001671 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001672 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001673 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001674 N.getOperand(0).getNode()->hasOneUse()) {
1675 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1676 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001677 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper8078dd22017-08-21 16:04:04 +00001678 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel) &&
1679 hasSingleUsesFromRoot(Root, N.getNode())) {
Craig Toppere266e122016-11-26 18:43:24 +00001680 // Okay, this is a zero extending load. Fold it.
1681 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1682 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1683 Segment);
1684 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001685 }
Craig Toppere266e122016-11-26 18:43:24 +00001686
Chris Lattner398195e2006-10-07 21:55:32 +00001687 return false;
1688}
1689
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001690
Sanjay Patel85030aa2015-10-13 16:23:00 +00001691bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001692 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1693 uint64_t ImmVal = CN->getZExtValue();
Craig Topper0a3bceb2017-09-13 02:29:59 +00001694 if (!isUInt<32>(ImmVal))
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001695 return false;
1696
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001697 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001698 return true;
1699 }
1700
1701 // In static codegen with small code model, we can get the address of a label
1702 // into a register with 'movl'. TableGen has already made sure we're looking
1703 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001704 assert(N->getOpcode() == X86ISD::Wrapper &&
1705 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001706 N = N.getOperand(0);
1707
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001708 // At least GNU as does not accept 'movl' for TPOFF relocations.
1709 // FIXME: We could use 'movl' when we know we are targeting MC.
1710 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001711 return false;
1712
1713 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001714 if (N->getOpcode() != ISD::TargetGlobalAddress)
1715 return TM.getCodeModel() == CodeModel::Small;
1716
1717 Optional<ConstantRange> CR =
1718 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1719 if (!CR)
1720 return TM.getCodeModel() == CodeModel::Small;
1721
1722 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001723}
1724
Sanjay Patel85030aa2015-10-13 16:23:00 +00001725bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001726 SDValue &Scale, SDValue &Index,
1727 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001728 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1729 SDLoc DL(N);
Matt Morehouse9e658c92017-12-01 22:20:26 +00001730
Sanjay Patel85030aa2015-10-13 16:23:00 +00001731 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001732 return false;
1733
Tim Northover6833e3f2013-06-10 20:43:49 +00001734 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1735 if (RN && RN->getReg() == 0)
1736 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001737 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001738 // Base could already be %rip, particularly in the x32 ABI.
1739 Base = SDValue(CurDAG->getMachineNode(
1740 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001741 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001742 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001743 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001744 0);
1745 }
1746
1747 RN = dyn_cast<RegisterSDNode>(Index);
1748 if (RN && RN->getReg() == 0)
1749 Index = CurDAG->getRegister(0, MVT::i64);
1750 else {
1751 assert(Index.getValueType() == MVT::i32 &&
1752 "Expect to be extending 32-bit registers for use in LEA");
1753 Index = SDValue(CurDAG->getMachineNode(
1754 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001755 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001756 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001757 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1758 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001759 0);
1760 }
1761
1762 return true;
1763}
1764
Sanjay Patelb5723d02015-10-13 15:12:27 +00001765/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001766/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001767bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001768 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001769 SDValue &Index, SDValue &Disp,
1770 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001771 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001772
Justin Bogner32ad24d2016-04-12 21:34:24 +00001773 // Save the DL and VT before calling matchAddress, it can invalidate N.
1774 SDLoc DL(N);
1775 MVT VT = N.getSimpleValueType();
1776
Rafael Espindolabb834f02009-04-10 10:09:34 +00001777 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1778 // segments.
1779 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001780 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001781 AM.Segment = T;
Matt Morehouse9e658c92017-12-01 22:20:26 +00001782 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001783 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001784 assert (T == AM.Segment);
1785 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001786
Evan Cheng77d86ff2006-02-25 10:09:08 +00001787 unsigned Complexity = 0;
1788 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001789 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001790 Complexity = 1;
1791 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001792 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001793 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1794 Complexity = 4;
1795
Gabor Greiff304a7a2008-08-28 21:40:38 +00001796 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001797 Complexity++;
1798 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001799 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001800
Chris Lattner3e1d9172007-03-20 06:08:29 +00001801 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1802 // a simple shift.
1803 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001804 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001805
1806 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001807 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001808 // optimal (especially for code size consideration). LEA is nice because of
1809 // its three-address nature. Tweak the cost function again when we can run
1810 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001811 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001812 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001813 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001814 Complexity = 4;
1815 else
1816 Complexity += 2;
1817 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001818
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001819 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001820 Complexity++;
1821
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001822 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001823 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001824 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001825
Justin Bogner32ad24d2016-04-12 21:34:24 +00001826 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001827 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001828}
1829
Sanjay Patelb5723d02015-10-13 15:12:27 +00001830/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001831bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001832 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001833 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001834 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1835 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001836
Chris Lattner7d2b0492009-06-20 20:38:48 +00001837 X86ISelAddressMode AM;
1838 AM.GV = GA->getGlobal();
1839 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001840 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001841 AM.SymbolFlags = GA->getTargetFlags();
1842
Owen Anderson9f944592009-08-11 20:47:22 +00001843 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001844 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001845 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001846 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001847 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001848 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001849
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001850 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001851 return true;
1852}
1853
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001854bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1855 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1856 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1857 N.getValueType());
1858 return true;
1859 }
1860
Peter Collingbourne235c2752016-12-08 19:01:00 +00001861 // Keep track of the original value type and whether this value was
1862 // truncated. If we see a truncation from pointer type to VT that truncates
1863 // bits that are known to be zero, we can use a narrow reference.
1864 EVT VT = N.getValueType();
1865 bool WasTruncated = false;
1866 if (N.getOpcode() == ISD::TRUNCATE) {
1867 WasTruncated = true;
1868 N = N.getOperand(0);
1869 }
1870
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001871 if (N.getOpcode() != X86ISD::Wrapper)
1872 return false;
1873
Peter Collingbourne235c2752016-12-08 19:01:00 +00001874 // We can only use non-GlobalValues as immediates if they were not truncated,
1875 // as we do not have any range information. If we have a GlobalValue and the
1876 // address was not truncated, we can select it as an operand directly.
1877 unsigned Opc = N.getOperand(0)->getOpcode();
1878 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
1879 Op = N.getOperand(0);
1880 // We can only select the operand directly if we didn't have to look past a
1881 // truncate.
1882 return !WasTruncated;
1883 }
1884
1885 // Check that the global's range fits into VT.
1886 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
1887 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1888 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
1889 return false;
1890
1891 // Okay, we can use a narrow reference.
1892 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
1893 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001894 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001895}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001896
Craig Topper78a77042017-11-08 20:17:33 +00001897bool X86DAGToDAGISel::tryFoldLoad(SDNode *Root, SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001898 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001899 SDValue &Index, SDValue &Disp,
1900 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001901 if (!ISD::isNON_EXTLoad(N.getNode()) ||
Craig Topper78a77042017-11-08 20:17:33 +00001902 !IsProfitableToFold(N, P, Root) ||
1903 !IsLegalToFold(N, P, Root, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001904 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001905
Sanjay Patel85030aa2015-10-13 16:23:00 +00001906 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001907 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001908}
1909
Sanjay Patelb5723d02015-10-13 15:12:27 +00001910/// Return an SDNode that returns the value of the global base register.
1911/// Output instructions required to initialize the global base register,
1912/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00001913SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00001914 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00001915 auto &DL = MF->getDataLayout();
1916 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00001917}
1918
Peter Collingbourneef089bd2017-02-09 22:02:28 +00001919bool X86DAGToDAGISel::isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const {
1920 if (N->getOpcode() == ISD::TRUNCATE)
1921 N = N->getOperand(0).getNode();
1922 if (N->getOpcode() != X86ISD::Wrapper)
1923 return false;
1924
1925 auto *GA = dyn_cast<GlobalAddressSDNode>(N->getOperand(0));
1926 if (!GA)
1927 return false;
1928
1929 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1930 return CR && CR->getSignedMin().sge(-1ull << Width) &&
1931 CR->getSignedMax().slt(1ull << Width);
1932}
1933
Sanjay Patelb5723d02015-10-13 15:12:27 +00001934/// Test whether the given X86ISD::CMP node has any uses which require the SF
1935/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001936static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001937 // Examine each user of the node.
1938 for (SDNode::use_iterator UI = N->use_begin(),
1939 UE = N->use_end(); UI != UE; ++UI) {
1940 // Only examine CopyToReg uses.
1941 if (UI->getOpcode() != ISD::CopyToReg)
1942 return false;
1943 // Only examine CopyToReg uses that copy to EFLAGS.
1944 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1945 X86::EFLAGS)
1946 return false;
1947 // Examine each user of the CopyToReg use.
1948 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1949 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1950 // Only examine the Flag result.
1951 if (FlagUI.getUse().getResNo() != 1) continue;
1952 // Anything unusual: assume conservatively.
1953 if (!FlagUI->isMachineOpcode()) return false;
1954 // Examine the opcode of the user.
1955 switch (FlagUI->getMachineOpcode()) {
1956 // These comparisons don't treat the most significant bit specially.
1957 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1958 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1959 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1960 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00001961 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
1962 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001963 case X86::CMOVA16rr: case X86::CMOVA16rm:
1964 case X86::CMOVA32rr: case X86::CMOVA32rm:
1965 case X86::CMOVA64rr: case X86::CMOVA64rm:
1966 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1967 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1968 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1969 case X86::CMOVB16rr: case X86::CMOVB16rm:
1970 case X86::CMOVB32rr: case X86::CMOVB32rm:
1971 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00001972 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1973 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1974 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001975 case X86::CMOVE16rr: case X86::CMOVE16rm:
1976 case X86::CMOVE32rr: case X86::CMOVE32rm:
1977 case X86::CMOVE64rr: case X86::CMOVE64rm:
1978 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1979 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1980 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1981 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1982 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1983 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1984 case X86::CMOVP16rr: case X86::CMOVP16rm:
1985 case X86::CMOVP32rr: case X86::CMOVP32rm:
1986 case X86::CMOVP64rr: case X86::CMOVP64rm:
1987 continue;
1988 // Anything else: assume conservatively.
1989 default: return false;
1990 }
1991 }
1992 }
1993 return true;
1994}
1995
Chandler Carruth52a31bf2017-09-07 23:54:24 +00001996/// Test whether the given node which sets flags has any uses which require the
1997/// CF flag to be accurate.
1998static bool hasNoCarryFlagUses(SDNode *N) {
1999 // Examine each user of the node.
2000 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end(); UI != UE;
2001 ++UI) {
2002 // Only check things that use the flags.
2003 if (UI.getUse().getResNo() != 1)
2004 continue;
2005 // Only examine CopyToReg uses.
2006 if (UI->getOpcode() != ISD::CopyToReg)
2007 return false;
2008 // Only examine CopyToReg uses that copy to EFLAGS.
2009 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() != X86::EFLAGS)
2010 return false;
2011 // Examine each user of the CopyToReg use.
2012 for (SDNode::use_iterator FlagUI = UI->use_begin(), FlagUE = UI->use_end();
2013 FlagUI != FlagUE; ++FlagUI) {
2014 // Only examine the Flag result.
2015 if (FlagUI.getUse().getResNo() != 1)
2016 continue;
2017 // Anything unusual: assume conservatively.
2018 if (!FlagUI->isMachineOpcode())
2019 return false;
2020 // Examine the opcode of the user.
2021 switch (FlagUI->getMachineOpcode()) {
2022 // Comparisons which don't examine the CF flag.
2023 case X86::SETOr: case X86::SETNOr: case X86::SETEr: case X86::SETNEr:
2024 case X86::SETSr: case X86::SETNSr: case X86::SETPr: case X86::SETNPr:
2025 case X86::SETLr: case X86::SETGEr: case X86::SETLEr: case X86::SETGr:
2026 case X86::JO_1: case X86::JNO_1: case X86::JE_1: case X86::JNE_1:
2027 case X86::JS_1: case X86::JNS_1: case X86::JP_1: case X86::JNP_1:
2028 case X86::JL_1: case X86::JGE_1: case X86::JLE_1: case X86::JG_1:
2029 case X86::CMOVO16rr: case X86::CMOVO32rr: case X86::CMOVO64rr:
2030 case X86::CMOVO16rm: case X86::CMOVO32rm: case X86::CMOVO64rm:
2031 case X86::CMOVNO16rr: case X86::CMOVNO32rr: case X86::CMOVNO64rr:
2032 case X86::CMOVNO16rm: case X86::CMOVNO32rm: case X86::CMOVNO64rm:
2033 case X86::CMOVE16rr: case X86::CMOVE32rr: case X86::CMOVE64rr:
2034 case X86::CMOVE16rm: case X86::CMOVE32rm: case X86::CMOVE64rm:
2035 case X86::CMOVNE16rr: case X86::CMOVNE32rr: case X86::CMOVNE64rr:
2036 case X86::CMOVNE16rm: case X86::CMOVNE32rm: case X86::CMOVNE64rm:
2037 case X86::CMOVS16rr: case X86::CMOVS32rr: case X86::CMOVS64rr:
2038 case X86::CMOVS16rm: case X86::CMOVS32rm: case X86::CMOVS64rm:
2039 case X86::CMOVNS16rr: case X86::CMOVNS32rr: case X86::CMOVNS64rr:
2040 case X86::CMOVNS16rm: case X86::CMOVNS32rm: case X86::CMOVNS64rm:
2041 case X86::CMOVP16rr: case X86::CMOVP32rr: case X86::CMOVP64rr:
2042 case X86::CMOVP16rm: case X86::CMOVP32rm: case X86::CMOVP64rm:
2043 case X86::CMOVNP16rr: case X86::CMOVNP32rr: case X86::CMOVNP64rr:
2044 case X86::CMOVNP16rm: case X86::CMOVNP32rm: case X86::CMOVNP64rm:
2045 case X86::CMOVL16rr: case X86::CMOVL32rr: case X86::CMOVL64rr:
2046 case X86::CMOVL16rm: case X86::CMOVL32rm: case X86::CMOVL64rm:
2047 case X86::CMOVGE16rr: case X86::CMOVGE32rr: case X86::CMOVGE64rr:
2048 case X86::CMOVGE16rm: case X86::CMOVGE32rm: case X86::CMOVGE64rm:
2049 case X86::CMOVLE16rr: case X86::CMOVLE32rr: case X86::CMOVLE64rr:
2050 case X86::CMOVLE16rm: case X86::CMOVLE32rm: case X86::CMOVLE64rm:
2051 case X86::CMOVG16rr: case X86::CMOVG32rr: case X86::CMOVG64rr:
2052 case X86::CMOVG16rm: case X86::CMOVG32rm: case X86::CMOVG64rm:
2053 continue;
2054 // Anything else: assume conservatively.
2055 default:
2056 return false;
2057 }
2058 }
2059 }
2060 return true;
2061}
2062
Sanjay Patelb5723d02015-10-13 15:12:27 +00002063/// Check whether or not the chain ending in StoreNode is suitable for doing
Chandler Carruth96db3082017-08-25 02:06:36 +00002064/// the {load; op; store} to modify transformation.
2065static bool isFusableLoadOpStorePattern(StoreSDNode *StoreNode,
2066 SDValue StoredVal, SelectionDAG *CurDAG,
2067 LoadSDNode *&LoadNode,
2068 SDValue &InputChain) {
Joel Jones68d59e82012-03-29 05:45:48 +00002069 // is the stored value result 0 of the load?
2070 if (StoredVal.getResNo() != 0) return false;
2071
2072 // are there other uses of the loaded value than the inc or dec?
2073 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
2074
Joel Jones68d59e82012-03-29 05:45:48 +00002075 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00002076 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00002077 return false;
2078
Evan Cheng3e869f02012-04-12 19:14:21 +00002079 SDValue Load = StoredVal->getOperand(0);
2080 // Is the stored value a non-extending and non-indexed load?
2081 if (!ISD::isNormalLoad(Load.getNode())) return false;
2082
2083 // Return LoadNode by reference.
2084 LoadNode = cast<LoadSDNode>(Load);
Evan Cheng3e869f02012-04-12 19:14:21 +00002085
2086 // Is store the only read of the loaded value?
2087 if (!Load.hasOneUse())
2088 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00002089
Evan Cheng3e869f02012-04-12 19:14:21 +00002090 // Is the address of the store the same as the load?
2091 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
2092 LoadNode->getOffset() != StoreNode->getOffset())
2093 return false;
2094
2095 // Check if the chain is produced by the load or is a TokenFactor with
2096 // the load output chain as an operand. Return InputChain by reference.
2097 SDValue Chain = StoreNode->getChain();
2098
2099 bool ChainCheck = false;
2100 if (Chain == Load.getValue(1)) {
2101 ChainCheck = true;
2102 InputChain = LoadNode->getChain();
2103 } else if (Chain.getOpcode() == ISD::TokenFactor) {
2104 SmallVector<SDValue, 4> ChainOps;
2105 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
2106 SDValue Op = Chain.getOperand(i);
2107 if (Op == Load.getValue(1)) {
2108 ChainCheck = true;
Nirav Davee14300e2017-02-02 14:39:26 +00002109 // Drop Load, but keep its chain. No cycle check necessary.
2110 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00002111 continue;
2112 }
Evan Cheng58a95f02012-05-16 01:54:27 +00002113
2114 // Make sure using Op as part of the chain would not cause a cycle here.
2115 // In theory, we could check whether the chain node is a predecessor of
2116 // the load. But that can be very expensive. Instead visit the uses and
2117 // make sure they all have smaller node id than the load.
2118 int LoadId = LoadNode->getNodeId();
2119 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
2120 UE = UI->use_end(); UI != UE; ++UI) {
2121 if (UI.getUse().getResNo() != 0)
2122 continue;
2123 if (UI->getNodeId() > LoadId)
2124 return false;
2125 }
2126
Evan Cheng3e869f02012-04-12 19:14:21 +00002127 ChainOps.push_back(Op);
2128 }
2129
2130 if (ChainCheck)
2131 // Make a new TokenFactor with all the other input chains except
2132 // for the load.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002133 InputChain = CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain),
Craig Topper48d114b2014-04-26 18:35:24 +00002134 MVT::Other, ChainOps);
Evan Cheng3e869f02012-04-12 19:14:21 +00002135 }
2136 if (!ChainCheck)
Joel Jones68d59e82012-03-29 05:45:48 +00002137 return false;
2138
2139 return true;
2140}
2141
Chandler Carruth4b611a82017-08-25 22:50:52 +00002142// Change a chain of {load; op; store} of the same value into a simple op
2143// through memory of that value, if the uses of the modified value and its
2144// address are suitable.
2145//
2146// The tablegen pattern memory operand pattern is currently not able to match
2147// the case where the EFLAGS on the original operation are used.
2148//
2149// To move this to tablegen, we'll need to improve tablegen to allow flags to
2150// be transferred from a node in the pattern to the result node, probably with
2151// a new keyword. For example, we have this
Chandler Carruth03258f22017-08-25 02:04:03 +00002152// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2153// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2154// (implicit EFLAGS)]>;
2155// but maybe need something like this
2156// def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2157// [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2158// (transferrable EFLAGS)]>;
2159//
Chandler Carruth4b611a82017-08-25 22:50:52 +00002160// Until then, we manually fold these and instruction select the operation
2161// here.
Chandler Carruth03258f22017-08-25 02:04:03 +00002162bool X86DAGToDAGISel::foldLoadStoreIntoMemOperand(SDNode *Node) {
2163 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
2164 SDValue StoredVal = StoreNode->getOperand(1);
2165 unsigned Opc = StoredVal->getOpcode();
2166
Chandler Carruth4b611a82017-08-25 22:50:52 +00002167 // Before we try to select anything, make sure this is memory operand size
2168 // and opcode we can handle. Note that this must match the code below that
2169 // actually lowers the opcodes.
Chandler Carruth96db3082017-08-25 02:06:36 +00002170 EVT MemVT = StoreNode->getMemoryVT();
Chandler Carruth4b611a82017-08-25 22:50:52 +00002171 if (MemVT != MVT::i64 && MemVT != MVT::i32 && MemVT != MVT::i16 &&
2172 MemVT != MVT::i8)
Chandler Carruth96db3082017-08-25 02:06:36 +00002173 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002174 switch (Opc) {
2175 default:
Chandler Carruth96db3082017-08-25 02:06:36 +00002176 return false;
Chandler Carruth4b611a82017-08-25 22:50:52 +00002177 case X86ISD::INC:
2178 case X86ISD::DEC:
2179 case X86ISD::ADD:
2180 case X86ISD::SUB:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002181 case X86ISD::AND:
2182 case X86ISD::OR:
2183 case X86ISD::XOR:
Chandler Carruth4b611a82017-08-25 22:50:52 +00002184 break;
2185 }
Chandler Carruth96db3082017-08-25 02:06:36 +00002186
Chandler Carruth03258f22017-08-25 02:04:03 +00002187 LoadSDNode *LoadNode = nullptr;
2188 SDValue InputChain;
Chandler Carruth96db3082017-08-25 02:06:36 +00002189 if (!isFusableLoadOpStorePattern(StoreNode, StoredVal, CurDAG, LoadNode,
2190 InputChain))
Chandler Carruth03258f22017-08-25 02:04:03 +00002191 return false;
2192
2193 SDValue Base, Scale, Index, Disp, Segment;
2194 if (!selectAddr(LoadNode, LoadNode->getBasePtr(), Base, Scale, Index, Disp,
2195 Segment))
2196 return false;
2197
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002198 auto SelectOpcode = [&](unsigned Opc64, unsigned Opc32, unsigned Opc16,
Chandler Carruth38e2b502017-09-08 18:23:42 +00002199 unsigned Opc8) {
Chandler Carruth4b611a82017-08-25 22:50:52 +00002200 switch (MemVT.getSimpleVT().SimpleTy) {
2201 case MVT::i64:
2202 return Opc64;
2203 case MVT::i32:
2204 return Opc32;
2205 case MVT::i16:
2206 return Opc16;
2207 case MVT::i8:
2208 return Opc8;
2209 default:
2210 llvm_unreachable("Invalid size!");
2211 }
2212 };
2213
2214 MachineSDNode *Result;
2215 switch (Opc) {
2216 case X86ISD::INC:
2217 case X86ISD::DEC: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002218 unsigned NewOpc =
2219 Opc == X86ISD::INC
2220 ? SelectOpcode(X86::INC64m, X86::INC32m, X86::INC16m, X86::INC8m)
2221 : SelectOpcode(X86::DEC64m, X86::DEC32m, X86::DEC16m, X86::DEC8m);
Chandler Carruth4b611a82017-08-25 22:50:52 +00002222 const SDValue Ops[] = {Base, Scale, Index, Disp, Segment, InputChain};
2223 Result =
2224 CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other, Ops);
2225 break;
2226 }
2227 case X86ISD::ADD:
Chandler Carruthacbcf062017-09-08 00:17:12 +00002228 case X86ISD::SUB:
2229 case X86ISD::AND:
2230 case X86ISD::OR:
2231 case X86ISD::XOR: {
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002232 auto SelectRegOpcode = [SelectOpcode](unsigned Opc) {
2233 switch (Opc) {
2234 case X86ISD::ADD:
2235 return SelectOpcode(X86::ADD64mr, X86::ADD32mr, X86::ADD16mr,
2236 X86::ADD8mr);
2237 case X86ISD::SUB:
2238 return SelectOpcode(X86::SUB64mr, X86::SUB32mr, X86::SUB16mr,
2239 X86::SUB8mr);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002240 case X86ISD::AND:
2241 return SelectOpcode(X86::AND64mr, X86::AND32mr, X86::AND16mr,
2242 X86::AND8mr);
2243 case X86ISD::OR:
2244 return SelectOpcode(X86::OR64mr, X86::OR32mr, X86::OR16mr, X86::OR8mr);
2245 case X86ISD::XOR:
2246 return SelectOpcode(X86::XOR64mr, X86::XOR32mr, X86::XOR16mr,
2247 X86::XOR8mr);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002248 default:
2249 llvm_unreachable("Invalid opcode!");
2250 }
2251 };
2252 auto SelectImm8Opcode = [SelectOpcode](unsigned Opc) {
2253 switch (Opc) {
2254 case X86ISD::ADD:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002255 return SelectOpcode(X86::ADD64mi8, X86::ADD32mi8, X86::ADD16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002256 case X86ISD::SUB:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002257 return SelectOpcode(X86::SUB64mi8, X86::SUB32mi8, X86::SUB16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002258 case X86ISD::AND:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002259 return SelectOpcode(X86::AND64mi8, X86::AND32mi8, X86::AND16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002260 case X86ISD::OR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002261 return SelectOpcode(X86::OR64mi8, X86::OR32mi8, X86::OR16mi8, 0);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002262 case X86ISD::XOR:
Chandler Carruth38e2b502017-09-08 18:23:42 +00002263 return SelectOpcode(X86::XOR64mi8, X86::XOR32mi8, X86::XOR16mi8, 0);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002264 default:
2265 llvm_unreachable("Invalid opcode!");
2266 }
2267 };
2268 auto SelectImmOpcode = [SelectOpcode](unsigned Opc) {
2269 switch (Opc) {
2270 case X86ISD::ADD:
2271 return SelectOpcode(X86::ADD64mi32, X86::ADD32mi, X86::ADD16mi,
2272 X86::ADD8mi);
2273 case X86ISD::SUB:
2274 return SelectOpcode(X86::SUB64mi32, X86::SUB32mi, X86::SUB16mi,
2275 X86::SUB8mi);
Chandler Carruthacbcf062017-09-08 00:17:12 +00002276 case X86ISD::AND:
2277 return SelectOpcode(X86::AND64mi32, X86::AND32mi, X86::AND16mi,
2278 X86::AND8mi);
2279 case X86ISD::OR:
2280 return SelectOpcode(X86::OR64mi32, X86::OR32mi, X86::OR16mi,
2281 X86::OR8mi);
2282 case X86ISD::XOR:
2283 return SelectOpcode(X86::XOR64mi32, X86::XOR32mi, X86::XOR16mi,
2284 X86::XOR8mi);
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002285 default:
2286 llvm_unreachable("Invalid opcode!");
2287 }
2288 };
2289
2290 unsigned NewOpc = SelectRegOpcode(Opc);
2291 SDValue Operand = StoredVal->getOperand(1);
2292
2293 // See if the operand is a constant that we can fold into an immediate
2294 // operand.
2295 if (auto *OperandC = dyn_cast<ConstantSDNode>(Operand)) {
2296 auto OperandV = OperandC->getAPIntValue();
2297
2298 // Check if we can shrink the operand enough to fit in an immediate (or
2299 // fit into a smaller immediate) by negating it and switching the
2300 // operation.
Chandler Carruthacbcf062017-09-08 00:17:12 +00002301 if ((Opc == X86ISD::ADD || Opc == X86ISD::SUB) &&
2302 ((MemVT != MVT::i8 && OperandV.getMinSignedBits() > 8 &&
Chandler Carruth52a31bf2017-09-07 23:54:24 +00002303 (-OperandV).getMinSignedBits() <= 8) ||
2304 (MemVT == MVT::i64 && OperandV.getMinSignedBits() > 32 &&
2305 (-OperandV).getMinSignedBits() <= 32)) &&
2306 hasNoCarryFlagUses(StoredVal.getNode())) {
2307 OperandV = -OperandV;
2308 Opc = Opc == X86ISD::ADD ? X86ISD::SUB : X86ISD::ADD;
2309 }
2310
2311 // First try to fit this into an Imm8 operand. If it doesn't fit, then try
2312 // the larger immediate operand.
2313 if (MemVT != MVT::i8 && OperandV.getMinSignedBits() <= 8) {
2314 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2315 NewOpc = SelectImm8Opcode(Opc);
2316 } else if (OperandV.getActiveBits() <= MemVT.getSizeInBits() &&
2317 (MemVT != MVT::i64 || OperandV.getMinSignedBits() <= 32)) {
2318 Operand = CurDAG->getTargetConstant(OperandV, SDLoc(Node), MemVT);
2319 NewOpc = SelectImmOpcode(Opc);
2320 }
2321 }
2322
2323 const SDValue Ops[] = {Base, Scale, Index, Disp,
2324 Segment, Operand, InputChain};
Chandler Carruth4b611a82017-08-25 22:50:52 +00002325 Result =
2326 CurDAG->getMachineNode(NewOpc, SDLoc(Node), MVT::i32, MVT::Other, Ops);
2327 break;
2328 }
2329 default:
2330 llvm_unreachable("Invalid opcode!");
2331 }
2332
Chandler Carruth03258f22017-08-25 02:04:03 +00002333 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2334 MemOp[0] = StoreNode->getMemOperand();
2335 MemOp[1] = LoadNode->getMemOperand();
Chandler Carruth03258f22017-08-25 02:04:03 +00002336 Result->setMemRefs(MemOp, MemOp + 2);
2337
2338 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2339 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2340 CurDAG->RemoveDeadNode(Node);
2341 return true;
2342}
2343
Craig Topper958106d2017-09-12 17:40:25 +00002344// See if this is an (X >> C1) & C2 that we can match to BEXTR/BEXTRI.
2345bool X86DAGToDAGISel::matchBEXTRFromAnd(SDNode *Node) {
2346 MVT NVT = Node->getSimpleValueType(0);
2347 SDLoc dl(Node);
2348
2349 SDValue N0 = Node->getOperand(0);
2350 SDValue N1 = Node->getOperand(1);
2351
2352 if (!Subtarget->hasBMI() && !Subtarget->hasTBM())
2353 return false;
2354
2355 // Must have a shift right.
2356 if (N0->getOpcode() != ISD::SRL && N0->getOpcode() != ISD::SRA)
2357 return false;
2358
2359 // Shift can't have additional users.
2360 if (!N0->hasOneUse())
2361 return false;
2362
2363 // Only supported for 32 and 64 bits.
2364 if (NVT != MVT::i32 && NVT != MVT::i64)
2365 return false;
2366
2367 // Shift amount and RHS of and must be constant.
2368 ConstantSDNode *MaskCst = dyn_cast<ConstantSDNode>(N1);
2369 ConstantSDNode *ShiftCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2370 if (!MaskCst || !ShiftCst)
2371 return false;
2372
2373 // And RHS must be a mask.
2374 uint64_t Mask = MaskCst->getZExtValue();
2375 if (!isMask_64(Mask))
2376 return false;
2377
2378 uint64_t Shift = ShiftCst->getZExtValue();
2379 uint64_t MaskSize = countPopulation(Mask);
2380
2381 // Don't interfere with something that can be handled by extracting AH.
2382 // TODO: If we are able to fold a load, BEXTR might still be better than AH.
2383 if (Shift == 8 && MaskSize == 8)
2384 return false;
2385
2386 // Make sure we are only using bits that were in the original value, not
2387 // shifted in.
2388 if (Shift + MaskSize > NVT.getSizeInBits())
2389 return false;
2390
2391 SDValue New = CurDAG->getTargetConstant(Shift | (MaskSize << 8), dl, NVT);
2392 unsigned ROpc = NVT == MVT::i64 ? X86::BEXTRI64ri : X86::BEXTRI32ri;
2393 unsigned MOpc = NVT == MVT::i64 ? X86::BEXTRI64mi : X86::BEXTRI32mi;
2394
2395 // BMI requires the immediate to placed in a register.
2396 if (!Subtarget->hasTBM()) {
2397 ROpc = NVT == MVT::i64 ? X86::BEXTR64rr : X86::BEXTR32rr;
2398 MOpc = NVT == MVT::i64 ? X86::BEXTR64rm : X86::BEXTR32rm;
Craig Topper2b6bfda2017-09-13 07:53:21 +00002399 New = SDValue(CurDAG->getMachineNode(X86::MOV32ri, dl, NVT, New), 0);
2400 if (NVT == MVT::i64) {
2401 New =
2402 SDValue(CurDAG->getMachineNode(
2403 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
2404 CurDAG->getTargetConstant(0, dl, MVT::i64), New,
2405 CurDAG->getTargetConstant(X86::sub_32bit, dl, MVT::i32)),
2406 0);
2407 }
Craig Topper958106d2017-09-12 17:40:25 +00002408 }
2409
2410 MachineSDNode *NewNode;
2411 SDValue Input = N0->getOperand(0);
2412 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Craig Topper78a77042017-11-08 20:17:33 +00002413 if (tryFoldLoad(Node, N0.getNode(), Input, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Craig Topper958106d2017-09-12 17:40:25 +00002414 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, New, Input.getOperand(0) };
2415 SDVTList VTs = CurDAG->getVTList(NVT, MVT::Other);
2416 NewNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
2417 // Update the chain.
Craig Topper78a77042017-11-08 20:17:33 +00002418 ReplaceUses(Input.getValue(1), SDValue(NewNode, 1));
Craig Topper958106d2017-09-12 17:40:25 +00002419 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00002420 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2421 MemOp[0] = cast<LoadSDNode>(Input)->getMemOperand();
2422 NewNode->setMemRefs(MemOp, MemOp + 1);
Craig Topper958106d2017-09-12 17:40:25 +00002423 } else {
2424 NewNode = CurDAG->getMachineNode(ROpc, dl, NVT, Input, New);
2425 }
2426
2427 ReplaceUses(SDValue(Node, 0), SDValue(NewNode, 0));
2428 CurDAG->RemoveDeadNode(Node);
2429 return true;
2430}
2431
Justin Bogner593741d2016-05-10 23:55:37 +00002432void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002433 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002434 unsigned Opc, MOpc;
2435 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002436 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002437
Chris Lattnerf98f1242010-03-02 06:34:30 +00002438 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengd49cc362006-02-10 22:24:32 +00002439
Dan Gohman17059682008-07-17 19:10:17 +00002440 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002441 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002442 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002443 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002444 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002445
Evan Cheng10d27902006-01-06 20:36:21 +00002446 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002447 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002448 case ISD::BRIND: {
2449 if (Subtarget->isTargetNaCl())
2450 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2451 // leave the instruction alone.
2452 break;
2453 if (Subtarget->isTarget64BitILP32()) {
2454 // Converts a 32-bit register to a 64-bit, zero-extended version of
2455 // it. This is needed because x86-64 can do many things, but jmp %r32
2456 // ain't one of them.
2457 const SDValue &Target = Node->getOperand(1);
2458 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2459 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2460 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2461 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002462 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002463 SelectCode(ZextTarget.getNode());
2464 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002465 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002466 }
2467 break;
2468 }
Dan Gohman757eee82009-08-02 16:10:52 +00002469 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002470 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002471 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002472
Craig Topper75370b92017-09-19 17:19:45 +00002473 case X86ISD::SELECT:
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002474 case X86ISD::SHRUNKBLEND: {
Craig Topper75370b92017-09-19 17:19:45 +00002475 // SHRUNKBLEND selects like a regular VSELECT. Same with X86ISD::SELECT.
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002476 SDValue VSelect = CurDAG->getNode(
2477 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2478 Node->getOperand(1), Node->getOperand(2));
Craig Topper63c50472017-09-09 05:57:19 +00002479 ReplaceNode(Node, VSelect.getNode());
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002480 SelectCode(VSelect.getNode());
2481 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002482 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002483 }
Craig Topper3af251d2012-07-01 02:55:34 +00002484
Tobias Grosser85508e82015-08-19 11:35:10 +00002485 case ISD::AND:
Craig Topper958106d2017-09-12 17:40:25 +00002486 // Try to match BEXTR/BEXTRI instruction.
2487 if (matchBEXTRFromAnd(Node))
2488 return;
2489
2490 LLVM_FALLTHROUGH;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002491 case ISD::OR:
2492 case ISD::XOR: {
Craig Topper958106d2017-09-12 17:40:25 +00002493
Benjamin Kramer4c816242011-04-22 15:30:40 +00002494 // For operations of the form (x << C1) op C2, check if we can use a smaller
2495 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2496 SDValue N0 = Node->getOperand(0);
2497 SDValue N1 = Node->getOperand(1);
2498
2499 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2500 break;
2501
2502 // i8 is unshrinkable, i16 should be promoted to i32.
2503 if (NVT != MVT::i32 && NVT != MVT::i64)
2504 break;
2505
2506 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2507 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2508 if (!Cst || !ShlCst)
2509 break;
2510
2511 int64_t Val = Cst->getSExtValue();
2512 uint64_t ShlVal = ShlCst->getZExtValue();
2513
2514 // Make sure that we don't change the operation by removing bits.
2515 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002516 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2517 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002518 break;
2519
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002520 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002521 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002522
2523 // Check the minimum bitwidth for the new constant.
2524 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2525 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2526 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2527 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2528 CstVT = MVT::i8;
2529 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2530 CstVT = MVT::i32;
2531
2532 // Bail if there is no smaller encoding.
2533 if (NVT == CstVT)
2534 break;
2535
Craig Topper83e042a2013-08-15 05:57:07 +00002536 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002537 default: llvm_unreachable("Unsupported VT!");
2538 case MVT::i32:
2539 assert(CstVT == MVT::i8);
2540 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002541 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002542
2543 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002544 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002545 case ISD::AND: Op = X86::AND32ri8; break;
2546 case ISD::OR: Op = X86::OR32ri8; break;
2547 case ISD::XOR: Op = X86::XOR32ri8; break;
2548 }
2549 break;
2550 case MVT::i64:
2551 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2552 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002553 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002554
2555 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002556 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002557 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2558 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2559 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2560 }
2561 break;
2562 }
2563
2564 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002565 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002566 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002567 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002568 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2569 SDValue(New, 0));
2570 else
2571 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2572 getI8Imm(ShlVal, dl));
2573 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002574 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002575 case X86ISD::UMUL8:
2576 case X86ISD::SMUL8: {
2577 SDValue N0 = Node->getOperand(0);
2578 SDValue N1 = Node->getOperand(1);
2579
2580 Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
2581
2582 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2583 N0, SDValue()).getValue(1);
2584
2585 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2586 SDValue Ops[] = {N1, InFlag};
2587 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2588
Justin Bogner31d7da32016-05-11 21:13:17 +00002589 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002590 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002591 }
2592
Chris Lattner364bb0a2010-12-05 07:30:36 +00002593 case X86ISD::UMUL: {
2594 SDValue N0 = Node->getOperand(0);
2595 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002596
Ted Kremenekb5241b22011-01-14 22:34:13 +00002597 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002598 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002599 default: llvm_unreachable("Unsupported VT!");
Craig Topperfd6b8a62017-09-28 16:56:36 +00002600 // MVT::i8 is handled by X86ISD::UMUL8.
Ted Kremenekb5241b22011-01-14 22:34:13 +00002601 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2602 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2603 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002604 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002605
Chris Lattner364bb0a2010-12-05 07:30:36 +00002606 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2607 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002608
Chris Lattner364bb0a2010-12-05 07:30:36 +00002609 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2610 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002611 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002612
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002613 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002614 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002615 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002616
Dan Gohman757eee82009-08-02 16:10:52 +00002617 case ISD::SMUL_LOHI:
2618 case ISD::UMUL_LOHI: {
2619 SDValue N0 = Node->getOperand(0);
2620 SDValue N1 = Node->getOperand(1);
2621
2622 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002623 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002624 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002625 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002626 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002627 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2628 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liaof9f7b552012-09-26 08:22:37 +00002629 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2630 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2631 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2632 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002633 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002634 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002635 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002636 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002637 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2638 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2639 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2640 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002641 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002642 }
Dan Gohman757eee82009-08-02 16:10:52 +00002643
Michael Liaof9f7b552012-09-26 08:22:37 +00002644 unsigned SrcReg, LoReg, HiReg;
2645 switch (Opc) {
2646 default: llvm_unreachable("Unknown MUL opcode!");
2647 case X86::IMUL8r:
2648 case X86::MUL8r:
2649 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2650 break;
2651 case X86::IMUL16r:
2652 case X86::MUL16r:
2653 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2654 break;
2655 case X86::IMUL32r:
2656 case X86::MUL32r:
2657 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2658 break;
2659 case X86::IMUL64r:
2660 case X86::MUL64r:
2661 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2662 break;
2663 case X86::MULX32rr:
2664 SrcReg = X86::EDX; LoReg = HiReg = 0;
2665 break;
2666 case X86::MULX64rr:
2667 SrcReg = X86::RDX; LoReg = HiReg = 0;
2668 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002669 }
2670
2671 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002672 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002673 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002674 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002675 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002676 if (foldedLoad)
2677 std::swap(N0, N1);
2678 }
2679
Michael Liaof9f7b552012-09-26 08:22:37 +00002680 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002681 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002682 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002683
2684 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002685 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00002686 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002687 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2688 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002689 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2690 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002691 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002692 ResHi = SDValue(CNode, 0);
2693 ResLo = SDValue(CNode, 1);
2694 Chain = SDValue(CNode, 2);
2695 InFlag = SDValue(CNode, 3);
2696 } else {
2697 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002698 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002699 Chain = SDValue(CNode, 0);
2700 InFlag = SDValue(CNode, 1);
2701 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002702
Dan Gohman757eee82009-08-02 16:10:52 +00002703 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002704 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00002705 // Record the mem-refs
Craig Topper55029d82017-11-08 22:26:37 +00002706 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2707 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
2708 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00002709 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002710 SDValue Ops[] = { N1, InFlag };
2711 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2712 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002713 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002714 ResHi = SDValue(CNode, 0);
2715 ResLo = SDValue(CNode, 1);
2716 InFlag = SDValue(CNode, 2);
2717 } else {
2718 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002719 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002720 InFlag = SDValue(CNode, 0);
2721 }
Dan Gohman757eee82009-08-02 16:10:52 +00002722 }
2723
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002724 // Prevent use of AH in a REX instruction by referencing AX instead.
2725 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2726 !SDValue(Node, 1).use_empty()) {
2727 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2728 X86::AX, MVT::i16, InFlag);
2729 InFlag = Result.getValue(2);
2730 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2731 // registers.
2732 if (!SDValue(Node, 0).use_empty())
Craig Topper40f05842017-10-28 19:56:57 +00002733 ReplaceUses(SDValue(Node, 0),
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002734 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2735
2736 // Shift AX down 8 bits.
2737 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2738 Result,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002739 CurDAG->getTargetConstant(8, dl, MVT::i8)),
2740 0);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002741 // Then truncate it down to i8.
2742 ReplaceUses(SDValue(Node, 1),
2743 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2744 }
Dan Gohman757eee82009-08-02 16:10:52 +00002745 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002746 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002747 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002748 assert(LoReg && "Register for low half is not defined!");
2749 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2750 InFlag);
2751 InFlag = ResLo.getValue(2);
2752 }
2753 ReplaceUses(SDValue(Node, 0), ResLo);
2754 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002755 }
2756 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002757 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002758 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002759 assert(HiReg && "Register for high half is not defined!");
2760 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2761 InFlag);
2762 InFlag = ResHi.getValue(2);
2763 }
2764 ReplaceUses(SDValue(Node, 1), ResHi);
2765 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002766 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002767
Craig Topper6bed9de2017-09-09 05:57:20 +00002768 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00002769 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002770 }
2771
2772 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002773 case ISD::UDIVREM:
2774 case X86ISD::SDIVREM8_SEXT_HREG:
2775 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00002776 SDValue N0 = Node->getOperand(0);
2777 SDValue N1 = Node->getOperand(1);
2778
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002779 bool isSigned = (Opcode == ISD::SDIVREM ||
2780 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002781 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002782 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002783 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002784 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2785 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2786 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2787 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002788 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002789 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002790 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002791 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002792 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2793 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2794 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2795 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002796 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002797 }
Dan Gohman757eee82009-08-02 16:10:52 +00002798
Chris Lattner518b0372009-12-23 01:45:04 +00002799 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002800 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002801 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002802 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002803 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002804 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002805 SExtOpcode = X86::CBW;
2806 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002807 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002808 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002809 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002810 SExtOpcode = X86::CWD;
2811 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002812 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002813 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002814 SExtOpcode = X86::CDQ;
2815 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002816 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00002817 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002818 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00002819 break;
2820 }
2821
Dan Gohman757eee82009-08-02 16:10:52 +00002822 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002823 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002824 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00002825
Dan Gohman757eee82009-08-02 16:10:52 +00002826 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00002827 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002828 // Special case for div8, just use a move with zero extension to AX to
2829 // clear the upper 8 bits (AH).
2830 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002831 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002832 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2833 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002834 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00002835 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002836 Chain = Move.getValue(1);
2837 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00002838 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00002839 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002840 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002841 Chain = CurDAG->getEntryNode();
2842 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00002843 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00002844 InFlag = Chain.getValue(1);
2845 } else {
2846 InFlag =
2847 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2848 LoReg, N0, SDValue()).getValue(1);
2849 if (isSigned && !signBitIsZero) {
2850 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00002851 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002852 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002853 } else {
2854 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00002855 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00002856 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00002857 case MVT::i16:
2858 ClrNode =
2859 SDValue(CurDAG->getMachineNode(
2860 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002861 CurDAG->getTargetConstant(X86::sub_16bit, dl,
2862 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002863 0);
2864 break;
2865 case MVT::i32:
2866 break;
2867 case MVT::i64:
2868 ClrNode =
2869 SDValue(CurDAG->getMachineNode(
2870 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002871 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
2872 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2873 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002874 0);
2875 break;
2876 default:
2877 llvm_unreachable("Unexpected division source");
2878 }
2879
Chris Lattner518b0372009-12-23 01:45:04 +00002880 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00002881 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00002882 }
Evan Cheng92e27972006-01-06 23:19:29 +00002883 }
Dan Gohmana1603612007-10-08 18:33:35 +00002884
Dan Gohman757eee82009-08-02 16:10:52 +00002885 if (foldedLoad) {
2886 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2887 InFlag };
Craig Topper61f81f92017-11-08 22:26:39 +00002888 MachineSDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00002889 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00002890 InFlag = SDValue(CNode, 1);
2891 // Update the chain.
2892 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Craig Topper61f81f92017-11-08 22:26:39 +00002893 // Record the mem-refs
2894 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2895 MemOp[0] = cast<LoadSDNode>(N1)->getMemOperand();
2896 CNode->setMemRefs(MemOp, MemOp + 1);
Dan Gohman757eee82009-08-02 16:10:52 +00002897 } else {
2898 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002899 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002900 }
Evan Cheng92e27972006-01-06 23:19:29 +00002901
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002902 // Prevent use of AH in a REX instruction by explicitly copying it to
2903 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00002904 //
2905 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002906 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00002907 // the allocator and/or the backend get enhanced to be more robust in
2908 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002909 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
2910 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
2911 unsigned AHExtOpcode =
2912 isSigned ? X86::MOVSX32_NOREXrr8 : X86::MOVZX32_NOREXrr8;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002913
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002914 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
2915 MVT::Glue, AHCopy, InFlag);
2916 SDValue Result(RNode, 0);
2917 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002918
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002919 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
2920 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
Craig Topperb8d7d4d2017-10-26 21:12:03 +00002921 assert(Node->getValueType(1) == MVT::i32 && "Unexpected result type!");
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002922 } else {
2923 Result =
2924 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
2925 }
2926 ReplaceUses(SDValue(Node, 1), Result);
2927 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002928 }
Dan Gohman757eee82009-08-02 16:10:52 +00002929 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002930 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00002931 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2932 LoReg, NVT, InFlag);
2933 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002934 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002935 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002936 }
2937 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002938 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002939 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2940 HiReg, NVT, InFlag);
2941 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002942 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002943 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002944 }
Craig Topper6bed9de2017-09-09 05:57:20 +00002945 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00002946 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002947 }
2948
Manman Ren1be131b2012-08-08 00:51:41 +00002949 case X86ISD::CMP:
2950 case X86ISD::SUB: {
2951 // Sometimes a SUB is used to perform comparison.
2952 if (Opcode == X86ISD::SUB && Node->hasAnyUseOfValue(0))
2953 // This node is not a CMP.
2954 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00002955 SDValue N0 = Node->getOperand(0);
2956 SDValue N1 = Node->getOperand(1);
2957
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002958 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00002959 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002960 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002961
Dan Gohmanac33a902009-08-19 18:16:17 +00002962 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2963 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002964 // Look past the truncate if CMP is the only use of it.
Craig Topperc93d05562017-08-25 05:36:29 +00002965 if ((N0.getOpcode() == ISD::AND ||
2966 (N0.getResNo() == 0 && N0.getOpcode() == X86ISD::AND)) &&
Dan Gohman198b7ff2011-11-03 21:49:52 +00002967 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00002968 N0.getValueType() != MVT::i8 &&
2969 X86::isZeroNode(N1)) {
Simon Pilgrim7f032312017-05-12 13:08:45 +00002970 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
Dan Gohmanac33a902009-08-19 18:16:17 +00002971 if (!C) break;
Craig Topperfc53dc22017-08-25 05:04:34 +00002972 uint64_t Mask = C->getZExtValue();
Dan Gohmanac33a902009-08-19 18:16:17 +00002973
2974 // For example, convert "testl %eax, $8" to "testb %al, $8"
Craig Topperfc53dc22017-08-25 05:04:34 +00002975 if (isUInt<8>(Mask) &&
2976 (!(Mask & 0x80) || hasNoSignedComparisonUses(Node))) {
2977 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, MVT::i8);
Simon Pilgrim7f032312017-05-12 13:08:45 +00002978 SDValue Reg = N0.getOperand(0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002979
Dan Gohmanac33a902009-08-19 18:16:17 +00002980 // Extract the l-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002981 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002982 MVT::i8, Reg);
2983
2984 // Emit a testb.
Manman Ren511c6d02012-09-28 18:53:24 +00002985 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2986 Subreg, Imm);
2987 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2988 // one, do not call ReplaceAllUsesWith.
2989 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2990 SDValue(NewNode, 0));
Craig Topper6bed9de2017-09-09 05:57:20 +00002991 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00002992 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002993 }
2994
2995 // For example, "testl %eax, $2048" to "testb %ah, $8".
Craig Topperfc53dc22017-08-25 05:04:34 +00002996 if (isShiftedUInt<8, 8>(Mask) &&
2997 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002998 // Shift the immediate right by 8 bits.
Craig Topperfc53dc22017-08-25 05:04:34 +00002999 SDValue ShiftedImm = CurDAG->getTargetConstant(Mask >> 8, dl, MVT::i8);
Simon Pilgrim7f032312017-05-12 13:08:45 +00003000 SDValue Reg = N0.getOperand(0);
Dan Gohmanac33a902009-08-19 18:16:17 +00003001
Dan Gohmanac33a902009-08-19 18:16:17 +00003002 // Extract the h-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00003003 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00003004 MVT::i8, Reg);
3005
Jakob Stoklund Olesen729abd32011-10-08 18:28:28 +00003006 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
3007 // target GR8_NOREX registers, so make sure the register class is
3008 // forced.
Manman Ren511c6d02012-09-28 18:53:24 +00003009 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl,
3010 MVT::i32, Subreg, ShiftedImm);
3011 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
3012 // one, do not call ReplaceAllUsesWith.
3013 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
3014 SDValue(NewNode, 0));
Craig Topper6bed9de2017-09-09 05:57:20 +00003015 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003016 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003017 }
3018
3019 // For example, "testl %eax, $32776" to "testw %ax, $32776".
Craig Topper6255c7b2017-09-28 23:35:36 +00003020 // NOTE: We only want to form TESTW instructions if optimizing for
3021 // min size. Otherwise we only save one byte and possibly get a length
3022 // changing prefix penalty in the decoders.
3023 if (OptForMinSize && isUInt<16>(Mask) && N0.getValueType() != MVT::i16 &&
Craig Topperfc53dc22017-08-25 05:04:34 +00003024 (!(Mask & 0x8000) || hasNoSignedComparisonUses(Node))) {
3025 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, MVT::i16);
Simon Pilgrim7f032312017-05-12 13:08:45 +00003026 SDValue Reg = N0.getOperand(0);
Dan Gohmanac33a902009-08-19 18:16:17 +00003027
3028 // Extract the 16-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00003029 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00003030 MVT::i16, Reg);
3031
3032 // Emit a testw.
Manman Ren511c6d02012-09-28 18:53:24 +00003033 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32,
3034 Subreg, Imm);
3035 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
3036 // one, do not call ReplaceAllUsesWith.
3037 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
3038 SDValue(NewNode, 0));
Craig Topper6bed9de2017-09-09 05:57:20 +00003039 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003040 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003041 }
3042
3043 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
Craig Topperfc53dc22017-08-25 05:04:34 +00003044 if (isUInt<32>(Mask) && N0.getValueType() == MVT::i64 &&
3045 (!(Mask & 0x80000000) || hasNoSignedComparisonUses(Node))) {
3046 SDValue Imm = CurDAG->getTargetConstant(Mask, dl, MVT::i32);
Simon Pilgrim7f032312017-05-12 13:08:45 +00003047 SDValue Reg = N0.getOperand(0);
Dan Gohmanac33a902009-08-19 18:16:17 +00003048
3049 // Extract the 32-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00003050 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00003051 MVT::i32, Reg);
3052
3053 // Emit a testl.
Manman Ren511c6d02012-09-28 18:53:24 +00003054 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32,
3055 Subreg, Imm);
3056 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
3057 // one, do not call ReplaceAllUsesWith.
3058 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
3059 SDValue(NewNode, 0));
Craig Topper6bed9de2017-09-09 05:57:20 +00003060 CurDAG->RemoveDeadNode(Node);
Justin Bogner593741d2016-05-10 23:55:37 +00003061 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00003062 }
3063 }
3064 break;
3065 }
Chandler Carruth03258f22017-08-25 02:04:03 +00003066 case ISD::STORE:
3067 if (foldLoadStoreIntoMemOperand(Node))
3068 return;
3069 break;
Chris Lattner655e7df2005-11-16 01:54:32 +00003070 }
3071
Justin Bogner593741d2016-05-10 23:55:37 +00003072 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00003073}
3074
Chris Lattnerba1ed582006-06-08 18:03:49 +00003075bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00003076SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00003077 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00003078 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003079 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00003080 default:
3081 llvm_unreachable("Unexpected asm memory constraint");
3082 case InlineAsm::Constraint_i:
3083 // FIXME: It seems strange that 'i' is needed here since it's supposed to
3084 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00003085 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00003086 case InlineAsm::Constraint_o: // offsetable ??
3087 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00003088 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00003089 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00003090 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00003091 return true;
3092 break;
3093 }
Chad Rosier24c19d22012-08-01 18:39:17 +00003094
Evan Cheng2d487222006-08-26 01:05:16 +00003095 OutOps.push_back(Op0);
3096 OutOps.push_back(Op1);
3097 OutOps.push_back(Op2);
3098 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00003099 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00003100 return false;
3101}
3102
Sanjay Patelb5723d02015-10-13 15:12:27 +00003103/// This pass converts a legalized DAG into a X86-specific DAG,
3104/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00003105FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00003106 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00003107 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00003108}