blob: b19e410d2575d5ab20438f1aabad0cf960a4f6eb [file] [log] [blame]
Chris Lattner5930d3d2005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattner655e7df2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner655e7df2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Chengbc7a0f442006-01-11 06:09:51 +000016#include "X86InstrBuilder.h"
Evan Chengf55b7382008-01-05 00:41:47 +000017#include "X86MachineFunctionInfo.h"
Chris Lattner7c551262006-01-11 01:15:34 +000018#include "X86RegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000019#include "X86Subtarget.h"
Evan Cheng2dd2c652006-03-13 23:20:37 +000020#include "X86TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/ADT/Statistic.h"
Evan Cheng73a1ad92006-01-10 20:26:56 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner7c551262006-01-11 01:15:34 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner655e7df2005-11-16 01:54:32 +000026#include "llvm/CodeGen/SelectionDAGISel.h"
Peter Collingbourne235c2752016-12-08 19:01:00 +000027#include "llvm/IR/ConstantRange.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000028#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/Instructions.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Type.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000032#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Evan Cheng11b0a5d2006-09-08 06:48:29 +000034#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetOptions.h"
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +000038#include <stdint.h>
Chris Lattner655e7df2005-11-16 01:54:32 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "x86-isel"
42
Chris Lattner1ef9cd42006-12-19 22:59:26 +000043STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
44
Chris Lattner655e7df2005-11-16 01:54:32 +000045//===----------------------------------------------------------------------===//
46// Pattern Matcher Implementation
47//===----------------------------------------------------------------------===//
48
49namespace {
Sanjay Patelb5723d02015-10-13 15:12:27 +000050 /// This corresponds to X86AddressMode, but uses SDValue's instead of register
51 /// numbers for the leaves of the matched tree.
Chris Lattner3f0f71b2005-11-19 02:11:08 +000052 struct X86ISelAddressMode {
53 enum {
54 RegBase,
Chris Lattneraa2372562006-05-24 17:04:05 +000055 FrameIndexBase
Chris Lattner3f0f71b2005-11-19 02:11:08 +000056 } BaseType;
57
Dan Gohman0fd54fb2010-04-29 23:30:41 +000058 // This is really a union, discriminated by BaseType!
59 SDValue Base_Reg;
60 int Base_FrameIndex;
Chris Lattner3f0f71b2005-11-19 02:11:08 +000061
62 unsigned Scale;
Chad Rosier24c19d22012-08-01 18:39:17 +000063 SDValue IndexReg;
Dan Gohman059c4fa2008-11-11 15:52:29 +000064 int32_t Disp;
Rafael Espindola3b2df102009-04-08 21:14:34 +000065 SDValue Segment;
Dan Gohmanbcaf6812010-04-15 01:51:59 +000066 const GlobalValue *GV;
67 const Constant *CP;
68 const BlockAddress *BlockAddr;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000069 const char *ES;
Rafael Espindola36b718f2015-06-22 17:46:53 +000070 MCSymbol *MCSym;
Evan Cheng11b0a5d2006-09-08 06:48:29 +000071 int JT;
Evan Cheng77d86ff2006-02-25 10:09:08 +000072 unsigned Align; // CP alignment.
Chris Lattnerbd7e26d2009-06-26 05:51:45 +000073 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattner3f0f71b2005-11-19 02:11:08 +000074
75 X86ISelAddressMode()
Rafael Espindola36b718f2015-06-22 17:46:53 +000076 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
77 Segment(), GV(nullptr), CP(nullptr), BlockAddr(nullptr), ES(nullptr),
78 MCSym(nullptr), JT(-1), Align(0), SymbolFlags(X86II::MO_NO_FLAG) {}
Dan Gohman4e3e3de2009-02-07 00:43:41 +000079
80 bool hasSymbolicDisplacement() const {
Craig Topper062a2ba2014-04-25 05:30:21 +000081 return GV != nullptr || CP != nullptr || ES != nullptr ||
Rafael Espindola36b718f2015-06-22 17:46:53 +000082 MCSym != nullptr || JT != -1 || BlockAddr != nullptr;
Dan Gohman4e3e3de2009-02-07 00:43:41 +000083 }
Chad Rosier24c19d22012-08-01 18:39:17 +000084
Chris Lattnerfea81da2009-06-27 04:16:01 +000085 bool hasBaseOrIndexReg() const {
Tim Northover97347a82013-09-19 11:33:53 +000086 return BaseType == FrameIndexBase ||
Craig Topper062a2ba2014-04-25 05:30:21 +000087 IndexReg.getNode() != nullptr || Base_Reg.getNode() != nullptr;
Chris Lattnerfea81da2009-06-27 04:16:01 +000088 }
Chad Rosier24c19d22012-08-01 18:39:17 +000089
Sanjay Patelb5723d02015-10-13 15:12:27 +000090 /// Return true if this addressing mode is already RIP-relative.
Chris Lattnerfea81da2009-06-27 04:16:01 +000091 bool isRIPRelative() const {
92 if (BaseType != RegBase) return false;
93 if (RegisterSDNode *RegNode =
Dan Gohman0fd54fb2010-04-29 23:30:41 +000094 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattnerfea81da2009-06-27 04:16:01 +000095 return RegNode->getReg() == X86::RIP;
96 return false;
97 }
Chad Rosier24c19d22012-08-01 18:39:17 +000098
Chris Lattnerfea81da2009-06-27 04:16:01 +000099 void setBaseReg(SDValue Reg) {
100 BaseType = RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000101 Base_Reg = Reg;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000102 }
Dan Gohman4e3e3de2009-02-07 00:43:41 +0000103
Manman Ren19f49ac2012-09-11 22:23:19 +0000104#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dale Johannesendafdbf72008-08-11 23:46:25 +0000105 void dump() {
David Greenedbdb1b22010-01-05 01:29:08 +0000106 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000107 dbgs() << "Base_Reg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000108 if (Base_Reg.getNode())
Chad Rosier24c19d22012-08-01 18:39:17 +0000109 Base_Reg.getNode()->dump();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000110 else
David Greenedbdb1b22010-01-05 01:29:08 +0000111 dbgs() << "nul";
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000112 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000113 << " Scale" << Scale << '\n'
114 << "IndexReg ";
Craig Toppere73658d2014-04-28 04:05:08 +0000115 if (IndexReg.getNode())
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000116 IndexReg.getNode()->dump();
117 else
Chad Rosier24c19d22012-08-01 18:39:17 +0000118 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000119 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000120 << "GV ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000121 if (GV)
122 GV->dump();
123 else
David Greenedbdb1b22010-01-05 01:29:08 +0000124 dbgs() << "nul";
125 dbgs() << " CP ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000126 if (CP)
127 CP->dump();
128 else
David Greenedbdb1b22010-01-05 01:29:08 +0000129 dbgs() << "nul";
130 dbgs() << '\n'
Benjamin Kramer940fbb02009-08-23 11:52:17 +0000131 << "ES ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000132 if (ES)
David Greenedbdb1b22010-01-05 01:29:08 +0000133 dbgs() << ES;
Bill Wendlingfe3bdb42009-08-07 21:33:25 +0000134 else
David Greenedbdb1b22010-01-05 01:29:08 +0000135 dbgs() << "nul";
Rafael Espindola36b718f2015-06-22 17:46:53 +0000136 dbgs() << " MCSym ";
137 if (MCSym)
138 dbgs() << MCSym;
139 else
140 dbgs() << "nul";
David Greenedbdb1b22010-01-05 01:29:08 +0000141 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesendafdbf72008-08-11 23:46:25 +0000142 }
Manman Ren742534c2012-09-06 19:06:06 +0000143#endif
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000144 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000145}
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000146
147namespace {
Chris Lattner655e7df2005-11-16 01:54:32 +0000148 //===--------------------------------------------------------------------===//
Sanjay Patelb5723d02015-10-13 15:12:27 +0000149 /// ISel - X86-specific code to select X86 machine instructions for
Chris Lattner655e7df2005-11-16 01:54:32 +0000150 /// SelectionDAG operations.
151 ///
Craig Topper26eec092014-03-31 06:22:15 +0000152 class X86DAGToDAGISel final : public SelectionDAGISel {
Sanjay Patelb5723d02015-10-13 15:12:27 +0000153 /// Keep a pointer to the X86Subtarget around so that we can
Chris Lattner655e7df2005-11-16 01:54:32 +0000154 /// make the right decision when generating code for different targets.
155 const X86Subtarget *Subtarget;
Evan Cheng5588de92006-02-18 00:15:05 +0000156
Sanjay Patelb5723d02015-10-13 15:12:27 +0000157 /// If true, selector should try to optimize for code size instead of
158 /// performance.
Evan Cheng7d6fa972008-09-26 23:41:32 +0000159 bool OptForSize;
160
Hans Wennborg4ae51192016-03-25 01:10:56 +0000161 /// If true, selector should try to optimize for minimum code size.
162 bool OptForMinSize;
163
Chris Lattner655e7df2005-11-16 01:54:32 +0000164 public:
Bill Wendling026e5d72009-04-29 23:29:43 +0000165 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Hans Wennborg4ae51192016-03-25 01:10:56 +0000166 : SelectionDAGISel(tm, OptLevel), OptForSize(false),
167 OptForMinSize(false) {}
Chris Lattner655e7df2005-11-16 01:54:32 +0000168
Mehdi Amini117296c2016-10-01 02:56:57 +0000169 StringRef getPassName() const override {
Chris Lattner655e7df2005-11-16 01:54:32 +0000170 return "X86 DAG->DAG Instruction Selection";
171 }
172
Eric Christopher4f09c592014-05-22 01:53:26 +0000173 bool runOnMachineFunction(MachineFunction &MF) override {
174 // Reset the subtarget each time through.
Eric Christopher05b81972015-02-02 17:38:43 +0000175 Subtarget = &MF.getSubtarget<X86Subtarget>();
Eric Christopher4f09c592014-05-22 01:53:26 +0000176 SelectionDAGISel::runOnMachineFunction(MF);
177 return true;
178 }
179
Craig Topper2d9361e2014-03-09 07:44:38 +0000180 void EmitFunctionEntryCode() override;
Anton Korobeynikov90910742007-09-25 21:52:30 +0000181
Craig Topper2d9361e2014-03-09 07:44:38 +0000182 bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const override;
Evan Cheng5e73ff22010-02-15 19:41:07 +0000183
Craig Topper2d9361e2014-03-09 07:44:38 +0000184 void PreprocessISelDAG() override;
Chris Lattnerf98f1242010-03-02 06:34:30 +0000185
Chris Lattner655e7df2005-11-16 01:54:32 +0000186// Include the pieces autogenerated from the target description.
187#include "X86GenDAGISel.inc"
188
189 private:
Justin Bogner593741d2016-05-10 23:55:37 +0000190 void Select(SDNode *N) override;
Justin Bognerc200ad72016-05-11 17:46:03 +0000191 bool tryGather(SDNode *N, unsigned Opc);
Chris Lattner655e7df2005-11-16 01:54:32 +0000192
Sanjay Patel85030aa2015-10-13 16:23:00 +0000193 bool foldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
194 bool matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
195 bool matchWrapper(SDValue N, X86ISelAddressMode &AM);
196 bool matchAddress(SDValue N, X86ISelAddressMode &AM);
Sanjay Patelefab8b02015-10-21 18:56:06 +0000197 bool matchAdd(SDValue N, X86ISelAddressMode &AM, unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000198 bool matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +0000199 unsigned Depth);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000200 bool matchAddressBase(SDValue N, X86ISelAddressMode &AM);
201 bool selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000202 SDValue &Scale, SDValue &Index, SDValue &Disp,
203 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000204 bool selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000205 SDValue &Scale, SDValue &Index, SDValue &Disp,
206 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000207 bool selectMOV64Imm32(SDValue N, SDValue &Imm);
208 bool selectLEAAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000209 SDValue &Scale, SDValue &Index, SDValue &Disp,
210 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000211 bool selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +0000212 SDValue &Scale, SDValue &Index, SDValue &Disp,
213 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000214 bool selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattnerf4693072010-07-08 23:46:44 +0000215 SDValue &Scale, SDValue &Index, SDValue &Disp,
216 SDValue &Segment);
Sanjay Patel85030aa2015-10-13 16:23:00 +0000217 bool selectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattnerafac7dad2010-02-16 22:35:06 +0000218 SDValue &Base, SDValue &Scale,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000219 SDValue &Index, SDValue &Disp,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000220 SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +0000221 SDValue &NodeWithChain);
Peter Collingbourne32ab3a82016-11-09 23:53:43 +0000222 bool selectRelocImm(SDValue N, SDValue &Op);
Chad Rosier24c19d22012-08-01 18:39:17 +0000223
Sanjay Patel85030aa2015-10-13 16:23:00 +0000224 bool tryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000225 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000226 SDValue &Index, SDValue &Disp,
227 SDValue &Segment);
Chad Rosier24c19d22012-08-01 18:39:17 +0000228
Sanjay Patelb5723d02015-10-13 15:12:27 +0000229 /// Implement addressing mode selection for inline asm expressions.
Craig Topper2d9361e2014-03-09 07:44:38 +0000230 bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Daniel Sanders60f1db02015-03-13 12:45:09 +0000231 unsigned ConstraintID,
Craig Topper2d9361e2014-03-09 07:44:38 +0000232 std::vector<SDValue> &OutOps) override;
Chad Rosier24c19d22012-08-01 18:39:17 +0000233
Sanjay Patel85030aa2015-10-13 16:23:00 +0000234 void emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000235
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000236 inline void getAddressOperands(X86ISelAddressMode &AM, const SDLoc &DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000237 SDValue &Base, SDValue &Scale,
238 SDValue &Index, SDValue &Disp,
239 SDValue &Segment) {
Eric Christopherb17140d2014-10-08 07:32:17 +0000240 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
Mehdi Amini44ede332015-07-09 02:09:04 +0000241 ? CurDAG->getTargetFrameIndex(
242 AM.Base_FrameIndex,
243 TLI->getPointerTy(CurDAG->getDataLayout()))
Eric Christopherb17140d2014-10-08 07:32:17 +0000244 : AM.Base_Reg;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000245 Scale = getI8Imm(AM.Scale, DL);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000246 Index = AM.IndexReg;
Sanjay Patelb5723d02015-10-13 15:12:27 +0000247 // These are 32-bit even in 64-bit mode since RIP-relative offset
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000248 // is 32-bit.
249 if (AM.GV)
Andrew Trickef9de2a2013-05-25 02:42:55 +0000250 Disp = CurDAG->getTargetGlobalAddress(AM.GV, SDLoc(),
Devang Patela3ca21b2010-07-06 22:08:15 +0000251 MVT::i32, AM.Disp,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000252 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000253 else if (AM.CP)
Owen Anderson9f944592009-08-11 20:47:22 +0000254 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000255 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000256 else if (AM.ES) {
257 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson9f944592009-08-11 20:47:22 +0000258 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Rafael Espindola36b718f2015-06-22 17:46:53 +0000259 } else if (AM.MCSym) {
260 assert(!AM.Disp && "Non-zero displacement is ignored with MCSym.");
261 assert(AM.SymbolFlags == 0 && "oo");
262 Disp = CurDAG->getMCSymbol(AM.MCSym, MVT::i32);
Michael Liaoabb87d42012-09-12 21:43:09 +0000263 } else if (AM.JT != -1) {
264 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson9f944592009-08-11 20:47:22 +0000265 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liaoabb87d42012-09-12 21:43:09 +0000266 } else if (AM.BlockAddr)
267 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
268 AM.SymbolFlags);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000269 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000270 Disp = CurDAG->getTargetConstant(AM.Disp, DL, MVT::i32);
Rafael Espindola3b2df102009-04-08 21:14:34 +0000271
272 if (AM.Segment.getNode())
273 Segment = AM.Segment;
274 else
Owen Anderson9f944592009-08-11 20:47:22 +0000275 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Cheng67ed58e2005-12-12 21:49:40 +0000276 }
277
Michael Kuperstein243c0732015-08-11 14:10:58 +0000278 // Utility function to determine whether we should avoid selecting
279 // immediate forms of instructions for better code size or not.
280 // At a high level, we'd like to avoid such instructions when
281 // we have similar constants used within the same basic block
282 // that can be kept in a register.
283 //
284 bool shouldAvoidImmediateInstFormsForSize(SDNode *N) const {
285 uint32_t UseCount = 0;
286
287 // Do not want to hoist if we're not optimizing for size.
288 // TODO: We'd like to remove this restriction.
289 // See the comment in X86InstrInfo.td for more info.
290 if (!OptForSize)
291 return false;
292
293 // Walk all the users of the immediate.
294 for (SDNode::use_iterator UI = N->use_begin(),
295 UE = N->use_end(); (UI != UE) && (UseCount < 2); ++UI) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000296
Michael Kuperstein243c0732015-08-11 14:10:58 +0000297 SDNode *User = *UI;
298
299 // This user is already selected. Count it as a legitimate use and
300 // move on.
301 if (User->isMachineOpcode()) {
302 UseCount++;
303 continue;
304 }
305
306 // We want to count stores of immediates as real uses.
307 if (User->getOpcode() == ISD::STORE &&
308 User->getOperand(1).getNode() == N) {
309 UseCount++;
310 continue;
311 }
312
313 // We don't currently match users that have > 2 operands (except
314 // for stores, which are handled above)
315 // Those instruction won't match in ISEL, for now, and would
316 // be counted incorrectly.
317 // This may change in the future as we add additional instruction
318 // types.
319 if (User->getNumOperands() != 2)
320 continue;
Justin Bognerb0126992016-05-05 23:19:08 +0000321
Michael Kuperstein243c0732015-08-11 14:10:58 +0000322 // Immediates that are used for offsets as part of stack
323 // manipulation should be left alone. These are typically
324 // used to indicate SP offsets for argument passing and
325 // will get pulled into stores/pushes (implicitly).
326 if (User->getOpcode() == X86ISD::ADD ||
327 User->getOpcode() == ISD::ADD ||
328 User->getOpcode() == X86ISD::SUB ||
329 User->getOpcode() == ISD::SUB) {
330
331 // Find the other operand of the add/sub.
332 SDValue OtherOp = User->getOperand(0);
333 if (OtherOp.getNode() == N)
334 OtherOp = User->getOperand(1);
335
336 // Don't count if the other operand is SP.
337 RegisterSDNode *RegNode;
338 if (OtherOp->getOpcode() == ISD::CopyFromReg &&
339 (RegNode = dyn_cast_or_null<RegisterSDNode>(
340 OtherOp->getOperand(1).getNode())))
341 if ((RegNode->getReg() == X86::ESP) ||
342 (RegNode->getReg() == X86::RSP))
343 continue;
344 }
345
346 // ... otherwise, count this and move on.
347 UseCount++;
348 }
349
350 // If we have more than 1 use, then recommend for hoisting.
351 return (UseCount > 1);
352 }
353
Sanjay Patelb5723d02015-10-13 15:12:27 +0000354 /// Return a target constant with the specified value of type i8.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000355 inline SDValue getI8Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000356 return CurDAG->getTargetConstant(Imm, DL, MVT::i8);
Chris Lattner3f0f71b2005-11-19 02:11:08 +0000357 }
358
Sanjay Patelb5723d02015-10-13 15:12:27 +0000359 /// Return a target constant with the specified value, of type i32.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000360 inline SDValue getI32Imm(unsigned Imm, const SDLoc &DL) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000361 return CurDAG->getTargetConstant(Imm, DL, MVT::i32);
Chris Lattner655e7df2005-11-16 01:54:32 +0000362 }
Evan Chengd49cc362006-02-10 22:24:32 +0000363
Sanjay Patelb5723d02015-10-13 15:12:27 +0000364 /// Return an SDNode that returns the value of the global base register.
365 /// Output instructions required to initialize the global base register,
366 /// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +0000367 SDNode *getGlobalBaseReg();
Evan Cheng5588de92006-02-18 00:15:05 +0000368
Sanjay Patelb5723d02015-10-13 15:12:27 +0000369 /// Return a reference to the TargetMachine, casted to the target-specific
370 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000371 const X86TargetMachine &getTargetMachine() const {
Dan Gohman4751bb92009-06-03 20:20:00 +0000372 return static_cast<const X86TargetMachine &>(TM);
373 }
374
Sanjay Patelb5723d02015-10-13 15:12:27 +0000375 /// Return a reference to the TargetInstrInfo, casted to the target-specific
376 /// type.
Jakub Staszake167cf52013-02-19 21:54:59 +0000377 const X86InstrInfo *getInstrInfo() const {
Eric Christopher05b81972015-02-02 17:38:43 +0000378 return Subtarget->getInstrInfo();
Dan Gohman4751bb92009-06-03 20:20:00 +0000379 }
Adam Nemetff63a2d2014-10-03 20:00:34 +0000380
381 /// \brief Address-mode matching performs shift-of-and to and-of-shift
382 /// reassociation in order to expose more scaled addressing
383 /// opportunities.
384 bool ComplexPatternFuncMutatesDAG() const override {
385 return true;
386 }
Peter Collingbourneef089bd2017-02-09 22:02:28 +0000387
388 bool isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const;
389
390 /// Returns whether this is a relocatable immediate in the range
391 /// [-2^Width .. 2^Width-1].
392 template <unsigned Width> bool isSExtRelocImm(SDNode *N) const {
393 if (auto *CN = dyn_cast<ConstantSDNode>(N))
394 return isInt<Width>(CN->getSExtValue());
395 return isSExtAbsoluteSymbolRef(Width, N);
396 }
Chris Lattner655e7df2005-11-16 01:54:32 +0000397 };
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000398}
399
Evan Cheng72bb66a2006-08-08 00:31:00 +0000400
Evan Cheng5e73ff22010-02-15 19:41:07 +0000401bool
402X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling026e5d72009-04-29 23:29:43 +0000403 if (OptLevel == CodeGenOpt::None) return false;
Evan Chengb86375c2006-10-14 08:33:25 +0000404
Evan Cheng5e73ff22010-02-15 19:41:07 +0000405 if (!N.hasOneUse())
406 return false;
407
408 if (N.getOpcode() != ISD::LOAD)
409 return true;
410
411 // If N is a load, do additional profitability checks.
412 if (U == Root) {
Evan Cheng83bdb382008-11-27 00:49:46 +0000413 switch (U->getOpcode()) {
414 default: break;
Dan Gohman85d4fdf2010-01-04 20:51:50 +0000415 case X86ISD::ADD:
416 case X86ISD::SUB:
417 case X86ISD::AND:
418 case X86ISD::XOR:
419 case X86ISD::OR:
Evan Cheng83bdb382008-11-27 00:49:46 +0000420 case ISD::ADD:
421 case ISD::ADDC:
422 case ISD::ADDE:
423 case ISD::AND:
424 case ISD::OR:
425 case ISD::XOR: {
Rafael Espindolabb834f02009-04-10 10:09:34 +0000426 SDValue Op1 = U->getOperand(1);
427
Evan Cheng83bdb382008-11-27 00:49:46 +0000428 // If the other operand is a 8-bit immediate we should fold the immediate
429 // instead. This reduces code size.
430 // e.g.
431 // movl 4(%esp), %eax
432 // addl $4, %eax
433 // vs.
434 // movl $4, %eax
435 // addl 4(%esp), %eax
436 // The former is 2 bytes shorter. In case where the increment is 1, then
437 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindolabb834f02009-04-10 10:09:34 +0000438 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman2293eb62009-03-14 02:07:16 +0000439 if (Imm->getAPIntValue().isSignedIntN(8))
440 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +0000441
442 // If the other operand is a TLS address, we should fold it instead.
443 // This produces
444 // movl %gs:0, %eax
445 // leal i@NTPOFF(%eax), %eax
446 // instead of
447 // movl $i@NTPOFF, %eax
448 // addl %gs:0, %eax
449 // if the block also has an access to a second TLS address this will save
450 // a load.
Alp Tokerf907b892013-12-05 05:44:44 +0000451 // FIXME: This is probably also true for non-TLS addresses.
Rafael Espindolabb834f02009-04-10 10:09:34 +0000452 if (Op1.getOpcode() == X86ISD::Wrapper) {
453 SDValue Val = Op1.getOperand(0);
454 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
455 return false;
456 }
Evan Cheng83bdb382008-11-27 00:49:46 +0000457 }
458 }
Evan Cheng5e73ff22010-02-15 19:41:07 +0000459 }
460
461 return true;
462}
463
Sanjay Patelb5723d02015-10-13 15:12:27 +0000464/// Replace the original chain operand of the call with
Evan Chengd703df62010-03-14 03:48:46 +0000465/// load's chain operand and move load below the call's chain operand.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000466static void moveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
467 SDValue Call, SDValue OrigChain) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000468 SmallVector<SDValue, 8> Ops;
Evan Chengd703df62010-03-14 03:48:46 +0000469 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000470 if (Chain.getNode() == Load.getNode())
471 Ops.push_back(Load.getOperand(0));
472 else {
473 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengd703df62010-03-14 03:48:46 +0000474 "Unexpected chain operand");
Evan Cheng6c7e8512009-01-26 18:43:34 +0000475 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
476 if (Chain.getOperand(i).getNode() == Load.getNode())
477 Ops.push_back(Load.getOperand(0));
478 else
479 Ops.push_back(Chain.getOperand(i));
480 SDValue NewChain =
Craig Topper48d114b2014-04-26 18:35:24 +0000481 CurDAG->getNode(ISD::TokenFactor, SDLoc(Load), MVT::Other, Ops);
Evan Cheng6c7e8512009-01-26 18:43:34 +0000482 Ops.clear();
483 Ops.push_back(NewChain);
484 }
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000485 Ops.append(OrigChain->op_begin() + 1, OrigChain->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000486 CurDAG->UpdateNodeOperands(OrigChain.getNode(), Ops);
Dan Gohman92c11ac2010-06-18 15:30:29 +0000487 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengf00f1e52008-08-25 21:27:18 +0000488 Load.getOperand(1), Load.getOperand(2));
Evan Cheng214156c2012-10-02 23:49:13 +0000489
Evan Chengf00f1e52008-08-25 21:27:18 +0000490 Ops.clear();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000491 Ops.push_back(SDValue(Load.getNode(), 1));
Benjamin Kramer6cd780f2015-02-17 15:29:18 +0000492 Ops.append(Call->op_begin() + 1, Call->op_end());
Craig Topper8c0b4d02014-04-28 05:57:50 +0000493 CurDAG->UpdateNodeOperands(Call.getNode(), Ops);
Evan Chengf00f1e52008-08-25 21:27:18 +0000494}
495
Sanjay Patelb5723d02015-10-13 15:12:27 +0000496/// Return true if call address is a load and it can be
Evan Chengf00f1e52008-08-25 21:27:18 +0000497/// moved below CALLSEQ_START and the chains leading up to the call.
498/// Return the CALLSEQ_START by reference as a second output.
Evan Chengd703df62010-03-14 03:48:46 +0000499/// In the case of a tail call, there isn't a callseq node between the call
500/// chain and the load.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000501static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Evan Cheng847ad442012-10-05 01:48:22 +0000502 // The transformation is somewhat dangerous if the call's chain was glued to
503 // the call. After MoveBelowOrigChain the load is moved between the call and
504 // the chain, this can create a cycle if the load is not folded. So it is
505 // *really* important that we are sure the load will be folded.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000506 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengf00f1e52008-08-25 21:27:18 +0000507 return false;
Gabor Greiff304a7a2008-08-28 21:40:38 +0000508 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengf00f1e52008-08-25 21:27:18 +0000509 if (!LD ||
510 LD->isVolatile() ||
511 LD->getAddressingMode() != ISD::UNINDEXED ||
512 LD->getExtensionType() != ISD::NON_EXTLOAD)
513 return false;
514
515 // Now let's find the callseq_start.
Evan Chengd703df62010-03-14 03:48:46 +0000516 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengf00f1e52008-08-25 21:27:18 +0000517 if (!Chain.hasOneUse())
518 return false;
519 Chain = Chain.getOperand(0);
520 }
Evan Chengd703df62010-03-14 03:48:46 +0000521
522 if (!Chain.getNumOperands())
523 return false;
Evan Cheng3fb03e22013-01-06 19:00:15 +0000524 // Since we are not checking for AA here, conservatively abort if the chain
525 // writes to memory. It's not safe to move the callee (a load) across a store.
526 if (isa<MemSDNode>(Chain.getNode()) &&
527 cast<MemSDNode>(Chain.getNode())->writeMem())
528 return false;
Evan Cheng6c7e8512009-01-26 18:43:34 +0000529 if (Chain.getOperand(0).getNode() == Callee.getNode())
530 return true;
531 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman520a6852009-09-15 01:22:01 +0000532 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
533 Callee.getValue(1).hasOneUse())
Evan Cheng6c7e8512009-01-26 18:43:34 +0000534 return true;
535 return false;
Evan Chengf00f1e52008-08-25 21:27:18 +0000536}
537
Chris Lattner8d637042010-03-02 23:12:51 +0000538void X86DAGToDAGISel::PreprocessISelDAG() {
Hans Wennborg4ae51192016-03-25 01:10:56 +0000539 // OptFor[Min]Size are used in pattern predicates that isel is matching.
Sanjay Patel68b03252015-08-10 16:47:47 +0000540 OptForSize = MF->getFunction()->optForSize();
Hans Wennborg4ae51192016-03-25 01:10:56 +0000541 OptForMinSize = MF->getFunction()->optForMinSize();
542 assert((!OptForMinSize || OptForSize) && "OptForMinSize implies OptForSize");
Chad Rosier24c19d22012-08-01 18:39:17 +0000543
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000544 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
545 E = CurDAG->allnodes_end(); I != E; ) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000546 SDNode *N = &*I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattner8d637042010-03-02 23:12:51 +0000547
Evan Chengd703df62010-03-14 03:48:46 +0000548 if (OptLevel != CodeGenOpt::None &&
Michael Liao96b42602013-03-28 23:13:21 +0000549 // Only does this when target favors doesn't favor register indirect
550 // call.
551 ((N->getOpcode() == X86ISD::CALL && !Subtarget->callRegIndirect()) ||
Evan Cheng847ad442012-10-05 01:48:22 +0000552 (N->getOpcode() == X86ISD::TC_RETURN &&
Nick Lewyckyf41a80e2013-01-13 19:03:55 +0000553 // Only does this if load can be folded into TC_RETURN.
Evan Cheng847ad442012-10-05 01:48:22 +0000554 (Subtarget->is64Bit() ||
Rafael Espindolaf9e348b2016-06-27 21:33:08 +0000555 !getTargetMachine().isPositionIndependent())))) {
Chris Lattner8d637042010-03-02 23:12:51 +0000556 /// Also try moving call address load from outside callseq_start to just
557 /// before the call to allow it to be folded.
558 ///
559 /// [Load chain]
560 /// ^
561 /// |
562 /// [Load]
563 /// ^ ^
564 /// | |
565 /// / \--
566 /// / |
567 ///[CALLSEQ_START] |
568 /// ^ |
569 /// | |
570 /// [LOAD/C2Reg] |
571 /// | |
572 /// \ /
573 /// \ /
574 /// [CALL]
Evan Chengd703df62010-03-14 03:48:46 +0000575 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattner8d637042010-03-02 23:12:51 +0000576 SDValue Chain = N->getOperand(0);
577 SDValue Load = N->getOperand(1);
Evan Chengd703df62010-03-14 03:48:46 +0000578 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattner8d637042010-03-02 23:12:51 +0000579 continue;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000580 moveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattner8d637042010-03-02 23:12:51 +0000581 ++NumLoadMoved;
582 continue;
583 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000584
Chris Lattner8d637042010-03-02 23:12:51 +0000585 // Lower fpround and fpextend nodes that target the FP stack to be store and
586 // load to the stack. This is a gross hack. We would like to simply mark
587 // these as being illegal, but when we do that, legalize produces these when
588 // it expands calls, then expands these in the same legalize pass. We would
589 // like dag combine to be able to hack on these between the call expansion
590 // and the node legalization. As such this pass basically does "really
591 // late" legalization of these inline with the X86 isel pass.
592 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnera91f77e2008-01-24 08:07:48 +0000593 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
594 continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000595
Craig Topper83e042a2013-08-15 05:57:07 +0000596 MVT SrcVT = N->getOperand(0).getSimpleValueType();
597 MVT DstVT = N->getSimpleValueType(0);
Bruno Cardoso Lopes616fe602011-08-01 21:54:05 +0000598
599 // If any of the sources are vectors, no fp stack involved.
600 if (SrcVT.isVector() || DstVT.isVector())
601 continue;
602
603 // If the source and destination are SSE registers, then this is a legal
604 // conversion that should not be lowered.
Benjamin Kramer02ff1cd2013-06-27 11:07:42 +0000605 const X86TargetLowering *X86Lowering =
Eric Christopherb17140d2014-10-08 07:32:17 +0000606 static_cast<const X86TargetLowering *>(TLI);
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000607 bool SrcIsSSE = X86Lowering->isScalarFPTypeInSSEReg(SrcVT);
608 bool DstIsSSE = X86Lowering->isScalarFPTypeInSSEReg(DstVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000609 if (SrcIsSSE && DstIsSSE)
610 continue;
611
Chris Lattnerd587e582008-03-09 07:05:32 +0000612 if (!SrcIsSSE && !DstIsSSE) {
613 // If this is an FPStack extension, it is a noop.
614 if (N->getOpcode() == ISD::FP_EXTEND)
615 continue;
616 // If this is a value-preserving FPStack truncation, it is a noop.
617 if (N->getConstantOperandVal(1))
618 continue;
619 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000620
Chris Lattnera91f77e2008-01-24 08:07:48 +0000621 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
622 // FPStack has extload and truncstore. SSE can fold direct loads into other
623 // operations. Based on this, decide what we want to do.
Craig Topper83e042a2013-08-15 05:57:07 +0000624 MVT MemVT;
Chris Lattnera91f77e2008-01-24 08:07:48 +0000625 if (N->getOpcode() == ISD::FP_ROUND)
626 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
627 else
628 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosier24c19d22012-08-01 18:39:17 +0000629
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000630 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000631 SDLoc dl(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000632
Chris Lattnera91f77e2008-01-24 08:07:48 +0000633 // FIXME: optimize the case where the src/dest is a load or store?
Justin Lebar9c375812016-07-15 18:27:10 +0000634 SDValue Store =
635 CurDAG->getTruncStore(CurDAG->getEntryNode(), dl, N->getOperand(0),
636 MemTmp, MachinePointerInfo(), MemVT);
Stuart Hastings81c43062011-02-16 16:23:55 +0000637 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Justin Lebar9c375812016-07-15 18:27:10 +0000638 MachinePointerInfo(), MemVT);
Chris Lattnera91f77e2008-01-24 08:07:48 +0000639
640 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
641 // extload we created. This will cause general havok on the dag because
642 // anything below the conversion could be folded into other existing nodes.
643 // To avoid invalidating 'I', back it up to the convert node.
644 --I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000645 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosier24c19d22012-08-01 18:39:17 +0000646
Chris Lattnera91f77e2008-01-24 08:07:48 +0000647 // Now that we did that, the node is dead. Increment the iterator to the
648 // next node to process, then delete N.
649 ++I;
Dan Gohmaneb0cee92008-08-23 02:25:05 +0000650 CurDAG->DeleteNode(N);
Chad Rosier24c19d22012-08-01 18:39:17 +0000651 }
Chris Lattnera91f77e2008-01-24 08:07:48 +0000652}
653
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000654
Sanjay Patelb5723d02015-10-13 15:12:27 +0000655/// Emit any code that needs to be executed only in the main function.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000656void X86DAGToDAGISel::emitSpecialCodeForMain() {
Bill Wendling81d40712011-01-06 00:47:10 +0000657 if (Subtarget->isTargetCygMing()) {
David Majnemerd5ab35f2015-02-21 05:49:45 +0000658 TargetLowering::ArgListTy Args;
Mehdi Amini44ede332015-07-09 02:09:04 +0000659 auto &DL = CurDAG->getDataLayout();
David Majnemerd5ab35f2015-02-21 05:49:45 +0000660
661 TargetLowering::CallLoweringInfo CLI(*CurDAG);
662 CLI.setChain(CurDAG->getRoot())
663 .setCallee(CallingConv::C, Type::getVoidTy(*CurDAG->getContext()),
Mehdi Amini44ede332015-07-09 02:09:04 +0000664 CurDAG->getExternalSymbol("__main", TLI->getPointerTy(DL)),
Krzysztof Parzyszeke116d5002016-06-22 12:54:25 +0000665 std::move(Args));
David Majnemerd5ab35f2015-02-21 05:49:45 +0000666 const TargetLowering &TLI = CurDAG->getTargetLoweringInfo();
667 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
668 CurDAG->setRoot(Result.second);
Bill Wendling81d40712011-01-06 00:47:10 +0000669 }
Anton Korobeynikov90910742007-09-25 21:52:30 +0000670}
671
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000672void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov90910742007-09-25 21:52:30 +0000673 // If this is main, emit special code for main.
Dan Gohmanc87b74d2010-04-14 20:17:22 +0000674 if (const Function *Fn = MF->getFunction())
675 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
Sanjay Patel85030aa2015-10-13 16:23:00 +0000676 emitSpecialCodeForMain();
Anton Korobeynikov90910742007-09-25 21:52:30 +0000677}
678
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000679static bool isDispSafeForFrameIndex(int64_t Val) {
Eli Friedman344ec792011-07-13 21:29:53 +0000680 // On 64-bit platforms, we can run into an issue where a frame index
681 // includes a displacement that, when added to the explicit displacement,
682 // will overflow the displacement field. Assuming that the frame index
683 // displacement fits into a 31-bit integer (which is only slightly more
684 // aggressive than the current fundamental assumption that it fits into
685 // a 32-bit integer), a 31-bit disp should always be safe.
686 return isInt<31>(Val);
687}
688
Sanjay Patel85030aa2015-10-13 16:23:00 +0000689bool X86DAGToDAGISel::foldOffsetIntoAddress(uint64_t Offset,
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000690 X86ISelAddressMode &AM) {
Reid Kleckner9dad2272015-05-04 23:22:36 +0000691 // Cannot combine ExternalSymbol displacements with integer offsets.
Rafael Espindola36b718f2015-06-22 17:46:53 +0000692 if (Offset != 0 && (AM.ES || AM.MCSym))
Reid Kleckner9dad2272015-05-04 23:22:36 +0000693 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000694 int64_t Val = AM.Disp + Offset;
695 CodeModel::Model M = TM.getCodeModel();
Eli Friedman344ec792011-07-13 21:29:53 +0000696 if (Subtarget->is64Bit()) {
697 if (!X86::isOffsetSuitableForCodeModel(Val, M,
698 AM.hasSymbolicDisplacement()))
699 return true;
700 // In addition to the checks required for a register base, check that
701 // we do not try to use an unsafe Disp with a frame index.
702 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
703 !isDispSafeForFrameIndex(Val))
704 return true;
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000705 }
Eli Friedman344ec792011-07-13 21:29:53 +0000706 AM.Disp = Val;
707 return false;
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000708
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000709}
Rafael Espindola3b2df102009-04-08 21:14:34 +0000710
Sanjay Patel85030aa2015-10-13 16:23:00 +0000711bool X86DAGToDAGISel::matchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
Chris Lattner8a236b62010-09-22 04:39:11 +0000712 SDValue Address = N->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +0000713
Chris Lattner8a236b62010-09-22 04:39:11 +0000714 // load gs:0 -> GS segment register.
715 // load fs:0 -> FS segment register.
716 //
Rafael Espindola3b2df102009-04-08 21:14:34 +0000717 // This optimization is valid because the GNU TLS model defines that
718 // gs:0 (or fs:0 on X86-64) contains its own address.
719 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattner8a236b62010-09-22 04:39:11 +0000720 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
Craig Topper062a2ba2014-04-25 05:30:21 +0000721 if (C->getSExtValue() == 0 && AM.Segment.getNode() == nullptr &&
Marcin Koscielnicki0275fac2016-05-05 11:35:51 +0000722 Subtarget->isTargetGlibc())
Chris Lattner8a236b62010-09-22 04:39:11 +0000723 switch (N->getPointerInfo().getAddrSpace()) {
724 case 256:
725 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
726 return false;
727 case 257:
728 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
729 return false;
David L Kreitzerc9fbf102016-05-03 20:16:08 +0000730 // Address space 258 is not handled here, because it is not used to
731 // address TLS areas.
Chris Lattner8a236b62010-09-22 04:39:11 +0000732 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000733
Rafael Espindola3b2df102009-04-08 21:14:34 +0000734 return true;
735}
736
Sanjay Patelb5723d02015-10-13 15:12:27 +0000737/// Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes into an addressing
738/// mode. These wrap things that will resolve down into a symbol reference.
739/// If no match is possible, this returns true, otherwise it returns false.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000740bool X86DAGToDAGISel::matchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000741 // If the addressing mode already has a symbol as the displacement, we can
742 // never match another symbol.
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000743 if (AM.hasSymbolicDisplacement())
744 return true;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000745
746 SDValue N0 = N.getOperand(0);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000747 CodeModel::Model M = TM.getCodeModel();
748
Chris Lattnerfea81da2009-06-27 04:16:01 +0000749 // Handle X86-64 rip-relative addresses. We check this before checking direct
750 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruth3779ac12012-04-09 02:13:06 +0000751 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattnerfea81da2009-06-27 04:16:01 +0000752 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
753 // they cannot be folded into immediate fields.
754 // FIXME: This can be improved for kernel and other models?
Chandler Carruth3779ac12012-04-09 02:13:06 +0000755 (M == CodeModel::Small || M == CodeModel::Kernel)) {
756 // Base and index reg must be 0 in order to use %rip as base.
757 if (AM.hasBaseOrIndexReg())
758 return true;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000759 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000760 X86ISelAddressMode Backup = AM;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000761 AM.GV = G->getGlobal();
Chris Lattnerbd7e26d2009-06-26 05:51:45 +0000762 AM.SymbolFlags = G->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000763 if (foldOffsetIntoAddress(G->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000764 AM = Backup;
765 return true;
766 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000767 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000768 X86ISelAddressMode Backup = AM;
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000769 AM.CP = CP->getConstVal();
770 AM.Align = CP->getAlignment();
Chris Lattner1d3b65a2009-06-26 05:56:49 +0000771 AM.SymbolFlags = CP->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000772 if (foldOffsetIntoAddress(CP->getOffset(), AM)) {
Eli Friedmanef67e7d2011-07-13 20:44:23 +0000773 AM = Backup;
774 return true;
775 }
Chris Lattnerfea81da2009-06-27 04:16:01 +0000776 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
777 AM.ES = S->getSymbol();
778 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000779 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
780 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000781 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000782 AM.JT = J->getIndex();
783 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000784 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
785 X86ISelAddressMode Backup = AM;
786 AM.BlockAddr = BA->getBlockAddress();
787 AM.SymbolFlags = BA->getTargetFlags();
Sanjay Patel85030aa2015-10-13 16:23:00 +0000788 if (foldOffsetIntoAddress(BA->getOffset(), AM)) {
Michael Liaoabb87d42012-09-12 21:43:09 +0000789 AM = Backup;
790 return true;
791 }
792 } else
793 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000794
Chris Lattnerfea81da2009-06-27 04:16:01 +0000795 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson9f944592009-08-11 20:47:22 +0000796 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000797 return false;
Chris Lattnerfea81da2009-06-27 04:16:01 +0000798 }
799
800 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruth3779ac12012-04-09 02:13:06 +0000801 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
802 // mode, this only applies to a non-RIP-relative computation.
Chris Lattnerfea81da2009-06-27 04:16:01 +0000803 if (!Subtarget->is64Bit() ||
Chandler Carruth3779ac12012-04-09 02:13:06 +0000804 M == CodeModel::Small || M == CodeModel::Kernel) {
805 assert(N.getOpcode() != X86ISD::WrapperRIP &&
806 "RIP-relative addressing already handled");
Chris Lattnerfea81da2009-06-27 04:16:01 +0000807 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
808 AM.GV = G->getGlobal();
809 AM.Disp += G->getOffset();
810 AM.SymbolFlags = G->getTargetFlags();
811 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
812 AM.CP = CP->getConstVal();
813 AM.Align = CP->getAlignment();
814 AM.Disp += CP->getOffset();
815 AM.SymbolFlags = CP->getTargetFlags();
816 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
817 AM.ES = S->getSymbol();
818 AM.SymbolFlags = S->getTargetFlags();
Rafael Espindola36b718f2015-06-22 17:46:53 +0000819 } else if (auto *S = dyn_cast<MCSymbolSDNode>(N0)) {
820 AM.MCSym = S->getMCSymbol();
Chris Lattner50ba5c32009-11-01 03:25:03 +0000821 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattnerfea81da2009-06-27 04:16:01 +0000822 AM.JT = J->getIndex();
823 AM.SymbolFlags = J->getTargetFlags();
Michael Liaoabb87d42012-09-12 21:43:09 +0000824 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
825 AM.BlockAddr = BA->getBlockAddress();
826 AM.Disp += BA->getOffset();
827 AM.SymbolFlags = BA->getTargetFlags();
828 } else
829 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola6688b0a2009-04-12 21:55:03 +0000830 return false;
831 }
832
833 return true;
834}
835
Sanjay Patelb5723d02015-10-13 15:12:27 +0000836/// Add the specified node to the specified addressing mode, returning true if
837/// it cannot be done. This just pattern matches for the addressing mode.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000838bool X86DAGToDAGISel::matchAddress(SDValue N, X86ISelAddressMode &AM) {
839 if (matchAddressRecursively(N, AM, 0))
Dan Gohman824ab402009-07-22 23:26:55 +0000840 return true;
841
842 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
843 // a smaller encoding and avoids a scaled-index.
844 if (AM.Scale == 2 &&
845 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000846 AM.Base_Reg.getNode() == nullptr) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000847 AM.Base_Reg = AM.IndexReg;
Dan Gohman824ab402009-07-22 23:26:55 +0000848 AM.Scale = 1;
849 }
850
Dan Gohman05046082009-08-20 18:23:44 +0000851 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
852 // because it has a smaller encoding.
853 // TODO: Which other code models can use this?
854 if (TM.getCodeModel() == CodeModel::Small &&
855 Subtarget->is64Bit() &&
856 AM.Scale == 1 &&
857 AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +0000858 AM.Base_Reg.getNode() == nullptr &&
859 AM.IndexReg.getNode() == nullptr &&
Dan Gohman0f6bf2d2009-08-25 17:47:44 +0000860 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohman05046082009-08-20 18:23:44 +0000861 AM.hasSymbolicDisplacement())
Dan Gohman0fd54fb2010-04-29 23:30:41 +0000862 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohman05046082009-08-20 18:23:44 +0000863
Dan Gohman824ab402009-07-22 23:26:55 +0000864 return false;
865}
866
Sanjay Patelefab8b02015-10-21 18:56:06 +0000867bool X86DAGToDAGISel::matchAdd(SDValue N, X86ISelAddressMode &AM,
868 unsigned Depth) {
869 // Add an artificial use to this node so that we can keep track of
870 // it if it gets CSE'd with a different node.
871 HandleSDNode Handle(N);
872
873 X86ISelAddressMode Backup = AM;
874 if (!matchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
875 !matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
876 return false;
877 AM = Backup;
878
879 // Try again after commuting the operands.
880 if (!matchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1) &&
881 !matchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
882 return false;
883 AM = Backup;
884
885 // If we couldn't fold both operands into the address at the same time,
886 // see if we can just put each operand into a register and fold at least
887 // the add.
888 if (AM.BaseType == X86ISelAddressMode::RegBase &&
889 !AM.Base_Reg.getNode() &&
890 !AM.IndexReg.getNode()) {
891 N = Handle.getValue();
892 AM.Base_Reg = N.getOperand(0);
893 AM.IndexReg = N.getOperand(1);
894 AM.Scale = 1;
895 return false;
896 }
897 N = Handle.getValue();
898 return true;
899}
900
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000901// Insert a node into the DAG at least before the Pos node's position. This
902// will reposition the node as needed, and will assign it a node ID that is <=
903// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
904// IDs! The selection DAG must no longer depend on their uniqueness when this
905// is used.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000906static void insertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000907 if (N.getNode()->getNodeId() == -1 ||
908 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
Duncan P. N. Exon Smithd77de642015-10-19 21:48:29 +0000909 DAG.RepositionNode(Pos.getNode()->getIterator(), N.getNode());
Chandler Carruth3eacfb82012-01-11 11:04:36 +0000910 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
911 }
912}
913
Adam Nemet0c7caf42014-09-16 17:14:10 +0000914// Transform "(X >> (8-C1)) & (0xff << C1)" to "((X >> 8) & 0xff) << C1" if
915// safe. This allows us to convert the shift and and into an h-register
916// extract and a scaled index. Returns false if the simplification is
917// performed.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000918static bool foldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
919 uint64_t Mask,
920 SDValue Shift, SDValue X,
921 X86ISelAddressMode &AM) {
Chandler Carruth51d30762012-01-11 08:48:20 +0000922 if (Shift.getOpcode() != ISD::SRL ||
923 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
924 !Shift.hasOneUse())
925 return true;
926
927 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
928 if (ScaleLog <= 0 || ScaleLog >= 4 ||
929 Mask != (0xffu << ScaleLog))
930 return true;
931
Craig Topper83e042a2013-08-15 05:57:07 +0000932 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000933 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000934 SDValue Eight = DAG.getConstant(8, DL, MVT::i8);
935 SDValue NewMask = DAG.getConstant(0xff, DL, VT);
Chandler Carruth51d30762012-01-11 08:48:20 +0000936 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
937 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000938 SDValue ShlCount = DAG.getConstant(ScaleLog, DL, MVT::i8);
Chandler Carruth51d30762012-01-11 08:48:20 +0000939 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
940
Chandler Carrutheb21da02012-01-12 01:34:44 +0000941 // Insert the new nodes into the topological ordering. We must do this in
942 // a valid topological ordering as nothing is going to go back and re-sort
943 // these nodes. We continually insert before 'N' in sequence as this is
944 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
945 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000946 insertDAGNode(DAG, N, Eight);
947 insertDAGNode(DAG, N, Srl);
948 insertDAGNode(DAG, N, NewMask);
949 insertDAGNode(DAG, N, And);
950 insertDAGNode(DAG, N, ShlCount);
951 insertDAGNode(DAG, N, Shl);
Chandler Carruth51d30762012-01-11 08:48:20 +0000952 DAG.ReplaceAllUsesWith(N, Shl);
953 AM.IndexReg = And;
954 AM.Scale = (1 << ScaleLog);
955 return false;
956}
957
Chandler Carruthaa01e662012-01-11 09:35:00 +0000958// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
959// allows us to fold the shift into this addressing mode. Returns false if the
960// transform succeeded.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +0000961static bool foldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
962 uint64_t Mask,
963 SDValue Shift, SDValue X,
964 X86ISelAddressMode &AM) {
Chandler Carruthaa01e662012-01-11 09:35:00 +0000965 if (Shift.getOpcode() != ISD::SHL ||
966 !isa<ConstantSDNode>(Shift.getOperand(1)))
967 return true;
968
969 // Not likely to be profitable if either the AND or SHIFT node has more
970 // than one use (unless all uses are for address computation). Besides,
971 // isel mechanism requires their node ids to be reused.
972 if (!N.hasOneUse() || !Shift.hasOneUse())
973 return true;
974
975 // Verify that the shift amount is something we can fold.
976 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
977 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
978 return true;
979
Craig Topper83e042a2013-08-15 05:57:07 +0000980 MVT VT = N.getSimpleValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000981 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000982 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, DL, VT);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000983 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
984 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
985
Chandler Carrutheb21da02012-01-12 01:34:44 +0000986 // Insert the new nodes into the topological ordering. We must do this in
987 // a valid topological ordering as nothing is going to go back and re-sort
988 // these nodes. We continually insert before 'N' in sequence as this is
989 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
990 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000991 insertDAGNode(DAG, N, NewMask);
992 insertDAGNode(DAG, N, NewAnd);
993 insertDAGNode(DAG, N, NewShift);
Chandler Carruthaa01e662012-01-11 09:35:00 +0000994 DAG.ReplaceAllUsesWith(N, NewShift);
995
996 AM.Scale = 1 << ShiftAmt;
997 AM.IndexReg = NewAnd;
998 return false;
999}
1000
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001001// Implement some heroics to detect shifts of masked values where the mask can
1002// be replaced by extending the shift and undoing that in the addressing mode
1003// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
1004// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
1005// the addressing mode. This results in code such as:
1006//
1007// int f(short *y, int *lookup_table) {
1008// ...
1009// return *y + lookup_table[*y >> 11];
1010// }
1011//
1012// Turning into:
1013// movzwl (%rdi), %eax
1014// movl %eax, %ecx
1015// shrl $11, %ecx
1016// addl (%rsi,%rcx,4), %eax
1017//
1018// Instead of:
1019// movzwl (%rdi), %eax
1020// movl %eax, %ecx
1021// shrl $9, %ecx
1022// andl $124, %rcx
1023// addl (%rsi,%rcx), %eax
1024//
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001025// Note that this function assumes the mask is provided as a mask *after* the
1026// value is shifted. The input chain may or may not match that, but computing
1027// such a mask is trivial.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001028static bool foldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
1029 uint64_t Mask,
1030 SDValue Shift, SDValue X,
1031 X86ISelAddressMode &AM) {
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001032 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
1033 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001034 return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001035
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001036 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001037 unsigned MaskLZ = countLeadingZeros(Mask);
1038 unsigned MaskTZ = countTrailingZeros(Mask);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001039
1040 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001041 // from the trailing zeros of the mask.
1042 unsigned AMShiftAmt = MaskTZ;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001043
1044 // There is nothing we can do here unless the mask is removing some bits.
1045 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
1046 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
1047
1048 // We also need to ensure that mask is a continuous run of bits.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001049 if (countTrailingOnes(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001050
1051 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001052 // Also scale it down based on the size of the shift.
Craig Topper83e042a2013-08-15 05:57:07 +00001053 MaskLZ -= (64 - X.getSimpleValueType().getSizeInBits()) + ShiftAmt;
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001054
1055 // The final check is to ensure that any masked out high bits of X are
1056 // already known to be zero. Otherwise, the mask has a semantic impact
1057 // other than masking out a couple of low bits. Unfortunately, because of
1058 // the mask, zero extensions will be removed from operands in some cases.
1059 // This code works extra hard to look through extensions because we can
1060 // replace them with zero extensions cheaply if necessary.
1061 bool ReplacingAnyExtend = false;
1062 if (X.getOpcode() == ISD::ANY_EXTEND) {
Craig Topper83e042a2013-08-15 05:57:07 +00001063 unsigned ExtendBits = X.getSimpleValueType().getSizeInBits() -
1064 X.getOperand(0).getSimpleValueType().getSizeInBits();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001065 // Assume that we'll replace the any-extend with a zero-extend, and
1066 // narrow the search to the extended value.
1067 X = X.getOperand(0);
1068 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
1069 ReplacingAnyExtend = true;
1070 }
Craig Topper83e042a2013-08-15 05:57:07 +00001071 APInt MaskedHighBits =
1072 APInt::getHighBitsSet(X.getSimpleValueType().getSizeInBits(), MaskLZ);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001073 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001074 DAG.computeKnownBits(X, KnownZero, KnownOne);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001075 if (MaskedHighBits != KnownZero) return true;
1076
1077 // We've identified a pattern that can be transformed into a single shift
1078 // and an addressing mode. Make it so.
Craig Topper83e042a2013-08-15 05:57:07 +00001079 MVT VT = N.getSimpleValueType();
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001080 if (ReplacingAnyExtend) {
1081 assert(X.getValueType() != VT);
1082 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001083 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, SDLoc(X), VT, X);
Sanjay Patel85030aa2015-10-13 16:23:00 +00001084 insertDAGNode(DAG, N, NewX);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001085 X = NewX;
1086 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00001087 SDLoc DL(N);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001088 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001089 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001090 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, DL, MVT::i8);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001091 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carrutheb21da02012-01-12 01:34:44 +00001092
1093 // Insert the new nodes into the topological ordering. We must do this in
1094 // a valid topological ordering as nothing is going to go back and re-sort
1095 // these nodes. We continually insert before 'N' in sequence as this is
1096 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
1097 // hierarchy left to express.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001098 insertDAGNode(DAG, N, NewSRLAmt);
1099 insertDAGNode(DAG, N, NewSRL);
1100 insertDAGNode(DAG, N, NewSHLAmt);
1101 insertDAGNode(DAG, N, NewSHL);
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001102 DAG.ReplaceAllUsesWith(N, NewSHL);
1103
1104 AM.Scale = 1 << AMShiftAmt;
1105 AM.IndexReg = NewSRL;
1106 return false;
1107}
1108
Sanjay Patel85030aa2015-10-13 16:23:00 +00001109bool X86DAGToDAGISel::matchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
Dan Gohman824ab402009-07-22 23:26:55 +00001110 unsigned Depth) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001111 SDLoc dl(N);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001112 DEBUG({
David Greenedbdb1b22010-01-05 01:29:08 +00001113 dbgs() << "MatchAddress: ";
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00001114 AM.dump();
1115 });
Dan Gohmanccb36112007-08-13 20:03:06 +00001116 // Limit recursion.
1117 if (Depth > 5)
Sanjay Patel85030aa2015-10-13 16:23:00 +00001118 return matchAddressBase(N, AM);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001119
Chris Lattnerfea81da2009-06-27 04:16:01 +00001120 // If this is already a %rip relative address, we can only merge immediates
1121 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001122 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattnerfea81da2009-06-27 04:16:01 +00001123 if (AM.isRIPRelative()) {
1124 // FIXME: JumpTable and ExternalSymbol address currently don't like
1125 // displacements. It isn't very important, but this should be fixed for
1126 // consistency.
Rafael Espindola36b718f2015-06-22 17:46:53 +00001127 if (!(AM.ES || AM.MCSym) && AM.JT != -1)
1128 return true;
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +00001129
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001130 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
Sanjay Patel85030aa2015-10-13 16:23:00 +00001131 if (!foldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001132 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001133 return true;
1134 }
1135
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001136 switch (N.getOpcode()) {
1137 default: break;
Reid Kleckner60381792015-07-07 22:25:32 +00001138 case ISD::LOCAL_RECOVER: {
Reid Kleckner9dad2272015-05-04 23:22:36 +00001139 if (!AM.hasSymbolicDisplacement() && AM.Disp == 0)
Rafael Espindola36b718f2015-06-22 17:46:53 +00001140 if (const auto *ESNode = dyn_cast<MCSymbolSDNode>(N.getOperand(0))) {
1141 // Use the symbol and don't prefix it.
1142 AM.MCSym = ESNode->getMCSymbol();
1143 return false;
1144 }
David Majnemer71b9b6b2015-03-05 18:50:12 +00001145 break;
1146 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001147 case ISD::Constant: {
Dan Gohman059c4fa2008-11-11 15:52:29 +00001148 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001149 if (!foldOffsetIntoAddress(Val, AM))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001150 return false;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001151 break;
1152 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001153
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001154 case X86ISD::Wrapper:
Chris Lattnerfea81da2009-06-27 04:16:01 +00001155 case X86ISD::WrapperRIP:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001156 if (!matchWrapper(N, AM))
Rafael Espindola6688b0a2009-04-12 21:55:03 +00001157 return false;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001158 break;
1159
Rafael Espindola3b2df102009-04-08 21:14:34 +00001160 case ISD::LOAD:
Sanjay Patel85030aa2015-10-13 16:23:00 +00001161 if (!matchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola3b2df102009-04-08 21:14:34 +00001162 return false;
1163 break;
1164
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001165 case ISD::FrameIndex:
Eli Friedman344ec792011-07-13 21:29:53 +00001166 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001167 AM.Base_Reg.getNode() == nullptr &&
Eli Friedman344ec792011-07-13 21:29:53 +00001168 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001169 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001170 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001171 return false;
1172 }
1173 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001174
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001175 case ISD::SHL:
Craig Topper062a2ba2014-04-25 05:30:21 +00001176 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1)
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001177 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001178
Gabor Greif81d6a382008-08-31 15:37:04 +00001179 if (ConstantSDNode
1180 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001181 unsigned Val = CN->getZExtValue();
Dan Gohman824ab402009-07-22 23:26:55 +00001182 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1183 // that the base operand remains free for further matching. If
1184 // the base doesn't end up getting used, a post-processing step
1185 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001186 if (Val == 1 || Val == 2 || Val == 3) {
1187 AM.Scale = 1 << Val;
Gabor Greiff304a7a2008-08-28 21:40:38 +00001188 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001189
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001190 // Okay, we know that we have a scale by now. However, if the scaled
1191 // value is an add of something and a constant, we can fold the
1192 // constant into the disp field here.
Chris Lattner46c01a32011-02-13 22:25:43 +00001193 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001194 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001195 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001196 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Richard Smith228e6d42012-08-24 23:29:28 +00001197 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001198 if (!foldOffsetIntoAddress(Disp, AM))
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001199 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001200 }
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001201
1202 AM.IndexReg = ShVal;
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001203 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001204 }
Chris Lattnerff87f05e2007-12-08 07:22:58 +00001205 }
Jakub Staszak43fafaf2013-01-04 23:01:26 +00001206 break;
Evan Chengc9fab312005-12-08 02:01:35 +00001207
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001208 case ISD::SRL: {
1209 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001210 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001211
1212 SDValue And = N.getOperand(0);
1213 if (And.getOpcode() != ISD::AND) break;
1214 SDValue X = And.getOperand(0);
1215
1216 // We only handle up to 64-bit values here as those are what matter for
1217 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001218 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001219
1220 // The mask used for the transform is expected to be post-shift, but we
1221 // found the shift first so just apply the shift to the mask before passing
1222 // it down.
1223 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1224 !isa<ConstantSDNode>(And.getOperand(1)))
1225 break;
1226 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1227
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001228 // Try to fold the mask and shift into the scale, and return false if we
1229 // succeed.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001230 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001231 return false;
1232 break;
Chandler Carruth3dbcda82012-01-11 09:35:02 +00001233 }
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001234
Dan Gohmanbf474952007-10-22 20:22:24 +00001235 case ISD::SMUL_LOHI:
1236 case ISD::UMUL_LOHI:
1237 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greifabfdf922008-08-26 22:36:50 +00001238 if (N.getResNo() != 0) break;
Justin Bognercd1d5aa2016-08-17 20:30:52 +00001239 LLVM_FALLTHROUGH;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001240 case ISD::MUL:
Evan Chenga84a3182009-03-30 21:36:47 +00001241 case X86ISD::MUL_IMM:
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001242 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohmanf14b77e2008-11-05 04:14:16 +00001243 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Craig Topper062a2ba2014-04-25 05:30:21 +00001244 AM.Base_Reg.getNode() == nullptr &&
1245 AM.IndexReg.getNode() == nullptr) {
Gabor Greif81d6a382008-08-31 15:37:04 +00001246 if (ConstantSDNode
1247 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmaneffb8942008-09-12 16:56:44 +00001248 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1249 CN->getZExtValue() == 9) {
1250 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001251
Gabor Greiff304a7a2008-08-28 21:40:38 +00001252 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001253 SDValue Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001254
1255 // Okay, we know that we have a scale by now. However, if the scaled
1256 // value is an add of something and a constant, we can fold the
1257 // constant into the disp field here.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001258 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
1259 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
1260 Reg = MulVal.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001261 ConstantSDNode *AddVal =
Gabor Greiff304a7a2008-08-28 21:40:38 +00001262 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Eli Friedmanef67e7d2011-07-13 20:44:23 +00001263 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
Sanjay Patel85030aa2015-10-13 16:23:00 +00001264 if (foldOffsetIntoAddress(Disp, AM))
Gabor Greiff304a7a2008-08-28 21:40:38 +00001265 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001266 } else {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001267 Reg = N.getNode()->getOperand(0);
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001268 }
1269
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001270 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001271 return false;
1272 }
Chris Lattnerfe8c5302007-02-04 20:18:17 +00001273 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001274 break;
1275
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001276 case ISD::SUB: {
1277 // Given A-B, if A can be completely folded into the address and
1278 // the index field with the index field unused, use -B as the index.
1279 // This is a win if a has multiple parts that can be folded into
1280 // the address. Also, this saves a mov if the base register has
1281 // other uses, since it avoids a two-address sub instruction, however
1282 // it costs an additional mov if the index register has other uses.
1283
Dan Gohman99ba4da2010-06-18 01:24:29 +00001284 // Add an artificial use to this node so that we can keep track of
1285 // it if it gets CSE'd with a different node.
1286 HandleSDNode Handle(N);
1287
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001288 // Test if the LHS of the sub can be folded.
1289 X86ISelAddressMode Backup = AM;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001290 if (matchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001291 AM = Backup;
1292 break;
1293 }
1294 // Test if the index field is free for use.
Chris Lattnerfea81da2009-06-27 04:16:01 +00001295 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001296 AM = Backup;
1297 break;
1298 }
Evan Cheng68333f52010-03-17 23:58:35 +00001299
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001300 int Cost = 0;
Dan Gohman99ba4da2010-06-18 01:24:29 +00001301 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001302 // If the RHS involves a register with multiple uses, this
1303 // transformation incurs an extra mov, due to the neg instruction
1304 // clobbering its operand.
1305 if (!RHS.getNode()->hasOneUse() ||
1306 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1307 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1308 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1309 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson9f944592009-08-11 20:47:22 +00001310 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001311 ++Cost;
1312 // If the base is a register with multiple uses, this
1313 // transformation may save a mov.
1314 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001315 AM.Base_Reg.getNode() &&
1316 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001317 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1318 --Cost;
1319 // If the folded LHS was interesting, this transformation saves
1320 // address arithmetic.
1321 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1322 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1323 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1324 --Cost;
1325 // If it doesn't look like it may be an overall win, don't do it.
1326 if (Cost >= 0) {
1327 AM = Backup;
1328 break;
1329 }
1330
1331 // Ok, the transformation is legal and appears profitable. Go for it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001332 SDValue Zero = CurDAG->getConstant(0, dl, N.getValueType());
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001333 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1334 AM.IndexReg = Neg;
1335 AM.Scale = 1;
1336
1337 // Insert the new nodes into the topological ordering.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001338 insertDAGNode(*CurDAG, N, Zero);
1339 insertDAGNode(*CurDAG, N, Neg);
Dan Gohmanfaf75c82009-05-11 18:02:53 +00001340 return false;
1341 }
1342
Sanjay Patelefab8b02015-10-21 18:56:06 +00001343 case ISD::ADD:
1344 if (!matchAdd(N, AM, Depth))
Dan Gohman99ba4da2010-06-18 01:24:29 +00001345 return false;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001346 break;
Evan Cheng734e1e22006-05-30 06:59:36 +00001347
Sanjay Patel533c10c2015-11-09 23:31:38 +00001348 case ISD::OR:
Sanjay Patel32538d62015-11-09 21:16:49 +00001349 // We want to look through a transform in InstCombine and DAGCombiner that
1350 // turns 'add' into 'or', so we can treat this 'or' exactly like an 'add'.
Sanjay Patel533c10c2015-11-09 23:31:38 +00001351 // Example: (or (and x, 1), (shl y, 3)) --> (add (and x, 1), (shl y, 3))
Sanjay Patel32538d62015-11-09 21:16:49 +00001352 // An 'lea' can then be used to match the shift (multiply) and add:
1353 // and $1, %esi
1354 // lea (%rsi, %rdi, 8), %rax
Sanjay Patel533c10c2015-11-09 23:31:38 +00001355 if (CurDAG->haveNoCommonBitsSet(N.getOperand(0), N.getOperand(1)) &&
1356 !matchAdd(N, AM, Depth))
1357 return false;
Evan Cheng734e1e22006-05-30 06:59:36 +00001358 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001359
Evan Cheng827d30d2007-12-13 00:43:27 +00001360 case ISD::AND: {
Dan Gohman57d6bd32009-04-13 16:09:41 +00001361 // Perform some heroic transforms on an and of a constant-count shift
1362 // with a constant to enable use of the scaled offset field.
1363
Evan Cheng827d30d2007-12-13 00:43:27 +00001364 // Scale must not be used already.
Craig Topper062a2ba2014-04-25 05:30:21 +00001365 if (AM.IndexReg.getNode() != nullptr || AM.Scale != 1) break;
Evan Chenga20a7732008-02-07 08:53:49 +00001366
Chandler Carruthaa01e662012-01-11 09:35:00 +00001367 SDValue Shift = N.getOperand(0);
1368 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001369 SDValue X = Shift.getOperand(0);
Chandler Carruthaa01e662012-01-11 09:35:00 +00001370
1371 // We only handle up to 64-bit values here as those are what matter for
1372 // addressing mode optimizations.
Craig Topper83e042a2013-08-15 05:57:07 +00001373 if (X.getSimpleValueType().getSizeInBits() > 64) break;
Chandler Carruthaa01e662012-01-11 09:35:00 +00001374
Chandler Carruthb0049f42012-01-11 09:35:04 +00001375 if (!isa<ConstantSDNode>(N.getOperand(1)))
1376 break;
1377 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng827d30d2007-12-13 00:43:27 +00001378
Chandler Carruth51d30762012-01-11 08:48:20 +00001379 // Try to fold the mask and shift into an extract and scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001380 if (!foldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth51d30762012-01-11 08:48:20 +00001381 return false;
Dan Gohman57d6bd32009-04-13 16:09:41 +00001382
Chandler Carruth51d30762012-01-11 08:48:20 +00001383 // Try to fold the mask and shift directly into the scale.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001384 if (!foldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth55b2cde2012-01-11 08:41:08 +00001385 return false;
1386
Chandler Carruthaa01e662012-01-11 09:35:00 +00001387 // Try to swap the mask and shift to place shifts which can be done as
1388 // a scale on the outside of the mask.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001389 if (!foldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthaa01e662012-01-11 09:35:00 +00001390 return false;
1391 break;
Evan Cheng827d30d2007-12-13 00:43:27 +00001392 }
Evan Cheng734e1e22006-05-30 06:59:36 +00001393 }
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001394
Sanjay Patel85030aa2015-10-13 16:23:00 +00001395 return matchAddressBase(N, AM);
Dan Gohmanccb36112007-08-13 20:03:06 +00001396}
1397
Sanjay Patelb5723d02015-10-13 15:12:27 +00001398/// Helper for MatchAddress. Add the specified node to the
Dan Gohmanccb36112007-08-13 20:03:06 +00001399/// specified addressing mode without any further recursion.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001400bool X86DAGToDAGISel::matchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001401 // Is the base register already occupied?
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001402 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001403 // If so, check to see if the scale index register is set.
Craig Topper062a2ba2014-04-25 05:30:21 +00001404 if (!AM.IndexReg.getNode()) {
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001405 AM.IndexReg = N;
1406 AM.Scale = 1;
1407 return false;
1408 }
1409
1410 // Otherwise, we cannot select it.
1411 return true;
1412 }
1413
1414 // Default, generate it as a register.
1415 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001416 AM.Base_Reg = N;
Chris Lattner3f0f71b2005-11-19 02:11:08 +00001417 return false;
1418}
1419
Sanjay Patel85030aa2015-10-13 16:23:00 +00001420bool X86DAGToDAGISel::selectVectorAddr(SDNode *Parent, SDValue N, SDValue &Base,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001421 SDValue &Scale, SDValue &Index,
1422 SDValue &Disp, SDValue &Segment) {
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001423
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001424 MaskedGatherScatterSDNode *Mgs = dyn_cast<MaskedGatherScatterSDNode>(Parent);
1425 if (!Mgs)
1426 return false;
1427 X86ISelAddressMode AM;
1428 unsigned AddrSpace = Mgs->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001429 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001430 if (AddrSpace == 256)
1431 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1432 if (AddrSpace == 257)
1433 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001434 if (AddrSpace == 258)
1435 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001436
1437 SDLoc DL(N);
1438 Base = Mgs->getBasePtr();
1439 Index = Mgs->getIndex();
Sanjay Patel5f6bb6c2016-09-14 15:43:44 +00001440 unsigned ScalarSize = Mgs->getValue().getScalarValueSizeInBits();
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001441 Scale = getI8Imm(ScalarSize/8, DL);
1442
1443 // If Base is 0, the whole address is in index and the Scale is 1
Daniel Jasper232778a2015-04-30 09:01:21 +00001444 if (isa<ConstantSDNode>(Base)) {
Mehdi Amini42152362015-10-21 06:11:01 +00001445 assert(cast<ConstantSDNode>(Base)->isNullValue() &&
Daniel Jasper232778a2015-04-30 09:01:21 +00001446 "Unexpected base in gather/scatter");
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00001447 Scale = getI8Imm(1, DL);
1448 Base = CurDAG->getRegister(0, MVT::i32);
1449 }
1450 if (AM.Segment.getNode())
1451 Segment = AM.Segment;
1452 else
1453 Segment = CurDAG->getRegister(0, MVT::i32);
1454 Disp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1455 return true;
1456}
1457
Sanjay Patelb5723d02015-10-13 15:12:27 +00001458/// Returns true if it is able to pattern match an addressing mode.
Evan Chengc9fab312005-12-08 02:01:35 +00001459/// It returns the operands which make up the maximal addressing mode it can
1460/// match by reference.
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001461///
1462/// Parent is the parent node of the addr operand that is being matched. It
1463/// is always a load, store, atomic node, or null. It is only null when
1464/// checking memory operands for inline asm nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001465bool X86DAGToDAGISel::selectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001466 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001467 SDValue &Disp, SDValue &Segment) {
Evan Chengc9fab312005-12-08 02:01:35 +00001468 X86ISelAddressMode AM;
Chad Rosier24c19d22012-08-01 18:39:17 +00001469
Chris Lattner8a236b62010-09-22 04:39:11 +00001470 if (Parent &&
1471 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1472 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattner8a236b62010-09-22 04:39:11 +00001473 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopherc1b3e072010-09-22 20:42:08 +00001474 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
Michael Liao97bf3632012-10-15 22:39:43 +00001475 Parent->getOpcode() != X86ISD::TLSCALL && // Fixme
1476 Parent->getOpcode() != X86ISD::EH_SJLJ_SETJMP && // setjmp
1477 Parent->getOpcode() != X86ISD::EH_SJLJ_LONGJMP) { // longjmp
Chris Lattner8a236b62010-09-22 04:39:11 +00001478 unsigned AddrSpace =
1479 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001480 // AddrSpace 256 -> GS, 257 -> FS, 258 -> SS.
Chris Lattner8a236b62010-09-22 04:39:11 +00001481 if (AddrSpace == 256)
1482 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1483 if (AddrSpace == 257)
1484 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
David L Kreitzerc9fbf102016-05-03 20:16:08 +00001485 if (AddrSpace == 258)
1486 AM.Segment = CurDAG->getRegister(X86::SS, MVT::i16);
Chris Lattner8a236b62010-09-22 04:39:11 +00001487 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001488
Sanjay Patel85030aa2015-10-13 16:23:00 +00001489 if (matchAddress(N, AM))
Evan Chengbc7a0f442006-01-11 06:09:51 +00001490 return false;
Evan Chengc9fab312005-12-08 02:01:35 +00001491
Craig Topper83e042a2013-08-15 05:57:07 +00001492 MVT VT = N.getSimpleValueType();
Evan Chengbc7a0f442006-01-11 06:09:51 +00001493 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001494 if (!AM.Base_Reg.getNode())
1495 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengc9fab312005-12-08 02:01:35 +00001496 }
Evan Chengbc7a0f442006-01-11 06:09:51 +00001497
Gabor Greiff304a7a2008-08-28 21:40:38 +00001498 if (!AM.IndexReg.getNode())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001499 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001500
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001501 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Evan Chengbc7a0f442006-01-11 06:09:51 +00001502 return true;
Evan Chengc9fab312005-12-08 02:01:35 +00001503}
1504
Sanjay Patelb5723d02015-10-13 15:12:27 +00001505/// Match a scalar SSE load. In particular, we want to match a load whose top
1506/// elements are either undef or zeros. The load flavor is derived from the
1507/// type of N, which is either v4f32 or v2f64.
Chris Lattner3f482152010-02-17 06:07:47 +00001508///
1509/// We also return:
Chris Lattner18a32ce2010-02-21 03:17:59 +00001510/// PatternChainNode: this is the matched node that has a chain input and
1511/// output.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001512bool X86DAGToDAGISel::selectScalarSSELoad(SDNode *Root,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001513 SDValue N, SDValue &Base,
1514 SDValue &Scale, SDValue &Index,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001515 SDValue &Disp, SDValue &Segment,
Chris Lattner18a32ce2010-02-21 03:17:59 +00001516 SDValue &PatternNodeWithChain) {
Craig Topper36ecce92016-12-12 07:57:24 +00001517 // We can allow a full vector load here since narrowing a load is ok.
1518 if (ISD::isNON_EXTLoad(N.getNode())) {
1519 PatternNodeWithChain = N;
1520 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper1fd41962016-12-19 08:35:56 +00001521 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel)) {
Craig Topper36ecce92016-12-12 07:57:24 +00001522 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1523 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1524 Segment);
1525 }
1526 }
1527
1528 // We can also match the special zero extended load opcode.
1529 if (N.getOpcode() == X86ISD::VZEXT_LOAD) {
1530 PatternNodeWithChain = N;
1531 if (IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
Craig Topper1fd41962016-12-19 08:35:56 +00001532 IsLegalToFold(PatternNodeWithChain, *N->use_begin(), Root, OptLevel)) {
Craig Topper36ecce92016-12-12 07:57:24 +00001533 auto *MI = cast<MemIntrinsicSDNode>(PatternNodeWithChain);
1534 return selectAddr(MI, MI->getBasePtr(), Base, Scale, Index, Disp,
1535 Segment);
1536 }
1537 }
1538
Craig Topper991d1ca2016-11-26 17:29:25 +00001539 // Need to make sure that the SCALAR_TO_VECTOR and load are both only used
1540 // once. Otherwise the load might get duplicated and the chain output of the
1541 // duplicate load will not be observed by all dependencies.
1542 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR && N.getNode()->hasOneUse()) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001543 PatternNodeWithChain = N.getOperand(0);
1544 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Topper991d1ca2016-11-26 17:29:25 +00001545 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
1546 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel)) {
Chris Lattner18a32ce2010-02-21 03:17:59 +00001547 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Craig Topperd3ab1a32016-11-26 18:43:21 +00001548 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1549 Segment);
Chris Lattner398195e2006-10-07 21:55:32 +00001550 }
1551 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001552
1553 // Also handle the case where we explicitly require zeros in the top
Chris Lattner398195e2006-10-07 21:55:32 +00001554 // elements. This is a vector shuffle from the zero vector.
Gabor Greiff304a7a2008-08-28 21:40:38 +00001555 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner5728bdd2007-11-25 00:24:49 +00001556 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosier24c19d22012-08-01 18:39:17 +00001557 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Craig Toppere266e122016-11-26 18:43:24 +00001558 N.getOperand(0).getNode()->hasOneUse()) {
1559 PatternNodeWithChain = N.getOperand(0).getOperand(0);
1560 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
Craig Toppere266e122016-11-26 18:43:24 +00001561 IsProfitableToFold(PatternNodeWithChain, N.getNode(), Root) &&
1562 IsLegalToFold(PatternNodeWithChain, N.getNode(), Root, OptLevel)) {
1563 // Okay, this is a zero extending load. Fold it.
1564 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
1565 return selectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp,
1566 Segment);
1567 }
Chris Lattnerd5fcfaa2006-10-11 22:09:58 +00001568 }
Craig Toppere266e122016-11-26 18:43:24 +00001569
Chris Lattner398195e2006-10-07 21:55:32 +00001570 return false;
1571}
1572
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001573
Sanjay Patel85030aa2015-10-13 16:23:00 +00001574bool X86DAGToDAGISel::selectMOV64Imm32(SDValue N, SDValue &Imm) {
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001575 if (const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1576 uint64_t ImmVal = CN->getZExtValue();
1577 if ((uint32_t)ImmVal != (uint64_t)ImmVal)
1578 return false;
1579
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001580 Imm = CurDAG->getTargetConstant(ImmVal, SDLoc(N), MVT::i64);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001581 return true;
1582 }
1583
1584 // In static codegen with small code model, we can get the address of a label
1585 // into a register with 'movl'. TableGen has already made sure we're looking
1586 // at a label of some kind.
Tim Northover6833e3f2013-06-10 20:43:49 +00001587 assert(N->getOpcode() == X86ISD::Wrapper &&
1588 "Unexpected node type for MOV32ri64");
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001589 N = N.getOperand(0);
1590
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001591 // At least GNU as does not accept 'movl' for TPOFF relocations.
1592 // FIXME: We could use 'movl' when we know we are targeting MC.
1593 if (N->getOpcode() == ISD::TargetGlobalTLSAddress)
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001594 return false;
1595
1596 Imm = N;
Peter Collingbourne235c2752016-12-08 19:01:00 +00001597 if (N->getOpcode() != ISD::TargetGlobalAddress)
1598 return TM.getCodeModel() == CodeModel::Small;
1599
1600 Optional<ConstantRange> CR =
1601 cast<GlobalAddressSDNode>(N)->getGlobal()->getAbsoluteSymbolRange();
1602 if (!CR)
1603 return TM.getCodeModel() == CodeModel::Small;
1604
1605 return CR->getUnsignedMax().ult(1ull << 32);
Tim Northover3a1fd4c2013-06-01 09:55:14 +00001606}
1607
Sanjay Patel85030aa2015-10-13 16:23:00 +00001608bool X86DAGToDAGISel::selectLEA64_32Addr(SDValue N, SDValue &Base,
Tim Northover6833e3f2013-06-10 20:43:49 +00001609 SDValue &Scale, SDValue &Index,
1610 SDValue &Disp, SDValue &Segment) {
Justin Bogner32ad24d2016-04-12 21:34:24 +00001611 // Save the debug loc before calling selectLEAAddr, in case it invalidates N.
1612 SDLoc DL(N);
1613
Sanjay Patel85030aa2015-10-13 16:23:00 +00001614 if (!selectLEAAddr(N, Base, Scale, Index, Disp, Segment))
Tim Northover6833e3f2013-06-10 20:43:49 +00001615 return false;
1616
Tim Northover6833e3f2013-06-10 20:43:49 +00001617 RegisterSDNode *RN = dyn_cast<RegisterSDNode>(Base);
1618 if (RN && RN->getReg() == 0)
1619 Base = CurDAG->getRegister(0, MVT::i64);
Pavel Chupin01a4e0a2014-08-20 11:59:22 +00001620 else if (Base.getValueType() == MVT::i32 && !dyn_cast<FrameIndexSDNode>(Base)) {
Tim Northover6833e3f2013-06-10 20:43:49 +00001621 // Base could already be %rip, particularly in the x32 ABI.
1622 Base = SDValue(CurDAG->getMachineNode(
1623 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001624 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001625 Base,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001626 CurDAG->getTargetConstant(X86::sub_32bit, DL, MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001627 0);
1628 }
1629
1630 RN = dyn_cast<RegisterSDNode>(Index);
1631 if (RN && RN->getReg() == 0)
1632 Index = CurDAG->getRegister(0, MVT::i64);
1633 else {
1634 assert(Index.getValueType() == MVT::i32 &&
1635 "Expect to be extending 32-bit registers for use in LEA");
1636 Index = SDValue(CurDAG->getMachineNode(
1637 TargetOpcode::SUBREG_TO_REG, DL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001638 CurDAG->getTargetConstant(0, DL, MVT::i64),
Tim Northover6833e3f2013-06-10 20:43:49 +00001639 Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001640 CurDAG->getTargetConstant(X86::sub_32bit, DL,
1641 MVT::i32)),
Tim Northover6833e3f2013-06-10 20:43:49 +00001642 0);
1643 }
1644
1645 return true;
1646}
1647
Sanjay Patelb5723d02015-10-13 15:12:27 +00001648/// Calls SelectAddr and determines if the maximal addressing
Evan Cheng77d86ff2006-02-25 10:09:08 +00001649/// mode it matches can be cost effectively emitted as an LEA instruction.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001650bool X86DAGToDAGISel::selectLEAAddr(SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001651 SDValue &Base, SDValue &Scale,
Chris Lattnerf4693072010-07-08 23:46:44 +00001652 SDValue &Index, SDValue &Disp,
1653 SDValue &Segment) {
Evan Cheng77d86ff2006-02-25 10:09:08 +00001654 X86ISelAddressMode AM;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001655
Justin Bogner32ad24d2016-04-12 21:34:24 +00001656 // Save the DL and VT before calling matchAddress, it can invalidate N.
1657 SDLoc DL(N);
1658 MVT VT = N.getSimpleValueType();
1659
Rafael Espindolabb834f02009-04-10 10:09:34 +00001660 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1661 // segments.
1662 SDValue Copy = AM.Segment;
Owen Anderson9f944592009-08-11 20:47:22 +00001663 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindolabb834f02009-04-10 10:09:34 +00001664 AM.Segment = T;
Sanjay Patel85030aa2015-10-13 16:23:00 +00001665 if (matchAddress(N, AM))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001666 return false;
Rafael Espindolabb834f02009-04-10 10:09:34 +00001667 assert (T == AM.Segment);
1668 AM.Segment = Copy;
Rafael Espindola3b2df102009-04-08 21:14:34 +00001669
Evan Cheng77d86ff2006-02-25 10:09:08 +00001670 unsigned Complexity = 0;
1671 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001672 if (AM.Base_Reg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001673 Complexity = 1;
1674 else
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001675 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001676 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1677 Complexity = 4;
1678
Gabor Greiff304a7a2008-08-28 21:40:38 +00001679 if (AM.IndexReg.getNode())
Evan Cheng77d86ff2006-02-25 10:09:08 +00001680 Complexity++;
1681 else
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001682 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng77d86ff2006-02-25 10:09:08 +00001683
Chris Lattner3e1d9172007-03-20 06:08:29 +00001684 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1685 // a simple shift.
1686 if (AM.Scale > 1)
Evan Cheng990c3602006-02-28 21:13:57 +00001687 Complexity++;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001688
1689 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
Sanjay Patelb814ef12015-10-12 16:09:59 +00001690 // to a LEA. This is determined with some experimentation but is by no means
Evan Cheng77d86ff2006-02-25 10:09:08 +00001691 // optimal (especially for code size consideration). LEA is nice because of
1692 // its three-address nature. Tweak the cost function again when we can run
1693 // convertToThreeAddress() at register allocation time.
Dan Gohman4e3e3de2009-02-07 00:43:41 +00001694 if (AM.hasSymbolicDisplacement()) {
Sanjay Patelb814ef12015-10-12 16:09:59 +00001695 // For X86-64, always use LEA to materialize RIP-relative addresses.
Evan Cheng47e181c2006-12-05 22:03:40 +00001696 if (Subtarget->is64Bit())
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001697 Complexity = 4;
1698 else
1699 Complexity += 2;
1700 }
Evan Cheng77d86ff2006-02-25 10:09:08 +00001701
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001702 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng77d86ff2006-02-25 10:09:08 +00001703 Complexity++;
1704
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001705 // If it isn't worth using an LEA, reject it.
Chris Lattner48cee9b2009-07-11 23:07:30 +00001706 if (Complexity <= 2)
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001707 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001708
Justin Bogner32ad24d2016-04-12 21:34:24 +00001709 getAddressOperands(AM, DL, Base, Scale, Index, Disp, Segment);
Chris Lattner4d10f1a2009-07-11 22:50:33 +00001710 return true;
Evan Cheng77d86ff2006-02-25 10:09:08 +00001711}
1712
Sanjay Patelb5723d02015-10-13 15:12:27 +00001713/// This is only run on TargetGlobalTLSAddress nodes.
Sanjay Patel85030aa2015-10-13 16:23:00 +00001714bool X86DAGToDAGISel::selectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner7d2b0492009-06-20 20:38:48 +00001715 SDValue &Scale, SDValue &Index,
Chris Lattnerf4693072010-07-08 23:46:44 +00001716 SDValue &Disp, SDValue &Segment) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001717 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1718 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosier24c19d22012-08-01 18:39:17 +00001719
Chris Lattner7d2b0492009-06-20 20:38:48 +00001720 X86ISelAddressMode AM;
1721 AM.GV = GA->getGlobal();
1722 AM.Disp += GA->getOffset();
Dan Gohman0fd54fb2010-04-29 23:30:41 +00001723 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattner899abc42009-06-26 21:18:37 +00001724 AM.SymbolFlags = GA->getTargetFlags();
1725
Owen Anderson9f944592009-08-11 20:47:22 +00001726 if (N.getValueType() == MVT::i32) {
Chris Lattner7d2b0492009-06-20 20:38:48 +00001727 AM.Scale = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00001728 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001729 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00001730 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001731 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001732
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001733 getAddressOperands(AM, SDLoc(N), Base, Scale, Index, Disp, Segment);
Chris Lattner7d2b0492009-06-20 20:38:48 +00001734 return true;
1735}
1736
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001737bool X86DAGToDAGISel::selectRelocImm(SDValue N, SDValue &Op) {
1738 if (auto *CN = dyn_cast<ConstantSDNode>(N)) {
1739 Op = CurDAG->getTargetConstant(CN->getAPIntValue(), SDLoc(CN),
1740 N.getValueType());
1741 return true;
1742 }
1743
Peter Collingbourne235c2752016-12-08 19:01:00 +00001744 // Keep track of the original value type and whether this value was
1745 // truncated. If we see a truncation from pointer type to VT that truncates
1746 // bits that are known to be zero, we can use a narrow reference.
1747 EVT VT = N.getValueType();
1748 bool WasTruncated = false;
1749 if (N.getOpcode() == ISD::TRUNCATE) {
1750 WasTruncated = true;
1751 N = N.getOperand(0);
1752 }
1753
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001754 if (N.getOpcode() != X86ISD::Wrapper)
1755 return false;
1756
Peter Collingbourne235c2752016-12-08 19:01:00 +00001757 // We can only use non-GlobalValues as immediates if they were not truncated,
1758 // as we do not have any range information. If we have a GlobalValue and the
1759 // address was not truncated, we can select it as an operand directly.
1760 unsigned Opc = N.getOperand(0)->getOpcode();
1761 if (Opc != ISD::TargetGlobalAddress || !WasTruncated) {
1762 Op = N.getOperand(0);
1763 // We can only select the operand directly if we didn't have to look past a
1764 // truncate.
1765 return !WasTruncated;
1766 }
1767
1768 // Check that the global's range fits into VT.
1769 auto *GA = cast<GlobalAddressSDNode>(N.getOperand(0));
1770 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1771 if (!CR || CR->getUnsignedMax().uge(1ull << VT.getSizeInBits()))
1772 return false;
1773
1774 // Okay, we can use a narrow reference.
1775 Op = CurDAG->getTargetGlobalAddress(GA->getGlobal(), SDLoc(N), VT,
1776 GA->getOffset(), GA->getTargetFlags());
Peter Collingbourne7d0c8692016-11-16 21:48:59 +00001777 return true;
Peter Collingbourne32ab3a82016-11-09 23:53:43 +00001778}
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001779
Sanjay Patel85030aa2015-10-13 16:23:00 +00001780bool X86DAGToDAGISel::tryFoldLoad(SDNode *P, SDValue N,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001781 SDValue &Base, SDValue &Scale,
Rafael Espindola3b2df102009-04-08 21:14:34 +00001782 SDValue &Index, SDValue &Disp,
1783 SDValue &Segment) {
Chris Lattnerdd030702010-03-02 22:20:06 +00001784 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1785 !IsProfitableToFold(N, P, P) ||
Dan Gohman21cea8a2010-04-17 15:26:15 +00001786 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerdd030702010-03-02 22:20:06 +00001787 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001788
Sanjay Patel85030aa2015-10-13 16:23:00 +00001789 return selectAddr(N.getNode(),
Chris Lattnerd58d7c12010-09-21 22:07:31 +00001790 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng10d27902006-01-06 20:36:21 +00001791}
1792
Sanjay Patelb5723d02015-10-13 15:12:27 +00001793/// Return an SDNode that returns the value of the global base register.
1794/// Output instructions required to initialize the global base register,
1795/// if necessary.
Evan Cheng61413a32006-08-26 05:34:46 +00001796SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman4751bb92009-06-03 20:20:00 +00001797 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Mehdi Amini44ede332015-07-09 02:09:04 +00001798 auto &DL = MF->getDataLayout();
1799 return CurDAG->getRegister(GlobalBaseReg, TLI->getPointerTy(DL)).getNode();
Evan Cheng5588de92006-02-18 00:15:05 +00001800}
1801
Peter Collingbourneef089bd2017-02-09 22:02:28 +00001802bool X86DAGToDAGISel::isSExtAbsoluteSymbolRef(unsigned Width, SDNode *N) const {
1803 if (N->getOpcode() == ISD::TRUNCATE)
1804 N = N->getOperand(0).getNode();
1805 if (N->getOpcode() != X86ISD::Wrapper)
1806 return false;
1807
1808 auto *GA = dyn_cast<GlobalAddressSDNode>(N->getOperand(0));
1809 if (!GA)
1810 return false;
1811
1812 Optional<ConstantRange> CR = GA->getGlobal()->getAbsoluteSymbolRange();
1813 return CR && CR->getSignedMin().sge(-1ull << Width) &&
1814 CR->getSignedMax().slt(1ull << Width);
1815}
1816
Sanjay Patelb5723d02015-10-13 15:12:27 +00001817/// Test whether the given X86ISD::CMP node has any uses which require the SF
1818/// or OF bits to be accurate.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001819static bool hasNoSignedComparisonUses(SDNode *N) {
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001820 // Examine each user of the node.
1821 for (SDNode::use_iterator UI = N->use_begin(),
1822 UE = N->use_end(); UI != UE; ++UI) {
1823 // Only examine CopyToReg uses.
1824 if (UI->getOpcode() != ISD::CopyToReg)
1825 return false;
1826 // Only examine CopyToReg uses that copy to EFLAGS.
1827 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1828 X86::EFLAGS)
1829 return false;
1830 // Examine each user of the CopyToReg use.
1831 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1832 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1833 // Only examine the Flag result.
1834 if (FlagUI.getUse().getResNo() != 1) continue;
1835 // Anything unusual: assume conservatively.
1836 if (!FlagUI->isMachineOpcode()) return false;
1837 // Examine the opcode of the user.
1838 switch (FlagUI->getMachineOpcode()) {
1839 // These comparisons don't treat the most significant bit specially.
1840 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1841 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1842 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1843 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Craig Topper49758aa2015-01-06 04:23:53 +00001844 case X86::JA_1: case X86::JAE_1: case X86::JB_1: case X86::JBE_1:
1845 case X86::JE_1: case X86::JNE_1: case X86::JP_1: case X86::JNP_1:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001846 case X86::CMOVA16rr: case X86::CMOVA16rm:
1847 case X86::CMOVA32rr: case X86::CMOVA32rm:
1848 case X86::CMOVA64rr: case X86::CMOVA64rm:
1849 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1850 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1851 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1852 case X86::CMOVB16rr: case X86::CMOVB16rm:
1853 case X86::CMOVB32rr: case X86::CMOVB32rm:
1854 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner1a1c6002010-10-05 23:00:14 +00001855 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1856 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1857 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman7d9dffb2009-10-09 20:35:19 +00001858 case X86::CMOVE16rr: case X86::CMOVE16rm:
1859 case X86::CMOVE32rr: case X86::CMOVE32rm:
1860 case X86::CMOVE64rr: case X86::CMOVE64rm:
1861 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1862 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1863 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1864 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1865 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1866 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1867 case X86::CMOVP16rr: case X86::CMOVP16rm:
1868 case X86::CMOVP32rr: case X86::CMOVP32rm:
1869 case X86::CMOVP64rr: case X86::CMOVP64rm:
1870 continue;
1871 // Anything else: assume conservatively.
1872 default: return false;
1873 }
1874 }
1875 }
1876 return true;
1877}
1878
Sanjay Patelb5723d02015-10-13 15:12:27 +00001879/// Check whether or not the chain ending in StoreNode is suitable for doing
1880/// the {load; increment or decrement; store} to modify transformation.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001881static bool isLoadIncOrDecStore(StoreSDNode *StoreNode, unsigned Opc,
1882 SDValue StoredVal, SelectionDAG *CurDAG,
1883 LoadSDNode* &LoadNode, SDValue &InputChain) {
1884
Joel Jones68d59e82012-03-29 05:45:48 +00001885 // is the value stored the result of a DEC or INC?
1886 if (!(Opc == X86ISD::DEC || Opc == X86ISD::INC)) return false;
1887
Joel Jones68d59e82012-03-29 05:45:48 +00001888 // is the stored value result 0 of the load?
1889 if (StoredVal.getResNo() != 0) return false;
1890
1891 // are there other uses of the loaded value than the inc or dec?
1892 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
1893
Joel Jones68d59e82012-03-29 05:45:48 +00001894 // is the store non-extending and non-indexed?
Evan Cheng3e869f02012-04-12 19:14:21 +00001895 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones68d59e82012-03-29 05:45:48 +00001896 return false;
1897
Evan Cheng3e869f02012-04-12 19:14:21 +00001898 SDValue Load = StoredVal->getOperand(0);
1899 // Is the stored value a non-extending and non-indexed load?
1900 if (!ISD::isNormalLoad(Load.getNode())) return false;
1901
1902 // Return LoadNode by reference.
1903 LoadNode = cast<LoadSDNode>(Load);
1904 // is the size of the value one that we can handle? (i.e. 64, 32, 16, or 8)
Chad Rosier24c19d22012-08-01 18:39:17 +00001905 EVT LdVT = LoadNode->getMemoryVT();
1906 if (LdVT != MVT::i64 && LdVT != MVT::i32 && LdVT != MVT::i16 &&
Evan Cheng3e869f02012-04-12 19:14:21 +00001907 LdVT != MVT::i8)
1908 return false;
1909
1910 // Is store the only read of the loaded value?
1911 if (!Load.hasOneUse())
1912 return false;
Chad Rosier24c19d22012-08-01 18:39:17 +00001913
Evan Cheng3e869f02012-04-12 19:14:21 +00001914 // Is the address of the store the same as the load?
1915 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
1916 LoadNode->getOffset() != StoreNode->getOffset())
1917 return false;
1918
1919 // Check if the chain is produced by the load or is a TokenFactor with
1920 // the load output chain as an operand. Return InputChain by reference.
1921 SDValue Chain = StoreNode->getChain();
1922
1923 bool ChainCheck = false;
1924 if (Chain == Load.getValue(1)) {
1925 ChainCheck = true;
1926 InputChain = LoadNode->getChain();
1927 } else if (Chain.getOpcode() == ISD::TokenFactor) {
1928 SmallVector<SDValue, 4> ChainOps;
1929 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
1930 SDValue Op = Chain.getOperand(i);
1931 if (Op == Load.getValue(1)) {
1932 ChainCheck = true;
Nirav Davee14300e2017-02-02 14:39:26 +00001933 // Drop Load, but keep its chain. No cycle check necessary.
1934 ChainOps.push_back(Load.getOperand(0));
Evan Cheng3e869f02012-04-12 19:14:21 +00001935 continue;
1936 }
Evan Cheng58a95f02012-05-16 01:54:27 +00001937
1938 // Make sure using Op as part of the chain would not cause a cycle here.
1939 // In theory, we could check whether the chain node is a predecessor of
1940 // the load. But that can be very expensive. Instead visit the uses and
1941 // make sure they all have smaller node id than the load.
1942 int LoadId = LoadNode->getNodeId();
1943 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
1944 UE = UI->use_end(); UI != UE; ++UI) {
1945 if (UI.getUse().getResNo() != 0)
1946 continue;
1947 if (UI->getNodeId() > LoadId)
1948 return false;
1949 }
1950
Evan Cheng3e869f02012-04-12 19:14:21 +00001951 ChainOps.push_back(Op);
1952 }
1953
1954 if (ChainCheck)
1955 // Make a new TokenFactor with all the other input chains except
1956 // for the load.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001957 InputChain = CurDAG->getNode(ISD::TokenFactor, SDLoc(Chain),
Craig Topper48d114b2014-04-26 18:35:24 +00001958 MVT::Other, ChainOps);
Evan Cheng3e869f02012-04-12 19:14:21 +00001959 }
1960 if (!ChainCheck)
Joel Jones68d59e82012-03-29 05:45:48 +00001961 return false;
1962
1963 return true;
1964}
1965
Sanjay Patelb5723d02015-10-13 15:12:27 +00001966/// Get the appropriate X86 opcode for an in-memory increment or decrement.
1967/// Opc should be X86ISD::DEC or X86ISD::INC.
Duncan P. N. Exon Smith91d3cfe2016-04-05 20:45:04 +00001968static unsigned getFusedLdStOpcode(EVT &LdVT, unsigned Opc) {
Joel Jones68d59e82012-03-29 05:45:48 +00001969 if (Opc == X86ISD::DEC) {
1970 if (LdVT == MVT::i64) return X86::DEC64m;
1971 if (LdVT == MVT::i32) return X86::DEC32m;
1972 if (LdVT == MVT::i16) return X86::DEC16m;
1973 if (LdVT == MVT::i8) return X86::DEC8m;
Benjamin Kramer8619c372012-03-29 12:37:26 +00001974 } else {
1975 assert(Opc == X86ISD::INC && "unrecognized opcode");
Joel Jones68d59e82012-03-29 05:45:48 +00001976 if (LdVT == MVT::i64) return X86::INC64m;
1977 if (LdVT == MVT::i32) return X86::INC32m;
1978 if (LdVT == MVT::i16) return X86::INC16m;
1979 if (LdVT == MVT::i8) return X86::INC8m;
Joel Jones68d59e82012-03-29 05:45:48 +00001980 }
Benjamin Kramer8619c372012-03-29 12:37:26 +00001981 llvm_unreachable("unrecognized size for LdVT");
Joel Jones68d59e82012-03-29 05:45:48 +00001982}
1983
Sanjay Patelb5723d02015-10-13 15:12:27 +00001984/// Customized ISel for GATHER operations.
Justin Bognerc200ad72016-05-11 17:46:03 +00001985bool X86DAGToDAGISel::tryGather(SDNode *Node, unsigned Opc) {
Manman Rena0982042012-06-26 19:47:59 +00001986 // Operands of Gather: VSrc, Base, VIdx, VMask, Scale
1987 SDValue Chain = Node->getOperand(0);
1988 SDValue VSrc = Node->getOperand(2);
1989 SDValue Base = Node->getOperand(3);
1990 SDValue VIdx = Node->getOperand(4);
1991 SDValue VMask = Node->getOperand(5);
1992 ConstantSDNode *Scale = dyn_cast<ConstantSDNode>(Node->getOperand(6));
Craig Topperfbb954f72012-07-01 02:17:08 +00001993 if (!Scale)
Justin Bognerc200ad72016-05-11 17:46:03 +00001994 return false;
Manman Rena0982042012-06-26 19:47:59 +00001995
Craig Topperf7755df2012-07-12 06:52:41 +00001996 SDVTList VTs = CurDAG->getVTList(VSrc.getValueType(), VSrc.getValueType(),
1997 MVT::Other);
1998
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001999 SDLoc DL(Node);
2000
Manman Rena0982042012-06-26 19:47:59 +00002001 // Memory Operands: Base, Scale, Index, Disp, Segment
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002002 SDValue Disp = CurDAG->getTargetConstant(0, DL, MVT::i32);
Manman Rena0982042012-06-26 19:47:59 +00002003 SDValue Segment = CurDAG->getRegister(0, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002004 const SDValue Ops[] = { VSrc, Base, getI8Imm(Scale->getSExtValue(), DL), VIdx,
Manman Rena0982042012-06-26 19:47:59 +00002005 Disp, Segment, VMask, Chain};
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002006 SDNode *ResNode = CurDAG->getMachineNode(Opc, DL, VTs, Ops);
Craig Topperf7755df2012-07-12 06:52:41 +00002007 // Node has 2 outputs: VDst and MVT::Other.
2008 // ResNode has 3 outputs: VDst, VMask_wb, and MVT::Other.
2009 // We replace VDst of Node with VDst of ResNode, and Other of Node with Other
2010 // of ResNode.
2011 ReplaceUses(SDValue(Node, 0), SDValue(ResNode, 0));
2012 ReplaceUses(SDValue(Node, 1), SDValue(ResNode, 2));
Justin Bognerc200ad72016-05-11 17:46:03 +00002013 CurDAG->RemoveDeadNode(Node);
2014 return true;
Manman Rena0982042012-06-26 19:47:59 +00002015}
2016
Justin Bogner593741d2016-05-10 23:55:37 +00002017void X86DAGToDAGISel::Select(SDNode *Node) {
Craig Topper83e042a2013-08-15 05:57:07 +00002018 MVT NVT = Node->getSimpleValueType(0);
Evan Cheng10d27902006-01-06 20:36:21 +00002019 unsigned Opc, MOpc;
2020 unsigned Opcode = Node->getOpcode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002021 SDLoc dl(Node);
Chad Rosier24c19d22012-08-01 18:39:17 +00002022
Chris Lattnerf98f1242010-03-02 06:34:30 +00002023 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengd49cc362006-02-10 22:24:32 +00002024
Dan Gohman17059682008-07-17 19:10:17 +00002025 if (Node->isMachineOpcode()) {
Chris Lattnerf98f1242010-03-02 06:34:30 +00002026 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Tim Northover31d093c2013-09-22 08:21:56 +00002027 Node->setNodeId(-1);
Justin Bogner593741d2016-05-10 23:55:37 +00002028 return; // Already selected.
Evan Cheng6dc90ca2006-02-09 00:37:58 +00002029 }
Evan Cheng2ae799a2006-01-11 22:15:18 +00002030
Evan Cheng10d27902006-01-06 20:36:21 +00002031 switch (Opcode) {
Tobias Grosser85508e82015-08-19 11:35:10 +00002032 default: break;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002033 case ISD::BRIND: {
2034 if (Subtarget->isTargetNaCl())
2035 // NaCl has its own pass where jmp %r32 are converted to jmp %r64. We
2036 // leave the instruction alone.
2037 break;
2038 if (Subtarget->isTarget64BitILP32()) {
2039 // Converts a 32-bit register to a 64-bit, zero-extended version of
2040 // it. This is needed because x86-64 can do many things, but jmp %r32
2041 // ain't one of them.
2042 const SDValue &Target = Node->getOperand(1);
2043 assert(Target.getSimpleValueType() == llvm::MVT::i32);
2044 SDValue ZextTarget = CurDAG->getZExtOrTrunc(Target, dl, EVT(MVT::i64));
2045 SDValue Brind = CurDAG->getNode(ISD::BRIND, dl, MVT::Other,
2046 Node->getOperand(0), ZextTarget);
Justin Bogner9b6b9c72016-05-13 23:26:28 +00002047 ReplaceNode(Node, Brind.getNode());
JF Bastien5ab87ed2015-08-19 16:17:08 +00002048 SelectCode(ZextTarget.getNode());
2049 SelectCode(Brind.getNode());
Justin Bogner593741d2016-05-10 23:55:37 +00002050 return;
JF Bastien5ab87ed2015-08-19 16:17:08 +00002051 }
2052 break;
2053 }
Manman Rena0982042012-06-26 19:47:59 +00002054 case ISD::INTRINSIC_W_CHAIN: {
2055 unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
2056 switch (IntNo) {
2057 default: break;
2058 case Intrinsic::x86_avx2_gather_d_pd:
Manman Rena0982042012-06-26 19:47:59 +00002059 case Intrinsic::x86_avx2_gather_d_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002060 case Intrinsic::x86_avx2_gather_q_pd:
Manman Rena0982042012-06-26 19:47:59 +00002061 case Intrinsic::x86_avx2_gather_q_pd_256:
Manman Rena0982042012-06-26 19:47:59 +00002062 case Intrinsic::x86_avx2_gather_d_ps:
Manman Rena0982042012-06-26 19:47:59 +00002063 case Intrinsic::x86_avx2_gather_d_ps_256:
Manman Rena0982042012-06-26 19:47:59 +00002064 case Intrinsic::x86_avx2_gather_q_ps:
Manman Rena0982042012-06-26 19:47:59 +00002065 case Intrinsic::x86_avx2_gather_q_ps_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002066 case Intrinsic::x86_avx2_gather_d_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002067 case Intrinsic::x86_avx2_gather_d_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002068 case Intrinsic::x86_avx2_gather_q_q:
Manman Ren98a5bf22012-06-29 00:54:20 +00002069 case Intrinsic::x86_avx2_gather_q_q_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002070 case Intrinsic::x86_avx2_gather_d_d:
Manman Ren98a5bf22012-06-29 00:54:20 +00002071 case Intrinsic::x86_avx2_gather_d_d_256:
Manman Ren98a5bf22012-06-29 00:54:20 +00002072 case Intrinsic::x86_avx2_gather_q_d:
Craig Topperdef044b2012-07-01 02:05:52 +00002073 case Intrinsic::x86_avx2_gather_q_d_256: {
Michael Liao00b20cc2013-06-05 18:12:26 +00002074 if (!Subtarget->hasAVX2())
2075 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002076 unsigned Opc;
2077 switch (IntNo) {
Craig Topper3af251d2012-07-01 02:55:34 +00002078 default: llvm_unreachable("Impossible intrinsic");
Craig Topperdef044b2012-07-01 02:05:52 +00002079 case Intrinsic::x86_avx2_gather_d_pd: Opc = X86::VGATHERDPDrm; break;
2080 case Intrinsic::x86_avx2_gather_d_pd_256: Opc = X86::VGATHERDPDYrm; break;
2081 case Intrinsic::x86_avx2_gather_q_pd: Opc = X86::VGATHERQPDrm; break;
2082 case Intrinsic::x86_avx2_gather_q_pd_256: Opc = X86::VGATHERQPDYrm; break;
2083 case Intrinsic::x86_avx2_gather_d_ps: Opc = X86::VGATHERDPSrm; break;
2084 case Intrinsic::x86_avx2_gather_d_ps_256: Opc = X86::VGATHERDPSYrm; break;
2085 case Intrinsic::x86_avx2_gather_q_ps: Opc = X86::VGATHERQPSrm; break;
2086 case Intrinsic::x86_avx2_gather_q_ps_256: Opc = X86::VGATHERQPSYrm; break;
2087 case Intrinsic::x86_avx2_gather_d_q: Opc = X86::VPGATHERDQrm; break;
2088 case Intrinsic::x86_avx2_gather_d_q_256: Opc = X86::VPGATHERDQYrm; break;
2089 case Intrinsic::x86_avx2_gather_q_q: Opc = X86::VPGATHERQQrm; break;
2090 case Intrinsic::x86_avx2_gather_q_q_256: Opc = X86::VPGATHERQQYrm; break;
2091 case Intrinsic::x86_avx2_gather_d_d: Opc = X86::VPGATHERDDrm; break;
2092 case Intrinsic::x86_avx2_gather_d_d_256: Opc = X86::VPGATHERDDYrm; break;
2093 case Intrinsic::x86_avx2_gather_q_d: Opc = X86::VPGATHERQDrm; break;
2094 case Intrinsic::x86_avx2_gather_q_d_256: Opc = X86::VPGATHERQDYrm; break;
2095 }
Justin Bognerc200ad72016-05-11 17:46:03 +00002096 if (tryGather(Node, Opc))
Justin Bogner593741d2016-05-10 23:55:37 +00002097 return;
Craig Toppere15e5f72012-07-01 02:18:18 +00002098 break;
Craig Topperdef044b2012-07-01 02:05:52 +00002099 }
Manman Rena0982042012-06-26 19:47:59 +00002100 }
2101 break;
2102 }
Dan Gohman757eee82009-08-02 16:10:52 +00002103 case X86ISD::GlobalBaseReg:
Justin Bogner31d7da32016-05-11 21:13:17 +00002104 ReplaceNode(Node, getGlobalBaseReg());
Justin Bogner593741d2016-05-10 23:55:37 +00002105 return;
Evan Chenge0ed6ec2006-02-23 20:41:18 +00002106
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002107 case X86ISD::SHRUNKBLEND: {
2108 // SHRUNKBLEND selects like a regular VSELECT.
2109 SDValue VSelect = CurDAG->getNode(
2110 ISD::VSELECT, SDLoc(Node), Node->getValueType(0), Node->getOperand(0),
2111 Node->getOperand(1), Node->getOperand(2));
2112 ReplaceUses(SDValue(Node, 0), VSelect);
2113 SelectCode(VSelect.getNode());
2114 // We already called ReplaceUses.
Justin Bogner593741d2016-05-10 23:55:37 +00002115 return;
Quentin Colombetdbe33e72014-11-06 02:25:03 +00002116 }
Craig Topper3af251d2012-07-01 02:55:34 +00002117
Tobias Grosser85508e82015-08-19 11:35:10 +00002118 case ISD::AND:
Benjamin Kramer4c816242011-04-22 15:30:40 +00002119 case ISD::OR:
2120 case ISD::XOR: {
2121 // For operations of the form (x << C1) op C2, check if we can use a smaller
2122 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2123 SDValue N0 = Node->getOperand(0);
2124 SDValue N1 = Node->getOperand(1);
2125
2126 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2127 break;
2128
2129 // i8 is unshrinkable, i16 should be promoted to i32.
2130 if (NVT != MVT::i32 && NVT != MVT::i64)
2131 break;
2132
2133 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2134 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2135 if (!Cst || !ShlCst)
2136 break;
2137
2138 int64_t Val = Cst->getSExtValue();
2139 uint64_t ShlVal = ShlCst->getZExtValue();
2140
2141 // Make sure that we don't change the operation by removing bits.
2142 // This only matters for OR and XOR, AND is unaffected.
Richard Smith228e6d42012-08-24 23:29:28 +00002143 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2144 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramer4c816242011-04-22 15:30:40 +00002145 break;
2146
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002147 unsigned ShlOp, AddOp, Op;
Craig Topper83e042a2013-08-15 05:57:07 +00002148 MVT CstVT = NVT;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002149
2150 // Check the minimum bitwidth for the new constant.
2151 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2152 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2153 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2154 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2155 CstVT = MVT::i8;
2156 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2157 CstVT = MVT::i32;
2158
2159 // Bail if there is no smaller encoding.
2160 if (NVT == CstVT)
2161 break;
2162
Craig Topper83e042a2013-08-15 05:57:07 +00002163 switch (NVT.SimpleTy) {
Benjamin Kramer4c816242011-04-22 15:30:40 +00002164 default: llvm_unreachable("Unsupported VT!");
2165 case MVT::i32:
2166 assert(CstVT == MVT::i8);
2167 ShlOp = X86::SHL32ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002168 AddOp = X86::ADD32rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002169
2170 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002171 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002172 case ISD::AND: Op = X86::AND32ri8; break;
2173 case ISD::OR: Op = X86::OR32ri8; break;
2174 case ISD::XOR: Op = X86::XOR32ri8; break;
2175 }
2176 break;
2177 case MVT::i64:
2178 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2179 ShlOp = X86::SHL64ri;
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002180 AddOp = X86::ADD64rr;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002181
2182 switch (Opcode) {
Craig Topper22cb0c52012-08-11 17:44:14 +00002183 default: llvm_unreachable("Impossible opcode");
Benjamin Kramer4c816242011-04-22 15:30:40 +00002184 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2185 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2186 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2187 }
2188 break;
2189 }
2190
2191 // Emit the smaller op and the shift.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002192 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, dl, CstVT);
Benjamin Kramer4c816242011-04-22 15:30:40 +00002193 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
Benjamin Kramer3a16a362015-04-01 19:01:09 +00002194 if (ShlVal == 1)
Justin Bogner593741d2016-05-10 23:55:37 +00002195 CurDAG->SelectNodeTo(Node, AddOp, NVT, SDValue(New, 0),
2196 SDValue(New, 0));
2197 else
2198 CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2199 getI8Imm(ShlVal, dl));
2200 return;
Benjamin Kramer4c816242011-04-22 15:30:40 +00002201 }
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002202 case X86ISD::UMUL8:
2203 case X86ISD::SMUL8: {
2204 SDValue N0 = Node->getOperand(0);
2205 SDValue N1 = Node->getOperand(1);
2206
2207 Opc = (Opcode == X86ISD::SMUL8 ? X86::IMUL8r : X86::MUL8r);
2208
2209 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::AL,
2210 N0, SDValue()).getValue(1);
2211
2212 SDVTList VTs = CurDAG->getVTList(NVT, MVT::i32);
2213 SDValue Ops[] = {N1, InFlag};
2214 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
2215
Justin Bogner31d7da32016-05-11 21:13:17 +00002216 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002217 return;
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +00002218 }
2219
Chris Lattner364bb0a2010-12-05 07:30:36 +00002220 case X86ISD::UMUL: {
2221 SDValue N0 = Node->getOperand(0);
2222 SDValue N1 = Node->getOperand(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002223
Ted Kremenekb5241b22011-01-14 22:34:13 +00002224 unsigned LoReg;
Craig Topper83e042a2013-08-15 05:57:07 +00002225 switch (NVT.SimpleTy) {
Chris Lattner364bb0a2010-12-05 07:30:36 +00002226 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekb5241b22011-01-14 22:34:13 +00002227 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
2228 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2229 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2230 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002231 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002232
Chris Lattner364bb0a2010-12-05 07:30:36 +00002233 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2234 N0, SDValue()).getValue(1);
Chad Rosier24c19d22012-08-01 18:39:17 +00002235
Chris Lattner364bb0a2010-12-05 07:30:36 +00002236 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2237 SDValue Ops[] = {N1, InFlag};
Michael Liaob53d8962013-04-19 22:22:57 +00002238 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Chad Rosier24c19d22012-08-01 18:39:17 +00002239
Justin Bognerfde9f2e2016-05-11 22:21:50 +00002240 ReplaceNode(Node, CNode);
Justin Bogner593741d2016-05-10 23:55:37 +00002241 return;
Chris Lattner364bb0a2010-12-05 07:30:36 +00002242 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002243
Dan Gohman757eee82009-08-02 16:10:52 +00002244 case ISD::SMUL_LOHI:
2245 case ISD::UMUL_LOHI: {
2246 SDValue N0 = Node->getOperand(0);
2247 SDValue N1 = Node->getOperand(1);
2248
2249 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liaof9f7b552012-09-26 08:22:37 +00002250 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002251 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002252 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002253 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002254 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2255 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liaof9f7b552012-09-26 08:22:37 +00002256 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2257 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2258 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2259 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002260 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002261 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002262 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002263 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002264 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2265 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2266 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2267 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002268 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002269 }
Dan Gohman757eee82009-08-02 16:10:52 +00002270
Michael Liaof9f7b552012-09-26 08:22:37 +00002271 unsigned SrcReg, LoReg, HiReg;
2272 switch (Opc) {
2273 default: llvm_unreachable("Unknown MUL opcode!");
2274 case X86::IMUL8r:
2275 case X86::MUL8r:
2276 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2277 break;
2278 case X86::IMUL16r:
2279 case X86::MUL16r:
2280 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2281 break;
2282 case X86::IMUL32r:
2283 case X86::MUL32r:
2284 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2285 break;
2286 case X86::IMUL64r:
2287 case X86::MUL64r:
2288 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2289 break;
2290 case X86::MULX32rr:
2291 SrcReg = X86::EDX; LoReg = HiReg = 0;
2292 break;
2293 case X86::MULX64rr:
2294 SrcReg = X86::RDX; LoReg = HiReg = 0;
2295 break;
Dan Gohman757eee82009-08-02 16:10:52 +00002296 }
2297
2298 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002299 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002300 // Multiply is commmutative.
Dan Gohman757eee82009-08-02 16:10:52 +00002301 if (!foldedLoad) {
Sanjay Patel85030aa2015-10-13 16:23:00 +00002302 foldedLoad = tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002303 if (foldedLoad)
2304 std::swap(N0, N1);
2305 }
2306
Michael Liaof9f7b552012-09-26 08:22:37 +00002307 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Toppera4fd6d62012-05-23 05:44:51 +00002308 N0, SDValue()).getValue(1);
Michael Liaof9f7b552012-09-26 08:22:37 +00002309 SDValue ResHi, ResLo;
Dan Gohman757eee82009-08-02 16:10:52 +00002310
2311 if (foldedLoad) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002312 SDValue Chain;
Kyle Butt991df782016-06-23 21:40:35 +00002313 MachineSDNode *CNode = nullptr;
Dan Gohman757eee82009-08-02 16:10:52 +00002314 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2315 InFlag };
Michael Liaof9f7b552012-09-26 08:22:37 +00002316 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2317 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002318 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002319 ResHi = SDValue(CNode, 0);
2320 ResLo = SDValue(CNode, 1);
2321 Chain = SDValue(CNode, 2);
2322 InFlag = SDValue(CNode, 3);
2323 } else {
2324 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
Kyle Butt991df782016-06-23 21:40:35 +00002325 CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002326 Chain = SDValue(CNode, 0);
2327 InFlag = SDValue(CNode, 1);
2328 }
Chris Lattner364bb0a2010-12-05 07:30:36 +00002329
Dan Gohman757eee82009-08-02 16:10:52 +00002330 // Update the chain.
Michael Liaof9f7b552012-09-26 08:22:37 +00002331 ReplaceUses(N1.getValue(1), Chain);
Kyle Butt991df782016-06-23 21:40:35 +00002332 // Record the mem-refs
2333 LoadSDNode *LoadNode = cast<LoadSDNode>(N1);
2334 if (LoadNode) {
2335 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2336 MemOp[0] = LoadNode->getMemOperand();
2337 CNode->setMemRefs(MemOp, MemOp + 1);
2338 }
Dan Gohman757eee82009-08-02 16:10:52 +00002339 } else {
Michael Liaof9f7b552012-09-26 08:22:37 +00002340 SDValue Ops[] = { N1, InFlag };
2341 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2342 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002343 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002344 ResHi = SDValue(CNode, 0);
2345 ResLo = SDValue(CNode, 1);
2346 InFlag = SDValue(CNode, 2);
2347 } else {
2348 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
Michael Liaob53d8962013-04-19 22:22:57 +00002349 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops);
Michael Liaof9f7b552012-09-26 08:22:37 +00002350 InFlag = SDValue(CNode, 0);
2351 }
Dan Gohman757eee82009-08-02 16:10:52 +00002352 }
2353
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002354 // Prevent use of AH in a REX instruction by referencing AX instead.
2355 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2356 !SDValue(Node, 1).use_empty()) {
2357 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2358 X86::AX, MVT::i16, InFlag);
2359 InFlag = Result.getValue(2);
2360 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2361 // registers.
2362 if (!SDValue(Node, 0).use_empty())
2363 ReplaceUses(SDValue(Node, 1),
2364 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2365
2366 // Shift AX down 8 bits.
2367 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2368 Result,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002369 CurDAG->getTargetConstant(8, dl, MVT::i8)),
2370 0);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002371 // Then truncate it down to i8.
2372 ReplaceUses(SDValue(Node, 1),
2373 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2374 }
Dan Gohman757eee82009-08-02 16:10:52 +00002375 // Copy the low half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002376 if (!SDValue(Node, 0).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002377 if (!ResLo.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002378 assert(LoReg && "Register for low half is not defined!");
2379 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2380 InFlag);
2381 InFlag = ResLo.getValue(2);
2382 }
2383 ReplaceUses(SDValue(Node, 0), ResLo);
2384 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002385 }
2386 // Copy the high half of the result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002387 if (!SDValue(Node, 1).use_empty()) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002388 if (!ResHi.getNode()) {
Michael Liaof9f7b552012-09-26 08:22:37 +00002389 assert(HiReg && "Register for high half is not defined!");
2390 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2391 InFlag);
2392 InFlag = ResHi.getValue(2);
2393 }
2394 ReplaceUses(SDValue(Node, 1), ResHi);
2395 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002396 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002397
Justin Bogner593741d2016-05-10 23:55:37 +00002398 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002399 }
2400
2401 case ISD::SDIVREM:
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002402 case ISD::UDIVREM:
2403 case X86ISD::SDIVREM8_SEXT_HREG:
2404 case X86ISD::UDIVREM8_ZEXT_HREG: {
Dan Gohman757eee82009-08-02 16:10:52 +00002405 SDValue N0 = Node->getOperand(0);
2406 SDValue N1 = Node->getOperand(1);
2407
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002408 bool isSigned = (Opcode == ISD::SDIVREM ||
2409 Opcode == X86ISD::SDIVREM8_SEXT_HREG);
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002410 if (!isSigned) {
Craig Topper83e042a2013-08-15 05:57:07 +00002411 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002412 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002413 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2414 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2415 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2416 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002417 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002418 } else {
Craig Topper83e042a2013-08-15 05:57:07 +00002419 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002420 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002421 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2422 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2423 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2424 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman757eee82009-08-02 16:10:52 +00002425 }
Bill Wendlingfe3bdb42009-08-07 21:33:25 +00002426 }
Dan Gohman757eee82009-08-02 16:10:52 +00002427
Chris Lattner518b0372009-12-23 01:45:04 +00002428 unsigned LoReg, HiReg, ClrReg;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002429 unsigned SExtOpcode;
Craig Topper83e042a2013-08-15 05:57:07 +00002430 switch (NVT.SimpleTy) {
Dan Gohman757eee82009-08-02 16:10:52 +00002431 default: llvm_unreachable("Unsupported VT!");
Owen Anderson9f944592009-08-11 20:47:22 +00002432 case MVT::i8:
Chris Lattner518b0372009-12-23 01:45:04 +00002433 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman757eee82009-08-02 16:10:52 +00002434 SExtOpcode = X86::CBW;
2435 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002436 case MVT::i16:
Dan Gohman757eee82009-08-02 16:10:52 +00002437 LoReg = X86::AX; HiReg = X86::DX;
Tim Northover64ec0ff2013-05-30 13:19:42 +00002438 ClrReg = X86::DX;
Dan Gohman757eee82009-08-02 16:10:52 +00002439 SExtOpcode = X86::CWD;
2440 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002441 case MVT::i32:
Chris Lattner518b0372009-12-23 01:45:04 +00002442 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002443 SExtOpcode = X86::CDQ;
2444 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002445 case MVT::i64:
Chris Lattner518b0372009-12-23 01:45:04 +00002446 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohman757eee82009-08-02 16:10:52 +00002447 SExtOpcode = X86::CQO;
Evan Chenge62288f2009-07-30 08:33:02 +00002448 break;
2449 }
2450
Dan Gohman757eee82009-08-02 16:10:52 +00002451 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002452 bool foldedLoad = tryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman757eee82009-08-02 16:10:52 +00002453 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohmana1603612007-10-08 18:33:35 +00002454
Dan Gohman757eee82009-08-02 16:10:52 +00002455 SDValue InFlag;
Owen Anderson9f944592009-08-11 20:47:22 +00002456 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002457 // Special case for div8, just use a move with zero extension to AX to
2458 // clear the upper 8 bits (AH).
2459 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002460 if (tryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman757eee82009-08-02 16:10:52 +00002461 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2462 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002463 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Michael Liaob53d8962013-04-19 22:22:57 +00002464 MVT::Other, Ops), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002465 Chain = Move.getValue(1);
2466 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng10d27902006-01-06 20:36:21 +00002467 } else {
Dan Gohman757eee82009-08-02 16:10:52 +00002468 Move =
Stuart Hastings91f1d242011-05-20 19:04:40 +00002469 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002470 Chain = CurDAG->getEntryNode();
2471 }
Stuart Hastings91f1d242011-05-20 19:04:40 +00002472 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman757eee82009-08-02 16:10:52 +00002473 InFlag = Chain.getValue(1);
2474 } else {
2475 InFlag =
2476 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2477 LoReg, N0, SDValue()).getValue(1);
2478 if (isSigned && !signBitIsZero) {
2479 // Sign extend the low part into the high part.
Evan Chengd1b82d82006-02-09 07:17:49 +00002480 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002481 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman757eee82009-08-02 16:10:52 +00002482 } else {
2483 // Zero out the high part, effectively zero extending the input.
Michael Liao5bf95782014-12-04 05:20:33 +00002484 SDValue ClrNode = SDValue(CurDAG->getMachineNode(X86::MOV32r0, dl, NVT), 0);
Craig Topper83e042a2013-08-15 05:57:07 +00002485 switch (NVT.SimpleTy) {
Tim Northover64ec0ff2013-05-30 13:19:42 +00002486 case MVT::i16:
2487 ClrNode =
2488 SDValue(CurDAG->getMachineNode(
2489 TargetOpcode::EXTRACT_SUBREG, dl, MVT::i16, ClrNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002490 CurDAG->getTargetConstant(X86::sub_16bit, dl,
2491 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002492 0);
2493 break;
2494 case MVT::i32:
2495 break;
2496 case MVT::i64:
2497 ClrNode =
2498 SDValue(CurDAG->getMachineNode(
2499 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002500 CurDAG->getTargetConstant(0, dl, MVT::i64), ClrNode,
2501 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2502 MVT::i32)),
Tim Northover64ec0ff2013-05-30 13:19:42 +00002503 0);
2504 break;
2505 default:
2506 llvm_unreachable("Unexpected division source");
2507 }
2508
Chris Lattner518b0372009-12-23 01:45:04 +00002509 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman757eee82009-08-02 16:10:52 +00002510 ClrNode, InFlag).getValue(1);
Dan Gohmana1603612007-10-08 18:33:35 +00002511 }
Evan Cheng92e27972006-01-06 23:19:29 +00002512 }
Dan Gohmana1603612007-10-08 18:33:35 +00002513
Dan Gohman757eee82009-08-02 16:10:52 +00002514 if (foldedLoad) {
2515 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2516 InFlag };
2517 SDNode *CNode =
Michael Liaob53d8962013-04-19 22:22:57 +00002518 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops);
Dan Gohman757eee82009-08-02 16:10:52 +00002519 InFlag = SDValue(CNode, 1);
2520 // Update the chain.
2521 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2522 } else {
2523 InFlag =
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002524 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman757eee82009-08-02 16:10:52 +00002525 }
Evan Cheng92e27972006-01-06 23:19:29 +00002526
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002527 // Prevent use of AH in a REX instruction by explicitly copying it to
2528 // an ABCD_L register.
Jim Grosbach340b6da2013-07-09 02:07:28 +00002529 //
2530 // The current assumption of the register allocator is that isel
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002531 // won't generate explicit references to the GR8_ABCD_H registers. If
Jim Grosbach340b6da2013-07-09 02:07:28 +00002532 // the allocator and/or the backend get enhanced to be more robust in
2533 // that regard, this can be, and should be, removed.
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002534 if (HiReg == X86::AH && !SDValue(Node, 1).use_empty()) {
2535 SDValue AHCopy = CurDAG->getRegister(X86::AH, MVT::i8);
2536 unsigned AHExtOpcode =
2537 isSigned ? X86::MOVSX32_NOREXrr8 : X86::MOVZX32_NOREXrr8;
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002538
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002539 SDNode *RNode = CurDAG->getMachineNode(AHExtOpcode, dl, MVT::i32,
2540 MVT::Glue, AHCopy, InFlag);
2541 SDValue Result(RNode, 0);
2542 InFlag = SDValue(RNode, 1);
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002543
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002544 if (Opcode == X86ISD::UDIVREM8_ZEXT_HREG ||
2545 Opcode == X86ISD::SDIVREM8_SEXT_HREG) {
2546 if (Node->getValueType(1) == MVT::i64) {
2547 // It's not possible to directly movsx AH to a 64bit register, because
2548 // the latter needs the REX prefix, but the former can't have it.
2549 assert(Opcode != X86ISD::SDIVREM8_SEXT_HREG &&
2550 "Unexpected i64 sext of h-register");
2551 Result =
2552 SDValue(CurDAG->getMachineNode(
2553 TargetOpcode::SUBREG_TO_REG, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002554 CurDAG->getTargetConstant(0, dl, MVT::i64), Result,
2555 CurDAG->getTargetConstant(X86::sub_32bit, dl,
2556 MVT::i32)),
Ahmed Bougacha12eb5582014-11-03 20:26:35 +00002557 0);
2558 }
2559 } else {
2560 Result =
2561 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result);
2562 }
2563 ReplaceUses(SDValue(Node, 1), Result);
2564 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002565 }
Dan Gohman757eee82009-08-02 16:10:52 +00002566 // Copy the division (low) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002567 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman757eee82009-08-02 16:10:52 +00002568 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2569 LoReg, NVT, InFlag);
2570 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002571 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002572 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002573 }
2574 // Copy the remainder (high) result, if it is needed.
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002575 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesend7d0d4e2010-06-26 00:39:23 +00002576 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2577 HiReg, NVT, InFlag);
2578 InFlag = Result.getValue(2);
Dan Gohmanea6f91f2010-01-05 01:24:18 +00002579 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattnerf98f1242010-03-02 06:34:30 +00002580 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman757eee82009-08-02 16:10:52 +00002581 }
Justin Bogner593741d2016-05-10 23:55:37 +00002582 return;
Dan Gohman757eee82009-08-02 16:10:52 +00002583 }
2584
Manman Ren1be131b2012-08-08 00:51:41 +00002585 case X86ISD::CMP:
2586 case X86ISD::SUB: {
2587 // Sometimes a SUB is used to perform comparison.
2588 if (Opcode == X86ISD::SUB && Node->hasAnyUseOfValue(0))
2589 // This node is not a CMP.
2590 break;
Dan Gohmanac33a902009-08-19 18:16:17 +00002591 SDValue N0 = Node->getOperand(0);
2592 SDValue N1 = Node->getOperand(1);
2593
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002594 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
Sanjay Patel85030aa2015-10-13 16:23:00 +00002595 hasNoSignedComparisonUses(Node))
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002596 N0 = N0.getOperand(0);
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002597
Dan Gohmanac33a902009-08-19 18:16:17 +00002598 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2599 // use a smaller encoding.
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002600 // Look past the truncate if CMP is the only use of it.
Dan Gohman198b7ff2011-11-03 21:49:52 +00002601 if ((N0.getNode()->getOpcode() == ISD::AND ||
2602 (N0.getResNo() == 0 && N0.getNode()->getOpcode() == X86ISD::AND)) &&
2603 N0.getNode()->hasOneUse() &&
Dan Gohmanac33a902009-08-19 18:16:17 +00002604 N0.getValueType() != MVT::i8 &&
2605 X86::isZeroNode(N1)) {
2606 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
2607 if (!C) break;
2608
2609 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002610 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
2611 (!(C->getZExtValue() & 0x80) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002612 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002613 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl, MVT::i8);
Dan Gohmanac33a902009-08-19 18:16:17 +00002614 SDValue Reg = N0.getNode()->getOperand(0);
2615
2616 // On x86-32, only the ABCD registers have 8-bit subregisters.
2617 if (!Subtarget->is64Bit()) {
Craig Toppercc830f82012-02-22 07:28:11 +00002618 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002619 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002620 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2621 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2622 default: llvm_unreachable("Unsupported TEST operand type!");
2623 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002624 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002625 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2626 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002627 }
2628
2629 // Extract the l-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002630 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002631 MVT::i8, Reg);
2632
2633 // Emit a testb.
Manman Ren511c6d02012-09-28 18:53:24 +00002634 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2635 Subreg, Imm);
2636 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2637 // one, do not call ReplaceAllUsesWith.
2638 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2639 SDValue(NewNode, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002640 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002641 }
2642
2643 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002644 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
2645 (!(C->getZExtValue() & 0x8000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002646 hasNoSignedComparisonUses(Node))) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002647 // Shift the immediate right by 8 bits.
2648 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002649 dl, MVT::i8);
Dan Gohmanac33a902009-08-19 18:16:17 +00002650 SDValue Reg = N0.getNode()->getOperand(0);
2651
2652 // Put the value in an ABCD register.
Craig Toppercc830f82012-02-22 07:28:11 +00002653 const TargetRegisterClass *TRC;
Craig Topper56710102013-08-15 02:33:50 +00002654 switch (N0.getSimpleValueType().SimpleTy) {
Dan Gohmanac33a902009-08-19 18:16:17 +00002655 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2656 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2657 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2658 default: llvm_unreachable("Unsupported TEST operand type!");
2659 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002660 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), dl, MVT::i32);
Dan Gohman32f71d72009-09-25 18:54:59 +00002661 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2662 Reg.getValueType(), Reg, RC), 0);
Dan Gohmanac33a902009-08-19 18:16:17 +00002663
2664 // Extract the h-register.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002665 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002666 MVT::i8, Reg);
2667
Jakob Stoklund Olesen729abd32011-10-08 18:28:28 +00002668 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
2669 // target GR8_NOREX registers, so make sure the register class is
2670 // forced.
Manman Ren511c6d02012-09-28 18:53:24 +00002671 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl,
2672 MVT::i32, Subreg, ShiftedImm);
2673 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2674 // one, do not call ReplaceAllUsesWith.
2675 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2676 SDValue(NewNode, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002677 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002678 }
2679
2680 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2681 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002682 N0.getValueType() != MVT::i16 &&
2683 (!(C->getZExtValue() & 0x8000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002684 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002685 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl,
2686 MVT::i16);
Dan Gohmanac33a902009-08-19 18:16:17 +00002687 SDValue Reg = N0.getNode()->getOperand(0);
2688
2689 // Extract the 16-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002690 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002691 MVT::i16, Reg);
2692
2693 // Emit a testw.
Manman Ren511c6d02012-09-28 18:53:24 +00002694 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32,
2695 Subreg, Imm);
2696 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2697 // one, do not call ReplaceAllUsesWith.
2698 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2699 SDValue(NewNode, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002700 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002701 }
2702
2703 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2704 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman7d9dffb2009-10-09 20:35:19 +00002705 N0.getValueType() == MVT::i64 &&
2706 (!(C->getZExtValue() & 0x80000000) ||
Sanjay Patel85030aa2015-10-13 16:23:00 +00002707 hasNoSignedComparisonUses(Node))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002708 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), dl,
2709 MVT::i32);
Dan Gohmanac33a902009-08-19 18:16:17 +00002710 SDValue Reg = N0.getNode()->getOperand(0);
2711
2712 // Extract the 32-bit subregister.
Jakob Stoklund Olesen9340ea52010-05-24 14:48:17 +00002713 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohmanac33a902009-08-19 18:16:17 +00002714 MVT::i32, Reg);
2715
2716 // Emit a testl.
Manman Ren511c6d02012-09-28 18:53:24 +00002717 SDNode *NewNode = CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32,
2718 Subreg, Imm);
2719 // Replace SUB|CMP with TEST, since SUB has two outputs while TEST has
2720 // one, do not call ReplaceAllUsesWith.
2721 ReplaceUses(SDValue(Node, (Opcode == X86ISD::SUB ? 1 : 0)),
2722 SDValue(NewNode, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002723 return;
Dan Gohmanac33a902009-08-19 18:16:17 +00002724 }
2725 }
2726 break;
2727 }
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002728 case ISD::STORE: {
Joel Jones68d59e82012-03-29 05:45:48 +00002729 // Change a chain of {load; incr or dec; store} of the same value into
2730 // a simple increment or decrement through memory of that value, if the
2731 // uses of the modified value and its address are suitable.
Pete Cooper48784ed2011-11-16 19:03:23 +00002732 // The DEC64m tablegen pattern is currently not able to match the case where
Chad Rosier24c19d22012-08-01 18:39:17 +00002733 // the EFLAGS on the original DEC are used. (This also applies to
Joel Jones68d59e82012-03-29 05:45:48 +00002734 // {INC,DEC}X{64,32,16,8}.)
2735 // We'll need to improve tablegen to allow flags to be transferred from a
Pete Cooper48784ed2011-11-16 19:03:23 +00002736 // node in the pattern to the result node. probably with a new keyword
2737 // for example, we have this
2738 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2739 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2740 // (implicit EFLAGS)]>;
2741 // but maybe need something like this
2742 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2743 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2744 // (transferrable EFLAGS)]>;
Joel Jones68d59e82012-03-29 05:45:48 +00002745
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002746 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002747 SDValue StoredVal = StoreNode->getOperand(1);
Joel Jones68d59e82012-03-29 05:45:48 +00002748 unsigned Opc = StoredVal->getOpcode();
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002749
Craig Topper062a2ba2014-04-25 05:30:21 +00002750 LoadSDNode *LoadNode = nullptr;
Evan Cheng3e869f02012-04-12 19:14:21 +00002751 SDValue InputChain;
2752 if (!isLoadIncOrDecStore(StoreNode, Opc, StoredVal, CurDAG,
2753 LoadNode, InputChain))
2754 break;
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002755
2756 SDValue Base, Scale, Index, Disp, Segment;
Sanjay Patel85030aa2015-10-13 16:23:00 +00002757 if (!selectAddr(LoadNode, LoadNode->getBasePtr(),
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002758 Base, Scale, Index, Disp, Segment))
2759 break;
2760
2761 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2762 MemOp[0] = StoreNode->getMemOperand();
2763 MemOp[1] = LoadNode->getMemOperand();
2764 const SDValue Ops[] = { Base, Scale, Index, Disp, Segment, InputChain };
Chad Rosier24c19d22012-08-01 18:39:17 +00002765 EVT LdVT = LoadNode->getMemoryVT();
Joel Jones68d59e82012-03-29 05:45:48 +00002766 unsigned newOpc = getFusedLdStOpcode(LdVT, Opc);
2767 MachineSDNode *Result = CurDAG->getMachineNode(newOpc,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002768 SDLoc(Node),
Michael Liaob53d8962013-04-19 22:22:57 +00002769 MVT::i32, MVT::Other, Ops);
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002770 Result->setMemRefs(MemOp, MemOp + 2);
2771
2772 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2773 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
Justin Bogner593741d2016-05-10 23:55:37 +00002774 CurDAG->RemoveDeadNode(Node);
2775 return;
Pete Cooper7c7ba1b2011-11-15 21:57:53 +00002776 }
Chris Lattner655e7df2005-11-16 01:54:32 +00002777 }
2778
Justin Bogner593741d2016-05-10 23:55:37 +00002779 SelectCode(Node);
Chris Lattner655e7df2005-11-16 01:54:32 +00002780}
2781
Chris Lattnerba1ed582006-06-08 18:03:49 +00002782bool X86DAGToDAGISel::
Daniel Sanders60f1db02015-03-13 12:45:09 +00002783SelectInlineAsmMemoryOperand(const SDValue &Op, unsigned ConstraintID,
Dan Gohmaneb0cee92008-08-23 02:25:05 +00002784 std::vector<SDValue> &OutOps) {
Rafael Espindola3b2df102009-04-08 21:14:34 +00002785 SDValue Op0, Op1, Op2, Op3, Op4;
Daniel Sanders60f1db02015-03-13 12:45:09 +00002786 switch (ConstraintID) {
Daniel Sandersd0496692015-05-16 12:09:54 +00002787 default:
2788 llvm_unreachable("Unexpected asm memory constraint");
2789 case InlineAsm::Constraint_i:
2790 // FIXME: It seems strange that 'i' is needed here since it's supposed to
2791 // be an immediate and not a memory constraint.
Justin Bognerb03fd122016-08-17 05:10:15 +00002792 LLVM_FALLTHROUGH;
Daniel Sanders60f1db02015-03-13 12:45:09 +00002793 case InlineAsm::Constraint_o: // offsetable ??
2794 case InlineAsm::Constraint_v: // not offsetable ??
Daniel Sanders60f1db02015-03-13 12:45:09 +00002795 case InlineAsm::Constraint_m: // memory
Daniel Sandersd0496692015-05-16 12:09:54 +00002796 case InlineAsm::Constraint_X:
Sanjay Patel85030aa2015-10-13 16:23:00 +00002797 if (!selectAddr(nullptr, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerba1ed582006-06-08 18:03:49 +00002798 return true;
2799 break;
2800 }
Chad Rosier24c19d22012-08-01 18:39:17 +00002801
Evan Cheng2d487222006-08-26 01:05:16 +00002802 OutOps.push_back(Op0);
2803 OutOps.push_back(Op1);
2804 OutOps.push_back(Op2);
2805 OutOps.push_back(Op3);
Rafael Espindola3b2df102009-04-08 21:14:34 +00002806 OutOps.push_back(Op4);
Chris Lattnerba1ed582006-06-08 18:03:49 +00002807 return false;
2808}
2809
Sanjay Patelb5723d02015-10-13 15:12:27 +00002810/// This pass converts a legalized DAG into a X86-specific DAG,
2811/// ready for instruction scheduling.
Bill Wendling026e5d72009-04-29 23:29:43 +00002812FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperf6e7e122012-03-27 07:21:54 +00002813 CodeGenOpt::Level OptLevel) {
Bill Wendling084669a2009-04-29 00:15:41 +00002814 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattner655e7df2005-11-16 01:54:32 +00002815}