blob: b7e04471d12aa1e43a83fa1db9333ace6e893041 [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
Rafael Espindolae45a79a2006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3130a752006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindolae45a79a2006-09-11 17:25:40 +000020}
21
Rafael Espindola185c5c22006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolae40a7e22006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindolae45a79a2006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Evan Cheng577ef762006-10-11 21:03:53 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
31 []>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000032
Rafael Espindola185c5c22006-07-11 11:36:48 +000033//register plus/minus 12 bit offset
Evan Cheng577ef762006-10-11 21:03:53 +000034def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000035//register plus scaled register
Evan Cheng577ef762006-10-11 21:03:53 +000036//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000037
38//===----------------------------------------------------------------------===//
39// Instructions
40//===----------------------------------------------------------------------===//
41
42class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
43 let Namespace = "ARM";
44
45 dag OperandList = ops;
46 let AsmString = asmstr;
47 let Pattern = pattern;
48}
49
Rafael Espindolae08b9852006-08-24 13:45:55 +000050def brtarget : Operand<OtherVT>;
51
Rafael Espindolafe03fe92006-08-24 16:13:15 +000052// Operand for printing out a condition code.
53let PrintMethod = "printCCOperand" in
54 def CCOp : Operand<i32>;
55
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000056def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000057def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
58 [SDNPHasChain, SDNPOutFlag]>;
59def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
60 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000061
Rafael Espindola75269be2006-07-16 01:02:57 +000062def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
63def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
64 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000065def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
66 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000067
68def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000069def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +000070
Rafael Espindolad15c8922006-10-10 12:56:00 +000071def SDTarmfmstat : SDTypeProfile<0, 0, []>;
72def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
73
Rafael Espindolafe03fe92006-08-24 16:13:15 +000074def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +000075def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
76
Rafael Espindolad0dee772006-08-21 22:00:32 +000077def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
78def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola3874a162006-10-13 13:14:59 +000079def armcmpe : SDNode<"ARMISD::CMPE", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +000080
Rafael Espindolab5093882006-10-07 14:24:52 +000081def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +000082def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +000083def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +000084def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +000085def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +000086def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +000087def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +000088def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +000089
90def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindolaaa2a12f2006-10-06 20:33:26 +000091def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
92 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +000093
Rafael Espindolae04df412006-10-05 16:48:49 +000094def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
95def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
96
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000097def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
98 "!ADJCALLSTACKUP $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +000099 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000100
101def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
102 "!ADJCALLSTACKDOWN $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000103 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000104
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000105let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +0000106 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000107}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000108
Rafael Espindolabf8e7512006-08-16 14:43:33 +0000109let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000110 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
111}
Rafael Espindola75269be2006-07-16 01:02:57 +0000112
Rafael Espindola185c5c22006-07-11 11:36:48 +0000113def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000114 "ldr $dst, $addr",
Rafael Espindola185c5c22006-07-11 11:36:48 +0000115 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000116
Rafael Espindola8c41f992006-08-08 20:35:03 +0000117def str : InstARM<(ops IntRegs:$src, memri:$addr),
118 "str $src, $addr",
119 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000120
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000121def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
122 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000123
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000124def ADD : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolaa88966f2006-06-18 00:08:07 +0000125 "add $dst, $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000126 [(set IntRegs:$dst, (add IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola976c93a2006-07-21 12:26:16 +0000127
Rafael Espindola396b4a62006-10-09 17:18:28 +0000128def ADCS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
129 "adcs $dst, $a, $b",
130 [(set IntRegs:$dst, (adde IntRegs:$a, addr_mode1:$b))]>;
131
132def ADDS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
133 "adds $dst, $a, $b",
134 [(set IntRegs:$dst, (addc IntRegs:$a, addr_mode1:$b))]>;
135
Rafael Espindolac3ed77e2006-08-17 17:09:40 +0000136// "LEA" forms of add
137def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
138 "add $dst, ${addr:arith}",
139 [(set IntRegs:$dst, iaddr:$addr)]>;
140
141
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000142def SUB : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola976c93a2006-07-21 12:26:16 +0000143 "sub $dst, $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000144 [(set IntRegs:$dst, (sub IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola9d77f9f2006-08-21 13:58:59 +0000145
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000146def AND : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
147 "and $dst, $a, $b",
148 [(set IntRegs:$dst, (and IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolad11fb5d2006-09-08 17:36:23 +0000149
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000150def EOR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
151 "eor $dst, $a, $b",
152 [(set IntRegs:$dst, (xor IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolad11fb5d2006-09-08 17:36:23 +0000153
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000154def ORR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
155 "orr $dst, $a, $b",
156 [(set IntRegs:$dst, (or IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000157
Rafael Espindolad0dee772006-08-21 22:00:32 +0000158let isTwoAddress = 1 in {
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000159 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
160 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindola29e48752006-08-24 17:19:08 +0000161 "mov$cc $dst, $true",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000162 [(set IntRegs:$dst, (armselect addr_mode1:$true,
163 IntRegs:$false, imm:$cc))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000164}
165
Rafael Espindolac7829d62006-09-11 19:24:19 +0000166def MUL : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
167 "mul $dst, $a, $b",
168 [(set IntRegs:$dst, (mul IntRegs:$a, IntRegs:$b))]>;
169
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000170def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
171 "b$cc $dst",
172 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000173
Rafael Espindola778769a2006-09-08 12:47:03 +0000174def b : InstARM<(ops brtarget:$dst),
175 "b $dst",
176 [(br bb:$dst)]>;
177
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000178def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolad0dee772006-08-21 22:00:32 +0000179 "cmp $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000180 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000181
Rafael Espindolad15c8922006-10-10 12:56:00 +0000182// Floating Point Compare
Rafael Espindola3874a162006-10-13 13:14:59 +0000183def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
184 "fcmps $a, $b",
185 [(armcmp FPRegs:$a, FPRegs:$b)]>;
186
Rafael Espindolad15c8922006-10-10 12:56:00 +0000187def fcmpes : InstARM<(ops FPRegs:$a, FPRegs:$b),
188 "fcmpes $a, $b",
Rafael Espindola3874a162006-10-13 13:14:59 +0000189 [(armcmpe FPRegs:$a, FPRegs:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000190
Rafael Espindolad1a4ea42006-10-10 16:33:47 +0000191def fcmped : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
192 "fcmped $a, $b",
Rafael Espindola3874a162006-10-13 13:14:59 +0000193 [(armcmpe DFPRegs:$a, DFPRegs:$b)]>;
194
195def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
196 "fcmpd $a, $b",
Rafael Espindolad1a4ea42006-10-10 16:33:47 +0000197 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
198
Rafael Espindola53f78be2006-09-29 21:20:16 +0000199// Floating Point Conversion
200// We use bitconvert for moving the data between the register classes.
201// The format conversion is done with ARM specific nodes
202
203def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
204 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
205
206def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
207 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
208
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000209def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
210 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
211
Rafael Espindolae04df412006-10-05 16:48:49 +0000212def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
213 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
214
Rafael Espindola53f78be2006-09-29 21:20:16 +0000215def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
216 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000217
Rafael Espindola57d109f2006-10-10 18:55:14 +0000218def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
219 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
220
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000221def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
222 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000223
Rafael Espindola57d109f2006-10-10 18:55:14 +0000224def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
225 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
226
Rafael Espindolab5093882006-10-07 14:24:52 +0000227def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
228 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
229
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000230def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
231 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
232
Rafael Espindolab5093882006-10-07 14:24:52 +0000233def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
234 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
235
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000236def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
237 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
238
Rafael Espindola9e29ec32006-10-09 17:50:29 +0000239def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
240 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
241
242def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
243 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000244
Rafael Espindolad15c8922006-10-10 12:56:00 +0000245def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
246
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000247// Floating Point Arithmetic
248def FADDS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
249 "fadds $dst, $a, $b",
250 [(set FPRegs:$dst, (fadd FPRegs:$a, FPRegs:$b))]>;
251
252def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
253 "faddd $dst, $a, $b",
254 [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>;
255
Rafael Espindolab5f1ff332006-10-10 19:35:01 +0000256def FSUBS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
257 "fsubs $dst, $a, $b",
258 [(set FPRegs:$dst, (fsub FPRegs:$a, FPRegs:$b))]>;
259
260def FSUBD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
261 "fsubd $dst, $a, $b",
262 [(set DFPRegs:$dst, (fsub DFPRegs:$a, DFPRegs:$b))]>;
263
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000264def FMULS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
265 "fmuls $dst, $a, $b",
266 [(set FPRegs:$dst, (fmul FPRegs:$a, FPRegs:$b))]>;
267
268def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
269 "fmuld $dst, $a, $b",
270 [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>;
Rafael Espindola58c368b2006-10-07 14:03:39 +0000271
272
273// Floating Point Load
274def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr),
275 "flds $dst, $addr",
276 [(set FPRegs:$dst, (load IntRegs:$addr))]>;
277
278def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr),
279 "fldd $dst, $addr",
280 [(set DFPRegs:$dst, (load IntRegs:$addr))]>;