blob: 2254e7bc4778c9398afd7af5758375f75e0537e4 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcAsmPrinter.cpp - Sparc LLVM assembly writer ------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Chris Lattner158e1f52006-02-05 05:50:24 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains a printer that converts from our internal representation
10// of machine-dependent LLVM code to GAS-format SPARC assembly language.
11//
12//===----------------------------------------------------------------------===//
13
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000014#include "InstPrinter/SparcInstPrinter.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000015#include "MCTargetDesc/SparcMCExpr.h"
Benjamin Kramer07d106d2018-09-10 13:55:38 +000016#include "MCTargetDesc/SparcTargetStreamer.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000017#include "Sparc.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000018#include "SparcInstrInfo.h"
19#include "SparcTargetMachine.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000020#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000021#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000022#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000025#include "llvm/IR/Mangler.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000026#include "llvm/MC/MCAsmInfo.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000027#include "llvm/MC/MCContext.h"
28#include "llvm/MC/MCInst.h"
Chris Lattnerff68a422010-02-10 00:36:00 +000029#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000030#include "llvm/MC/MCSymbol.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000031#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000032#include "llvm/Support/raw_ostream.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000033using namespace llvm;
34
Chandler Carruth84e68b22014-04-22 02:41:26 +000035#define DEBUG_TYPE "asm-printer"
36
Chris Lattner1ef9cd42006-12-19 22:59:26 +000037namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000038 class SparcAsmPrinter : public AsmPrinter {
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000039 SparcTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +000040 return static_cast<SparcTargetStreamer &>(
Lang Hames9ff69c82015-04-24 19:11:51 +000041 *OutStreamer->getTargetStreamer());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000042 }
Bill Wendlingc5437ea2009-02-24 08:30:20 +000043 public:
David Blaikie94598322015-01-18 20:29:04 +000044 explicit SparcAsmPrinter(TargetMachine &TM,
45 std::unique_ptr<MCStreamer> Streamer)
46 : AsmPrinter(TM, std::move(Streamer)) {}
Chris Lattner158e1f52006-02-05 05:50:24 +000047
Mehdi Amini117296c2016-10-01 02:56:57 +000048 StringRef getPassName() const override { return "Sparc Assembly Printer"; }
Chris Lattner158e1f52006-02-05 05:50:24 +000049
Chris Lattner76c564b2010-04-04 04:47:45 +000050 void printOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
51 void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &OS,
Craig Topper062a2ba2014-04-25 05:30:21 +000052 const char *Modifier = nullptr);
Chris Lattner158e1f52006-02-05 05:50:24 +000053
Craig Topperb0c941b2014-04-29 07:57:13 +000054 void EmitFunctionBodyStart() override;
55 void EmitInstruction(const MachineInstr *MI) override;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000056
57 static const char *getRegisterName(unsigned RegNo) {
58 return SparcInstPrinter::getRegisterName(RegNo);
Chris Lattnerfd97a332010-01-28 01:48:52 +000059 }
Chris Lattner06c5eed2009-09-13 20:08:00 +000060
Anton Korobeynikov3db21732008-10-10 10:15:03 +000061 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000062 unsigned AsmVariant, const char *ExtraCode,
Craig Topperb0c941b2014-04-29 07:57:13 +000063 raw_ostream &O) override;
Anton Korobeynikov3db21732008-10-10 10:15:03 +000064 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000065 unsigned AsmVariant, const char *ExtraCode,
Craig Topperb0c941b2014-04-29 07:57:13 +000066 raw_ostream &O) override;
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000067
David Woodhousea86694c2014-01-28 23:38:16 +000068 void LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
69 const MCSubtargetInfo &STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000070
Chris Lattner158e1f52006-02-05 05:50:24 +000071 };
72} // end of anonymous namespace
73
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000074static MCOperand createSparcMCOperand(SparcMCExpr::VariantKind Kind,
75 MCSymbol *Sym, MCContext &OutContext) {
Jim Grosbach13760bd2015-05-30 01:25:56 +000076 const MCSymbolRefExpr *MCSym = MCSymbolRefExpr::create(Sym,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000077 OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +000078 const SparcMCExpr *expr = SparcMCExpr::create(Kind, MCSym, OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +000079 return MCOperand::createExpr(expr);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000080
81}
82static MCOperand createPCXCallOP(MCSymbol *Label,
83 MCContext &OutContext) {
84 return createSparcMCOperand(SparcMCExpr::VK_Sparc_None, Label, OutContext);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000085}
86
87static MCOperand createPCXRelExprOp(SparcMCExpr::VariantKind Kind,
88 MCSymbol *GOTLabel, MCSymbol *StartLabel,
89 MCSymbol *CurLabel,
90 MCContext &OutContext)
91{
Jim Grosbach13760bd2015-05-30 01:25:56 +000092 const MCSymbolRefExpr *GOT = MCSymbolRefExpr::create(GOTLabel, OutContext);
93 const MCSymbolRefExpr *Start = MCSymbolRefExpr::create(StartLabel,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000094 OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +000095 const MCSymbolRefExpr *Cur = MCSymbolRefExpr::create(CurLabel,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000096 OutContext);
97
Jim Grosbach13760bd2015-05-30 01:25:56 +000098 const MCBinaryExpr *Sub = MCBinaryExpr::createSub(Cur, Start, OutContext);
99 const MCBinaryExpr *Add = MCBinaryExpr::createAdd(GOT, Sub, OutContext);
100 const SparcMCExpr *expr = SparcMCExpr::create(Kind,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000101 Add, OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +0000102 return MCOperand::createExpr(expr);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000103}
104
105static void EmitCall(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000106 MCOperand &Callee,
107 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000108{
109 MCInst CallInst;
110 CallInst.setOpcode(SP::CALL);
111 CallInst.addOperand(Callee);
David Woodhousee6c13e42014-01-28 23:12:42 +0000112 OutStreamer.EmitInstruction(CallInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000113}
114
115static void EmitSETHI(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000116 MCOperand &Imm, MCOperand &RD,
117 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000118{
119 MCInst SETHIInst;
120 SETHIInst.setOpcode(SP::SETHIi);
121 SETHIInst.addOperand(RD);
122 SETHIInst.addOperand(Imm);
David Woodhousee6c13e42014-01-28 23:12:42 +0000123 OutStreamer.EmitInstruction(SETHIInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000124}
125
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000126static void EmitBinary(MCStreamer &OutStreamer, unsigned Opcode,
David Woodhousee6c13e42014-01-28 23:12:42 +0000127 MCOperand &RS1, MCOperand &Src2, MCOperand &RD,
128 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000129{
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000130 MCInst Inst;
131 Inst.setOpcode(Opcode);
132 Inst.addOperand(RD);
133 Inst.addOperand(RS1);
134 Inst.addOperand(Src2);
David Woodhousee6c13e42014-01-28 23:12:42 +0000135 OutStreamer.EmitInstruction(Inst, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000136}
137
138static void EmitOR(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000139 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
140 const MCSubtargetInfo &STI) {
141 EmitBinary(OutStreamer, SP::ORri, RS1, Imm, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000142}
143
Benjamin Kramerdb5122f2014-01-05 20:26:05 +0000144static void EmitADD(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000145 MCOperand &RS1, MCOperand &RS2, MCOperand &RD,
146 const MCSubtargetInfo &STI) {
147 EmitBinary(OutStreamer, SP::ADDrr, RS1, RS2, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000148}
149
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000150static void EmitSHL(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000151 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
152 const MCSubtargetInfo &STI) {
153 EmitBinary(OutStreamer, SP::SLLri, RS1, Imm, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000154}
155
156
157static void EmitHiLo(MCStreamer &OutStreamer, MCSymbol *GOTSym,
158 SparcMCExpr::VariantKind HiKind,
159 SparcMCExpr::VariantKind LoKind,
160 MCOperand &RD,
David Woodhousee6c13e42014-01-28 23:12:42 +0000161 MCContext &OutContext,
162 const MCSubtargetInfo &STI) {
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000163
164 MCOperand hi = createSparcMCOperand(HiKind, GOTSym, OutContext);
165 MCOperand lo = createSparcMCOperand(LoKind, GOTSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +0000166 EmitSETHI(OutStreamer, hi, RD, STI);
167 EmitOR(OutStreamer, RD, lo, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000168}
169
David Woodhousee6c13e42014-01-28 23:12:42 +0000170void SparcAsmPrinter::LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
171 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000172{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000173 MCSymbol *GOTLabel =
Jim Grosbach6f482002015-05-18 18:43:14 +0000174 OutContext.getOrCreateSymbol(Twine("_GLOBAL_OFFSET_TABLE_"));
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000175
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000176 const MachineOperand &MO = MI->getOperand(0);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000177 assert(MO.getReg() != SP::O7 &&
178 "%o7 is assigned as destination for getpcx!");
179
Jim Grosbache9119e42015-05-13 18:37:00 +0000180 MCOperand MCRegOP = MCOperand::createReg(MO.getReg());
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000181
182
Rafael Espindolacbfeb9f2016-06-27 18:37:44 +0000183 if (!isPositionIndependent()) {
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000184 // Just load the address of GOT to MCRegOP.
185 switch(TM.getCodeModel()) {
186 default:
187 llvm_unreachable("Unsupported absolute code model");
188 case CodeModel::Small:
Lang Hames9ff69c82015-04-24 19:11:51 +0000189 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000190 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000191 MCRegOP, OutContext, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000192 break;
193 case CodeModel::Medium: {
Lang Hames9ff69c82015-04-24 19:11:51 +0000194 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000195 SparcMCExpr::VK_Sparc_H44, SparcMCExpr::VK_Sparc_M44,
David Woodhousea86694c2014-01-28 23:38:16 +0000196 MCRegOP, OutContext, STI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000197 MCOperand imm = MCOperand::createExpr(MCConstantExpr::create(12,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000198 OutContext));
Lang Hames9ff69c82015-04-24 19:11:51 +0000199 EmitSHL(*OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000200 MCOperand lo = createSparcMCOperand(SparcMCExpr::VK_Sparc_L44,
201 GOTLabel, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000202 EmitOR(*OutStreamer, MCRegOP, lo, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000203 break;
204 }
205 case CodeModel::Large: {
Lang Hames9ff69c82015-04-24 19:11:51 +0000206 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000207 SparcMCExpr::VK_Sparc_HH, SparcMCExpr::VK_Sparc_HM,
David Woodhousea86694c2014-01-28 23:38:16 +0000208 MCRegOP, OutContext, STI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000209 MCOperand imm = MCOperand::createExpr(MCConstantExpr::create(32,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000210 OutContext));
Lang Hames9ff69c82015-04-24 19:11:51 +0000211 EmitSHL(*OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000212 // Use register %o7 to load the lower 32 bits.
Jim Grosbache9119e42015-05-13 18:37:00 +0000213 MCOperand RegO7 = MCOperand::createReg(SP::O7);
Lang Hames9ff69c82015-04-24 19:11:51 +0000214 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000215 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000216 RegO7, OutContext, STI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000217 EmitADD(*OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000218 }
219 }
220 return;
221 }
222
Jim Grosbach6f482002015-05-18 18:43:14 +0000223 MCSymbol *StartLabel = OutContext.createTempSymbol();
224 MCSymbol *EndLabel = OutContext.createTempSymbol();
225 MCSymbol *SethiLabel = OutContext.createTempSymbol();
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000226
Jim Grosbache9119e42015-05-13 18:37:00 +0000227 MCOperand RegO7 = MCOperand::createReg(SP::O7);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000228
229 // <StartLabel>:
230 // call <EndLabel>
231 // <SethiLabel>:
232 // sethi %hi(_GLOBAL_OFFSET_TABLE_+(<SethiLabel>-<StartLabel>)), <MO>
233 // <EndLabel>:
234 // or <MO>, %lo(_GLOBAL_OFFSET_TABLE_+(<EndLabel>-<StartLabel>))), <MO>
235 // add <MO>, %o7, <MO>
236
Lang Hames9ff69c82015-04-24 19:11:51 +0000237 OutStreamer->EmitLabel(StartLabel);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000238 MCOperand Callee = createPCXCallOP(EndLabel, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000239 EmitCall(*OutStreamer, Callee, STI);
240 OutStreamer->EmitLabel(SethiLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000241 MCOperand hiImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC22,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000242 GOTLabel, StartLabel, SethiLabel,
243 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000244 EmitSETHI(*OutStreamer, hiImm, MCRegOP, STI);
245 OutStreamer->EmitLabel(EndLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000246 MCOperand loImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC10,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000247 GOTLabel, StartLabel, EndLabel,
248 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000249 EmitOR(*OutStreamer, MCRegOP, loImm, MCRegOP, STI);
250 EmitADD(*OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000251}
252
253void SparcAsmPrinter::EmitInstruction(const MachineInstr *MI)
254{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000255
256 switch (MI->getOpcode()) {
257 default: break;
258 case TargetOpcode::DBG_VALUE:
259 // FIXME: Debug Value.
260 return;
261 case SP::GETPCX:
David Woodhousee6c13e42014-01-28 23:12:42 +0000262 LowerGETPCXAndEmitMCInsts(MI, getSubtargetInfo());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000263 return;
264 }
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000265 MachineBasicBlock::const_instr_iterator I = MI->getIterator();
266 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000267 do {
268 MCInst TmpInst;
Duncan P. N. Exon Smithc3f79882015-10-20 00:59:43 +0000269 LowerSparcMachineInstrToMCInst(&*I, TmpInst, *this);
Lang Hames9ff69c82015-04-24 19:11:51 +0000270 EmitToStreamer(*OutStreamer, TmpInst);
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000271 } while ((++I != E) && I->isInsideBundle()); // Delay slot check.
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000272}
Chris Lattner158e1f52006-02-05 05:50:24 +0000273
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000274void SparcAsmPrinter::EmitFunctionBodyStart() {
Eric Christopherf5e94062015-01-30 23:46:43 +0000275 if (!MF->getSubtarget<SparcSubtarget>().is64Bit())
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000276 return;
277
278 const MachineRegisterInfo &MRI = MF->getRegInfo();
279 const unsigned globalRegs[] = { SP::G2, SP::G3, SP::G6, SP::G7, 0 };
280 for (unsigned i = 0; globalRegs[i] != 0; ++i) {
281 unsigned reg = globalRegs[i];
Venkatraman Govindarajuf79528c2013-11-24 18:41:49 +0000282 if (MRI.use_empty(reg))
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000283 continue;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000284
285 if (reg == SP::G6 || reg == SP::G7)
286 getTargetStreamer().emitSparcRegisterIgnore(reg);
287 else
288 getTargetStreamer().emitSparcRegisterScratch(reg);
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000289 }
290}
291
Chris Lattner76c564b2010-04-04 04:47:45 +0000292void SparcAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
293 raw_ostream &O) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000294 const DataLayout &DL = getDataLayout();
Chris Lattner158e1f52006-02-05 05:50:24 +0000295 const MachineOperand &MO = MI->getOperand (opNum);
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000296 SparcMCExpr::VariantKind TF = (SparcMCExpr::VariantKind) MO.getTargetFlags();
297
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000298#ifndef NDEBUG
299 // Verify the target flags.
300 if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
301 if (MI->getOpcode() == SP::CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000302 assert(TF == SparcMCExpr::VK_Sparc_None &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000303 "Cannot handle target flags on call address");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000304 else if (MI->getOpcode() == SP::SETHIi || MI->getOpcode() == SP::SETHIXi)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000305 assert((TF == SparcMCExpr::VK_Sparc_HI
306 || TF == SparcMCExpr::VK_Sparc_H44
307 || TF == SparcMCExpr::VK_Sparc_HH
308 || TF == SparcMCExpr::VK_Sparc_TLS_GD_HI22
309 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_HI22
310 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_HIX22
311 || TF == SparcMCExpr::VK_Sparc_TLS_IE_HI22
312 || TF == SparcMCExpr::VK_Sparc_TLS_LE_HIX22) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000313 "Invalid target flags for address operand on sethi");
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000314 else if (MI->getOpcode() == SP::TLS_CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000315 assert((TF == SparcMCExpr::VK_Sparc_None
316 || TF == SparcMCExpr::VK_Sparc_TLS_GD_CALL
317 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_CALL) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000318 "Cannot handle target flags on tls call address");
319 else if (MI->getOpcode() == SP::TLS_ADDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000320 assert((TF == SparcMCExpr::VK_Sparc_TLS_GD_ADD
321 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_ADD
322 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_ADD
323 || TF == SparcMCExpr::VK_Sparc_TLS_IE_ADD) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000324 "Cannot handle target flags on add for TLS");
325 else if (MI->getOpcode() == SP::TLS_LDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000326 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LD &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000327 "Cannot handle target flags on ld for TLS");
328 else if (MI->getOpcode() == SP::TLS_LDXrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000329 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LDX &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000330 "Cannot handle target flags on ldx for TLS");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000331 else if (MI->getOpcode() == SP::XORri || MI->getOpcode() == SP::XORXri)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000332 assert((TF == SparcMCExpr::VK_Sparc_TLS_LDO_LOX10
333 || TF == SparcMCExpr::VK_Sparc_TLS_LE_LOX10) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000334 "Cannot handle target flags on xor for TLS");
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000335 else
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000336 assert((TF == SparcMCExpr::VK_Sparc_LO
337 || TF == SparcMCExpr::VK_Sparc_M44
338 || TF == SparcMCExpr::VK_Sparc_L44
339 || TF == SparcMCExpr::VK_Sparc_HM
340 || TF == SparcMCExpr::VK_Sparc_TLS_GD_LO10
341 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_LO10
342 || TF == SparcMCExpr::VK_Sparc_TLS_IE_LO10 ) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000343 "Invalid target flags for small address operand");
Chris Lattner158e1f52006-02-05 05:50:24 +0000344 }
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000345#endif
346
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000347
348 bool CloseParen = SparcMCExpr::printVariantKind(O, TF);
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000349
Chris Lattner158e1f52006-02-05 05:50:24 +0000350 switch (MO.getType()) {
Chris Lattner10b71c02006-05-04 18:05:43 +0000351 case MachineOperand::MO_Register:
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000352 O << "%" << StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattner158e1f52006-02-05 05:50:24 +0000353 break;
354
Chris Lattnerfef7a2d2006-05-04 17:21:20 +0000355 case MachineOperand::MO_Immediate:
Chris Lattner5c463782007-12-30 20:49:49 +0000356 O << (int)MO.getImm();
Chris Lattner158e1f52006-02-05 05:50:24 +0000357 break;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000358 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000359 MO.getMBB()->getSymbol()->print(O, MAI);
Chris Lattner158e1f52006-02-05 05:50:24 +0000360 return;
Chris Lattner158e1f52006-02-05 05:50:24 +0000361 case MachineOperand::MO_GlobalAddress:
Matt Arsenault8b643552015-06-09 00:31:39 +0000362 getSymbol(MO.getGlobal())->print(O, MAI);
Chris Lattner158e1f52006-02-05 05:50:24 +0000363 break;
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +0000364 case MachineOperand::MO_BlockAddress:
365 O << GetBlockAddressSymbol(MO.getBlockAddress())->getName();
366 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000367 case MachineOperand::MO_ExternalSymbol:
368 O << MO.getSymbolName();
369 break;
370 case MachineOperand::MO_ConstantPoolIndex:
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000371 O << DL.getPrivateGlobalPrefix() << "CPI" << getFunctionNumber() << "_"
Chris Lattnera5bb3702007-12-30 23:10:15 +0000372 << MO.getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +0000373 break;
Chris Dewhurst9013d062016-05-26 07:28:31 +0000374 case MachineOperand::MO_Metadata:
375 MO.getMetadata()->printAsOperand(O, MMI->getModule());
376 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000377 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000378 llvm_unreachable("<unknown operand type>");
Chris Lattner158e1f52006-02-05 05:50:24 +0000379 }
380 if (CloseParen) O << ")";
381}
382
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000383void SparcAsmPrinter::printMemOperand(const MachineInstr *MI, int opNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000384 raw_ostream &O, const char *Modifier) {
385 printOperand(MI, opNum, O);
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000386
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000387 // If this is an ADD operand, emit it like normal operands.
388 if (Modifier && !strcmp(Modifier, "arith")) {
389 O << ", ";
Chris Lattner76c564b2010-04-04 04:47:45 +0000390 printOperand(MI, opNum+1, O);
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000391 return;
392 }
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000393
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000394 if (MI->getOperand(opNum+1).isReg() &&
Chris Lattner158e1f52006-02-05 05:50:24 +0000395 MI->getOperand(opNum+1).getReg() == SP::G0)
396 return; // don't print "+%g0"
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000397 if (MI->getOperand(opNum+1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +0000398 MI->getOperand(opNum+1).getImm() == 0)
Chris Lattner158e1f52006-02-05 05:50:24 +0000399 return; // don't print "+0"
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000400
Chris Lattner158e1f52006-02-05 05:50:24 +0000401 O << "+";
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000402 printOperand(MI, opNum+1, O);
Chris Lattner158e1f52006-02-05 05:50:24 +0000403}
404
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000405/// PrintAsmOperand - Print out an operand for an inline asm expression.
406///
407bool SparcAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
408 unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000409 const char *ExtraCode,
410 raw_ostream &O) {
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000411 if (ExtraCode && ExtraCode[0]) {
412 if (ExtraCode[1] != 0) return true; // Unknown modifier.
413
414 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000415 default:
416 // See if this is a generic print operand
417 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
Chris Dewhurst9013d062016-05-26 07:28:31 +0000418 case 'f':
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000419 case 'r':
420 break;
421 }
422 }
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000423
Chris Lattner76c564b2010-04-04 04:47:45 +0000424 printOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000425
426 return false;
427}
428
429bool SparcAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Chris Lattner3bb09762010-04-04 05:29:35 +0000430 unsigned OpNo, unsigned AsmVariant,
431 const char *ExtraCode,
432 raw_ostream &O) {
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000433 if (ExtraCode && ExtraCode[0])
434 return true; // Unknown modifier
435
436 O << '[';
Chris Lattner76c564b2010-04-04 04:47:45 +0000437 printMemOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000438 O << ']';
439
440 return false;
441}
Douglas Gregor1b731d52009-06-16 20:12:29 +0000442
Bob Wilson5a495fe2009-06-23 23:59:40 +0000443// Force static initialization.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000444extern "C" void LLVMInitializeSparcAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000445 RegisterAsmPrinter<SparcAsmPrinter> X(getTheSparcTarget());
446 RegisterAsmPrinter<SparcAsmPrinter> Y(getTheSparcV9Target());
447 RegisterAsmPrinter<SparcAsmPrinter> Z(getTheSparcelTarget());
Daniel Dunbare8338102009-07-15 20:24:03 +0000448}