blob: a00cdaa8422e67306d846f5bf0a91b47d52361c6 [file] [log] [blame]
Changpeng Fangb28fe032016-09-01 17:54:54 +00001//===-- MIMGInstructions.td - MIMG Instruction Defintions -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10class MIMG_Mask <string op, int channels> {
11 string Op = op;
12 int Channels = channels;
13}
14
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +000015class MIMG_Atomic_Size <string op, bit is32Bit> {
16 string Op = op;
17 int AtomicSize = !if(is32Bit, 1, 2);
18}
19
Changpeng Fangb28fe032016-09-01 17:54:54 +000020class mimg <bits<7> si, bits<7> vi = si> {
21 field bits<7> SI = si;
22 field bits<7> VI = vi;
23}
24
25class MIMG_Helper <dag outs, dag ins, string asm,
26 string dns=""> : MIMG<outs, ins, asm,[]> {
27 let mayLoad = 1;
28 let mayStore = 0;
29 let hasPostISelHook = 1;
30 let DecoderNamespace = dns;
31 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
32 let AsmMatchConverter = "cvtMIMG";
Tom Stellard244891d2016-12-20 15:52:17 +000033 let usesCustomInserter = 1;
Marek Olsakb83f5c92017-07-04 14:43:38 +000034 let SchedRW = [WriteVMEM];
Changpeng Fangb28fe032016-09-01 17:54:54 +000035}
36
37class MIMG_NoSampler_Helper <bits<7> op, string asm,
38 RegisterClass dst_rc,
39 RegisterClass addr_rc,
Changpeng Fang4737e892018-01-18 22:08:53 +000040 bit d16_bit=0,
Changpeng Fangb28fe032016-09-01 17:54:54 +000041 string dns=""> : MIMG_Helper <
42 (outs dst_rc:$vdata),
43 (ins addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000044 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000045 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +000046 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +000047 dns>, MIMGe<op> {
48 let ssamp = 0;
Changpeng Fang4737e892018-01-18 22:08:53 +000049 let D16 = d16;
50}
51
52multiclass MIMG_NoSampler_Src_Helper_Helper <bits<7> op, string asm,
53 RegisterClass dst_rc,
54 int channels, bit d16_bit,
55 string suffix> {
56 def _V1 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32, d16_bit,
57 !if(!eq(channels, 1), "AMDGPU", "")>,
58 MIMG_Mask<asm#"_V1"#suffix, channels>;
59 def _V2 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64, d16_bit>,
60 MIMG_Mask<asm#"_V2"#suffix, channels>;
61 def _V4 # suffix : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128, d16_bit>,
62 MIMG_Mask<asm#"_V4"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +000063}
64
65multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
66 RegisterClass dst_rc,
67 int channels> {
Changpeng Fang4737e892018-01-18 22:08:53 +000068 defm : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 0, "">;
69
70 let d16 = 1 in {
71 let SubtargetPredicate = HasPackedD16VMem in {
72 defm : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 1, "_D16">;
73 } // End HasPackedD16VMem.
74
75 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
76 defm : MIMG_NoSampler_Src_Helper_Helper <op, asm, dst_rc, channels, 1, "_D16_gfx80">;
77 } // End HasUnpackedD16VMem.
78 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +000079}
80
81multiclass MIMG_NoSampler <bits<7> op, string asm> {
82 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
83 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
84 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
85 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
86}
87
88class MIMG_Store_Helper <bits<7> op, string asm,
89 RegisterClass data_rc,
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000090 RegisterClass addr_rc,
Changpeng Fang4737e892018-01-18 22:08:53 +000091 bit d16_bit=0,
Matt Arsenaultcad7fa82017-12-13 21:07:51 +000092 string dns = ""> : MIMG_Helper <
Changpeng Fangb28fe032016-09-01 17:54:54 +000093 (outs),
94 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000095 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000096 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +000097 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""), dns>, MIMGe<op> {
Changpeng Fangb28fe032016-09-01 17:54:54 +000098 let ssamp = 0;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +000099 let mayLoad = 0;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000100 let mayStore = 1;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000101 let hasSideEffects = 0;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000102 let hasPostISelHook = 0;
103 let DisableWQM = 1;
Changpeng Fang4737e892018-01-18 22:08:53 +0000104 let D16 = d16;
105}
106
107multiclass MIMG_Store_Addr_Helper_Helper <bits<7> op, string asm,
108 RegisterClass data_rc,
109 int channels, bit d16_bit,
110 string suffix> {
111 def _V1 # suffix : MIMG_Store_Helper <op, asm, data_rc, VGPR_32, d16_bit,
112 !if(!eq(channels, 1), "AMDGPU", "")>,
113 MIMG_Mask<asm#"_V1"#suffix, channels>;
114 def _V2 # suffix : MIMG_Store_Helper <op, asm, data_rc, VReg_64, d16_bit>,
115 MIMG_Mask<asm#"_V2"#suffix, channels>;
116 def _V4 # suffix : MIMG_Store_Helper <op, asm, data_rc, VReg_128, d16_bit>,
117 MIMG_Mask<asm#"_V4"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000118}
119
120multiclass MIMG_Store_Addr_Helper <bits<7> op, string asm,
121 RegisterClass data_rc,
122 int channels> {
Changpeng Fang4737e892018-01-18 22:08:53 +0000123 defm : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 0, "">;
124
125 let d16 = 1 in {
126 let SubtargetPredicate = HasPackedD16VMem in {
127 defm : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 1, "_D16">;
128 } // End HasPackedD16VMem.
129
130 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
131 defm : MIMG_Store_Addr_Helper_Helper <op, asm, data_rc, channels, 1, "_D16_gfx80">;
132 } // End HasUnpackedD16VMem.
133 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000134}
135
136multiclass MIMG_Store <bits<7> op, string asm> {
137 defm _V1 : MIMG_Store_Addr_Helper <op, asm, VGPR_32, 1>;
138 defm _V2 : MIMG_Store_Addr_Helper <op, asm, VReg_64, 2>;
139 defm _V3 : MIMG_Store_Addr_Helper <op, asm, VReg_96, 3>;
140 defm _V4 : MIMG_Store_Addr_Helper <op, asm, VReg_128, 4>;
141}
142
143class MIMG_Atomic_Helper <string asm, RegisterClass data_rc,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000144 RegisterClass addr_rc, string dns="",
145 bit enableDasm = 0> : MIMG_Helper <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000146 (outs data_rc:$vdst),
147 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000148 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000149 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000150 asm#" $vdst, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da",
151 !if(enableDasm, dns, "")> {
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000152 let mayLoad = 1;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000153 let mayStore = 1;
Matt Arsenaultd94b63d2017-12-29 17:18:18 +0000154 let hasSideEffects = 1; // FIXME: Remove this
Changpeng Fangb28fe032016-09-01 17:54:54 +0000155 let hasPostISelHook = 0;
156 let DisableWQM = 1;
157 let Constraints = "$vdst = $vdata";
158 let AsmMatchConverter = "cvtMIMGAtomic";
159}
160
161class MIMG_Atomic_Real_si<mimg op, string name, string asm,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000162 RegisterClass data_rc, RegisterClass addr_rc, bit enableDasm> :
163 MIMG_Atomic_Helper<asm, data_rc, addr_rc, "SICI", enableDasm>,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000164 SIMCInstr<name, SIEncodingFamily.SI>,
165 MIMGe<op.SI> {
166 let isCodeGenOnly = 0;
167 let AssemblerPredicates = [isSICI];
Changpeng Fangb28fe032016-09-01 17:54:54 +0000168 let DisableDecoder = DisableSIDecoder;
169}
170
171class MIMG_Atomic_Real_vi<mimg op, string name, string asm,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000172 RegisterClass data_rc, RegisterClass addr_rc, bit enableDasm> :
173 MIMG_Atomic_Helper<asm, data_rc, addr_rc, "VI", enableDasm>,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000174 SIMCInstr<name, SIEncodingFamily.VI>,
175 MIMGe<op.VI> {
176 let isCodeGenOnly = 0;
177 let AssemblerPredicates = [isVI];
Changpeng Fangb28fe032016-09-01 17:54:54 +0000178 let DisableDecoder = DisableVIDecoder;
179}
180
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000181multiclass MIMG_Atomic_Helper_m <mimg op,
182 string name,
183 string asm,
184 string key,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000185 RegisterClass data_rc,
186 RegisterClass addr_rc,
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000187 bit is32Bit,
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000188 bit enableDasm = 0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000189 let isPseudo = 1, isCodeGenOnly = 1 in {
190 def "" : MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
191 SIMCInstr<name, SIEncodingFamily.NONE>;
192 }
193
194 let ssamp = 0 in {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000195 def _si : MIMG_Atomic_Real_si<op, name, asm, data_rc, addr_rc, enableDasm>,
196 MIMG_Atomic_Size<key # "_si", is32Bit>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000197
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000198 def _vi : MIMG_Atomic_Real_vi<op, name, asm, data_rc, addr_rc, enableDasm>,
199 MIMG_Atomic_Size<key # "_vi", is32Bit>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000200 }
201}
202
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000203multiclass MIMG_Atomic_Addr_Helper_m <mimg op,
204 string name,
205 string asm,
206 RegisterClass data_rc,
207 bit is32Bit,
208 bit enableDasm = 0> {
Dmitry Preobrazhensky6cb42e72018-01-26 14:07:38 +0000209 // _V* variants have different address size, but the size is not encoded.
210 // So only one variant can be disassembled. V1 looks the safest to decode.
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000211 defm _V1 : MIMG_Atomic_Helper_m <op, name # "_V1", asm, asm # "_V1", data_rc, VGPR_32, is32Bit, enableDasm>;
212 defm _V2 : MIMG_Atomic_Helper_m <op, name # "_V2", asm, asm # "_V2", data_rc, VReg_64, is32Bit>;
213 defm _V4 : MIMG_Atomic_Helper_m <op, name # "_V3", asm, asm # "_V3", data_rc, VReg_128, is32Bit>;
214}
215
216multiclass MIMG_Atomic <mimg op, string asm,
217 RegisterClass data_rc_32 = VGPR_32, // 32-bit atomics
218 RegisterClass data_rc_64 = VReg_64> { // 64-bit atomics
219 // _V* variants have different dst size, but the size is encoded implicitly,
220 // using dmask and tfe. Only 32-bit variant is registered with disassembler.
221 // Other variants are reconstructed by disassembler using dmask and tfe.
222 defm _V1 : MIMG_Atomic_Addr_Helper_m <op, asm # "_V1", asm, data_rc_32, 1, 1>;
223 defm _V2 : MIMG_Atomic_Addr_Helper_m <op, asm # "_V2", asm, data_rc_64, 0>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000224}
225
226class MIMG_Sampler_Helper <bits<7> op, string asm,
227 RegisterClass dst_rc,
228 RegisterClass src_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000229 bit wqm,
Changpeng Fang4737e892018-01-18 22:08:53 +0000230 bit d16_bit=0,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000231 string dns=""> : MIMG_Helper <
232 (outs dst_rc:$vdata),
233 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000234 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000235 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +0000236 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +0000237 dns>, MIMGe<op> {
238 let WQM = wqm;
Changpeng Fang4737e892018-01-18 22:08:53 +0000239 let D16 = d16;
240}
241
242multiclass MIMG_Sampler_Src_Helper_Helper <bits<7> op, string asm,
243 RegisterClass dst_rc,
244 int channels, bit wqm,
245 bit d16_bit, string suffix> {
246 def _V1 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm, d16_bit,
247 !if(!eq(channels, 1), "AMDGPU", "")>,
248 MIMG_Mask<asm#"_V1"#suffix, channels>;
249 def _V2 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm, d16_bit>,
250 MIMG_Mask<asm#"_V2"#suffix, channels>;
251 def _V4 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm, d16_bit>,
252 MIMG_Mask<asm#"_V4"#suffix, channels>;
253 def _V8 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm, d16_bit>,
254 MIMG_Mask<asm#"_V8"#suffix, channels>;
255 def _V16 # suffix : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm, d16_bit>,
256 MIMG_Mask<asm#"_V16"#suffix, channels>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000257}
258
259multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
260 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000261 int channels, bit wqm> {
Changpeng Fang4737e892018-01-18 22:08:53 +0000262 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 0, "">;
263
264 let d16 = 1 in {
265 let SubtargetPredicate = HasPackedD16VMem in {
266 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 1, "_D16">;
267 } // End HasPackedD16VMem.
268
269 let SubtargetPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
270 defm : MIMG_Sampler_Src_Helper_Helper <op, asm, dst_rc, channels, wqm, 1, "_D16_gfx80">;
271 } // End HasUnpackedD16VMem.
272 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000273}
274
Sam Koltonc01faa32016-11-15 13:39:07 +0000275multiclass MIMG_Sampler <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000276 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, wqm>;
277 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, wqm>;
278 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, wqm>;
279 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, wqm>;
280}
281
282multiclass MIMG_Sampler_WQM <bits<7> op, string asm> : MIMG_Sampler<op, asm, 1>;
283
284class MIMG_Gather_Helper <bits<7> op, string asm,
285 RegisterClass dst_rc,
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000286 RegisterClass src_rc,
287 bit wqm,
288 bit d16_bit=0,
289 string dns=""> : MIMG <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000290 (outs dst_rc:$vdata),
291 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000292 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000293 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
Changpeng Fang4737e892018-01-18 22:08:53 +0000294 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da"#!if(d16_bit, " d16", ""),
Changpeng Fangb28fe032016-09-01 17:54:54 +0000295 []>, MIMGe<op> {
296 let mayLoad = 1;
297 let mayStore = 0;
298
299 // DMASK was repurposed for GATHER4. 4 components are always
300 // returned and DMASK works like a swizzle - it selects
301 // the component to fetch. The only useful DMASK values are
302 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
303 // (red,red,red,red) etc.) The ISA document doesn't mention
304 // this.
305 // Therefore, disable all code which updates DMASK by setting this:
306 let Gather4 = 1;
307 let hasPostISelHook = 0;
308 let WQM = wqm;
Changpeng Fang4737e892018-01-18 22:08:53 +0000309 let D16 = d16;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000310
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000311 let DecoderNamespace = dns;
312 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
Changpeng Fangb28fe032016-09-01 17:54:54 +0000313}
314
Changpeng Fang4737e892018-01-18 22:08:53 +0000315
Changpeng Fangb28fe032016-09-01 17:54:54 +0000316multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
317 RegisterClass dst_rc,
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000318 bit wqm, bit d16_bit,
319 string prefix,
320 string suffix> {
321 def prefix # _V1 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm, d16_bit, "AMDGPU">;
322 def prefix # _V2 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm, d16_bit>;
323 def prefix # _V4 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm, d16_bit>;
324 def prefix # _V8 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm, d16_bit>;
325 def prefix # _V16 # suffix : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm, d16_bit>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000326}
327
Sam Koltonc01faa32016-11-15 13:39:07 +0000328multiclass MIMG_Gather <bits<7> op, string asm, bit wqm=0> {
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000329 defm : MIMG_Gather_Src_Helper<op, asm, VReg_128, wqm, 0, "_V4", "">;
330
331 let d16 = 1 in {
332 let AssemblerPredicate = HasPackedD16VMem in {
333 defm : MIMG_Gather_Src_Helper<op, asm, VReg_64, wqm, 1, "_V2", "_D16">;
334 } // End HasPackedD16VMem.
335
336 let AssemblerPredicate = HasUnpackedD16VMem, DecoderNamespace = "GFX80_UNPACKED" in {
337 defm : MIMG_Gather_Src_Helper<op, asm, VReg_128, wqm, 1, "_V4", "_D16_gfx80">;
338 } // End HasUnpackedD16VMem.
339 } // End d16 = 1.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000340}
341
342multiclass MIMG_Gather_WQM <bits<7> op, string asm> : MIMG_Gather<op, asm, 1>;
343
344//===----------------------------------------------------------------------===//
345// MIMG Instructions
346//===----------------------------------------------------------------------===//
347let SubtargetPredicate = isGCN in {
348defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
349defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
350//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
351//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
352//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
353//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
354defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
355defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
356//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
357//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
Matt Arsenault856777d2017-12-08 20:00:57 +0000358
359let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000360defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000361}
362
Changpeng Fangb28fe032016-09-01 17:54:54 +0000363defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000364defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64, VReg_128>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000365defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
366defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
367//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
368defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
369defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
370defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
371defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
372defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
373defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
374defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
375defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
376defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
377//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
378//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
379//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
380defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
381defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
382defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
383defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
384defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
385defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
386defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
387defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
388defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
389defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
390defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
391defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
392defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
393defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
394defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
395defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
396defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
397defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
398defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
399defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
400defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
401defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
402defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
403defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
404defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
405defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
406defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
407defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
408defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
409defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
410defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
411defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
412defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
413defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
414defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
415defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
416defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
417defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
418defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
419defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
420defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
421defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
422defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
423defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
424defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
425defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
426defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
427defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
428defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
429defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
430defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
431defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
432defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
433defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
434defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
435defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000436
437let mayLoad = 0, mayStore = 0 in {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000438defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
Matt Arsenault856777d2017-12-08 20:00:57 +0000439}
440
Changpeng Fangb28fe032016-09-01 17:54:54 +0000441defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
442defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
443defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
444defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
445defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
446defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
447defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
448defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
449//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
450//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
451}
452
453/********** ======================= **********/
454/********** Image sampling patterns **********/
455/********** ======================= **********/
456
Changpeng Fang4737e892018-01-18 22:08:53 +0000457// ImageSample for amdgcn
Changpeng Fangb28fe032016-09-01 17:54:54 +0000458// TODO:
Changpeng Fang4737e892018-01-18 22:08:53 +0000459// 1. Handle v4i32 rsrc type (Register Class for the instruction to be SReg_128).
460// 2. Add A16 support when we pass address of half type.
461multiclass ImageSamplePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000462 def : GCNPat<
Changpeng Fang8236fe12016-11-14 18:33:18 +0000463 (dt (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i1:$unorm, i1:$glc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000464 i1:$slc, i1:$lwe, i1:$da)),
465 (opcode $addr, $rsrc, $sampler,
466 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
467 0, 0, (as_i1imm $lwe), (as_i1imm $da))
468 >;
469}
470
Changpeng Fang4737e892018-01-18 22:08:53 +0000471multiclass ImageSampleDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
472 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, f32>;
473 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2f32>;
474 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4f32>;
475 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V8 # suffix), dt, v8f32>;
476 defm : ImageSamplePattern<name, !cast<MIMG>(opcode # _V16 # suffix), dt, v16f32>;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000477}
478
Changpeng Fang4737e892018-01-18 22:08:53 +0000479// ImageSample patterns.
480multiclass ImageSamplePatterns<SDPatternOperator name, string opcode> {
481 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f32>;
482 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
483 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
484
485 let SubtargetPredicate = HasUnpackedD16VMem in {
486 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
487 } // End HasUnpackedD16VMem.
488
489 let SubtargetPredicate = HasPackedD16VMem in {
490 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
491 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
492 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000493}
494
Changpeng Fang4737e892018-01-18 22:08:53 +0000495// ImageSample alternative patterns for illegal vector half Types.
496multiclass ImageSampleAltPatterns<SDPatternOperator name, string opcode> {
497 let SubtargetPredicate = HasUnpackedD16VMem in {
498 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
499 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
500 } // End HasUnpackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000501
Changpeng Fang4737e892018-01-18 22:08:53 +0000502 let SubtargetPredicate = HasPackedD16VMem in {
503 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
504 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
505 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000506}
507
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000508// ImageGather4 patterns.
509multiclass ImageGather4Patterns<SDPatternOperator name, string opcode> {
510 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
511}
512
513// ImageGather4 alternative patterns for illegal vector half Types.
514multiclass ImageGather4AltPatterns<SDPatternOperator name, string opcode> {
515 let SubtargetPredicate = HasUnpackedD16VMem in {
516 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
517 } // End HasUnpackedD16VMem.
518
519 let SubtargetPredicate = HasPackedD16VMem in {
520 defm : ImageSampleDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
521 } // End HasPackedD16VMem.
522}
523
Changpeng Fang4737e892018-01-18 22:08:53 +0000524// ImageLoad for amdgcn.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000525multiclass ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000526 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000527 (dt (name vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc, i1:$lwe,
Tom Stellardfac248c2016-10-12 16:35:29 +0000528 i1:$da)),
529 (opcode $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000530 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000531 0, 0, (as_i1imm $lwe), (as_i1imm $da))
532 >;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000533}
534
Changpeng Fang4737e892018-01-18 22:08:53 +0000535multiclass ImageLoadDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
536 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, i32>;
537 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2i32>;
538 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4i32>;
Tom Stellardfac248c2016-10-12 16:35:29 +0000539}
540
Changpeng Fang4737e892018-01-18 22:08:53 +0000541// ImageLoad patterns.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000542// TODO: support v3f32.
543multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
544 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f32>;
545 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
546 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fang4737e892018-01-18 22:08:53 +0000547
548 let SubtargetPredicate = HasUnpackedD16VMem in {
549 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
550 } // End HasUnpackedD16VMem.
551
552 let SubtargetPredicate = HasPackedD16VMem in {
553 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
554 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
555 } // End HasPackedD16VMem.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000556}
557
Changpeng Fang4737e892018-01-18 22:08:53 +0000558// ImageLoad alternative patterns for illegal vector half Types.
559multiclass ImageLoadAltPatterns<SDPatternOperator name, string opcode> {
560 let SubtargetPredicate = HasUnpackedD16VMem in {
561 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
562 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
563 } // End HasUnPackedD16VMem.
564
565 let SubtargetPredicate = HasPackedD16VMem in {
566 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
567 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
568 } // End HasPackedD16VMem.
569}
570
571// ImageStore for amdgcn.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000572multiclass ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000573 def : GCNPat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000574 (name dt:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc,
Tom Stellardfac248c2016-10-12 16:35:29 +0000575 i1:$lwe, i1:$da),
576 (opcode $data, $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000577 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000578 0, 0, (as_i1imm $lwe), (as_i1imm $da))
579 >;
580}
Changpeng Fangb28fe032016-09-01 17:54:54 +0000581
Changpeng Fang4737e892018-01-18 22:08:53 +0000582multiclass ImageStoreDataPatterns<SDPatternOperator name, string opcode, ValueType dt, string suffix = ""> {
583 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V1 # suffix), dt, i32>;
584 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V2 # suffix), dt, v2i32>;
585 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V4 # suffix), dt, v4i32>;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000586}
587
Changpeng Fang4737e892018-01-18 22:08:53 +0000588// ImageStore patterns.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000589// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000590multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000591 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f32>;
592 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
593 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fang4737e892018-01-18 22:08:53 +0000594
595 let SubtargetPredicate = HasUnpackedD16VMem in {
596 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16_gfx80">;
597 } // End HasUnpackedD16VMem.
598
599 let SubtargetPredicate = HasPackedD16VMem in {
600 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f16, "_D16">;
601 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), v2f16, "_D16">;
602 } // End HasPackedD16VMem.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000603}
604
Changpeng Fang4737e892018-01-18 22:08:53 +0000605// ImageStore alternative patterns.
606multiclass ImageStoreAltPatterns<SDPatternOperator name, string opcode> {
607 let SubtargetPredicate = HasUnpackedD16VMem in {
608 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16_gfx80">;
609 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4i32, "_D16_gfx80">;
610 } // End HasUnpackedD16VMem.
611
612 let SubtargetPredicate = HasPackedD16VMem in {
613 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), i32, "_D16">;
614 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2i32, "_D16">;
615 } // End HasPackedD16VMem.
616}
617
618// ImageAtomic for amdgcn.
Matt Arsenault90c75932017-10-03 00:06:41 +0000619class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000620 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
621 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
622>;
623
Changpeng Fang4737e892018-01-18 22:08:53 +0000624// ImageAtomic patterns.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000625multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000626 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V1), i32>;
627 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V2), v2i32>;
628 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1_V4), v4i32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000629}
630
Changpeng Fang4737e892018-01-18 22:08:53 +0000631// ImageAtomicCmpSwap for amdgcn.
Matt Arsenault90c75932017-10-03 00:06:41 +0000632class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000633 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
634 imm:$r128, imm:$da, imm:$slc),
635 (EXTRACT_SUBREG
636 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
637 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
638 sub0)
639>;
640
Changpeng Fangb28fe032016-09-01 17:54:54 +0000641// ======= amdgcn Image Intrinsics ==============
642
Changpeng Fang4737e892018-01-18 22:08:53 +0000643// Image load.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000644defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
645defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000646defm : ImageLoadPatterns<int_amdgcn_image_getresinfo, "IMAGE_GET_RESINFO">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000647defm : ImageLoadAltPatterns<SIImage_load, "IMAGE_LOAD">;
648defm : ImageLoadAltPatterns<SIImage_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000649
Changpeng Fang4737e892018-01-18 22:08:53 +0000650// Image store.
651defm : ImageStorePatterns<SIImage_store, "IMAGE_STORE">;
652defm : ImageStorePatterns<SIImage_store_mip, "IMAGE_STORE_MIP">;
653defm : ImageStoreAltPatterns<SIImage_store, "IMAGE_STORE">;
654defm : ImageStoreAltPatterns<SIImage_store_mip, "IMAGE_STORE_MIP">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000655
Changpeng Fang4737e892018-01-18 22:08:53 +0000656// Basic sample.
657defm : ImageSamplePatterns<int_amdgcn_image_sample, "IMAGE_SAMPLE">;
658defm : ImageSamplePatterns<int_amdgcn_image_sample_cl, "IMAGE_SAMPLE_CL">;
659defm : ImageSamplePatterns<int_amdgcn_image_sample_d, "IMAGE_SAMPLE_D">;
660defm : ImageSamplePatterns<int_amdgcn_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
661defm : ImageSamplePatterns<int_amdgcn_image_sample_l, "IMAGE_SAMPLE_L">;
662defm : ImageSamplePatterns<int_amdgcn_image_sample_b, "IMAGE_SAMPLE_B">;
663defm : ImageSamplePatterns<int_amdgcn_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
664defm : ImageSamplePatterns<int_amdgcn_image_sample_lz, "IMAGE_SAMPLE_LZ">;
665defm : ImageSamplePatterns<int_amdgcn_image_sample_cd, "IMAGE_SAMPLE_CD">;
666defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000667
Changpeng Fang4737e892018-01-18 22:08:53 +0000668// Sample with comparison.
669defm : ImageSamplePatterns<int_amdgcn_image_sample_c, "IMAGE_SAMPLE_C">;
670defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
671defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
672defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
673defm : ImageSamplePatterns<int_amdgcn_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
674defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
675defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
676defm : ImageSamplePatterns<int_amdgcn_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
677defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
678defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000679
Changpeng Fang4737e892018-01-18 22:08:53 +0000680// Sample with offsets.
681defm : ImageSamplePatterns<int_amdgcn_image_sample_o, "IMAGE_SAMPLE_O">;
682defm : ImageSamplePatterns<int_amdgcn_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
683defm : ImageSamplePatterns<int_amdgcn_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
684defm : ImageSamplePatterns<int_amdgcn_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
685defm : ImageSamplePatterns<int_amdgcn_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
686defm : ImageSamplePatterns<int_amdgcn_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
687defm : ImageSamplePatterns<int_amdgcn_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
688defm : ImageSamplePatterns<int_amdgcn_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
689defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
690defm : ImageSamplePatterns<int_amdgcn_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000691
Changpeng Fang4737e892018-01-18 22:08:53 +0000692// Sample with comparison and offsets.
693defm : ImageSamplePatterns<int_amdgcn_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
694defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
695defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
696defm : ImageSamplePatterns<int_amdgcn_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
697defm : ImageSamplePatterns<int_amdgcn_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
698defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
699defm : ImageSamplePatterns<int_amdgcn_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
700defm : ImageSamplePatterns<int_amdgcn_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
701defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
702defm : ImageSamplePatterns<int_amdgcn_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000703
Changpeng Fang4737e892018-01-18 22:08:53 +0000704// Basic gather4.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000705defm : ImageGather4Patterns<int_amdgcn_image_gather4, "IMAGE_GATHER4">;
706defm : ImageGather4Patterns<int_amdgcn_image_gather4_cl, "IMAGE_GATHER4_CL">;
707defm : ImageGather4Patterns<int_amdgcn_image_gather4_l, "IMAGE_GATHER4_L">;
708defm : ImageGather4Patterns<int_amdgcn_image_gather4_b, "IMAGE_GATHER4_B">;
709defm : ImageGather4Patterns<int_amdgcn_image_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
710defm : ImageGather4Patterns<int_amdgcn_image_gather4_lz, "IMAGE_GATHER4_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000711
Changpeng Fang4737e892018-01-18 22:08:53 +0000712// Gather4 with comparison.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000713defm : ImageGather4Patterns<int_amdgcn_image_gather4_c, "IMAGE_GATHER4_C">;
714defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
715defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_l, "IMAGE_GATHER4_C_L">;
716defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_b, "IMAGE_GATHER4_C_B">;
717defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
718defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000719
Changpeng Fang4737e892018-01-18 22:08:53 +0000720// Gather4 with offsets.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000721defm : ImageGather4Patterns<int_amdgcn_image_gather4_o, "IMAGE_GATHER4_O">;
722defm : ImageGather4Patterns<int_amdgcn_image_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
723defm : ImageGather4Patterns<int_amdgcn_image_gather4_l_o, "IMAGE_GATHER4_L_O">;
724defm : ImageGather4Patterns<int_amdgcn_image_gather4_b_o, "IMAGE_GATHER4_B_O">;
725defm : ImageGather4Patterns<int_amdgcn_image_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
726defm : ImageGather4Patterns<int_amdgcn_image_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000727
Changpeng Fang4737e892018-01-18 22:08:53 +0000728// Gather4 with comparison and offsets.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000729defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_o, "IMAGE_GATHER4_C_O">;
730defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
731defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
732defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
733defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
734defm : ImageGather4Patterns<int_amdgcn_image_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000735
Changpeng Fang4737e892018-01-18 22:08:53 +0000736// Basic sample alternative.
737defm : ImageSampleAltPatterns<SIImage_sample, "IMAGE_SAMPLE">;
738defm : ImageSampleAltPatterns<SIImage_sample_cl, "IMAGE_SAMPLE_CL">;
739defm : ImageSampleAltPatterns<SIImage_sample_d, "IMAGE_SAMPLE_D">;
740defm : ImageSampleAltPatterns<SIImage_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
741defm : ImageSampleAltPatterns<SIImage_sample_l, "IMAGE_SAMPLE_L">;
742defm : ImageSampleAltPatterns<SIImage_sample_b, "IMAGE_SAMPLE_B">;
743defm : ImageSampleAltPatterns<SIImage_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
744defm : ImageSampleAltPatterns<SIImage_sample_lz, "IMAGE_SAMPLE_LZ">;
745defm : ImageSampleAltPatterns<SIImage_sample_cd, "IMAGE_SAMPLE_CD">;
746defm : ImageSampleAltPatterns<SIImage_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
747
748// Sample with comparison alternative.
749defm : ImageSampleAltPatterns<SIImage_sample_c, "IMAGE_SAMPLE_C">;
750defm : ImageSampleAltPatterns<SIImage_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
751defm : ImageSampleAltPatterns<SIImage_sample_c_d, "IMAGE_SAMPLE_C_D">;
752defm : ImageSampleAltPatterns<SIImage_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
753defm : ImageSampleAltPatterns<SIImage_sample_c_l, "IMAGE_SAMPLE_C_L">;
754defm : ImageSampleAltPatterns<SIImage_sample_c_b, "IMAGE_SAMPLE_C_B">;
755defm : ImageSampleAltPatterns<SIImage_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
756defm : ImageSampleAltPatterns<SIImage_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
757defm : ImageSampleAltPatterns<SIImage_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
758defm : ImageSampleAltPatterns<SIImage_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
759
760// Sample with offsets alternative.
761defm : ImageSampleAltPatterns<SIImage_sample_o, "IMAGE_SAMPLE_O">;
762defm : ImageSampleAltPatterns<SIImage_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
763defm : ImageSampleAltPatterns<SIImage_sample_d_o, "IMAGE_SAMPLE_D_O">;
764defm : ImageSampleAltPatterns<SIImage_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
765defm : ImageSampleAltPatterns<SIImage_sample_l_o, "IMAGE_SAMPLE_L_O">;
766defm : ImageSampleAltPatterns<SIImage_sample_b_o, "IMAGE_SAMPLE_B_O">;
767defm : ImageSampleAltPatterns<SIImage_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
768defm : ImageSampleAltPatterns<SIImage_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
769defm : ImageSampleAltPatterns<SIImage_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
770defm : ImageSampleAltPatterns<SIImage_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
771
772// Sample with comparison and offsets alternative.
773defm : ImageSampleAltPatterns<SIImage_sample_c_o, "IMAGE_SAMPLE_C_O">;
774defm : ImageSampleAltPatterns<SIImage_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
775defm : ImageSampleAltPatterns<SIImage_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
776defm : ImageSampleAltPatterns<SIImage_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
777defm : ImageSampleAltPatterns<SIImage_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
778defm : ImageSampleAltPatterns<SIImage_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
779defm : ImageSampleAltPatterns<SIImage_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
780defm : ImageSampleAltPatterns<SIImage_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
781defm : ImageSampleAltPatterns<SIImage_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
782defm : ImageSampleAltPatterns<SIImage_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
783
784// Basic gather4 alternative.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000785defm : ImageGather4AltPatterns<SIImage_gather4, "IMAGE_GATHER4">;
786defm : ImageGather4AltPatterns<SIImage_gather4_cl, "IMAGE_GATHER4_CL">;
787defm : ImageGather4AltPatterns<SIImage_gather4_l, "IMAGE_GATHER4_L">;
788defm : ImageGather4AltPatterns<SIImage_gather4_b, "IMAGE_GATHER4_B">;
789defm : ImageGather4AltPatterns<SIImage_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
790defm : ImageGather4AltPatterns<SIImage_gather4_lz, "IMAGE_GATHER4_LZ">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000791
792// Gather4 with comparison alternative.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000793defm : ImageGather4AltPatterns<SIImage_gather4_c, "IMAGE_GATHER4_C">;
794defm : ImageGather4AltPatterns<SIImage_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
795defm : ImageGather4AltPatterns<SIImage_gather4_c_l, "IMAGE_GATHER4_C_L">;
796defm : ImageGather4AltPatterns<SIImage_gather4_c_b, "IMAGE_GATHER4_C_B">;
797defm : ImageGather4AltPatterns<SIImage_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
798defm : ImageGather4AltPatterns<SIImage_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000799
800// Gather4 with offsets alternative.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000801defm : ImageGather4AltPatterns<SIImage_gather4_o, "IMAGE_GATHER4_O">;
802defm : ImageGather4AltPatterns<SIImage_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
803defm : ImageGather4AltPatterns<SIImage_gather4_l_o, "IMAGE_GATHER4_L_O">;
804defm : ImageGather4AltPatterns<SIImage_gather4_b_o, "IMAGE_GATHER4_B_O">;
805defm : ImageGather4AltPatterns<SIImage_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
806defm : ImageGather4AltPatterns<SIImage_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000807
808// Gather4 with comparison and offsets alternative.
Dmitry Preobrazhenskyda4a7c02018-03-12 15:03:34 +0000809defm : ImageGather4AltPatterns<SIImage_gather4_c_o, "IMAGE_GATHER4_C_O">;
810defm : ImageGather4AltPatterns<SIImage_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
811defm : ImageGather4AltPatterns<SIImage_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
812defm : ImageGather4AltPatterns<SIImage_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
813defm : ImageGather4AltPatterns<SIImage_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
814defm : ImageGather4AltPatterns<SIImage_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
Changpeng Fang4737e892018-01-18 22:08:53 +0000815
816defm : ImageSamplePatterns<int_amdgcn_image_getlod, "IMAGE_GET_LOD">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000817
818// Image atomics
819defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
Dmitry Preobrazhensky0b4eb1e2018-01-26 15:43:29 +0000820def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V1, i32>;
821def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V2, v2i32>;
822def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1_V4, v4i32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000823defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
824defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
825defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
826defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
827defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
828defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
829defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
830defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
831defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
832defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
833defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
834
835/* SIsample for simple 1D texture lookup */
Matt Arsenault90c75932017-10-03 00:06:41 +0000836def : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000837 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
838 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
839>;
840
Matt Arsenault90c75932017-10-03 00:06:41 +0000841class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000842 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
843 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
844>;
845
Matt Arsenault90c75932017-10-03 00:06:41 +0000846class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000847 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
848 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
849>;
850
Matt Arsenault90c75932017-10-03 00:06:41 +0000851class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000852 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
853 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
854>;
855
856class SampleShadowPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000857 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000858 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
859 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
860>;
861
862class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Matt Arsenault90c75932017-10-03 00:06:41 +0000863 ValueType vt> : GCNPat <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000864 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
865 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
866>;
867
868/* SIsample* for texture lookups consuming more address parameters */
869multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
870 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
871MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
872 def : SamplePattern <SIsample, sample, addr_type>;
873 def : SampleRectPattern <SIsample, sample, addr_type>;
874 def : SampleArrayPattern <SIsample, sample, addr_type>;
875 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
876 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
877
878 def : SamplePattern <SIsamplel, sample_l, addr_type>;
879 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
880 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
881 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
882
883 def : SamplePattern <SIsampleb, sample_b, addr_type>;
884 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
885 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
886 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
887
888 def : SamplePattern <SIsampled, sample_d, addr_type>;
889 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
890 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
891 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
892}
893
894defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
895 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
896 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
897 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
898 v2i32>;
899defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
900 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
901 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
902 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
903 v4i32>;
904defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
905 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
906 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
907 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
908 v8i32>;
909defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
910 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
911 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
912 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
913 v16i32>;