blob: f1def9822c24d68d6d65c7a46a92cf4e4eec205f [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson359f8ba2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
Evan Cheng207b2462009-11-06 23:52:48 +000017#include "ARM.h"
18#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000019#include "ARMBaseRegisterInfo.h"
Tim Northover72360d22013-12-02 10:35:41 +000020#include "ARMConstantPoolValue.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000021#include "ARMMachineFunctionInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000022#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Tim Northoverb629c772016-04-18 21:48:55 +000024#include "llvm/CodeGen/LivePhysRegs.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000027
Evan Cheng207b2462009-11-06 23:52:48 +000028using namespace llvm;
29
Chandler Carruth84e68b22014-04-22 02:41:26 +000030#define DEBUG_TYPE "arm-pseudo"
31
Benjamin Kramer4938edb2011-08-19 01:42:18 +000032static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000033VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
34 cl::desc("Verify machine code after expanding ARM pseudos"));
35
Eli Friedman06d0ee72017-09-05 22:45:23 +000036#define ARM_EXPAND_PSEUDO_NAME "ARM pseudo instruction expansion pass"
37
Evan Cheng207b2462009-11-06 23:52:48 +000038namespace {
39 class ARMExpandPseudo : public MachineFunctionPass {
40 public:
41 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000042 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000043
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000044 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000045 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000046 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000047 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000048
Craig Topper6bc27bf2014-03-10 02:09:33 +000049 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng207b2462009-11-06 23:52:48 +000050
Derek Schuff1dbf7a52016-04-04 17:09:25 +000051 MachineFunctionProperties getRequiredProperties() const override {
52 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +000053 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +000054 }
55
Mehdi Amini117296c2016-10-01 02:56:57 +000056 StringRef getPassName() const override {
Eli Friedman06d0ee72017-09-05 22:45:23 +000057 return ARM_EXPAND_PSEUDO_NAME;
Evan Cheng207b2462009-11-06 23:52:48 +000058 }
59
60 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000061 void TransferImpOps(MachineInstr &OldMI,
62 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000063 bool ExpandMI(MachineBasicBlock &MBB,
Tim Northoverb629c772016-04-18 21:48:55 +000064 MachineBasicBlock::iterator MBBI,
65 MachineBasicBlock::iterator &NextMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000066 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000067 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
68 void ExpandVST(MachineBasicBlock::iterator &MBBI);
69 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000070 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000071 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000072 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
73 MachineBasicBlock::iterator &MBBI);
Tim Northoverb629c772016-04-18 21:48:55 +000074 bool ExpandCMP_SWAP(MachineBasicBlock &MBB,
75 MachineBasicBlock::iterator MBBI, unsigned LdrexOp,
76 unsigned StrexOp, unsigned UxtOp,
77 MachineBasicBlock::iterator &NextMBBI);
78
79 bool ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
80 MachineBasicBlock::iterator MBBI,
81 MachineBasicBlock::iterator &NextMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000082 };
83 char ARMExpandPseudo::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +000084}
Evan Cheng207b2462009-11-06 23:52:48 +000085
Eli Friedman06d0ee72017-09-05 22:45:23 +000086INITIALIZE_PASS(ARMExpandPseudo, DEBUG_TYPE, ARM_EXPAND_PSEUDO_NAME, false,
87 false)
88
Evan Cheng7c1f56f2010-05-12 23:13:12 +000089/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
90/// the instructions created from the expansion.
91void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
92 MachineInstrBuilder &UseMI,
93 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000094 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000095 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
96 i != e; ++i) {
97 const MachineOperand &MO = OldMI.getOperand(i);
98 assert(MO.isReg() && MO.getReg());
99 if (MO.isUse())
Diana Picus116bbab2017-01-13 09:58:52 +0000100 UseMI.add(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000101 else
Diana Picus116bbab2017-01-13 09:58:52 +0000102 DefMI.add(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000103 }
104}
105
Bob Wilsond5c57a52010-09-13 23:01:35 +0000106namespace {
107 // Constants for register spacing in NEON load/store instructions.
108 // For quad-register load-lane and store-lane pseudo instructors, the
109 // spacing is initially assumed to be EvenDblSpc, and that is changed to
110 // OddDblSpc depending on the lane number operand.
111 enum NEONRegSpacing {
112 SingleSpc,
113 EvenDblSpc,
114 OddDblSpc
115 };
116
117 // Entries for NEON load/store information table. The table is sorted by
118 // PseudoOpc for fast binary-search lookups.
119 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000120 uint16_t PseudoOpc;
121 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000122 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000123 bool isUpdating;
124 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000125 uint8_t RegSpacing; // One of type NEONRegSpacing
126 uint8_t NumRegs; // D registers loaded or stored
127 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000128 // FIXME: Temporary flag to denote whether the real instruction takes
129 // a single register (like the encoding) or all of the registers in
130 // the list (like the asm syntax and the isel DAG). When all definitions
131 // are converted to take only the single encoded register, this will
132 // go away.
133 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000134
135 // Comparison methods for binary search of the table.
136 bool operator<(const NEONLdStTableEntry &TE) const {
137 return PseudoOpc < TE.PseudoOpc;
138 }
139 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
140 return TE.PseudoOpc < PseudoOpc;
141 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000142 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
143 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000144 return PseudoOpc < TE.PseudoOpc;
145 }
146 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000147}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000148
149static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000150{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
151{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
152{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
153{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
154{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
155{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000156
Jim Grosbache4c8e692011-10-31 19:11:23 +0000157{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000158{ ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000159{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000160{ ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000161
Jim Grosbache4c8e692011-10-31 19:11:23 +0000162{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
163{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
164{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
165{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
166{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
167{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
168{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
169{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
170{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
171{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000172
Jim Grosbache4c8e692011-10-31 19:11:23 +0000173{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000174{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
175{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000176{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000177{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
178{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000179{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000180{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
181{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000182
Jim Grosbache4c8e692011-10-31 19:11:23 +0000183{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
184{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
185{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
186{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
187{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
188{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000189
Jim Grosbache4c8e692011-10-31 19:11:23 +0000190{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
191{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
192{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
193{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
194{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
195{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
196{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
197{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
198{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
199{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000200
Jim Grosbache4c8e692011-10-31 19:11:23 +0000201{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
202{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
203{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
204{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
205{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
206{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000207
Jim Grosbache4c8e692011-10-31 19:11:23 +0000208{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
209{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
210{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
211{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
212{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
213{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
214{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
215{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
216{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000217
Jim Grosbache4c8e692011-10-31 19:11:23 +0000218{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
219{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
220{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
221{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
222{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
223{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000224
Jim Grosbache4c8e692011-10-31 19:11:23 +0000225{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
226{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
227{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
228{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
229{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
230{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
231{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
232{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
233{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
234{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000235
Jim Grosbache4c8e692011-10-31 19:11:23 +0000236{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
237{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
238{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
239{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
240{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
241{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000242
Jim Grosbache4c8e692011-10-31 19:11:23 +0000243{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
244{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
245{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
246{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
247{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
248{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
249{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
250{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
251{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000252
Jim Grosbache4c8e692011-10-31 19:11:23 +0000253{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
254{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
255{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
256{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
257{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
258{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000259
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000260{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
261{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
262{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000263{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
264{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
265{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000266
Jim Grosbache4c8e692011-10-31 19:11:23 +0000267{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
268{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
269{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
270{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
271{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
272{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
273{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
274{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
275{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
276{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000277
Jim Grosbach8d246182011-12-14 19:35:22 +0000278{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000279{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
280{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000281{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000282{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
283{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000284{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000285{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
286{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000287
Jim Grosbache4c8e692011-10-31 19:11:23 +0000288{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
289{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
290{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
291{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
292{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
293{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
294{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
295{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
296{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
297{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000298
Jim Grosbache4c8e692011-10-31 19:11:23 +0000299{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
300{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
301{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
302{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
303{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
304{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000305
Jim Grosbache4c8e692011-10-31 19:11:23 +0000306{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
307{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
308{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
309{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
310{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
311{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
312{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
313{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
314{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000315
Jim Grosbache4c8e692011-10-31 19:11:23 +0000316{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
317{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
318{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
319{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
320{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
321{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
322{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
323{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
324{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
325{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000326
Jim Grosbache4c8e692011-10-31 19:11:23 +0000327{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
328{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
329{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
330{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
331{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
332{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000333
Jim Grosbache4c8e692011-10-31 19:11:23 +0000334{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
335{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
336{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
337{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
338{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
339{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
340{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
341{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
342{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000343};
344
345/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
346/// load or store pseudo instruction.
347static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000348#ifndef NDEBUG
349 // Make sure the table is sorted.
350 static bool TableChecked = false;
351 if (!TableChecked) {
Craig Topperc177d9e2015-10-17 16:37:11 +0000352 assert(std::is_sorted(std::begin(NEONLdStTable), std::end(NEONLdStTable)) &&
353 "NEONLdStTable is not sorted!");
Bob Wilsond5c57a52010-09-13 23:01:35 +0000354 TableChecked = true;
355 }
356#endif
357
Craig Toppera2d06352015-10-17 18:22:46 +0000358 auto I = std::lower_bound(std::begin(NEONLdStTable),
359 std::end(NEONLdStTable), Opcode);
Craig Topperc177d9e2015-10-17 16:37:11 +0000360 if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000361 return I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000362 return nullptr;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000363}
364
365/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
366/// corresponding to the specified register spacing. Not all of the results
367/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
368static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
369 const TargetRegisterInfo *TRI, unsigned &D0,
370 unsigned &D1, unsigned &D2, unsigned &D3) {
371 if (RegSpc == SingleSpc) {
372 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
373 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
374 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
375 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
376 } else if (RegSpc == EvenDblSpc) {
377 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
378 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
379 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
380 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
381 } else {
382 assert(RegSpc == OddDblSpc && "unknown register spacing");
383 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
384 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
385 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
386 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000387 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000388}
389
Bob Wilson5a1df802010-09-02 16:17:29 +0000390/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
391/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000392void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000393 MachineInstr &MI = *MBBI;
394 MachineBasicBlock &MBB = *MI.getParent();
395
Bob Wilsond5c57a52010-09-13 23:01:35 +0000396 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
397 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000398 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000399 unsigned NumRegs = TableEntry->NumRegs;
400
401 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
402 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000403 unsigned OpIdx = 0;
404
405 bool DstIsDead = MI.getOperand(OpIdx).isDead();
406 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
407 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000408 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000409 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
410 if (NumRegs > 1 && TableEntry->copyAllListRegs)
411 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
412 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000413 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000414 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson35fafca2010-09-03 18:16:02 +0000415 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson75a64082010-09-02 16:00:54 +0000416
Jim Grosbache4c8e692011-10-31 19:11:23 +0000417 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000418 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000419
Bob Wilson75a64082010-09-02 16:00:54 +0000420 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000421 MIB.add(MI.getOperand(OpIdx++));
422 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000423 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000424 if (TableEntry->hasWritebackOperand)
Diana Picus116bbab2017-01-13 09:58:52 +0000425 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson75a64082010-09-02 16:00:54 +0000426
Bob Wilson84971c82010-09-09 00:38:32 +0000427 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000428 // has an extra operand that is a use of the super-register. Record the
429 // operand index and skip over it.
430 unsigned SrcOpIdx = 0;
431 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
432 SrcOpIdx = OpIdx++;
433
434 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000435 MIB.add(MI.getOperand(OpIdx++));
436 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000437
438 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000439 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000440 if (SrcOpIdx != 0) {
441 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000442 MO.setImplicit(true);
Diana Picus116bbab2017-01-13 09:58:52 +0000443 MIB.add(MO);
Bob Wilson84971c82010-09-09 00:38:32 +0000444 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000445 // Add an implicit def for the super-register.
446 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000447 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000448
449 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000450 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000451
Bob Wilson75a64082010-09-02 16:00:54 +0000452 MI.eraseFromParent();
453}
454
Bob Wilson97919e92010-08-26 18:51:29 +0000455/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
456/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000457void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000458 MachineInstr &MI = *MBBI;
459 MachineBasicBlock &MBB = *MI.getParent();
460
Bob Wilsond5c57a52010-09-13 23:01:35 +0000461 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
462 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000463 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000464 unsigned NumRegs = TableEntry->NumRegs;
465
466 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
467 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000468 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000469 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000470 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000471
Bob Wilson9392b0e2010-08-25 23:27:42 +0000472 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000473 MIB.add(MI.getOperand(OpIdx++));
474 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000475 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000476 if (TableEntry->hasWritebackOperand)
Diana Picus116bbab2017-01-13 09:58:52 +0000477 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000478
479 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000480 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Bob Wilson450c6cf2010-09-16 04:25:37 +0000481 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000482 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000483 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000484 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000485 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000486 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000487 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000488 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000489 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000490 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000491
492 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000493 MIB.add(MI.getOperand(OpIdx++));
494 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000495
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000496 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000497 MIB->addRegisterKilled(SrcReg, TRI, true);
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000498 else if (!SrcIsUndef)
499 MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000500 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000501
502 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000503 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng40791332011-04-19 00:04:03 +0000504
Bob Wilson9392b0e2010-08-25 23:27:42 +0000505 MI.eraseFromParent();
506}
507
Bob Wilsond5c57a52010-09-13 23:01:35 +0000508/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
509/// register operands to real instructions with D register operands.
510void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
511 MachineInstr &MI = *MBBI;
512 MachineBasicBlock &MBB = *MI.getParent();
513
514 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
515 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000516 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000517 unsigned NumRegs = TableEntry->NumRegs;
518 unsigned RegElts = TableEntry->RegElts;
519
520 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
521 TII->get(TableEntry->RealOpc));
522 unsigned OpIdx = 0;
523 // The lane operand is always the 3rd from last operand, before the 2
524 // predicate operands.
525 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
526
527 // Adjust the lane and spacing as needed for Q registers.
528 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
529 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
530 RegSpc = OddDblSpc;
531 Lane -= RegElts;
532 }
533 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
534
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000535 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000536 unsigned DstReg = 0;
537 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000538 if (TableEntry->IsLoad) {
539 DstIsDead = MI.getOperand(OpIdx).isDead();
540 DstReg = MI.getOperand(OpIdx++).getReg();
541 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000542 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
543 if (NumRegs > 1)
544 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000545 if (NumRegs > 2)
546 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
547 if (NumRegs > 3)
548 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
549 }
550
Jim Grosbache4c8e692011-10-31 19:11:23 +0000551 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000552 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000553
554 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000555 MIB.add(MI.getOperand(OpIdx++));
556 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000557 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000558 if (TableEntry->hasWritebackOperand)
Diana Picus116bbab2017-01-13 09:58:52 +0000559 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000560
561 // Grab the super-register source.
562 MachineOperand MO = MI.getOperand(OpIdx++);
563 if (!TableEntry->IsLoad)
564 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
565
566 // Add the subregs as sources of the new instruction.
567 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
568 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000569 MIB.addReg(D0, SrcFlags);
570 if (NumRegs > 1)
571 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000572 if (NumRegs > 2)
573 MIB.addReg(D2, SrcFlags);
574 if (NumRegs > 3)
575 MIB.addReg(D3, SrcFlags);
576
577 // Add the lane number operand.
578 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000579 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000580
Bob Wilson450c6cf2010-09-16 04:25:37 +0000581 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000582 MIB.add(MI.getOperand(OpIdx++));
583 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000584
Bob Wilsond5c57a52010-09-13 23:01:35 +0000585 // Copy the super-register source to be an implicit source.
586 MO.setImplicit(true);
Diana Picus116bbab2017-01-13 09:58:52 +0000587 MIB.add(MO);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000588 if (TableEntry->IsLoad)
589 // Add an implicit def for the super-register.
590 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
591 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000592 // Transfer memoperands.
593 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000594 MI.eraseFromParent();
595}
596
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000597/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
598/// register operands to real instructions with D register operands.
599void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000600 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000601 MachineInstr &MI = *MBBI;
602 MachineBasicBlock &MBB = *MI.getParent();
603
604 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
605 unsigned OpIdx = 0;
606
607 // Transfer the destination register operand.
Diana Picus116bbab2017-01-13 09:58:52 +0000608 MIB.add(MI.getOperand(OpIdx++));
Geoff Berry60c43102017-12-12 17:53:59 +0000609 if (IsExt) {
610 MachineOperand VdSrc(MI.getOperand(OpIdx++));
611 VdSrc.setIsRenamable(false);
612 MIB.add(VdSrc);
613 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000614
615 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
616 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
617 unsigned D0, D1, D2, D3;
618 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000619 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000620
621 // Copy the other source register operand.
Geoff Berry60c43102017-12-12 17:53:59 +0000622 MachineOperand VmSrc(MI.getOperand(OpIdx++));
623 VmSrc.setIsRenamable(false);
624 MIB.add(VmSrc);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000625
Bob Wilson450c6cf2010-09-16 04:25:37 +0000626 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000627 MIB.add(MI.getOperand(OpIdx++));
628 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000629
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000630 // Add an implicit kill and use for the super-reg.
631 MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000632 TransferImpOps(MI, MIB, MIB);
633 MI.eraseFromParent();
634}
635
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000636static bool IsAnAddressOperand(const MachineOperand &MO) {
637 // This check is overly conservative. Unless we are certain that the machine
638 // operand is not a symbol reference, we return that it is a symbol reference.
639 // This is important as the load pair may not be split up Windows.
640 switch (MO.getType()) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000641 case MachineOperand::MO_Register:
642 case MachineOperand::MO_Immediate:
643 case MachineOperand::MO_CImmediate:
644 case MachineOperand::MO_FPImmediate:
645 return false;
646 case MachineOperand::MO_MachineBasicBlock:
647 return true;
648 case MachineOperand::MO_FrameIndex:
649 return false;
650 case MachineOperand::MO_ConstantPoolIndex:
651 case MachineOperand::MO_TargetIndex:
652 case MachineOperand::MO_JumpTableIndex:
653 case MachineOperand::MO_ExternalSymbol:
654 case MachineOperand::MO_GlobalAddress:
655 case MachineOperand::MO_BlockAddress:
656 return true;
657 case MachineOperand::MO_RegisterMask:
658 case MachineOperand::MO_RegisterLiveOut:
659 return false;
660 case MachineOperand::MO_Metadata:
661 case MachineOperand::MO_MCSymbol:
662 return true;
663 case MachineOperand::MO_CFIIndex:
664 return false;
Tim Northover6b3bd612016-07-29 20:32:59 +0000665 case MachineOperand::MO_IntrinsicID:
Tim Northoverde3aea0412016-08-17 20:25:25 +0000666 case MachineOperand::MO_Predicate:
Tim Northover6b3bd612016-07-29 20:32:59 +0000667 llvm_unreachable("should not exist post-isel");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000668 }
Saleem Abdulrasoolef550a62014-04-30 05:12:41 +0000669 llvm_unreachable("unhandled machine operand type");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000670}
671
Eli Friedmanc22c6992017-09-05 22:54:06 +0000672static MachineOperand makeImplicit(const MachineOperand &MO) {
673 MachineOperand NewMO = MO;
674 NewMO.setImplicit();
675 return NewMO;
676}
677
Evan Chengb8b0ad82011-01-20 08:34:58 +0000678void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
679 MachineBasicBlock::iterator &MBBI) {
680 MachineInstr &MI = *MBBI;
681 unsigned Opcode = MI.getOpcode();
682 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000683 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000684 unsigned DstReg = MI.getOperand(0).getReg();
685 bool DstIsDead = MI.getOperand(0).isDead();
686 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
687 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000688 bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000689 MachineInstrBuilder LO16, HI16;
Evan Cheng207b2462009-11-06 23:52:48 +0000690
Evan Chengb8b0ad82011-01-20 08:34:58 +0000691 if (!STI->hasV6T2Ops() &&
692 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000693 // FIXME Windows CE supports older ARM CPUs
694 assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
695
Evan Chengb8b0ad82011-01-20 08:34:58 +0000696 // Expand into a movi + orr.
697 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
698 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
699 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
700 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000701
Evan Chengb8b0ad82011-01-20 08:34:58 +0000702 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
703 unsigned ImmVal = (unsigned)MO.getImm();
704 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
705 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
706 LO16 = LO16.addImm(SOImmValV1);
707 HI16 = HI16.addImm(SOImmValV2);
Chris Lattner1d0c2572011-04-29 05:24:29 +0000708 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
709 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Diana Picusbd66b7d2017-01-20 08:15:24 +0000710 LO16.addImm(Pred).addReg(PredReg).add(condCodeOp());
711 HI16.addImm(Pred).addReg(PredReg).add(condCodeOp());
Eli Friedmanc22c6992017-09-05 22:54:06 +0000712 if (isCC)
713 LO16.add(makeImplicit(MI.getOperand(1)));
Evan Chengb8b0ad82011-01-20 08:34:58 +0000714 TransferImpOps(MI, LO16, HI16);
715 MI.eraseFromParent();
716 return;
717 }
718
719 unsigned LO16Opc = 0;
720 unsigned HI16Opc = 0;
721 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
722 LO16Opc = ARM::t2MOVi16;
723 HI16Opc = ARM::t2MOVTi16;
724 } else {
725 LO16Opc = ARM::MOVi16;
726 HI16Opc = ARM::MOVTi16;
727 }
728
729 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
730 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
731 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
732 .addReg(DstReg);
733
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000734 switch (MO.getType()) {
735 case MachineOperand::MO_Immediate: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000736 unsigned Imm = MO.getImm();
737 unsigned Lo16 = Imm & 0xffff;
738 unsigned Hi16 = (Imm >> 16) & 0xffff;
739 LO16 = LO16.addImm(Lo16);
740 HI16 = HI16.addImm(Hi16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000741 break;
742 }
743 case MachineOperand::MO_ExternalSymbol: {
744 const char *ES = MO.getSymbolName();
745 unsigned TF = MO.getTargetFlags();
746 LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
747 HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
748 break;
749 }
750 default: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000751 const GlobalValue *GV = MO.getGlobal();
752 unsigned TF = MO.getTargetFlags();
753 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
754 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000755 break;
756 }
Evan Chengb8b0ad82011-01-20 08:34:58 +0000757 }
758
Chris Lattner1d0c2572011-04-29 05:24:29 +0000759 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
760 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +0000761 LO16.addImm(Pred).addReg(PredReg);
762 HI16.addImm(Pred).addReg(PredReg);
763
Saleem Abdulrasool8d60fdc2014-05-21 01:25:24 +0000764 if (RequiresBundling)
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000765 finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator());
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000766
Eli Friedmanc22c6992017-09-05 22:54:06 +0000767 if (isCC)
768 LO16.add(makeImplicit(MI.getOperand(1)));
Evan Chengb8b0ad82011-01-20 08:34:58 +0000769 TransferImpOps(MI, LO16, HI16);
770 MI.eraseFromParent();
771}
772
Tim Northoverb629c772016-04-18 21:48:55 +0000773/// Expand a CMP_SWAP pseudo-inst to an ldrex/strex loop as simply as
Matthias Braun05eeadb2017-05-31 01:21:35 +0000774/// possible. This only gets used at -O0 so we don't care about efficiency of
775/// the generated code.
Tim Northoverb629c772016-04-18 21:48:55 +0000776bool ARMExpandPseudo::ExpandCMP_SWAP(MachineBasicBlock &MBB,
777 MachineBasicBlock::iterator MBBI,
778 unsigned LdrexOp, unsigned StrexOp,
779 unsigned UxtOp,
780 MachineBasicBlock::iterator &NextMBBI) {
781 bool IsThumb = STI->isThumb();
782 MachineInstr &MI = *MBBI;
783 DebugLoc DL = MI.getDebugLoc();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000784 const MachineOperand &Dest = MI.getOperand(0);
Matthias Brauna88587c2017-08-09 22:22:05 +0000785 unsigned TempReg = MI.getOperand(1).getReg();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000786 // Duplicating undef operands into 2 instructions does not guarantee the same
787 // value on both; However undef should be replaced by xzr anyway.
788 assert(!MI.getOperand(2).isUndef() && "cannot handle undef");
789 unsigned AddrReg = MI.getOperand(2).getReg();
790 unsigned DesiredReg = MI.getOperand(3).getReg();
791 unsigned NewReg = MI.getOperand(4).getReg();
Tim Northoverb629c772016-04-18 21:48:55 +0000792
793 MachineFunction *MF = MBB.getParent();
794 auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
795 auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
796 auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
797
798 MF->insert(++MBB.getIterator(), LoadCmpBB);
799 MF->insert(++LoadCmpBB->getIterator(), StoreBB);
800 MF->insert(++StoreBB->getIterator(), DoneBB);
801
802 if (UxtOp) {
803 MachineInstrBuilder MIB =
Matthias Braun05eeadb2017-05-31 01:21:35 +0000804 BuildMI(MBB, MBBI, DL, TII->get(UxtOp), DesiredReg)
805 .addReg(DesiredReg, RegState::Kill);
Tim Northoverb629c772016-04-18 21:48:55 +0000806 if (!IsThumb)
807 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000808 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000809 }
810
811 // .Lloadcmp:
812 // ldrex rDest, [rAddr]
813 // cmp rDest, rDesired
814 // bne .Ldone
Tim Northoverb629c772016-04-18 21:48:55 +0000815
816 MachineInstrBuilder MIB;
817 MIB = BuildMI(LoadCmpBB, DL, TII->get(LdrexOp), Dest.getReg());
Matthias Braun05eeadb2017-05-31 01:21:35 +0000818 MIB.addReg(AddrReg);
Tim Northoverb629c772016-04-18 21:48:55 +0000819 if (LdrexOp == ARM::t2LDREX)
820 MIB.addImm(0); // a 32-bit Thumb ldrex (only) allows an offset.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000821 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000822
823 unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000824 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
825 .addReg(Dest.getReg(), getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +0000826 .addReg(DesiredReg)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000827 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000828 unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
829 BuildMI(LoadCmpBB, DL, TII->get(Bcc))
830 .addMBB(DoneBB)
831 .addImm(ARMCC::NE)
832 .addReg(ARM::CPSR, RegState::Kill);
833 LoadCmpBB->addSuccessor(DoneBB);
834 LoadCmpBB->addSuccessor(StoreBB);
835
836 // .Lstore:
Matthias Brauna88587c2017-08-09 22:22:05 +0000837 // strex rTempReg, rNew, [rAddr]
838 // cmp rTempReg, #0
Tim Northoverb629c772016-04-18 21:48:55 +0000839 // bne .Lloadcmp
Matthias Brauna88587c2017-08-09 22:22:05 +0000840 MIB = BuildMI(StoreBB, DL, TII->get(StrexOp), TempReg)
Matthias Braun05eeadb2017-05-31 01:21:35 +0000841 .addReg(NewReg)
842 .addReg(AddrReg);
Tim Northoverb629c772016-04-18 21:48:55 +0000843 if (StrexOp == ARM::t2STREX)
844 MIB.addImm(0); // a 32-bit Thumb strex (only) allows an offset.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000845 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000846
847 unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000848 BuildMI(StoreBB, DL, TII->get(CMPri))
Matthias Brauna88587c2017-08-09 22:22:05 +0000849 .addReg(TempReg, RegState::Kill)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000850 .addImm(0)
851 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000852 BuildMI(StoreBB, DL, TII->get(Bcc))
853 .addMBB(LoadCmpBB)
854 .addImm(ARMCC::NE)
855 .addReg(ARM::CPSR, RegState::Kill);
856 StoreBB->addSuccessor(LoadCmpBB);
857 StoreBB->addSuccessor(DoneBB);
858
859 DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
860 DoneBB->transferSuccessors(&MBB);
Tim Northoverb629c772016-04-18 21:48:55 +0000861
Ahmed Bougachab4af1072016-04-27 20:32:54 +0000862 MBB.addSuccessor(LoadCmpBB);
863
Tim Northoverb629c772016-04-18 21:48:55 +0000864 NextMBBI = MBB.end();
865 MI.eraseFromParent();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000866
867 // Recompute livein lists.
Matthias Braun05eeadb2017-05-31 01:21:35 +0000868 LivePhysRegs LiveRegs;
Matthias Braunc9056b82017-09-06 20:45:24 +0000869 computeAndAddLiveIns(LiveRegs, *DoneBB);
870 computeAndAddLiveIns(LiveRegs, *StoreBB);
871 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000872 // Do an extra pass around the loop to get loop carried registers right.
873 StoreBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +0000874 computeAndAddLiveIns(LiveRegs, *StoreBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000875 LoadCmpBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +0000876 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000877
Tim Northoverb629c772016-04-18 21:48:55 +0000878 return true;
879}
880
881/// ARM's ldrexd/strexd take a consecutive register pair (represented as a
882/// single GPRPair register), Thumb's take two separate registers so we need to
883/// extract the subregs from the pair.
884static void addExclusiveRegPair(MachineInstrBuilder &MIB, MachineOperand &Reg,
885 unsigned Flags, bool IsThumb,
886 const TargetRegisterInfo *TRI) {
887 if (IsThumb) {
888 unsigned RegLo = TRI->getSubReg(Reg.getReg(), ARM::gsub_0);
889 unsigned RegHi = TRI->getSubReg(Reg.getReg(), ARM::gsub_1);
890 MIB.addReg(RegLo, Flags | getKillRegState(Reg.isDead()));
891 MIB.addReg(RegHi, Flags | getKillRegState(Reg.isDead()));
892 } else
893 MIB.addReg(Reg.getReg(), Flags | getKillRegState(Reg.isDead()));
894}
895
896/// Expand a 64-bit CMP_SWAP to an ldrexd/strexd loop.
897bool ARMExpandPseudo::ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
898 MachineBasicBlock::iterator MBBI,
899 MachineBasicBlock::iterator &NextMBBI) {
900 bool IsThumb = STI->isThumb();
901 MachineInstr &MI = *MBBI;
902 DebugLoc DL = MI.getDebugLoc();
903 MachineOperand &Dest = MI.getOperand(0);
Matthias Brauna88587c2017-08-09 22:22:05 +0000904 unsigned TempReg = MI.getOperand(1).getReg();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000905 // Duplicating undef operands into 2 instructions does not guarantee the same
906 // value on both; However undef should be replaced by xzr anyway.
907 assert(!MI.getOperand(2).isUndef() && "cannot handle undef");
908 unsigned AddrReg = MI.getOperand(2).getReg();
909 unsigned DesiredReg = MI.getOperand(3).getReg();
910 MachineOperand New = MI.getOperand(4);
911 New.setIsKill(false);
Tim Northoverb629c772016-04-18 21:48:55 +0000912
913 unsigned DestLo = TRI->getSubReg(Dest.getReg(), ARM::gsub_0);
914 unsigned DestHi = TRI->getSubReg(Dest.getReg(), ARM::gsub_1);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000915 unsigned DesiredLo = TRI->getSubReg(DesiredReg, ARM::gsub_0);
916 unsigned DesiredHi = TRI->getSubReg(DesiredReg, ARM::gsub_1);
Tim Northoverb629c772016-04-18 21:48:55 +0000917
918 MachineFunction *MF = MBB.getParent();
919 auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
920 auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
921 auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
922
923 MF->insert(++MBB.getIterator(), LoadCmpBB);
924 MF->insert(++LoadCmpBB->getIterator(), StoreBB);
925 MF->insert(++StoreBB->getIterator(), DoneBB);
926
927 // .Lloadcmp:
928 // ldrexd rDestLo, rDestHi, [rAddr]
929 // cmp rDestLo, rDesiredLo
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000930 // sbcs dead rTempReg, rDestHi, rDesiredHi
Tim Northoverb629c772016-04-18 21:48:55 +0000931 // bne .Ldone
Tim Northoverb629c772016-04-18 21:48:55 +0000932 unsigned LDREXD = IsThumb ? ARM::t2LDREXD : ARM::LDREXD;
933 MachineInstrBuilder MIB;
934 MIB = BuildMI(LoadCmpBB, DL, TII->get(LDREXD));
935 addExclusiveRegPair(MIB, Dest, RegState::Define, IsThumb, TRI);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000936 MIB.addReg(AddrReg).add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000937
938 unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000939 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
940 .addReg(DestLo, getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +0000941 .addReg(DesiredLo)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000942 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000943
Oleg Ranevskyye2ae4152016-12-01 22:58:35 +0000944 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
945 .addReg(DestHi, getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +0000946 .addReg(DesiredHi)
Oleg Ranevskyye2ae4152016-12-01 22:58:35 +0000947 .addImm(ARMCC::EQ).addReg(ARM::CPSR, RegState::Kill);
Tim Northoverb629c772016-04-18 21:48:55 +0000948
949 unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
950 BuildMI(LoadCmpBB, DL, TII->get(Bcc))
951 .addMBB(DoneBB)
952 .addImm(ARMCC::NE)
953 .addReg(ARM::CPSR, RegState::Kill);
954 LoadCmpBB->addSuccessor(DoneBB);
955 LoadCmpBB->addSuccessor(StoreBB);
956
957 // .Lstore:
Matthias Brauna88587c2017-08-09 22:22:05 +0000958 // strexd rTempReg, rNewLo, rNewHi, [rAddr]
959 // cmp rTempReg, #0
Tim Northoverb629c772016-04-18 21:48:55 +0000960 // bne .Lloadcmp
Tim Northoverb629c772016-04-18 21:48:55 +0000961 unsigned STREXD = IsThumb ? ARM::t2STREXD : ARM::STREXD;
Matthias Brauna88587c2017-08-09 22:22:05 +0000962 MIB = BuildMI(StoreBB, DL, TII->get(STREXD), TempReg);
Tim Northoverb629c772016-04-18 21:48:55 +0000963 addExclusiveRegPair(MIB, New, 0, IsThumb, TRI);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000964 MIB.addReg(AddrReg).add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000965
966 unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000967 BuildMI(StoreBB, DL, TII->get(CMPri))
Matthias Brauna88587c2017-08-09 22:22:05 +0000968 .addReg(TempReg, RegState::Kill)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000969 .addImm(0)
970 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000971 BuildMI(StoreBB, DL, TII->get(Bcc))
972 .addMBB(LoadCmpBB)
973 .addImm(ARMCC::NE)
974 .addReg(ARM::CPSR, RegState::Kill);
975 StoreBB->addSuccessor(LoadCmpBB);
976 StoreBB->addSuccessor(DoneBB);
977
978 DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
979 DoneBB->transferSuccessors(&MBB);
Tim Northoverb629c772016-04-18 21:48:55 +0000980
Ahmed Bougachab4af1072016-04-27 20:32:54 +0000981 MBB.addSuccessor(LoadCmpBB);
982
Tim Northoverb629c772016-04-18 21:48:55 +0000983 NextMBBI = MBB.end();
984 MI.eraseFromParent();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000985
986 // Recompute livein lists.
Matthias Braun05eeadb2017-05-31 01:21:35 +0000987 LivePhysRegs LiveRegs;
Matthias Braunc9056b82017-09-06 20:45:24 +0000988 computeAndAddLiveIns(LiveRegs, *DoneBB);
989 computeAndAddLiveIns(LiveRegs, *StoreBB);
990 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000991 // Do an extra pass around the loop to get loop carried registers right.
992 StoreBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +0000993 computeAndAddLiveIns(LiveRegs, *StoreBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000994 LoadCmpBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +0000995 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +0000996
Tim Northoverb629c772016-04-18 21:48:55 +0000997 return true;
998}
999
1000
Evan Chengb8b0ad82011-01-20 08:34:58 +00001001bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
Tim Northoverb629c772016-04-18 21:48:55 +00001002 MachineBasicBlock::iterator MBBI,
1003 MachineBasicBlock::iterator &NextMBBI) {
Evan Chengb8b0ad82011-01-20 08:34:58 +00001004 MachineInstr &MI = *MBBI;
1005 unsigned Opcode = MI.getOpcode();
1006 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +00001007 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001008 return false;
Quentin Colombet71a71482015-07-20 21:42:14 +00001009
1010 case ARM::TCRETURNdi:
1011 case ARM::TCRETURNri: {
1012 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
1013 assert(MBBI->isReturn() &&
1014 "Can only insert epilog into returning blocks");
1015 unsigned RetOpcode = MBBI->getOpcode();
1016 DebugLoc dl = MBBI->getDebugLoc();
1017 const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
1018 MBB.getParent()->getSubtarget().getInstrInfo());
1019
1020 // Tail call return: adjust the stack pointer and jump to callee.
1021 MBBI = MBB.getLastNonDebugInstr();
1022 MachineOperand &JumpTarget = MBBI->getOperand(0);
1023
1024 // Jump to label or value in register.
1025 if (RetOpcode == ARM::TCRETURNdi) {
1026 unsigned TCOpcode =
1027 STI->isThumb()
1028 ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND)
1029 : ARM::TAILJMPd;
1030 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
1031 if (JumpTarget.isGlobal())
1032 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
1033 JumpTarget.getTargetFlags());
1034 else {
1035 assert(JumpTarget.isSymbol());
1036 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
1037 JumpTarget.getTargetFlags());
1038 }
1039
1040 // Add the default predicate in Thumb mode.
1041 if (STI->isThumb())
Diana Picusbd66b7d2017-01-20 08:15:24 +00001042 MIB.add(predOps(ARMCC::AL));
Quentin Colombet71a71482015-07-20 21:42:14 +00001043 } else if (RetOpcode == ARM::TCRETURNri) {
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001044 unsigned Opcode =
1045 STI->isThumb() ? ARM::tTAILJMPr
1046 : (STI->hasV4TOps() ? ARM::TAILJMPr : ARM::TAILJMPr4);
Quentin Colombet71a71482015-07-20 21:42:14 +00001047 BuildMI(MBB, MBBI, dl,
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001048 TII.get(Opcode))
Quentin Colombet71a71482015-07-20 21:42:14 +00001049 .addReg(JumpTarget.getReg(), RegState::Kill);
1050 }
1051
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001052 auto NewMI = std::prev(MBBI);
Quentin Colombet71a71482015-07-20 21:42:14 +00001053 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
1054 NewMI->addOperand(MBBI->getOperand(i));
1055
1056 // Delete the pseudo instruction TCRETURN.
1057 MBB.erase(MBBI);
1058 MBBI = NewMI;
1059 return true;
1060 }
Jim Grosbachbb0547d2011-03-11 23:09:50 +00001061 case ARM::VMOVScc:
1062 case ARM::VMOVDcc: {
1063 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
1064 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
1065 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001066 .add(MI.getOperand(2))
1067 .addImm(MI.getOperand(3).getImm()) // 'pred'
Eli Friedmanc22c6992017-09-05 22:54:06 +00001068 .add(MI.getOperand(4))
1069 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachbb0547d2011-03-11 23:09:50 +00001070
1071 MI.eraseFromParent();
1072 return true;
1073 }
Jim Grosbach4def7042011-07-01 17:14:11 +00001074 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +00001075 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +00001076 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
1077 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +00001078 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001079 .add(MI.getOperand(2))
1080 .addImm(MI.getOperand(3).getImm()) // 'pred'
1081 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001082 .add(condCodeOp()) // 's' bit
1083 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbach62a7b472011-03-10 23:56:09 +00001084
1085 MI.eraseFromParent();
1086 return true;
1087 }
Owen Anderson04912702011-07-21 23:38:37 +00001088 case ARM::MOVCCsi: {
1089 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1090 (MI.getOperand(1).getReg()))
Diana Picus116bbab2017-01-13 09:58:52 +00001091 .add(MI.getOperand(2))
1092 .addImm(MI.getOperand(3).getImm())
1093 .addImm(MI.getOperand(4).getImm()) // 'pred'
1094 .add(MI.getOperand(5))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001095 .add(condCodeOp()) // 's' bit
1096 .add(makeImplicit(MI.getOperand(1)));
Owen Anderson04912702011-07-21 23:38:37 +00001097
1098 MI.eraseFromParent();
1099 return true;
1100 }
Owen Andersonb595ed02011-07-21 18:54:16 +00001101 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +00001102 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +00001103 (MI.getOperand(1).getReg()))
Diana Picus116bbab2017-01-13 09:58:52 +00001104 .add(MI.getOperand(2))
1105 .add(MI.getOperand(3))
1106 .addImm(MI.getOperand(4).getImm())
1107 .addImm(MI.getOperand(5).getImm()) // 'pred'
1108 .add(MI.getOperand(6))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001109 .add(condCodeOp()) // 's' bit
1110 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbach62a7b472011-03-10 23:56:09 +00001111
1112 MI.eraseFromParent();
1113 return true;
1114 }
Tim Northover42180442013-08-22 09:57:11 +00001115 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +00001116 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +00001117 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
1118 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +00001119 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001120 .addImm(MI.getOperand(2).getImm())
1121 .addImm(MI.getOperand(3).getImm()) // 'pred'
Eli Friedmanc22c6992017-09-05 22:54:06 +00001122 .add(MI.getOperand(4))
1123 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachd0254982011-03-11 01:09:28 +00001124 MI.eraseFromParent();
1125 return true;
1126 }
Jim Grosbach4def7042011-07-01 17:14:11 +00001127 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +00001128 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +00001129 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
1130 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +00001131 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001132 .addImm(MI.getOperand(2).getImm())
1133 .addImm(MI.getOperand(3).getImm()) // 'pred'
1134 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001135 .add(condCodeOp()) // 's' bit
1136 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachd0254982011-03-11 01:09:28 +00001137
1138 MI.eraseFromParent();
1139 return true;
1140 }
Tim Northover42180442013-08-22 09:57:11 +00001141 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001142 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +00001143 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
1144 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001145 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001146 .addImm(MI.getOperand(2).getImm())
1147 .addImm(MI.getOperand(3).getImm()) // 'pred'
1148 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001149 .add(condCodeOp()) // 's' bit
1150 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001151
1152 MI.eraseFromParent();
1153 return true;
1154 }
Tim Northover42180442013-08-22 09:57:11 +00001155 case ARM::t2MOVCClsl:
1156 case ARM::t2MOVCClsr:
1157 case ARM::t2MOVCCasr:
1158 case ARM::t2MOVCCror: {
1159 unsigned NewOpc;
1160 switch (Opcode) {
1161 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
1162 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
1163 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
1164 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
1165 default: llvm_unreachable("unexpeced conditional move");
1166 }
1167 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
1168 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001169 .add(MI.getOperand(2))
1170 .addImm(MI.getOperand(3).getImm())
1171 .addImm(MI.getOperand(4).getImm()) // 'pred'
1172 .add(MI.getOperand(5))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001173 .add(condCodeOp()) // 's' bit
1174 .add(makeImplicit(MI.getOperand(1)));
Tim Northover42180442013-08-22 09:57:11 +00001175 MI.eraseFromParent();
1176 return true;
1177 }
Chad Rosier1ec8e402012-11-06 23:05:24 +00001178 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001179 MachineFunction &MF = *MI.getParent()->getParent();
1180 const ARMBaseInstrInfo *AII =
1181 static_cast<const ARMBaseInstrInfo*>(TII);
1182 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
1183 // For functions using a base pointer, we rematerialize it (via the frame
1184 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
1185 // for us. Otherwise, expand to nothing.
1186 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001187 int32_t NumBytes = AFI->getFramePtrSpillOffset();
1188 unsigned FramePtr = RI.getFrameRegister(MF);
Eric Christopherfc6de422014-08-05 02:39:49 +00001189 assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) &&
1190 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001191
1192 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +00001193 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1194 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001195 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +00001196 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1197 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001198 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +00001199 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1200 FramePtr, -NumBytes, ARMCC::AL, 0,
1201 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001202 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001203 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +00001204 if (RI.needsStackRealignment(MF)) {
Matthias Braun941a7052016-07-28 18:40:00 +00001205 MachineFrameInfo &MFI = MF.getFrameInfo();
1206 unsigned MaxAlign = MFI.getMaxAlignment();
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001207 assert (!AFI->isThumb1OnlyFunction());
1208 // Emit bic r6, r6, MaxAlign
Kristof Beyls933de7a2015-01-08 15:09:14 +00001209 assert(MaxAlign <= 256 && "The BIC instruction cannot encode "
1210 "immediates larger than 256 with all lower "
1211 "bits set.");
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001212 unsigned bicOpc = AFI->isThumbFunction() ?
1213 ARM::t2BICri : ARM::BICri;
Diana Picus8a73f552017-01-13 10:18:01 +00001214 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(bicOpc), ARM::R6)
1215 .addReg(ARM::R6, RegState::Kill)
1216 .addImm(MaxAlign - 1)
1217 .add(predOps(ARMCC::AL))
1218 .add(condCodeOp());
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001219 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001220
1221 }
1222 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001223 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001224 }
1225
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001226 case ARM::MOVsrl_flag:
1227 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +00001228 // These are just fancy MOVs instructions.
Diana Picus4f8c3e12017-01-13 09:37:56 +00001229 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1230 MI.getOperand(0).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001231 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001232 .addImm(ARM_AM::getSORegOpc(
1233 (Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr : ARM_AM::asr), 1))
1234 .add(predOps(ARMCC::AL))
1235 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001236 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001237 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001238 }
1239 case ARM::RRX: {
1240 // This encodes as "MOVs Rd, Rm, rrx
1241 MachineInstrBuilder MIB =
Diana Picus4f8c3e12017-01-13 09:37:56 +00001242 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1243 MI.getOperand(0).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001244 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001245 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0))
1246 .add(predOps(ARMCC::AL))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001247 .add(condCodeOp());
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001248 TransferImpOps(MI, MIB, MIB);
1249 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001250 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001251 }
Jim Grosbache4750ef2011-06-30 19:38:01 +00001252 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +00001253 case ARM::TPsoft: {
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001254 const bool Thumb = Opcode == ARM::tTPsoft;
1255
Christian Pirkerc6308f52014-06-24 15:45:59 +00001256 MachineInstrBuilder MIB;
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001257 if (STI->genLongCalls()) {
1258 MachineFunction *MF = MBB.getParent();
1259 MachineConstantPool *MCP = MF->getConstantPool();
1260 unsigned PCLabelID = AFI->createPICLabelUId();
1261 MachineConstantPoolValue *CPV =
1262 ARMConstantPoolSymbol::Create(MF->getFunction()->getContext(),
1263 "__aeabi_read_tp", PCLabelID, 0);
1264 unsigned Reg = MI.getOperand(0).getReg();
Christian Pirkerc6308f52014-06-24 15:45:59 +00001265 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001266 TII->get(Thumb ? ARM::tLDRpci : ARM::LDRi12), Reg)
1267 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1268 if (!Thumb)
1269 MIB.addImm(0);
1270 MIB.add(predOps(ARMCC::AL));
1271
1272 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1273 TII->get(Thumb ? ARM::tBLXr : ARM::BLX));
1274 if (Thumb)
1275 MIB.add(predOps(ARMCC::AL));
1276 MIB.addReg(Reg, RegState::Kill);
1277 } else {
1278 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1279 TII->get(Thumb ? ARM::tBL : ARM::BL));
1280 if (Thumb)
1281 MIB.add(predOps(ARMCC::AL));
1282 MIB.addExternalSymbol("__aeabi_read_tp", 0);
1283 }
Jason W Kimc79c5f62010-12-08 23:14:44 +00001284
Chris Lattner1d0c2572011-04-29 05:24:29 +00001285 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kimc79c5f62010-12-08 23:14:44 +00001286 TransferImpOps(MI, MIB, MIB);
1287 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001288 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +00001289 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001290 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +00001291 case ARM::t2LDRpci_pic: {
1292 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +00001293 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Cheng207b2462009-11-06 23:52:48 +00001294 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001295 bool DstIsDead = MI.getOperand(0).isDead();
1296 MachineInstrBuilder MIB1 =
Diana Picus4f8c3e12017-01-13 09:37:56 +00001297 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewLdOpc), DstReg)
Diana Picus116bbab2017-01-13 09:58:52 +00001298 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001299 .add(predOps(ARMCC::AL));
Chris Lattner1d0c2572011-04-29 05:24:29 +00001300 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Diana Picus116bbab2017-01-13 09:58:52 +00001301 MachineInstrBuilder MIB2 =
1302 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tPICADD))
1303 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1304 .addReg(DstReg)
1305 .add(MI.getOperand(2));
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001306 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +00001307 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001308 return true;
1309 }
1310
Tim Northover72360d22013-12-02 10:35:41 +00001311 case ARM::LDRLIT_ga_abs:
1312 case ARM::LDRLIT_ga_pcrel:
1313 case ARM::LDRLIT_ga_pcrel_ldr:
1314 case ARM::tLDRLIT_ga_abs:
1315 case ARM::tLDRLIT_ga_pcrel: {
1316 unsigned DstReg = MI.getOperand(0).getReg();
1317 bool DstIsDead = MI.getOperand(0).isDead();
1318 const MachineOperand &MO1 = MI.getOperand(1);
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +00001319 auto Flags = MO1.getTargetFlags();
Tim Northover72360d22013-12-02 10:35:41 +00001320 const GlobalValue *GV = MO1.getGlobal();
1321 bool IsARM =
1322 Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
1323 bool IsPIC =
1324 Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
1325 unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
1326 unsigned PICAddOpc =
1327 IsARM
Tim Northover2ac7e4b2014-12-10 23:40:50 +00001328 ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Tim Northover72360d22013-12-02 10:35:41 +00001329 : ARM::tPICADD;
1330
1331 // We need a new const-pool entry to load from.
1332 MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
1333 unsigned ARMPCLabelIndex = 0;
1334 MachineConstantPoolValue *CPV;
1335
1336 if (IsPIC) {
1337 unsigned PCAdj = IsARM ? 8 : 4;
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +00001338 auto Modifier = (Flags & ARMII::MO_GOT)
1339 ? ARMCP::GOT_PREL
1340 : ARMCP::no_modifier;
Tim Northover72360d22013-12-02 10:35:41 +00001341 ARMPCLabelIndex = AFI->createPICLabelUId();
Diana Picusc9f29c62017-08-29 09:47:55 +00001342 CPV = ARMConstantPoolConstant::Create(
1343 GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj, Modifier,
1344 /*AddCurrentAddr*/ Modifier == ARMCP::GOT_PREL);
Tim Northover72360d22013-12-02 10:35:41 +00001345 } else
1346 CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
1347
1348 MachineInstrBuilder MIB =
1349 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
1350 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1351 if (IsARM)
1352 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +00001353 MIB.add(predOps(ARMCC::AL));
Tim Northover72360d22013-12-02 10:35:41 +00001354
1355 if (IsPIC) {
1356 MachineInstrBuilder MIB =
1357 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
1358 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1359 .addReg(DstReg)
1360 .addImm(ARMPCLabelIndex);
1361
1362 if (IsARM)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001363 MIB.add(predOps(ARMCC::AL));
Tim Northover72360d22013-12-02 10:35:41 +00001364 }
1365
1366 MI.eraseFromParent();
1367 return true;
1368 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001369 case ARM::MOV_ga_pcrel:
1370 case ARM::MOV_ga_pcrel_ldr:
Evan Cheng2f2435d2011-01-21 18:55:51 +00001371 case ARM::t2MOV_ga_pcrel: {
1372 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +00001373 unsigned LabelId = AFI->createPICLabelUId();
1374 unsigned DstReg = MI.getOperand(0).getReg();
1375 bool DstIsDead = MI.getOperand(0).isDead();
1376 const MachineOperand &MO1 = MI.getOperand(1);
1377 const GlobalValue *GV = MO1.getGlobal();
1378 unsigned TF = MO1.getTargetFlags();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001379 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001380 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +00001381 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001382 unsigned LO16TF = TF | ARMII::MO_LO16;
1383 unsigned HI16TF = TF | ARMII::MO_HI16;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001384 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +00001385 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001386 : ARM::tPICADD;
1387 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1388 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001389 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001390 .addImm(LabelId);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001391
1392 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001393 .addReg(DstReg)
1394 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
1395 .addImm(LabelId);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001396
1397 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +00001398 TII->get(PICAddOpc))
1399 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1400 .addReg(DstReg).addImm(LabelId);
1401 if (isARM) {
Diana Picus4f8c3e12017-01-13 09:37:56 +00001402 MIB3.add(predOps(ARMCC::AL));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001403 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Jakob Stoklund Olesen4fd0e4f2012-05-20 06:38:42 +00001404 MIB3->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb8b0ad82011-01-20 08:34:58 +00001405 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001406 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001407 MI.eraseFromParent();
1408 return true;
Evan Cheng207b2462009-11-06 23:52:48 +00001409 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001410
Anton Korobeynikov48043d02010-08-30 22:50:36 +00001411 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +00001412 case ARM::MOVCCi32imm:
1413 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +00001414 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001415 ExpandMOV32BitImm(MBB, MBBI);
1416 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +00001417
Tim Northoverd8407452013-10-01 14:33:28 +00001418 case ARM::SUBS_PC_LR: {
1419 MachineInstrBuilder MIB =
1420 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1421 .addReg(ARM::LR)
Diana Picus116bbab2017-01-13 09:58:52 +00001422 .add(MI.getOperand(0))
1423 .add(MI.getOperand(1))
1424 .add(MI.getOperand(2))
Tim Northoverd8407452013-10-01 14:33:28 +00001425 .addReg(ARM::CPSR, RegState::Undef);
1426 TransferImpOps(MI, MIB, MIB);
1427 MI.eraseFromParent();
1428 return true;
1429 }
Owen Andersond6c5a742011-03-29 16:45:53 +00001430 case ARM::VLDMQIA: {
1431 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001432 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001433 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001434 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001435
Bob Wilson6b853c32010-09-16 00:31:02 +00001436 // Grab the Q register destination.
1437 bool DstIsDead = MI.getOperand(OpIdx).isDead();
1438 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001439
1440 // Copy the source register.
Diana Picus116bbab2017-01-13 09:58:52 +00001441 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001442
Bob Wilson6b853c32010-09-16 00:31:02 +00001443 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +00001444 MIB.add(MI.getOperand(OpIdx++));
1445 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001446
Bob Wilson6b853c32010-09-16 00:31:02 +00001447 // Add the destination operands (D subregs).
1448 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1449 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1450 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1451 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001452
Bob Wilson6b853c32010-09-16 00:31:02 +00001453 // Add an implicit def for the super-register.
1454 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1455 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001456 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001457 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001458 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001459 }
1460
Owen Andersond6c5a742011-03-29 16:45:53 +00001461 case ARM::VSTMQIA: {
1462 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001463 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001464 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001465 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001466
Bob Wilson6b853c32010-09-16 00:31:02 +00001467 // Grab the Q register source.
1468 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1469 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001470
1471 // Copy the destination register.
Geoff Berrydcc646e2017-12-14 18:06:25 +00001472 MachineOperand Dst(MI.getOperand(OpIdx++));
1473 Dst.setIsRenamable(false);
1474 MIB.add(Dst);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001475
Bob Wilson6b853c32010-09-16 00:31:02 +00001476 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +00001477 MIB.add(MI.getOperand(OpIdx++));
1478 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001479
Bob Wilson6b853c32010-09-16 00:31:02 +00001480 // Add the source operands (D subregs).
1481 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1482 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
Matthias Braund6b108e2015-02-16 19:34:30 +00001483 MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0)
1484 .addReg(D1, SrcIsKill ? RegState::Kill : 0);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001485
Chris Lattner1d0c2572011-04-29 05:24:29 +00001486 if (SrcIsKill) // Add an implicit kill for the Q register.
1487 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001488
Bob Wilson6b853c32010-09-16 00:31:02 +00001489 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +00001490 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Bob Wilson6b853c32010-09-16 00:31:02 +00001491 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001492 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001493 }
1494
Bob Wilson75a64082010-09-02 16:00:54 +00001495 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001496 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001497 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001498 case ARM::VLD2q8PseudoWB_fixed:
1499 case ARM::VLD2q16PseudoWB_fixed:
1500 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001501 case ARM::VLD2q8PseudoWB_register:
1502 case ARM::VLD2q16PseudoWB_register:
1503 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001504 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001505 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001506 case ARM::VLD3d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001507 case ARM::VLD1d64TPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001508 case ARM::VLD1d64TPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001509 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001510 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001511 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001512 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001513 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001514 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001515 case ARM::VLD3q8oddPseudo:
1516 case ARM::VLD3q16oddPseudo:
1517 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001518 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001519 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001520 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001521 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001522 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001523 case ARM::VLD4d32Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001524 case ARM::VLD1d64QPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001525 case ARM::VLD1d64QPseudoWB_fixed:
Bob Wilson35fafca2010-09-03 18:16:02 +00001526 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001527 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001528 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001529 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001530 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001531 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001532 case ARM::VLD4q8oddPseudo:
1533 case ARM::VLD4q16oddPseudo:
1534 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001535 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001536 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001537 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001538 case ARM::VLD3DUPd8Pseudo:
1539 case ARM::VLD3DUPd16Pseudo:
1540 case ARM::VLD3DUPd32Pseudo:
1541 case ARM::VLD3DUPd8Pseudo_UPD:
1542 case ARM::VLD3DUPd16Pseudo_UPD:
1543 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001544 case ARM::VLD4DUPd8Pseudo:
1545 case ARM::VLD4DUPd16Pseudo:
1546 case ARM::VLD4DUPd32Pseudo:
1547 case ARM::VLD4DUPd8Pseudo_UPD:
1548 case ARM::VLD4DUPd16Pseudo_UPD:
1549 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001550 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001551 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001552
Bob Wilson950882b2010-08-28 05:12:57 +00001553 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001554 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001555 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001556 case ARM::VST2q8PseudoWB_fixed:
1557 case ARM::VST2q16PseudoWB_fixed:
1558 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001559 case ARM::VST2q8PseudoWB_register:
1560 case ARM::VST2q16PseudoWB_register:
1561 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001562 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001563 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001564 case ARM::VST3d32Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001565 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001566 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001567 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001568 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001569 case ARM::VST1d64TPseudoWB_fixed:
1570 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001571 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001572 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001573 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001574 case ARM::VST3q8oddPseudo:
1575 case ARM::VST3q16oddPseudo:
1576 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001577 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001578 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001579 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001580 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001581 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001582 case ARM::VST4d32Pseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001583 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001584 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001585 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001586 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001587 case ARM::VST1d64QPseudoWB_fixed:
1588 case ARM::VST1d64QPseudoWB_register:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001589 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001590 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001591 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001592 case ARM::VST4q8oddPseudo:
1593 case ARM::VST4q16oddPseudo:
1594 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001595 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001596 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001597 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001598 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001599 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001600
Bob Wilsondc449902010-11-01 22:04:05 +00001601 case ARM::VLD1LNq8Pseudo:
1602 case ARM::VLD1LNq16Pseudo:
1603 case ARM::VLD1LNq32Pseudo:
1604 case ARM::VLD1LNq8Pseudo_UPD:
1605 case ARM::VLD1LNq16Pseudo_UPD:
1606 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001607 case ARM::VLD2LNd8Pseudo:
1608 case ARM::VLD2LNd16Pseudo:
1609 case ARM::VLD2LNd32Pseudo:
1610 case ARM::VLD2LNq16Pseudo:
1611 case ARM::VLD2LNq32Pseudo:
1612 case ARM::VLD2LNd8Pseudo_UPD:
1613 case ARM::VLD2LNd16Pseudo_UPD:
1614 case ARM::VLD2LNd32Pseudo_UPD:
1615 case ARM::VLD2LNq16Pseudo_UPD:
1616 case ARM::VLD2LNq32Pseudo_UPD:
1617 case ARM::VLD3LNd8Pseudo:
1618 case ARM::VLD3LNd16Pseudo:
1619 case ARM::VLD3LNd32Pseudo:
1620 case ARM::VLD3LNq16Pseudo:
1621 case ARM::VLD3LNq32Pseudo:
1622 case ARM::VLD3LNd8Pseudo_UPD:
1623 case ARM::VLD3LNd16Pseudo_UPD:
1624 case ARM::VLD3LNd32Pseudo_UPD:
1625 case ARM::VLD3LNq16Pseudo_UPD:
1626 case ARM::VLD3LNq32Pseudo_UPD:
1627 case ARM::VLD4LNd8Pseudo:
1628 case ARM::VLD4LNd16Pseudo:
1629 case ARM::VLD4LNd32Pseudo:
1630 case ARM::VLD4LNq16Pseudo:
1631 case ARM::VLD4LNq32Pseudo:
1632 case ARM::VLD4LNd8Pseudo_UPD:
1633 case ARM::VLD4LNd16Pseudo_UPD:
1634 case ARM::VLD4LNd32Pseudo_UPD:
1635 case ARM::VLD4LNq16Pseudo_UPD:
1636 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001637 case ARM::VST1LNq8Pseudo:
1638 case ARM::VST1LNq16Pseudo:
1639 case ARM::VST1LNq32Pseudo:
1640 case ARM::VST1LNq8Pseudo_UPD:
1641 case ARM::VST1LNq16Pseudo_UPD:
1642 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001643 case ARM::VST2LNd8Pseudo:
1644 case ARM::VST2LNd16Pseudo:
1645 case ARM::VST2LNd32Pseudo:
1646 case ARM::VST2LNq16Pseudo:
1647 case ARM::VST2LNq32Pseudo:
1648 case ARM::VST2LNd8Pseudo_UPD:
1649 case ARM::VST2LNd16Pseudo_UPD:
1650 case ARM::VST2LNd32Pseudo_UPD:
1651 case ARM::VST2LNq16Pseudo_UPD:
1652 case ARM::VST2LNq32Pseudo_UPD:
1653 case ARM::VST3LNd8Pseudo:
1654 case ARM::VST3LNd16Pseudo:
1655 case ARM::VST3LNd32Pseudo:
1656 case ARM::VST3LNq16Pseudo:
1657 case ARM::VST3LNq32Pseudo:
1658 case ARM::VST3LNd8Pseudo_UPD:
1659 case ARM::VST3LNd16Pseudo_UPD:
1660 case ARM::VST3LNd32Pseudo_UPD:
1661 case ARM::VST3LNq16Pseudo_UPD:
1662 case ARM::VST3LNq32Pseudo_UPD:
1663 case ARM::VST4LNd8Pseudo:
1664 case ARM::VST4LNd16Pseudo:
1665 case ARM::VST4LNd32Pseudo:
1666 case ARM::VST4LNq16Pseudo:
1667 case ARM::VST4LNq32Pseudo:
1668 case ARM::VST4LNd8Pseudo_UPD:
1669 case ARM::VST4LNd16Pseudo_UPD:
1670 case ARM::VST4LNd32Pseudo_UPD:
1671 case ARM::VST4LNq16Pseudo_UPD:
1672 case ARM::VST4LNq32Pseudo_UPD:
1673 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001674 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001675
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001676 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1677 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001678 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1679 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Tim Northoverb629c772016-04-18 21:48:55 +00001680
1681 case ARM::CMP_SWAP_8:
1682 if (STI->isThumb())
1683 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXB, ARM::t2STREXB,
1684 ARM::tUXTB, NextMBBI);
1685 else
1686 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXB, ARM::STREXB,
1687 ARM::UXTB, NextMBBI);
1688 case ARM::CMP_SWAP_16:
1689 if (STI->isThumb())
1690 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXH, ARM::t2STREXH,
1691 ARM::tUXTH, NextMBBI);
1692 else
1693 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXH, ARM::STREXH,
1694 ARM::UXTH, NextMBBI);
1695 case ARM::CMP_SWAP_32:
1696 if (STI->isThumb())
1697 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREX, ARM::t2STREX, 0,
1698 NextMBBI);
1699 else
1700 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREX, ARM::STREX, 0, NextMBBI);
1701
1702 case ARM::CMP_SWAP_64:
1703 return ExpandCMP_SWAP_64(MBB, MBBI, NextMBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001704 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001705}
1706
1707bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1708 bool Modified = false;
1709
1710 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1711 while (MBBI != E) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001712 MachineBasicBlock::iterator NMBBI = std::next(MBBI);
Tim Northoverb629c772016-04-18 21:48:55 +00001713 Modified |= ExpandMI(MBB, MBBI, NMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001714 MBBI = NMBBI;
1715 }
1716
1717 return Modified;
1718}
1719
1720bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001721 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
1722 TII = STI->getInstrInfo();
1723 TRI = STI->getRegisterInfo();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001724 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001725
1726 bool Modified = false;
Javed Absare9599e32017-07-20 12:35:37 +00001727 for (MachineBasicBlock &MBB : MF)
1728 Modified |= ExpandMBB(MBB);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001729 if (VerifyARMPseudo)
1730 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Cheng207b2462009-11-06 23:52:48 +00001731 return Modified;
1732}
1733
1734/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1735/// expansion pass.
1736FunctionPass *llvm::createARMExpandPseudoPass() {
1737 return new ARMExpandPseudo();
1738}