blob: 3c8e7c1f42ec8ffc6322a2037ac577c5599cf842 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Gordon Henriksen92319582008-01-05 16:56:59 +000020#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000021#include "llvm/Target/TargetLowering.h"
Evan Cheng8703c412010-01-26 19:04:47 +000022#include "llvm/Target/TargetOptions.h"
Ted Kremenek2175b552008-09-03 02:54:11 +000023#include "llvm/CodeGen/FastISel.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000026
27namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000028 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000029 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000030 enum NodeType {
31 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000033
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 /// BSF - Bit scan forward.
35 /// BSR - Bit scan reverse.
36 BSF,
37 BSR,
38
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// FOR - Bitwise logical OR of floating point values. This corresponds
49 /// to X86::ORPS or X86::ORPD.
50 FOR,
51
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
53 /// to X86::XORPS or X86::XORPD.
54 FXOR,
55
Evan Cheng82241c82007-01-05 21:37:56 +000056 /// FSRL - Bitwise logical right shift of floating point values. These
57 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000058 FSRL,
59
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000060 /// CALL - These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000061 /// instruction, which includes a bunch of information. In particular the
62 /// operands of these node are:
63 ///
64 /// #0 - The incoming token chain
65 /// #1 - The callee
66 /// #2 - The number of arg bytes the caller pushes on the stack.
67 /// #3 - The number of arg bytes the callee pops off the stack.
68 /// #4 - The value to pass in AL/AX/EAX (optional)
69 /// #5 - The value to pass in DL/DX/EDX (optional)
70 ///
71 /// The result values of these nodes are:
72 ///
73 /// #0 - The outgoing token chain
74 /// #1 - The first register result value (optional)
75 /// #2 - The second register result value (optional)
76 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000077 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000078
Michael J. Spencer9cafc872010-10-20 23:40:27 +000079 /// RDTSC_DAG - This operation implements the lowering for
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000080 /// readcyclecounter
81 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000082
83 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000084 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000085
Dan Gohman25a767d2008-12-23 22:45:23 +000086 /// X86 bit-test instructions.
87 BT,
88
Chris Lattner846c20d2010-12-20 00:59:46 +000089 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
90 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000091 SETCC,
92
Evan Cheng0e8b9e32009-12-15 00:53:42 +000093 // Same as SETCC except it's materialized with a sbb and the value is all
94 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +000095 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +000096
Stuart Hastings9f208042011-06-01 04:39:42 +000097 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
98 /// result in an integer GPR. Needs masking for scalar result.
99 FGETSIGNx86,
100
Chris Lattnera492d292009-03-12 06:46:02 +0000101 /// X86 conditional moves. Operand 0 and operand 1 are the two values
102 /// to select from. Operand 2 is the condition code, and operand 3 is the
103 /// flag operand produced by a CMP or TEST instruction. It also writes a
104 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000105 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000106
Dan Gohman4a683472009-03-23 15:40:10 +0000107 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
108 /// is the block to branch if condition is true, operand 2 is the
109 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000110 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000111 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000112
Dan Gohman4a683472009-03-23 15:40:10 +0000113 /// Return with a flag operand. Operand 0 is the chain operand, operand
114 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000115 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000116
117 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
118 REP_STOS,
119
120 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
121 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000122
Evan Cheng5588de92006-02-18 00:15:05 +0000123 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
124 /// at function entry, used for PIC code.
125 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000126
Bill Wendling24c79f22008-09-16 21:48:12 +0000127 /// Wrapper - A wrapper node for TargetConstantPool,
128 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000129 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000130
Evan Chengae1cd752006-11-30 21:55:46 +0000131 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
132 /// relative displacements.
133 WrapperRIP,
134
Dale Johannesendd224d22010-09-30 23:57:10 +0000135 /// MOVQ2DQ - Copies a 64-bit value from an MMX vector to the low word
136 /// of an XMM vector, with the high word zero filled.
Mon P Wang586d9972010-01-24 00:05:03 +0000137 MOVQ2DQ,
138
Dale Johannesendd224d22010-09-30 23:57:10 +0000139 /// MOVDQ2Q - Copies a 64-bit value from the low word of an XMM vector
140 /// to an MMX vector. If you think this is too close to the previous
141 /// mnemonic, so do I; blame Intel.
142 MOVDQ2Q,
143
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000144 /// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
145 /// i32, corresponds to X86::PEXTRB.
146 PEXTRB,
147
Evan Chengcbffa462006-03-31 19:22:53 +0000148 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000149 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000150 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000151
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000152 /// INSERTPS - Insert any element of a 4 x float vector into any element
153 /// of a destination 4 x floatvector.
154 INSERTPS,
155
156 /// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
157 /// corresponds to X86::PINSRB.
158 PINSRB,
159
Evan Cheng5fd7c692006-03-31 21:55:24 +0000160 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
161 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000162 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000163
Nate Begemane684da32009-02-23 08:49:38 +0000164 /// PSHUFB - Shuffle 16 8-bit values within a vector.
165 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000166
Nate Begeman97b72c92010-12-17 22:55:37 +0000167 /// PANDN - and with not'd value.
168 PANDN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000169
Nate Begeman97b72c92010-12-17 22:55:37 +0000170 /// PSIGNB/W/D - Copy integer sign.
Owen Andersonb2c80da2011-02-25 21:41:48 +0000171 PSIGNB, PSIGNW, PSIGND,
172
Nate Begeman4b9db072010-12-20 22:04:24 +0000173 /// PBLENDVB - Variable blend
174 PBLENDVB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000175
Evan Cheng49683ba2006-11-10 21:43:37 +0000176 /// FMAX, FMIN - Floating point max and min.
177 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000178 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000179
180 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
181 /// approximation. Note that these typically require refinement
182 /// in order to obtain suitable precision.
183 FRSQRT, FRCP,
184
Rafael Espindola3b2df102009-04-08 21:14:34 +0000185 // TLSADDR - Thread Local Storage.
186 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000187
Eric Christopherb0e1a452010-06-03 04:07:48 +0000188 // TLSCALL - Thread Local Storage. When calling to an OS provided
189 // thunk at the address from an earlier relocation.
190 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000191
Evan Cheng78af38c2008-05-08 00:57:18 +0000192 // EH_RETURN - Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000193 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000194
Arnold Schwaighofer7da2bce2008-03-19 16:39:45 +0000195 /// TC_RETURN - Tail call return.
196 /// operand #0 chain
197 /// operand #1 callee (register or absolute)
198 /// operand #2 stack adjustment
199 /// operand #3 optional in flag
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000200 TC_RETURN,
201
Evan Cheng961339b2008-05-09 21:53:03 +0000202 // VZEXT_MOVL - Vector move low and zero extend.
203 VZEXT_MOVL,
204
Evan Cheng5e28227d2008-05-29 08:22:04 +0000205 // VSHL, VSRL - Vector logical left / right shift.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000206 VSHL, VSRL,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000207
208 // CMPPD, CMPPS - Vector double/float comparison.
Nate Begeman55b7bec2008-07-17 16:51:19 +0000209 // CMPPD, CMPPS - Vector double/float comparison.
210 CMPPD, CMPPS,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000211
Nate Begeman55b7bec2008-07-17 16:51:19 +0000212 // PCMP* - Vector integer comparisons.
213 PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
Bill Wendling1a317672008-12-12 00:56:36 +0000214 PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
215
Chris Lattner364bb0a2010-12-05 07:30:36 +0000216 // ADD, SUB, SMUL, etc. - Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000217 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000218 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000219
Chris Lattner364bb0a2010-12-05 07:30:36 +0000220 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000221
222 // MUL_IMM - X86 specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000223 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000224
Eric Christopherf7802a32009-07-29 00:28:05 +0000225 // PTEST - Vector bitwise comparisons
Dan Gohman0700a562009-08-15 01:38:56 +0000226 PTEST,
227
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000228 // TESTP - Vector packed fp sign bitwise comparisons
229 TESTP,
230
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000231 // Several flavors of instructions with vector shuffle behaviors.
232 PALIGN,
233 PSHUFD,
234 PSHUFHW,
235 PSHUFLW,
236 PSHUFHW_LD,
237 PSHUFLW_LD,
238 SHUFPD,
239 SHUFPS,
240 MOVDDUP,
241 MOVSHDUP,
242 MOVSLDUP,
243 MOVSHDUP_LD,
244 MOVSLDUP_LD,
245 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000246 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000247 MOVHLPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000248 MOVHLPD,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000249 MOVLPS,
250 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000251 MOVSD,
252 MOVSS,
253 UNPCKLPS,
254 UNPCKLPD,
David Greene9a6040d2011-02-22 23:31:46 +0000255 VUNPCKLPS,
256 VUNPCKLPD,
257 VUNPCKLPSY,
258 VUNPCKLPDY,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000259 UNPCKHPS,
260 UNPCKHPD,
261 PUNPCKLBW,
262 PUNPCKLWD,
263 PUNPCKLDQ,
264 PUNPCKLQDQ,
265 PUNPCKHBW,
266 PUNPCKHWD,
267 PUNPCKHDQ,
268 PUNPCKHQDQ,
269
Dan Gohman0700a562009-08-15 01:38:56 +0000270 // VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
271 // according to %al. An operator is needed so that this can be expanded
272 // with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000273 VASTART_SAVE_XMM_REGS,
274
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000275 // WIN_ALLOCA - Windows's _chkstk call to do stack probing.
276 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000277
Duncan Sands7c601de2010-11-20 11:25:00 +0000278 // Memory barrier
279 MEMBARRIER,
280 MFENCE,
281 SFENCE,
282 LFENCE,
283
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000284 // ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
285 // ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
Dan Gohman48b185d2009-09-25 20:36:54 +0000286 // Atomic 64-bit binary operations.
287 ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
288 ATOMSUB64_DAG,
289 ATOMOR64_DAG,
290 ATOMXOR64_DAG,
291 ATOMAND64_DAG,
292 ATOMNAND64_DAG,
Eric Christopher9a773822010-07-22 02:48:34 +0000293 ATOMSWAP64_DAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000294
Chris Lattnere479e962010-09-21 23:59:42 +0000295 // LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
296 LCMPXCHG_DAG,
Chris Lattner54e53292010-09-22 00:34:38 +0000297 LCMPXCHG8_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000298
Chris Lattner54e53292010-09-22 00:34:38 +0000299 // VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000300 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000301
Chris Lattnered85da52010-09-22 01:11:26 +0000302 // FNSTCW16m - Store FP control world into i16 memory.
303 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000304
Chris Lattner78f518b2010-09-22 01:05:16 +0000305 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
306 /// integer destination in memory and a FP reg source. This corresponds
307 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
308 /// has two inputs (token chain and address) and two outputs (int value
309 /// and token chain).
310 FP_TO_INT16_IN_MEM,
311 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000312 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000313
Chris Lattnera5156c32010-09-22 01:28:21 +0000314 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
315 /// integer source in memory and FP reg result. This corresponds to the
316 /// X86::FILD*m instructions. It has three inputs (token chain, address,
317 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
318 /// also produces a flag).
319 FILD,
320 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000321
Chris Lattnera5156c32010-09-22 01:28:21 +0000322 /// FLD - This instruction implements an extending load to FP stack slots.
323 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
324 /// operand, ptr to load from, and a ValueType node indicating the type
325 /// to load to.
326 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000327
Chris Lattnera5156c32010-09-22 01:28:21 +0000328 /// FST - This instruction implements a truncating store to FP stack
329 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
330 /// chain operand, value to store, address, and a ValueType to store it
331 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000332 FST,
333
334 /// VAARG_64 - This instruction grabs the address of the next argument
335 /// from a va_list. (reads and modifies the va_list in memory)
336 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000337
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000338 // WARNING: Do not add anything in the end unless you want the node to
339 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
340 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000341 };
342 }
343
Evan Cheng084a1cd2008-01-29 19:34:22 +0000344 /// Define some predicates that are used for node matching.
345 namespace X86 {
346 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
347 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000348 bool isPSHUFDMask(ShuffleVectorSDNode *N);
Evan Cheng68ad48b2006-03-22 18:59:22 +0000349
Evan Cheng084a1cd2008-01-29 19:34:22 +0000350 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
351 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000352 bool isPSHUFHWMask(ShuffleVectorSDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000353
Evan Cheng084a1cd2008-01-29 19:34:22 +0000354 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
355 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000356 bool isPSHUFLWMask(ShuffleVectorSDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000357
Evan Cheng084a1cd2008-01-29 19:34:22 +0000358 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
359 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000360 bool isSHUFPMask(ShuffleVectorSDNode *N);
Evan Chengd27fb3e2006-03-24 01:18:28 +0000361
Evan Cheng084a1cd2008-01-29 19:34:22 +0000362 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
363 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000364 bool isMOVHLPSMask(ShuffleVectorSDNode *N);
Evan Cheng2595a682006-03-24 02:58:06 +0000365
Evan Cheng084a1cd2008-01-29 19:34:22 +0000366 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
367 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
368 /// <2, 3, 2, 3>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000369 bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Cheng922e1912006-11-07 22:14:24 +0000370
Evan Cheng084a1cd2008-01-29 19:34:22 +0000371 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000372 /// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
373 bool isMOVLPMask(ShuffleVectorSDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000374
Evan Cheng084a1cd2008-01-29 19:34:22 +0000375 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000376 /// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000377 /// as well as MOVLHPS.
Nate Begeman3a313df2009-11-07 23:17:15 +0000378 bool isMOVLHPSMask(ShuffleVectorSDNode *N);
Evan Chengc995b452006-04-06 23:23:56 +0000379
Evan Cheng084a1cd2008-01-29 19:34:22 +0000380 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
381 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000382 bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng5df75882006-03-28 00:39:58 +0000383
Evan Cheng084a1cd2008-01-29 19:34:22 +0000384 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
385 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000386 bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
Evan Cheng2bc32802006-03-28 02:43:26 +0000387
Evan Cheng084a1cd2008-01-29 19:34:22 +0000388 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
389 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
390 /// <0, 0, 1, 1>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000391 bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
Evan Chengf3b52c82006-04-05 07:20:06 +0000392
Evan Cheng084a1cd2008-01-29 19:34:22 +0000393 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
394 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
395 /// <2, 2, 3, 3>
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000396 bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
Bill Wendling591eab82007-04-24 21:16:55 +0000397
Evan Cheng084a1cd2008-01-29 19:34:22 +0000398 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
399 /// specifies a shuffle of elements that is suitable for input to MOVSS,
400 /// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000401 bool isMOVLMask(ShuffleVectorSDNode *N);
Evan Cheng12ba3e22006-04-11 00:19:04 +0000402
Evan Cheng084a1cd2008-01-29 19:34:22 +0000403 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
404 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000405 bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
Evan Cheng5d247f82006-04-14 21:59:03 +0000406
Evan Cheng084a1cd2008-01-29 19:34:22 +0000407 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
408 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000409 bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
Evan Chenge056dd52006-10-27 21:08:32 +0000410
Evan Cheng74c9ed92008-09-25 20:50:48 +0000411 /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
412 /// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000413 bool isMOVDDUPMask(ShuffleVectorSDNode *N);
Evan Cheng74c9ed92008-09-25 20:50:48 +0000414
Nate Begeman18df82a2009-10-19 02:17:23 +0000415 /// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
416 /// specifies a shuffle of elements that is suitable for input to PALIGNR.
417 bool isPALIGNRMask(ShuffleVectorSDNode *N);
418
David Greenec4da1102011-02-03 15:50:00 +0000419 /// isVEXTRACTF128Index - Return true if the specified
420 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
421 /// suitable for input to VEXTRACTF128.
422 bool isVEXTRACTF128Index(SDNode *N);
423
David Greene653f1ee2011-02-04 16:08:29 +0000424 /// isVINSERTF128Index - Return true if the specified
425 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
426 /// suitable for input to VINSERTF128.
427 bool isVINSERTF128Index(SDNode *N);
428
Evan Cheng084a1cd2008-01-29 19:34:22 +0000429 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
430 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
431 /// instructions.
432 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000433
Evan Cheng084a1cd2008-01-29 19:34:22 +0000434 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begeman18df82a2009-10-19 02:17:23 +0000435 /// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000436 unsigned getShufflePSHUFHWImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000437
Nate Begeman18df82a2009-10-19 02:17:23 +0000438 /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
439 /// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
Evan Cheng084a1cd2008-01-29 19:34:22 +0000440 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chenge62288f2009-07-30 08:33:02 +0000441
Nate Begeman18df82a2009-10-19 02:17:23 +0000442 /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
443 /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
444 unsigned getShufflePALIGNRImmediate(SDNode *N);
445
David Greenec4da1102011-02-03 15:50:00 +0000446 /// getExtractVEXTRACTF128Immediate - Return the appropriate
447 /// immediate to extract the specified EXTRACT_SUBVECTOR index
448 /// with VEXTRACTF128 instructions.
449 unsigned getExtractVEXTRACTF128Immediate(SDNode *N);
450
David Greene653f1ee2011-02-04 16:08:29 +0000451 /// getInsertVINSERTF128Immediate - Return the appropriate
452 /// immediate to insert at the specified INSERT_SUBVECTOR index
453 /// with VINSERTF128 instructions.
454 unsigned getInsertVINSERTF128Immediate(SDNode *N);
455
Evan Chenge62288f2009-07-30 08:33:02 +0000456 /// isZeroNode - Returns true if Elt is a constant zero or a floating point
457 /// constant +0.0.
458 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000459
460 /// isOffsetSuitableForCodeModel - Returns true of the given offset can be
461 /// fit into displacement field of the instruction.
462 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
463 bool hasSymbolicDisplacement = true);
Evan Cheng084a1cd2008-01-29 19:34:22 +0000464 }
465
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000466 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000467 // X86TargetLowering - X86 Implementation of the TargetLowering interface
468 class X86TargetLowering : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000469 public:
Dan Gohmaneabd6472008-05-14 01:58:56 +0000470 explicit X86TargetLowering(X86TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000471
Chris Lattner4bfbe932010-01-26 05:02:42 +0000472 virtual unsigned getJumpTableEncoding() const;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000473
Owen Andersonb2c80da2011-02-25 21:41:48 +0000474 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i8; }
475
Chris Lattner4bfbe932010-01-26 05:02:42 +0000476 virtual const MCExpr *
477 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
478 const MachineBasicBlock *MBB, unsigned uid,
479 MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000480
Evan Cheng797d56f2007-11-09 01:32:10 +0000481 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
482 /// jumptable.
Chris Lattner4bfbe932010-01-26 05:02:42 +0000483 virtual SDValue getPICJumpTableRelocBase(SDValue Table,
484 SelectionDAG &DAG) const;
Chris Lattner8a785d72010-01-26 06:28:43 +0000485 virtual const MCExpr *
486 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
487 unsigned JTI, MCContext &Ctx) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000488
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000489 /// getStackPtrReg - Return the stack pointer register we are using: either
490 /// ESP or RSP.
491 unsigned getStackPtrReg() const { return X86StackPtr; }
Evan Cheng35abd842008-01-23 23:17:41 +0000492
493 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
494 /// function arguments in the caller parameter area. For X86, aggregates
495 /// that contains are placed at 16-byte boundaries while the rest are at
496 /// 4-byte boundaries.
497 virtual unsigned getByValTypeAlignment(const Type *Ty) const;
Evan Chengef377ad2008-05-15 08:39:06 +0000498
499 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000500 /// and store operations as a result of memset, memcpy, and memmove
501 /// lowering. If DstAlign is zero that means it's safe to destination
502 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
503 /// means there isn't a need to check it against alignment requirement,
504 /// probably because the source does not need to be loaded. If
505 /// 'NonScalarIntSafe' is true, that means it's safe to return a
506 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengebe47c82010-04-08 07:37:57 +0000507 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
508 /// constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000509 /// It returns EVT::Other if the type should be determined using generic
510 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000511 virtual EVT
Evan Chengebe47c82010-04-08 07:37:57 +0000512 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
513 bool NonScalarIntSafe, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000514 MachineFunction &MF) const;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000515
516 /// allowsUnalignedMemoryAccesses - Returns true if the target allows
517 /// unaligned memory accesses. of the specified type.
518 virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
519 return true;
520 }
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000521
Chris Lattner76ac0682005-11-15 00:40:23 +0000522 /// LowerOperation - Provide custom lowering hooks for some operations.
523 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000524 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000525
Duncan Sands6ed40142008-12-01 11:39:25 +0000526 /// ReplaceNodeResults - Replace the results of node with an illegal result
527 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000528 ///
Duncan Sands6ed40142008-12-01 11:39:25 +0000529 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000530 SelectionDAG &DAG) const;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000531
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000532
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000533 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000534
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000535 /// isTypeDesirableForOp - Return true if the target has native support for
536 /// the specified value type and it is 'desirable' to use the type for the
537 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
538 /// instruction encodings are longer and some i16 instructions are slow.
539 virtual bool isTypeDesirableForOp(unsigned Opc, EVT VT) const;
540
541 /// isTypeDesirable - Return true if the target has native support for the
542 /// specified value type and it is 'desirable' to use the type. e.g. On x86
543 /// i16 is legal, but undesirable since i16 instruction encodings are longer
544 /// and some i16 instructions are slow.
545 virtual bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const;
Evan Chengaf56fac2010-04-16 06:14:10 +0000546
Dan Gohman25c16532010-05-01 00:01:06 +0000547 virtual MachineBasicBlock *
548 EmitInstrWithCustomInserter(MachineInstr *MI,
549 MachineBasicBlock *MBB) const;
Evan Cheng339edad2006-01-11 00:33:36 +0000550
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000551
Evan Cheng6af02632005-12-20 06:22:03 +0000552 /// getTargetNodeName - This method returns the name of a target specific
553 /// DAG node.
554 virtual const char *getTargetNodeName(unsigned Opcode) const;
555
Scott Michela6729e82008-03-10 15:42:14 +0000556 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson9f944592009-08-11 20:47:22 +0000557 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000558
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000559 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
560 /// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000561 /// KnownZero/KnownOne bitsets.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000562 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmane1d9ee62008-02-13 22:28:48 +0000563 const APInt &Mask,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000564 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000565 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000566 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000567 unsigned Depth = 0) const;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000568
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000569 // ComputeNumSignBitsForTargetNode - Determine the number of bits in the
570 // operation that are sign bits.
571 virtual unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
572 unsigned Depth) const;
573
Evan Cheng2609d5e2008-05-12 19:56:52 +0000574 virtual bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000575 isGAPlusOffset(SDNode *N, const GlobalValue* &GA, int64_t &Offset) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000576
Dan Gohman21cea8a2010-04-17 15:26:15 +0000577 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000578
Chris Lattner5849d222009-07-20 17:51:36 +0000579 virtual bool ExpandInlineAsm(CallInst *CI) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000580
Chris Lattnerd6855142007-03-25 02:14:49 +0000581 ConstraintType getConstraintType(const std::string &Constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000582
John Thompsone8360b72010-10-29 17:29:13 +0000583 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000584 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000585 virtual ConstraintWeight getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +0000586 AsmOperandInfo &info, const char *constraint) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000587
588 std::vector<unsigned>
Chris Lattner7ad77df2006-02-22 00:56:39 +0000589 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000590 EVT VT) const;
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000591
Owen Anderson53aa7a92009-08-10 22:56:29 +0000592 virtual const char *LowerXConstraint(EVT ConstraintVT) const;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000593
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000594 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chenge0add202008-09-24 00:05:32 +0000595 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
596 /// true it means one of the asm constraint of the inline asm instruction
597 /// being processed is 'm'.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000598 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000599 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000600 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000601 SelectionDAG &DAG) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000602
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000603 /// getRegForInlineAsmConstraint - Given a physical register constraint
604 /// (e.g. {edx}), return the register number and the register class for the
605 /// register. This should only be used for C_Register constraints. On
606 /// error, this returns a register number of 0.
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000607 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +0000608 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000609 EVT VT) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000610
Chris Lattner1eb94d92007-03-30 23:15:24 +0000611 /// isLegalAddressingMode - Return true if the addressing mode represented
612 /// by AM is legal for this target, for a load/store of the specified type.
613 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
614
Evan Cheng7f3d0242007-10-26 01:56:11 +0000615 /// isTruncateFree - Return true if it's free to truncate a value of
616 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
617 /// register EAX to i16 by referencing its sub-register AX.
618 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000619 virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000620
621 /// isZExtFree - Return true if any actual instruction that defines a
622 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
623 /// register. This does not necessarily include registers defined in
624 /// unknown ways, such as incoming arguments, or copies from unknown
625 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
626 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
627 /// all instructions that define 32-bit values implicit zero-extend the
628 /// result out to 64 bits.
629 virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000630 virtual bool isZExtFree(EVT VT1, EVT VT2) const;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000631
Evan Chenga9cda8a2009-05-28 00:35:15 +0000632 /// isNarrowingProfitable - Return true if it's profitable to narrow
633 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
634 /// from i32 to i8 but not from i32 to i16.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000635 virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000636
Evan Cheng16993aa2009-10-27 19:56:55 +0000637 /// isFPImmLegal - Returns true if the target can instruction select the
638 /// specified FP immediate natively. If false, the legalizer will
639 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000640 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000641
Evan Cheng68ad48b2006-03-22 18:59:22 +0000642 /// isShuffleMaskLegal - Targets can use this to indicate that they only
643 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000644 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
645 /// values are assumed to be legal.
Nate Begeman5f829d82009-04-29 05:20:52 +0000646 virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000647 EVT VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000648
649 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
650 /// used by Targets can use this to indicate if there is a suitable
651 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
652 /// pool entry.
Nate Begeman5f829d82009-04-29 05:20:52 +0000653 virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000654 EVT VT) const;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000655
656 /// ShouldShrinkFPConstant - If true, then instruction selection should
657 /// seek to shrink the FP constant of the specified type to a smaller type
658 /// in order to save space and / or reduce runtime.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000659 virtual bool ShouldShrinkFPConstant(EVT VT) const {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000660 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
661 // expensive than a straight movsd. On the other hand, it's important to
662 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000663 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000664 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000665
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000666 const X86Subtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000667 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000668 }
669
Chris Lattner7dc00e82008-01-18 06:52:41 +0000670 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
671 /// computed in an SSE register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000672 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000673 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
674 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000675 }
Dan Gohman4619e932008-08-19 21:32:53 +0000676
677 /// createFastISel - This method returns a target specific FastISel object,
678 /// or null if the target does not support "fast" ISel.
Dan Gohman87fb4e82010-07-07 16:29:44 +0000679 virtual FastISel *createFastISel(FunctionLoweringInfo &funcInfo) const;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000680
Eric Christopher2ad0c772010-07-06 05:18:56 +0000681 /// getStackCookieLocation - Return true if the target stores stack
682 /// protector cookies at a fixed offset in some non-standard address
683 /// space, and populates the address space and offset as
684 /// appropriate.
685 virtual bool getStackCookieLocation(unsigned &AddressSpace, unsigned &Offset) const;
686
Evan Chengd4218b82010-07-26 21:50:05 +0000687 protected:
688 std::pair<const TargetRegisterClass*, uint8_t>
689 findRepresentativeClass(EVT VT) const;
690
Chris Lattner76ac0682005-11-15 00:40:23 +0000691 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000692 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
693 /// make the right decision when generating code for different targets.
694 const X86Subtarget *Subtarget;
Dan Gohmaneabd6472008-05-14 01:58:56 +0000695 const X86RegisterInfo *RegInfo;
Anton Korobeynikov6acb2212008-09-09 18:22:57 +0000696 const TargetData *TD;
Evan Chenga9467aa2006-04-25 20:13:52 +0000697
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000698 /// X86StackPtr - X86 physical register used as stack ptr.
699 unsigned X86StackPtr;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000700
701 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
Dale Johannesene36c4002007-09-23 14:52:20 +0000702 /// floating point ops.
703 /// When SSE is available, use it for f32 operations.
704 /// When SSE2 is available, use it for f64 operations.
705 bool X86ScalarSSEf32;
706 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000707
Evan Cheng16993aa2009-10-27 19:56:55 +0000708 /// LegalFPImmediates - A list of legal fp immediates.
709 std::vector<APFloat> LegalFPImmediates;
710
711 /// addLegalFPImmediate - Indicate that this x86 target can instruction
712 /// select the specified FP immediate natively.
713 void addLegalFPImmediate(const APFloat& Imm) {
714 LegalFPImmediates.push_back(Imm);
715 }
716
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000717 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000718 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000719 const SmallVectorImpl<ISD::InputArg> &Ins,
720 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000721 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000722 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000723 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000724 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
725 DebugLoc dl, SelectionDAG &DAG,
726 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000727 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000728 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
729 DebugLoc dl, SelectionDAG &DAG,
730 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000731 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000732
Gordon Henriksen92319582008-01-05 16:56:59 +0000733 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000734
735 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
736 /// for tail call optimization. Targets which want to do tail call
737 /// optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000738 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000739 CallingConv::ID CalleeCC,
740 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000741 bool isCalleeStructRet,
742 bool isCallerStructRet,
Evan Cheng85476f32010-01-27 06:25:16 +0000743 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000744 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000745 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000746 SelectionDAG& DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000747 bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000748 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
749 SDValue Chain, bool IsTailCall, bool Is64Bit,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000750 int FPDiff, DebugLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +0000751
Dan Gohman21cea8a2010-04-17 15:26:15 +0000752 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
753 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +0000754
Eli Friedmandfe4f252009-05-23 09:59:16 +0000755 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000756 bool isSigned) const;
Evan Cheng493b8822009-12-09 21:00:30 +0000757
758 SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000759 SelectionDAG &DAG) const;
760 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
761 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
762 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
763 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
764 SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
765 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
766 SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) const;
767 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
David Greeneb6f16112011-01-26 15:38:49 +0000768 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
David Greenebab5e6e2011-01-26 19:13:22 +0000769 SDValue LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000770 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
771 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dale Johannesen021052a2009-02-04 20:06:27 +0000772 SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
773 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000774 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
775 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
776 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000777 SDValue LowerShiftParts(SDValue Op, SelectionDAG &DAG) const;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000778 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000779 SelectionDAG &DAG) const;
Wesley Peck527da1b2010-11-23 03:31:01 +0000780 SDValue LowerBITCAST(SDValue op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000781 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
782 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
783 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
784 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
785 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
786 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
787 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
788 SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG) const;
789 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Stuart Hastings9f208042011-06-01 04:39:42 +0000790 SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +0000791 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
792 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000793 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
794 SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) const;
795 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
796 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
797 SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG) const;
798 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
799 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
800 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
801 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
802 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG) const;
803 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
804 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
805 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
806 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
807 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
808 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
809 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
810 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
811 SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) const;
812 SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const;
Nadav Rotem8f971c22011-05-11 08:12:09 +0000813 SDValue LowerShift(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000814 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling66835472008-11-24 19:21:46 +0000815
Dan Gohman21cea8a2010-04-17 15:26:15 +0000816 SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
817 SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const;
818 SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG) const;
Eric Christopher9a773822010-07-22 02:48:34 +0000819 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000820
Bruno Cardoso Lopes9f20e7a2010-08-21 01:32:18 +0000821 // Utility functions to help LowerVECTOR_SHUFFLE
822 SDValue LowerVECTOR_SHUFFLEv8i16(SDValue Op, SelectionDAG &DAG) const;
823
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000824 virtual SDValue
825 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000826 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000827 const SmallVectorImpl<ISD::InputArg> &Ins,
828 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000829 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000830 virtual SDValue
Evan Cheng6f36a082010-02-02 23:55:14 +0000831 LowerCall(SDValue Chain, SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000832 CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000833 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000834 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000835 const SmallVectorImpl<ISD::InputArg> &Ins,
836 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000837 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000838
839 virtual SDValue
840 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000841 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000842 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000843 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000844 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000845
Evan Chengd4b08732010-11-30 23:55:39 +0000846 virtual bool isUsedByReturnOnly(SDNode *N) const;
847
Evan Cheng0663f232011-03-21 01:19:09 +0000848 virtual bool mayBeEmittedAsTailCall(CallInst *CI) const;
849
Cameron Zwarich2ef0c692011-03-17 14:53:37 +0000850 virtual EVT
851 getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
852 ISD::NodeType ExtendKind) const;
Cameron Zwarichac106272011-03-16 22:20:18 +0000853
Kenneth Uildriks07119732009-11-07 02:11:54 +0000854 virtual bool
855 CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000856 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanee0cb702010-07-06 22:19:37 +0000857 LLVMContext &Context) const;
Kenneth Uildriks07119732009-11-07 02:11:54 +0000858
Duncan Sands6ed40142008-12-01 11:39:25 +0000859 void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000860 SelectionDAG &DAG, unsigned NewOp) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000861
Eric Christopher9fe912d2009-08-18 22:50:32 +0000862 /// Utility function to emit string processing sse4.2 instructions
863 /// that return in xmm0.
Evan Chengb82b5512009-09-19 10:09:15 +0000864 /// This takes the instruction to expand, the associated machine basic
865 /// block, the number of args, and whether or not the second arg is
866 /// in memory or not.
Eric Christopher9fe912d2009-08-18 22:50:32 +0000867 MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
Mon P Wangc576ee92010-04-04 03:10:48 +0000868 unsigned argNum, bool inMem) const;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000869
Eric Christopherfa6657c2010-11-30 07:20:12 +0000870 /// Utility functions to emit monitor and mwait instructions. These
871 /// need to make sure that the arguments to the intrinsic are in the
872 /// correct registers.
Eric Christopher1a86e842010-11-30 08:10:28 +0000873 MachineBasicBlock *EmitMonitor(MachineInstr *MI,
874 MachineBasicBlock *BB) const;
Eric Christopherfa6657c2010-11-30 07:20:12 +0000875 MachineBasicBlock *EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const;
876
Mon P Wang3e583932008-05-05 19:05:59 +0000877 /// Utility function to emit atomic bitwise operations (and, or, xor).
Evan Chengb82b5512009-09-19 10:09:15 +0000878 /// It takes the bitwise instruction to expand, the associated machine basic
879 /// block, and the associated X86 opcodes for reg/reg and reg/imm.
Mon P Wang3e583932008-05-05 19:05:59 +0000880 MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
881 MachineInstr *BInstr,
882 MachineBasicBlock *BB,
883 unsigned regOpc,
Andrew Lenharthf88d50b2008-06-14 05:48:15 +0000884 unsigned immOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000885 unsigned loadOpc,
886 unsigned cxchgOpc,
Dale Johannesen5afbf512008-08-19 18:47:28 +0000887 unsigned notOpc,
888 unsigned EAXreg,
889 TargetRegisterClass *RC,
Dan Gohman747e55b2009-02-07 16:15:20 +0000890 bool invSrc = false) const;
Dale Johannesen867d5492008-10-02 18:53:47 +0000891
892 MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
893 MachineInstr *BInstr,
894 MachineBasicBlock *BB,
895 unsigned regOpcL,
896 unsigned regOpcH,
897 unsigned immOpcL,
898 unsigned immOpcH,
Dan Gohman747e55b2009-02-07 16:15:20 +0000899 bool invSrc = false) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000900
Mon P Wang3e583932008-05-05 19:05:59 +0000901 /// Utility function to emit atomic min and max. It takes the min/max
Bill Wendling189d6712009-03-26 01:46:56 +0000902 /// instruction to expand, the associated basic block, and the associated
903 /// cmov opcode for moving the min or max value.
Mon P Wang3e583932008-05-05 19:05:59 +0000904 MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
905 MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000906 unsigned cmovOpc) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000907
Dan Gohman395a8982010-10-12 18:00:49 +0000908 // Utility function to emit the low-level va_arg code for X86-64.
909 MachineBasicBlock *EmitVAARG64WithCustomInserter(
910 MachineInstr *MI,
911 MachineBasicBlock *MBB) const;
912
Dan Gohman0700a562009-08-15 01:38:56 +0000913 /// Utility function to emit the xmm reg save portion of va_start.
914 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
915 MachineInstr *BInstr,
916 MachineBasicBlock *BB) const;
917
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +0000918 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +0000919 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000920
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000921 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000922 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000923
Eric Christopherb0e1a452010-06-03 04:07:48 +0000924 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
925 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000926
Rafael Espindola5d882892010-11-27 20:43:02 +0000927 MachineBasicBlock *emitLoweredTLSAddr(MachineInstr *MI,
928 MachineBasicBlock *BB) const;
929
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000930 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000931 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000932 SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +0000933
934 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Dan Gohmanff659b52009-03-07 01:58:32 +0000935 /// equivalent, for use with the given x86 condition code.
Evan Cheng6e45f1d2010-04-26 19:06:11 +0000936 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000937 SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000938 };
Evan Cheng24422d42008-09-03 00:03:49 +0000939
940 namespace X86 {
Dan Gohman87fb4e82010-07-07 16:29:44 +0000941 FastISel *createFastISel(FunctionLoweringInfo &funcInfo);
Evan Cheng24422d42008-09-03 00:03:49 +0000942 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000943}
944
Chris Lattner76ac0682005-11-15 00:40:23 +0000945#endif // X86ISELLOWERING_H