blob: a2f51415b7595d203211c450a7835562646d5eaa [file] [log] [blame]
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001//===- AArch64InstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for
10/// AArch64.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000014#include "AArch64InstrInfo.h"
Tim Northovere9600d82017-02-08 17:57:27 +000015#include "AArch64MachineFunctionInfo.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000016#include "AArch64RegisterBankInfo.h"
17#include "AArch64RegisterInfo.h"
18#include "AArch64Subtarget.h"
Tim Northoverbdf16242016-10-10 21:50:00 +000019#include "AArch64TargetMachine.h"
Tim Northover9ac0eba2016-11-08 00:45:29 +000020#include "MCTargetDesc/AArch64AddressingModes.h"
Amara Emerson2ff22982019-03-14 22:48:15 +000021#include "llvm/ADT/Optional.h"
Daniel Sanders0b5293f2017-04-06 09:49:34 +000022#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
David Blaikie62651302017-10-26 23:39:54 +000023#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Amara Emerson1e8c1642018-07-31 00:09:02 +000024#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Amara Emerson761ca2e2019-03-19 21:43:05 +000025#include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
Aditya Nandakumar75ad9cc2017-04-19 20:48:50 +000026#include "llvm/CodeGen/GlobalISel/Utils.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000027#include "llvm/CodeGen/MachineBasicBlock.h"
Amara Emerson1abe05c2019-02-21 20:20:16 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstr.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Daniel Sanders0b5293f2017-04-06 09:49:34 +000032#include "llvm/CodeGen/MachineOperand.h"
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/IR/Type.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/raw_ostream.h"
37
38#define DEBUG_TYPE "aarch64-isel"
39
40using namespace llvm;
41
Daniel Sanders0b5293f2017-04-06 09:49:34 +000042namespace {
43
Daniel Sanderse7b0d662017-04-21 15:59:56 +000044#define GET_GLOBALISEL_PREDICATE_BITSET
45#include "AArch64GenGlobalISel.inc"
46#undef GET_GLOBALISEL_PREDICATE_BITSET
47
Daniel Sanders0b5293f2017-04-06 09:49:34 +000048class AArch64InstructionSelector : public InstructionSelector {
49public:
50 AArch64InstructionSelector(const AArch64TargetMachine &TM,
51 const AArch64Subtarget &STI,
52 const AArch64RegisterBankInfo &RBI);
53
Daniel Sandersf76f3152017-11-16 00:46:35 +000054 bool select(MachineInstr &I, CodeGenCoverage &CoverageInfo) const override;
David Blaikie62651302017-10-26 23:39:54 +000055 static const char *getName() { return DEBUG_TYPE; }
Daniel Sanders0b5293f2017-04-06 09:49:34 +000056
57private:
58 /// tblgen-erated 'select' implementation, used as the initial selector for
59 /// the patterns that don't require complex C++.
Daniel Sandersf76f3152017-11-16 00:46:35 +000060 bool selectImpl(MachineInstr &I, CodeGenCoverage &CoverageInfo) const;
Daniel Sanders0b5293f2017-04-06 09:49:34 +000061
Amara Emersoncac11512019-07-03 01:49:06 +000062 // A lowering phase that runs before any selection attempts.
63
64 void preISelLower(MachineInstr &I) const;
65
66 // An early selection function that runs before the selectImpl() call.
67 bool earlySelect(MachineInstr &I) const;
68
69 bool earlySelectSHL(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette7a1dcc52019-07-18 21:50:11 +000070 bool earlySelectLoad(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emersoncac11512019-07-03 01:49:06 +000071
Jessica Paquette41affad2019-07-20 01:55:35 +000072 /// Eliminate same-sized cross-bank copies into stores before selectImpl().
73 void contractCrossBankCopyIntoStore(MachineInstr &I,
74 MachineRegisterInfo &MRI) const;
75
Daniel Sanders0b5293f2017-04-06 09:49:34 +000076 bool selectVaStartAAPCS(MachineInstr &I, MachineFunction &MF,
77 MachineRegisterInfo &MRI) const;
78 bool selectVaStartDarwin(MachineInstr &I, MachineFunction &MF,
79 MachineRegisterInfo &MRI) const;
80
81 bool selectCompareBranch(MachineInstr &I, MachineFunction &MF,
82 MachineRegisterInfo &MRI) const;
83
Amara Emerson9bf092d2019-04-09 21:22:43 +000084 bool selectVectorASHR(MachineInstr &I, MachineRegisterInfo &MRI) const;
85 bool selectVectorSHL(MachineInstr &I, MachineRegisterInfo &MRI) const;
86
Amara Emerson5ec14602018-12-10 18:44:58 +000087 // Helper to generate an equivalent of scalar_to_vector into a new register,
88 // returned via 'Dst'.
Amara Emerson8acb0d92019-03-04 19:16:00 +000089 MachineInstr *emitScalarToVector(unsigned EltSize,
Amara Emerson6bcfa1c2019-02-25 18:52:54 +000090 const TargetRegisterClass *DstRC,
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +000091 Register Scalar,
Amara Emerson6bcfa1c2019-02-25 18:52:54 +000092 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette16d67a32019-03-13 23:22:23 +000093
94 /// Emit a lane insert into \p DstReg, or a new vector register if None is
95 /// provided.
96 ///
97 /// The lane inserted into is defined by \p LaneIdx. The vector source
98 /// register is given by \p SrcReg. The register containing the element is
99 /// given by \p EltReg.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000100 MachineInstr *emitLaneInsert(Optional<Register> DstReg, Register SrcReg,
101 Register EltReg, unsigned LaneIdx,
Jessica Paquette16d67a32019-03-13 23:22:23 +0000102 const RegisterBank &RB,
103 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette5aff1f42019-03-14 18:01:30 +0000104 bool selectInsertElt(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson5ec14602018-12-10 18:44:58 +0000105 bool selectBuildVector(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson8cb186c2018-12-20 01:11:04 +0000106 bool selectMergeValues(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette245047d2019-01-24 22:00:41 +0000107 bool selectUnmergeValues(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson5ec14602018-12-10 18:44:58 +0000108
Amara Emerson1abe05c2019-02-21 20:20:16 +0000109 void collectShuffleMaskIndices(MachineInstr &I, MachineRegisterInfo &MRI,
Amara Emerson2806fd02019-04-12 21:31:21 +0000110 SmallVectorImpl<Optional<int>> &Idxs) const;
Amara Emerson1abe05c2019-02-21 20:20:16 +0000111 bool selectShuffleVector(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette607774c2019-03-11 22:18:01 +0000112 bool selectExtractElt(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson2ff22982019-03-14 22:48:15 +0000113 bool selectConcatVectors(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emersond61b89b2019-03-14 22:48:18 +0000114 bool selectSplitVectorUnmerge(MachineInstr &I,
115 MachineRegisterInfo &MRI) const;
Jessica Paquette22c62152019-04-02 19:57:26 +0000116 bool selectIntrinsicWithSideEffects(MachineInstr &I,
117 MachineRegisterInfo &MRI) const;
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +0000118 bool selectIntrinsic(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson9bf092d2019-04-09 21:22:43 +0000119 bool selectVectorICmp(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette991cb392019-04-23 20:46:19 +0000120 bool selectIntrinsicTrunc(MachineInstr &I, MachineRegisterInfo &MRI) const;
Jessica Paquette4fe75742019-04-23 23:03:03 +0000121 bool selectIntrinsicRound(MachineInstr &I, MachineRegisterInfo &MRI) const;
Amara Emerson6e71b342019-06-21 18:10:41 +0000122 bool selectJumpTable(MachineInstr &I, MachineRegisterInfo &MRI) const;
123 bool selectBrJT(MachineInstr &I, MachineRegisterInfo &MRI) const;
124
Amara Emerson1abe05c2019-02-21 20:20:16 +0000125 unsigned emitConstantPoolEntry(Constant *CPVal, MachineFunction &MF) const;
126 MachineInstr *emitLoadFromConstantPool(Constant *CPVal,
127 MachineIRBuilder &MIRBuilder) const;
Amara Emerson2ff22982019-03-14 22:48:15 +0000128
129 // Emit a vector concat operation.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000130 MachineInstr *emitVectorConcat(Optional<Register> Dst, Register Op1,
131 Register Op2,
Amara Emerson8acb0d92019-03-04 19:16:00 +0000132 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette99316042019-07-02 19:44:16 +0000133 MachineInstr *emitIntegerCompare(MachineOperand &LHS, MachineOperand &RHS,
134 MachineOperand &Predicate,
135 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette728b18f2019-07-24 23:11:01 +0000136 MachineInstr *emitADD(Register DefReg, MachineOperand &LHS, MachineOperand &RHS,
137 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette99316042019-07-02 19:44:16 +0000138 MachineInstr *emitCMN(MachineOperand &LHS, MachineOperand &RHS,
139 MachineIRBuilder &MIRBuilder) const;
Jessica Paquette55d19242019-07-08 22:58:36 +0000140 MachineInstr *emitTST(const Register &LHS, const Register &RHS,
141 MachineIRBuilder &MIRBuilder) const;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000142 MachineInstr *emitExtractVectorElt(Optional<Register> DstReg,
Amara Emersond61b89b2019-03-14 22:48:18 +0000143 const RegisterBank &DstRB, LLT ScalarTy,
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000144 Register VecReg, unsigned LaneIdx,
Amara Emersond61b89b2019-03-14 22:48:18 +0000145 MachineIRBuilder &MIRBuilder) const;
Amara Emerson1abe05c2019-02-21 20:20:16 +0000146
Jessica Paquettea3843fe2019-05-01 22:39:43 +0000147 /// Helper function for selecting G_FCONSTANT. If the G_FCONSTANT can be
148 /// materialized using a FMOV instruction, then update MI and return it.
149 /// Otherwise, do nothing and return a nullptr.
150 MachineInstr *emitFMovForFConstant(MachineInstr &MI,
151 MachineRegisterInfo &MRI) const;
152
Jessica Paquette49537bb2019-06-17 18:40:06 +0000153 /// Emit a CSet for a compare.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000154 MachineInstr *emitCSetForICMP(Register DefReg, unsigned Pred,
Jessica Paquette49537bb2019-06-17 18:40:06 +0000155 MachineIRBuilder &MIRBuilder) const;
156
Amara Emersoncac11512019-07-03 01:49:06 +0000157 // Equivalent to the i32shift_a and friends from AArch64InstrInfo.td.
158 // We use these manually instead of using the importer since it doesn't
159 // support SDNodeXForm.
160 ComplexRendererFns selectShiftA_32(const MachineOperand &Root) const;
161 ComplexRendererFns selectShiftB_32(const MachineOperand &Root) const;
162 ComplexRendererFns selectShiftA_64(const MachineOperand &Root) const;
163 ComplexRendererFns selectShiftB_64(const MachineOperand &Root) const;
164
Jessica Paquettee4c46c32019-08-02 18:12:53 +0000165 ComplexRendererFns select12BitValueWithLeftShift(uint64_t Immed) const;
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000166 ComplexRendererFns selectArithImmed(MachineOperand &Root) const;
Jessica Paquettee4c46c32019-08-02 18:12:53 +0000167 ComplexRendererFns selectNegArithImmed(MachineOperand &Root) const;
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000168
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000169 ComplexRendererFns selectAddrModeUnscaled(MachineOperand &Root,
170 unsigned Size) const;
Daniel Sandersea8711b2017-10-16 03:36:29 +0000171
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000172 ComplexRendererFns selectAddrModeUnscaled8(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000173 return selectAddrModeUnscaled(Root, 1);
174 }
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000175 ComplexRendererFns selectAddrModeUnscaled16(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000176 return selectAddrModeUnscaled(Root, 2);
177 }
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000178 ComplexRendererFns selectAddrModeUnscaled32(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000179 return selectAddrModeUnscaled(Root, 4);
180 }
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000181 ComplexRendererFns selectAddrModeUnscaled64(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000182 return selectAddrModeUnscaled(Root, 8);
183 }
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000184 ComplexRendererFns selectAddrModeUnscaled128(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000185 return selectAddrModeUnscaled(Root, 16);
186 }
187
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000188 ComplexRendererFns selectAddrModeIndexed(MachineOperand &Root,
189 unsigned Size) const;
Daniel Sandersea8711b2017-10-16 03:36:29 +0000190 template <int Width>
Daniel Sanders1e4569f2017-10-20 20:55:29 +0000191 ComplexRendererFns selectAddrModeIndexed(MachineOperand &Root) const {
Daniel Sandersea8711b2017-10-16 03:36:29 +0000192 return selectAddrModeIndexed(Root, Width / 8);
193 }
Jessica Paquette2b404d02019-07-23 16:09:42 +0000194
195 bool isWorthFoldingIntoExtendedReg(MachineInstr &MI,
196 const MachineRegisterInfo &MRI) const;
197 ComplexRendererFns
198 selectAddrModeShiftedExtendXReg(MachineOperand &Root,
199 unsigned SizeInBytes) const;
Jessica Paquette7a1dcc52019-07-18 21:50:11 +0000200 ComplexRendererFns selectAddrModeRegisterOffset(MachineOperand &Root) const;
Jessica Paquette2b404d02019-07-23 16:09:42 +0000201 ComplexRendererFns selectAddrModeXRO(MachineOperand &Root,
202 unsigned SizeInBytes) const;
Daniel Sandersea8711b2017-10-16 03:36:29 +0000203
Volkan Kelesf7f25682018-01-16 18:44:05 +0000204 void renderTruncImm(MachineInstrBuilder &MIB, const MachineInstr &MI) const;
205
Amara Emerson1e8c1642018-07-31 00:09:02 +0000206 // Materialize a GlobalValue or BlockAddress using a movz+movk sequence.
207 void materializeLargeCMVal(MachineInstr &I, const Value *V,
Peter Collingbourne33773d52019-07-31 20:14:09 +0000208 unsigned OpFlags) const;
Amara Emerson1e8c1642018-07-31 00:09:02 +0000209
Amara Emerson761ca2e2019-03-19 21:43:05 +0000210 // Optimization methods.
Amara Emerson761ca2e2019-03-19 21:43:05 +0000211 bool tryOptVectorShuffle(MachineInstr &I) const;
212 bool tryOptVectorDup(MachineInstr &MI) const;
Amara Emersonc37ff0d2019-06-05 23:46:16 +0000213 bool tryOptSelect(MachineInstr &MI) const;
Jessica Paquette55d19242019-07-08 22:58:36 +0000214 MachineInstr *tryFoldIntegerCompare(MachineOperand &LHS, MachineOperand &RHS,
215 MachineOperand &Predicate,
216 MachineIRBuilder &MIRBuilder) const;
Amara Emerson761ca2e2019-03-19 21:43:05 +0000217
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000218 const AArch64TargetMachine &TM;
219 const AArch64Subtarget &STI;
220 const AArch64InstrInfo &TII;
221 const AArch64RegisterInfo &TRI;
222 const AArch64RegisterBankInfo &RBI;
Daniel Sanderse7b0d662017-04-21 15:59:56 +0000223
Daniel Sanderse9fdba32017-04-29 17:30:09 +0000224#define GET_GLOBALISEL_PREDICATES_DECL
225#include "AArch64GenGlobalISel.inc"
226#undef GET_GLOBALISEL_PREDICATES_DECL
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000227
228// We declare the temporaries used by selectImpl() in the class to minimize the
229// cost of constructing placeholder values.
230#define GET_GLOBALISEL_TEMPORARIES_DECL
231#include "AArch64GenGlobalISel.inc"
232#undef GET_GLOBALISEL_TEMPORARIES_DECL
233};
234
235} // end anonymous namespace
236
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000237#define GET_GLOBALISEL_IMPL
Ahmed Bougacha36f70352016-12-21 23:26:20 +0000238#include "AArch64GenGlobalISel.inc"
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000239#undef GET_GLOBALISEL_IMPL
Ahmed Bougacha36f70352016-12-21 23:26:20 +0000240
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000241AArch64InstructionSelector::AArch64InstructionSelector(
Tim Northoverbdf16242016-10-10 21:50:00 +0000242 const AArch64TargetMachine &TM, const AArch64Subtarget &STI,
243 const AArch64RegisterBankInfo &RBI)
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000244 : InstructionSelector(), TM(TM), STI(STI), TII(*STI.getInstrInfo()),
Daniel Sanderse9fdba32017-04-29 17:30:09 +0000245 TRI(*STI.getRegisterInfo()), RBI(RBI),
246#define GET_GLOBALISEL_PREDICATES_INIT
247#include "AArch64GenGlobalISel.inc"
248#undef GET_GLOBALISEL_PREDICATES_INIT
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000249#define GET_GLOBALISEL_TEMPORARIES_INIT
250#include "AArch64GenGlobalISel.inc"
251#undef GET_GLOBALISEL_TEMPORARIES_INIT
252{
253}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000254
Tim Northoverfb8d9892016-10-12 22:49:15 +0000255// FIXME: This should be target-independent, inferred from the types declared
256// for each class in the bank.
257static const TargetRegisterClass *
258getRegClassForTypeOnBank(LLT Ty, const RegisterBank &RB,
Amara Emerson3838ed02018-02-02 18:03:30 +0000259 const RegisterBankInfo &RBI,
260 bool GetAllRegSet = false) {
Tim Northoverfb8d9892016-10-12 22:49:15 +0000261 if (RB.getID() == AArch64::GPRRegBankID) {
262 if (Ty.getSizeInBits() <= 32)
Amara Emerson3838ed02018-02-02 18:03:30 +0000263 return GetAllRegSet ? &AArch64::GPR32allRegClass
264 : &AArch64::GPR32RegClass;
Tim Northoverfb8d9892016-10-12 22:49:15 +0000265 if (Ty.getSizeInBits() == 64)
Amara Emerson3838ed02018-02-02 18:03:30 +0000266 return GetAllRegSet ? &AArch64::GPR64allRegClass
267 : &AArch64::GPR64RegClass;
Tim Northoverfb8d9892016-10-12 22:49:15 +0000268 return nullptr;
269 }
270
271 if (RB.getID() == AArch64::FPRRegBankID) {
Amara Emerson3838ed02018-02-02 18:03:30 +0000272 if (Ty.getSizeInBits() <= 16)
273 return &AArch64::FPR16RegClass;
Tim Northoverfb8d9892016-10-12 22:49:15 +0000274 if (Ty.getSizeInBits() == 32)
275 return &AArch64::FPR32RegClass;
276 if (Ty.getSizeInBits() == 64)
277 return &AArch64::FPR64RegClass;
278 if (Ty.getSizeInBits() == 128)
279 return &AArch64::FPR128RegClass;
280 return nullptr;
281 }
282
283 return nullptr;
284}
285
Jessica Paquette245047d2019-01-24 22:00:41 +0000286/// Given a register bank, and size in bits, return the smallest register class
287/// that can represent that combination.
Benjamin Kramer711950c2019-02-11 15:16:21 +0000288static const TargetRegisterClass *
289getMinClassForRegBank(const RegisterBank &RB, unsigned SizeInBits,
290 bool GetAllRegSet = false) {
Jessica Paquette245047d2019-01-24 22:00:41 +0000291 unsigned RegBankID = RB.getID();
292
293 if (RegBankID == AArch64::GPRRegBankID) {
294 if (SizeInBits <= 32)
295 return GetAllRegSet ? &AArch64::GPR32allRegClass
296 : &AArch64::GPR32RegClass;
297 if (SizeInBits == 64)
298 return GetAllRegSet ? &AArch64::GPR64allRegClass
299 : &AArch64::GPR64RegClass;
300 }
301
302 if (RegBankID == AArch64::FPRRegBankID) {
303 switch (SizeInBits) {
304 default:
305 return nullptr;
306 case 8:
307 return &AArch64::FPR8RegClass;
308 case 16:
309 return &AArch64::FPR16RegClass;
310 case 32:
311 return &AArch64::FPR32RegClass;
312 case 64:
313 return &AArch64::FPR64RegClass;
314 case 128:
315 return &AArch64::FPR128RegClass;
316 }
317 }
318
319 return nullptr;
320}
321
322/// Returns the correct subregister to use for a given register class.
323static bool getSubRegForClass(const TargetRegisterClass *RC,
324 const TargetRegisterInfo &TRI, unsigned &SubReg) {
325 switch (TRI.getRegSizeInBits(*RC)) {
326 case 8:
327 SubReg = AArch64::bsub;
328 break;
329 case 16:
330 SubReg = AArch64::hsub;
331 break;
332 case 32:
333 if (RC == &AArch64::GPR32RegClass)
334 SubReg = AArch64::sub_32;
335 else
336 SubReg = AArch64::ssub;
337 break;
338 case 64:
339 SubReg = AArch64::dsub;
340 break;
341 default:
342 LLVM_DEBUG(
343 dbgs() << "Couldn't find appropriate subregister for register class.");
344 return false;
345 }
346
347 return true;
348}
349
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000350/// Check whether \p I is a currently unsupported binary operation:
351/// - it has an unsized type
352/// - an operand is not a vreg
353/// - all operands are not in the same bank
354/// These are checks that should someday live in the verifier, but right now,
355/// these are mostly limitations of the aarch64 selector.
356static bool unsupportedBinOp(const MachineInstr &I,
357 const AArch64RegisterBankInfo &RBI,
358 const MachineRegisterInfo &MRI,
359 const AArch64RegisterInfo &TRI) {
Tim Northover0f140c72016-09-09 11:46:34 +0000360 LLT Ty = MRI.getType(I.getOperand(0).getReg());
Tim Northover32a078a2016-09-15 10:09:59 +0000361 if (!Ty.isValid()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000362 LLVM_DEBUG(dbgs() << "Generic binop register should be typed\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000363 return true;
364 }
365
366 const RegisterBank *PrevOpBank = nullptr;
367 for (auto &MO : I.operands()) {
368 // FIXME: Support non-register operands.
369 if (!MO.isReg()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000370 LLVM_DEBUG(dbgs() << "Generic inst non-reg operands are unsupported\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000371 return true;
372 }
373
374 // FIXME: Can generic operations have physical registers operands? If
375 // so, this will need to be taught about that, and we'll need to get the
376 // bank out of the minimal class for the register.
377 // Either way, this needs to be documented (and possibly verified).
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000378 if (!Register::isVirtualRegister(MO.getReg())) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000379 LLVM_DEBUG(dbgs() << "Generic inst has physical register operand\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000380 return true;
381 }
382
383 const RegisterBank *OpBank = RBI.getRegBank(MO.getReg(), MRI, TRI);
384 if (!OpBank) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000385 LLVM_DEBUG(dbgs() << "Generic register has no bank or class\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000386 return true;
387 }
388
389 if (PrevOpBank && OpBank != PrevOpBank) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000390 LLVM_DEBUG(dbgs() << "Generic inst operands have different banks\n");
Ahmed Bougacha59e160a2016-08-16 14:37:40 +0000391 return true;
392 }
393 PrevOpBank = OpBank;
394 }
395 return false;
396}
397
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000398/// Select the AArch64 opcode for the basic binary operation \p GenericOpc
Ahmed Bougachacfb384d2017-01-23 21:10:05 +0000399/// (such as G_OR or G_SDIV), appropriate for the register bank \p RegBankID
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000400/// and of size \p OpSize.
401/// \returns \p GenericOpc if the combination is unsupported.
402static unsigned selectBinaryOp(unsigned GenericOpc, unsigned RegBankID,
403 unsigned OpSize) {
404 switch (RegBankID) {
405 case AArch64::GPRRegBankID:
Ahmed Bougacha05a5f7d2017-01-25 02:41:38 +0000406 if (OpSize == 32) {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000407 switch (GenericOpc) {
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +0000408 case TargetOpcode::G_SHL:
409 return AArch64::LSLVWr;
410 case TargetOpcode::G_LSHR:
411 return AArch64::LSRVWr;
412 case TargetOpcode::G_ASHR:
413 return AArch64::ASRVWr;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000414 default:
415 return GenericOpc;
416 }
Tim Northover55782222016-10-18 20:03:48 +0000417 } else if (OpSize == 64) {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000418 switch (GenericOpc) {
Tim Northover2fda4b02016-10-10 21:49:49 +0000419 case TargetOpcode::G_GEP:
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000420 return AArch64::ADDXrr;
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +0000421 case TargetOpcode::G_SHL:
422 return AArch64::LSLVXr;
423 case TargetOpcode::G_LSHR:
424 return AArch64::LSRVXr;
425 case TargetOpcode::G_ASHR:
426 return AArch64::ASRVXr;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000427 default:
428 return GenericOpc;
429 }
430 }
Simon Pilgrim9e901522017-07-08 19:28:24 +0000431 break;
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +0000432 case AArch64::FPRRegBankID:
433 switch (OpSize) {
434 case 32:
435 switch (GenericOpc) {
436 case TargetOpcode::G_FADD:
437 return AArch64::FADDSrr;
438 case TargetOpcode::G_FSUB:
439 return AArch64::FSUBSrr;
440 case TargetOpcode::G_FMUL:
441 return AArch64::FMULSrr;
442 case TargetOpcode::G_FDIV:
443 return AArch64::FDIVSrr;
444 default:
445 return GenericOpc;
446 }
447 case 64:
448 switch (GenericOpc) {
449 case TargetOpcode::G_FADD:
450 return AArch64::FADDDrr;
451 case TargetOpcode::G_FSUB:
452 return AArch64::FSUBDrr;
453 case TargetOpcode::G_FMUL:
454 return AArch64::FMULDrr;
455 case TargetOpcode::G_FDIV:
456 return AArch64::FDIVDrr;
Quentin Colombet0e531272016-10-11 00:21:11 +0000457 case TargetOpcode::G_OR:
458 return AArch64::ORRv8i8;
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +0000459 default:
460 return GenericOpc;
461 }
462 }
Simon Pilgrim9e901522017-07-08 19:28:24 +0000463 break;
464 }
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000465 return GenericOpc;
466}
467
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000468/// Select the AArch64 opcode for the G_LOAD or G_STORE operation \p GenericOpc,
469/// appropriate for the (value) register bank \p RegBankID and of memory access
470/// size \p OpSize. This returns the variant with the base+unsigned-immediate
471/// addressing mode (e.g., LDRXui).
472/// \returns \p GenericOpc if the combination is unsupported.
473static unsigned selectLoadStoreUIOp(unsigned GenericOpc, unsigned RegBankID,
474 unsigned OpSize) {
475 const bool isStore = GenericOpc == TargetOpcode::G_STORE;
476 switch (RegBankID) {
477 case AArch64::GPRRegBankID:
478 switch (OpSize) {
Tim Northover020d1042016-10-17 18:36:53 +0000479 case 8:
480 return isStore ? AArch64::STRBBui : AArch64::LDRBBui;
481 case 16:
482 return isStore ? AArch64::STRHHui : AArch64::LDRHHui;
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000483 case 32:
484 return isStore ? AArch64::STRWui : AArch64::LDRWui;
485 case 64:
486 return isStore ? AArch64::STRXui : AArch64::LDRXui;
487 }
Simon Pilgrim9e901522017-07-08 19:28:24 +0000488 break;
Quentin Colombetd2623f8e2016-10-11 00:21:14 +0000489 case AArch64::FPRRegBankID:
490 switch (OpSize) {
Tim Northover020d1042016-10-17 18:36:53 +0000491 case 8:
492 return isStore ? AArch64::STRBui : AArch64::LDRBui;
493 case 16:
494 return isStore ? AArch64::STRHui : AArch64::LDRHui;
Quentin Colombetd2623f8e2016-10-11 00:21:14 +0000495 case 32:
496 return isStore ? AArch64::STRSui : AArch64::LDRSui;
497 case 64:
498 return isStore ? AArch64::STRDui : AArch64::LDRDui;
499 }
Simon Pilgrim9e901522017-07-08 19:28:24 +0000500 break;
501 }
Ahmed Bougacha7adfac52016-07-29 16:56:16 +0000502 return GenericOpc;
503}
504
Benjamin Kramer1411ecf2019-01-24 23:39:47 +0000505#ifndef NDEBUG
Jessica Paquette245047d2019-01-24 22:00:41 +0000506/// Helper function that verifies that we have a valid copy at the end of
507/// selectCopy. Verifies that the source and dest have the expected sizes and
508/// then returns true.
509static bool isValidCopy(const MachineInstr &I, const RegisterBank &DstBank,
510 const MachineRegisterInfo &MRI,
511 const TargetRegisterInfo &TRI,
512 const RegisterBankInfo &RBI) {
513 const unsigned DstReg = I.getOperand(0).getReg();
514 const unsigned SrcReg = I.getOperand(1).getReg();
515 const unsigned DstSize = RBI.getSizeInBits(DstReg, MRI, TRI);
516 const unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI);
Amara Emersondb211892018-02-20 05:11:57 +0000517
Jessica Paquette245047d2019-01-24 22:00:41 +0000518 // Make sure the size of the source and dest line up.
519 assert(
520 (DstSize == SrcSize ||
521 // Copies are a mean to setup initial types, the number of
522 // bits may not exactly match.
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000523 (Register::isPhysicalRegister(SrcReg) && DstSize <= SrcSize) ||
Jessica Paquette245047d2019-01-24 22:00:41 +0000524 // Copies are a mean to copy bits around, as long as we are
525 // on the same register class, that's fine. Otherwise, that
526 // means we need some SUBREG_TO_REG or AND & co.
527 (((DstSize + 31) / 32 == (SrcSize + 31) / 32) && DstSize > SrcSize)) &&
528 "Copy with different width?!");
529
530 // Check the size of the destination.
531 assert((DstSize <= 64 || DstBank.getID() == AArch64::FPRRegBankID) &&
532 "GPRs cannot get more than 64-bit width values");
533
534 return true;
535}
Benjamin Kramer1411ecf2019-01-24 23:39:47 +0000536#endif
Jessica Paquette245047d2019-01-24 22:00:41 +0000537
538/// Helper function for selectCopy. Inserts a subregister copy from
539/// \p *From to \p *To, linking it up to \p I.
540///
541/// e.g, given I = "Dst = COPY SrcReg", we'll transform that into
542///
543/// CopyReg (From class) = COPY SrcReg
544/// SubRegCopy (To class) = COPY CopyReg:SubReg
545/// Dst = COPY SubRegCopy
Amara Emerson3739a202019-03-15 21:59:50 +0000546static bool selectSubregisterCopy(MachineInstr &I, MachineRegisterInfo &MRI,
Jessica Paquette245047d2019-01-24 22:00:41 +0000547 const RegisterBankInfo &RBI, unsigned SrcReg,
548 const TargetRegisterClass *From,
549 const TargetRegisterClass *To,
550 unsigned SubReg) {
Amara Emerson3739a202019-03-15 21:59:50 +0000551 MachineIRBuilder MIB(I);
552 auto Copy = MIB.buildCopy({From}, {SrcReg});
Amara Emerson86271782019-03-18 19:20:10 +0000553 auto SubRegCopy = MIB.buildInstr(TargetOpcode::COPY, {To}, {})
554 .addReg(Copy.getReg(0), 0, SubReg);
Amara Emersondb211892018-02-20 05:11:57 +0000555 MachineOperand &RegOp = I.getOperand(1);
Amara Emerson3739a202019-03-15 21:59:50 +0000556 RegOp.setReg(SubRegCopy.getReg(0));
Jessica Paquette245047d2019-01-24 22:00:41 +0000557
558 // It's possible that the destination register won't be constrained. Make
559 // sure that happens.
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000560 if (!Register::isPhysicalRegister(I.getOperand(0).getReg()))
Jessica Paquette245047d2019-01-24 22:00:41 +0000561 RBI.constrainGenericRegister(I.getOperand(0).getReg(), *To, MRI);
562
Amara Emersondb211892018-02-20 05:11:57 +0000563 return true;
564}
565
Jessica Paquette910630c2019-05-03 22:37:46 +0000566/// Helper function to get the source and destination register classes for a
567/// copy. Returns a std::pair containing the source register class for the
568/// copy, and the destination register class for the copy. If a register class
569/// cannot be determined, then it will be nullptr.
570static std::pair<const TargetRegisterClass *, const TargetRegisterClass *>
571getRegClassesForCopy(MachineInstr &I, const TargetInstrInfo &TII,
572 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
573 const RegisterBankInfo &RBI) {
574 unsigned DstReg = I.getOperand(0).getReg();
575 unsigned SrcReg = I.getOperand(1).getReg();
576 const RegisterBank &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
577 const RegisterBank &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
578 unsigned DstSize = RBI.getSizeInBits(DstReg, MRI, TRI);
579 unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI);
580
581 // Special casing for cross-bank copies of s1s. We can technically represent
582 // a 1-bit value with any size of register. The minimum size for a GPR is 32
583 // bits. So, we need to put the FPR on 32 bits as well.
584 //
585 // FIXME: I'm not sure if this case holds true outside of copies. If it does,
586 // then we can pull it into the helpers that get the appropriate class for a
587 // register bank. Or make a new helper that carries along some constraint
588 // information.
589 if (SrcRegBank != DstRegBank && (DstSize == 1 && SrcSize == 1))
590 SrcSize = DstSize = 32;
591
592 return {getMinClassForRegBank(SrcRegBank, SrcSize, true),
593 getMinClassForRegBank(DstRegBank, DstSize, true)};
594}
595
Quentin Colombetcb629a82016-10-12 03:57:49 +0000596static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII,
597 MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI,
598 const RegisterBankInfo &RBI) {
599
600 unsigned DstReg = I.getOperand(0).getReg();
Amara Emersondb211892018-02-20 05:11:57 +0000601 unsigned SrcReg = I.getOperand(1).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +0000602 const RegisterBank &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
603 const RegisterBank &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
Jessica Paquette910630c2019-05-03 22:37:46 +0000604
605 // Find the correct register classes for the source and destination registers.
606 const TargetRegisterClass *SrcRC;
607 const TargetRegisterClass *DstRC;
608 std::tie(SrcRC, DstRC) = getRegClassesForCopy(I, TII, MRI, TRI, RBI);
609
Jessica Paquette245047d2019-01-24 22:00:41 +0000610 if (!DstRC) {
611 LLVM_DEBUG(dbgs() << "Unexpected dest size "
612 << RBI.getSizeInBits(DstReg, MRI, TRI) << '\n');
Amara Emerson3838ed02018-02-02 18:03:30 +0000613 return false;
Quentin Colombetcb629a82016-10-12 03:57:49 +0000614 }
615
Jessica Paquette245047d2019-01-24 22:00:41 +0000616 // A couple helpers below, for making sure that the copy we produce is valid.
617
618 // Set to true if we insert a SUBREG_TO_REG. If we do this, then we don't want
619 // to verify that the src and dst are the same size, since that's handled by
620 // the SUBREG_TO_REG.
621 bool KnownValid = false;
622
623 // Returns true, or asserts if something we don't expect happens. Instead of
624 // returning true, we return isValidCopy() to ensure that we verify the
625 // result.
Jessica Paquette76c40f82019-01-24 22:51:31 +0000626 auto CheckCopy = [&]() {
Jessica Paquette245047d2019-01-24 22:00:41 +0000627 // If we have a bitcast or something, we can't have physical registers.
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000628 assert((I.isCopy() ||
629 (!Register::isPhysicalRegister(I.getOperand(0).getReg()) &&
630 !Register::isPhysicalRegister(I.getOperand(1).getReg()))) &&
631 "No phys reg on generic operator!");
Jessica Paquette245047d2019-01-24 22:00:41 +0000632 assert(KnownValid || isValidCopy(I, DstRegBank, MRI, TRI, RBI));
Jonas Hahnfeld65a401f2019-03-04 08:51:32 +0000633 (void)KnownValid;
Jessica Paquette245047d2019-01-24 22:00:41 +0000634 return true;
635 };
636
637 // Is this a copy? If so, then we may need to insert a subregister copy, or
638 // a SUBREG_TO_REG.
639 if (I.isCopy()) {
640 // Yes. Check if there's anything to fix up.
Amara Emerson7e9f3482018-02-18 17:10:49 +0000641 if (!SrcRC) {
Jessica Paquette245047d2019-01-24 22:00:41 +0000642 LLVM_DEBUG(dbgs() << "Couldn't determine source register class\n");
643 return false;
Amara Emerson7e9f3482018-02-18 17:10:49 +0000644 }
Jessica Paquette245047d2019-01-24 22:00:41 +0000645
646 // Is this a cross-bank copy?
647 if (DstRegBank.getID() != SrcRegBank.getID()) {
648 // If we're doing a cross-bank copy on different-sized registers, we need
649 // to do a bit more work.
650 unsigned SrcSize = TRI.getRegSizeInBits(*SrcRC);
651 unsigned DstSize = TRI.getRegSizeInBits(*DstRC);
652
653 if (SrcSize > DstSize) {
654 // We're doing a cross-bank copy into a smaller register. We need a
655 // subregister copy. First, get a register class that's on the same bank
656 // as the destination, but the same size as the source.
657 const TargetRegisterClass *SubregRC =
658 getMinClassForRegBank(DstRegBank, SrcSize, true);
659 assert(SubregRC && "Didn't get a register class for subreg?");
660
661 // Get the appropriate subregister for the destination.
662 unsigned SubReg = 0;
663 if (!getSubRegForClass(DstRC, TRI, SubReg)) {
664 LLVM_DEBUG(dbgs() << "Couldn't determine subregister for copy.\n");
665 return false;
666 }
667
668 // Now, insert a subregister copy using the new register class.
Amara Emerson3739a202019-03-15 21:59:50 +0000669 selectSubregisterCopy(I, MRI, RBI, SrcReg, SubregRC, DstRC, SubReg);
Jessica Paquette245047d2019-01-24 22:00:41 +0000670 return CheckCopy();
671 }
672
673 else if (DstRegBank.getID() == AArch64::GPRRegBankID && DstSize == 32 &&
674 SrcSize == 16) {
675 // Special case for FPR16 to GPR32.
676 // FIXME: This can probably be generalized like the above case.
677 unsigned PromoteReg =
678 MRI.createVirtualRegister(&AArch64::FPR32RegClass);
679 BuildMI(*I.getParent(), I, I.getDebugLoc(),
680 TII.get(AArch64::SUBREG_TO_REG), PromoteReg)
681 .addImm(0)
682 .addUse(SrcReg)
683 .addImm(AArch64::hsub);
684 MachineOperand &RegOp = I.getOperand(1);
685 RegOp.setReg(PromoteReg);
686
687 // Promise that the copy is implicitly validated by the SUBREG_TO_REG.
688 KnownValid = true;
689 }
Amara Emerson7e9f3482018-02-18 17:10:49 +0000690 }
Jessica Paquette245047d2019-01-24 22:00:41 +0000691
692 // If the destination is a physical register, then there's nothing to
693 // change, so we're done.
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000694 if (Register::isPhysicalRegister(DstReg))
Jessica Paquette245047d2019-01-24 22:00:41 +0000695 return CheckCopy();
Amara Emerson7e9f3482018-02-18 17:10:49 +0000696 }
697
Jessica Paquette245047d2019-01-24 22:00:41 +0000698 // No need to constrain SrcReg. It will get constrained when we hit another
699 // of its use or its defs. Copies do not have constraints.
700 if (!RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000701 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
702 << " operand\n");
Quentin Colombetcb629a82016-10-12 03:57:49 +0000703 return false;
704 }
705 I.setDesc(TII.get(AArch64::COPY));
Jessica Paquette245047d2019-01-24 22:00:41 +0000706 return CheckCopy();
Quentin Colombetcb629a82016-10-12 03:57:49 +0000707}
708
Tim Northover69271c62016-10-12 22:49:11 +0000709static unsigned selectFPConvOpc(unsigned GenericOpc, LLT DstTy, LLT SrcTy) {
710 if (!DstTy.isScalar() || !SrcTy.isScalar())
711 return GenericOpc;
712
713 const unsigned DstSize = DstTy.getSizeInBits();
714 const unsigned SrcSize = SrcTy.getSizeInBits();
715
716 switch (DstSize) {
717 case 32:
718 switch (SrcSize) {
719 case 32:
720 switch (GenericOpc) {
721 case TargetOpcode::G_SITOFP:
722 return AArch64::SCVTFUWSri;
723 case TargetOpcode::G_UITOFP:
724 return AArch64::UCVTFUWSri;
725 case TargetOpcode::G_FPTOSI:
726 return AArch64::FCVTZSUWSr;
727 case TargetOpcode::G_FPTOUI:
728 return AArch64::FCVTZUUWSr;
729 default:
730 return GenericOpc;
731 }
732 case 64:
733 switch (GenericOpc) {
734 case TargetOpcode::G_SITOFP:
735 return AArch64::SCVTFUXSri;
736 case TargetOpcode::G_UITOFP:
737 return AArch64::UCVTFUXSri;
738 case TargetOpcode::G_FPTOSI:
739 return AArch64::FCVTZSUWDr;
740 case TargetOpcode::G_FPTOUI:
741 return AArch64::FCVTZUUWDr;
742 default:
743 return GenericOpc;
744 }
745 default:
746 return GenericOpc;
747 }
748 case 64:
749 switch (SrcSize) {
750 case 32:
751 switch (GenericOpc) {
752 case TargetOpcode::G_SITOFP:
753 return AArch64::SCVTFUWDri;
754 case TargetOpcode::G_UITOFP:
755 return AArch64::UCVTFUWDri;
756 case TargetOpcode::G_FPTOSI:
757 return AArch64::FCVTZSUXSr;
758 case TargetOpcode::G_FPTOUI:
759 return AArch64::FCVTZUUXSr;
760 default:
761 return GenericOpc;
762 }
763 case 64:
764 switch (GenericOpc) {
765 case TargetOpcode::G_SITOFP:
766 return AArch64::SCVTFUXDri;
767 case TargetOpcode::G_UITOFP:
768 return AArch64::UCVTFUXDri;
769 case TargetOpcode::G_FPTOSI:
770 return AArch64::FCVTZSUXDr;
771 case TargetOpcode::G_FPTOUI:
772 return AArch64::FCVTZUUXDr;
773 default:
774 return GenericOpc;
775 }
776 default:
777 return GenericOpc;
778 }
779 default:
780 return GenericOpc;
781 };
782 return GenericOpc;
783}
784
Amara Emersonc37ff0d2019-06-05 23:46:16 +0000785static unsigned selectSelectOpc(MachineInstr &I, MachineRegisterInfo &MRI,
786 const RegisterBankInfo &RBI) {
787 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
788 bool IsFP = (RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI)->getID() !=
789 AArch64::GPRRegBankID);
790 LLT Ty = MRI.getType(I.getOperand(0).getReg());
791 if (Ty == LLT::scalar(32))
792 return IsFP ? AArch64::FCSELSrrr : AArch64::CSELWr;
793 else if (Ty == LLT::scalar(64) || Ty == LLT::pointer(0, 64))
794 return IsFP ? AArch64::FCSELDrrr : AArch64::CSELXr;
795 return 0;
796}
797
Jessica Paquetteb73ea75b2019-05-28 22:52:49 +0000798/// Helper function to select the opcode for a G_FCMP.
799static unsigned selectFCMPOpc(MachineInstr &I, MachineRegisterInfo &MRI) {
800 // If this is a compare against +0.0, then we don't have to explicitly
801 // materialize a constant.
802 const ConstantFP *FPImm = getConstantFPVRegVal(I.getOperand(3).getReg(), MRI);
803 bool ShouldUseImm = FPImm && (FPImm->isZero() && !FPImm->isNegative());
804 unsigned OpSize = MRI.getType(I.getOperand(2).getReg()).getSizeInBits();
805 if (OpSize != 32 && OpSize != 64)
806 return 0;
807 unsigned CmpOpcTbl[2][2] = {{AArch64::FCMPSrr, AArch64::FCMPDrr},
808 {AArch64::FCMPSri, AArch64::FCMPDri}};
809 return CmpOpcTbl[ShouldUseImm][OpSize == 64];
810}
811
Jessica Paquette55d19242019-07-08 22:58:36 +0000812/// Returns true if \p P is an unsigned integer comparison predicate.
813static bool isUnsignedICMPPred(const CmpInst::Predicate P) {
814 switch (P) {
815 default:
816 return false;
817 case CmpInst::ICMP_UGT:
818 case CmpInst::ICMP_UGE:
819 case CmpInst::ICMP_ULT:
820 case CmpInst::ICMP_ULE:
821 return true;
822 }
823}
824
Tim Northover6c02ad52016-10-12 22:49:04 +0000825static AArch64CC::CondCode changeICMPPredToAArch64CC(CmpInst::Predicate P) {
826 switch (P) {
827 default:
828 llvm_unreachable("Unknown condition code!");
829 case CmpInst::ICMP_NE:
830 return AArch64CC::NE;
831 case CmpInst::ICMP_EQ:
832 return AArch64CC::EQ;
833 case CmpInst::ICMP_SGT:
834 return AArch64CC::GT;
835 case CmpInst::ICMP_SGE:
836 return AArch64CC::GE;
837 case CmpInst::ICMP_SLT:
838 return AArch64CC::LT;
839 case CmpInst::ICMP_SLE:
840 return AArch64CC::LE;
841 case CmpInst::ICMP_UGT:
842 return AArch64CC::HI;
843 case CmpInst::ICMP_UGE:
844 return AArch64CC::HS;
845 case CmpInst::ICMP_ULT:
846 return AArch64CC::LO;
847 case CmpInst::ICMP_ULE:
848 return AArch64CC::LS;
849 }
850}
851
Tim Northover7dd378d2016-10-12 22:49:07 +0000852static void changeFCMPPredToAArch64CC(CmpInst::Predicate P,
853 AArch64CC::CondCode &CondCode,
854 AArch64CC::CondCode &CondCode2) {
855 CondCode2 = AArch64CC::AL;
856 switch (P) {
857 default:
858 llvm_unreachable("Unknown FP condition!");
859 case CmpInst::FCMP_OEQ:
860 CondCode = AArch64CC::EQ;
861 break;
862 case CmpInst::FCMP_OGT:
863 CondCode = AArch64CC::GT;
864 break;
865 case CmpInst::FCMP_OGE:
866 CondCode = AArch64CC::GE;
867 break;
868 case CmpInst::FCMP_OLT:
869 CondCode = AArch64CC::MI;
870 break;
871 case CmpInst::FCMP_OLE:
872 CondCode = AArch64CC::LS;
873 break;
874 case CmpInst::FCMP_ONE:
875 CondCode = AArch64CC::MI;
876 CondCode2 = AArch64CC::GT;
877 break;
878 case CmpInst::FCMP_ORD:
879 CondCode = AArch64CC::VC;
880 break;
881 case CmpInst::FCMP_UNO:
882 CondCode = AArch64CC::VS;
883 break;
884 case CmpInst::FCMP_UEQ:
885 CondCode = AArch64CC::EQ;
886 CondCode2 = AArch64CC::VS;
887 break;
888 case CmpInst::FCMP_UGT:
889 CondCode = AArch64CC::HI;
890 break;
891 case CmpInst::FCMP_UGE:
892 CondCode = AArch64CC::PL;
893 break;
894 case CmpInst::FCMP_ULT:
895 CondCode = AArch64CC::LT;
896 break;
897 case CmpInst::FCMP_ULE:
898 CondCode = AArch64CC::LE;
899 break;
900 case CmpInst::FCMP_UNE:
901 CondCode = AArch64CC::NE;
902 break;
903 }
904}
905
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000906bool AArch64InstructionSelector::selectCompareBranch(
907 MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const {
908
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000909 const Register CondReg = I.getOperand(0).getReg();
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000910 MachineBasicBlock *DestMBB = I.getOperand(1).getMBB();
911 MachineInstr *CCMI = MRI.getVRegDef(CondReg);
Aditya Nandakumar02c602e2017-07-31 17:00:16 +0000912 if (CCMI->getOpcode() == TargetOpcode::G_TRUNC)
913 CCMI = MRI.getVRegDef(CCMI->getOperand(1).getReg());
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000914 if (CCMI->getOpcode() != TargetOpcode::G_ICMP)
915 return false;
916
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000917 Register LHS = CCMI->getOperand(2).getReg();
918 Register RHS = CCMI->getOperand(3).getReg();
Amara Emerson7a4d2df2019-07-10 19:21:43 +0000919 auto VRegAndVal = getConstantVRegValWithLookThrough(RHS, MRI);
920 if (!VRegAndVal)
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000921 std::swap(RHS, LHS);
922
Amara Emerson7a4d2df2019-07-10 19:21:43 +0000923 VRegAndVal = getConstantVRegValWithLookThrough(RHS, MRI);
924 if (!VRegAndVal || VRegAndVal->Value != 0) {
925 MachineIRBuilder MIB(I);
926 // If we can't select a CBZ then emit a cmp + Bcc.
927 if (!emitIntegerCompare(CCMI->getOperand(2), CCMI->getOperand(3),
928 CCMI->getOperand(1), MIB))
929 return false;
930 const AArch64CC::CondCode CC = changeICMPPredToAArch64CC(
931 (CmpInst::Predicate)CCMI->getOperand(1).getPredicate());
932 MIB.buildInstr(AArch64::Bcc, {}, {}).addImm(CC).addMBB(DestMBB);
933 I.eraseFromParent();
934 return true;
935 }
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000936
937 const RegisterBank &RB = *RBI.getRegBank(LHS, MRI, TRI);
938 if (RB.getID() != AArch64::GPRRegBankID)
939 return false;
940
941 const auto Pred = (CmpInst::Predicate)CCMI->getOperand(1).getPredicate();
942 if (Pred != CmpInst::ICMP_NE && Pred != CmpInst::ICMP_EQ)
943 return false;
944
945 const unsigned CmpWidth = MRI.getType(LHS).getSizeInBits();
946 unsigned CBOpc = 0;
947 if (CmpWidth <= 32)
948 CBOpc = (Pred == CmpInst::ICMP_EQ ? AArch64::CBZW : AArch64::CBNZW);
949 else if (CmpWidth == 64)
950 CBOpc = (Pred == CmpInst::ICMP_EQ ? AArch64::CBZX : AArch64::CBNZX);
951 else
952 return false;
953
Aditya Nandakumar18b3f9d2018-01-17 19:31:33 +0000954 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(CBOpc))
955 .addUse(LHS)
956 .addMBB(DestMBB)
957 .constrainAllUses(TII, TRI, RBI);
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000958
Ahmed Bougacha641cb202017-03-27 16:35:31 +0000959 I.eraseFromParent();
960 return true;
961}
962
Amara Emerson9bf092d2019-04-09 21:22:43 +0000963bool AArch64InstructionSelector::selectVectorSHL(
964 MachineInstr &I, MachineRegisterInfo &MRI) const {
965 assert(I.getOpcode() == TargetOpcode::G_SHL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000966 Register DstReg = I.getOperand(0).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +0000967 const LLT Ty = MRI.getType(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000968 Register Src1Reg = I.getOperand(1).getReg();
969 Register Src2Reg = I.getOperand(2).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +0000970
971 if (!Ty.isVector())
972 return false;
973
974 unsigned Opc = 0;
Amara Emerson9bf092d2019-04-09 21:22:43 +0000975 if (Ty == LLT::vector(4, 32)) {
976 Opc = AArch64::USHLv4i32;
Amara Emerson9bf092d2019-04-09 21:22:43 +0000977 } else if (Ty == LLT::vector(2, 32)) {
978 Opc = AArch64::USHLv2i32;
Amara Emerson9bf092d2019-04-09 21:22:43 +0000979 } else {
980 LLVM_DEBUG(dbgs() << "Unhandled G_SHL type");
981 return false;
982 }
983
984 MachineIRBuilder MIB(I);
985 auto UShl = MIB.buildInstr(Opc, {DstReg}, {Src1Reg, Src2Reg});
986 constrainSelectedInstRegOperands(*UShl, TII, TRI, RBI);
987 I.eraseFromParent();
988 return true;
989}
990
991bool AArch64InstructionSelector::selectVectorASHR(
992 MachineInstr &I, MachineRegisterInfo &MRI) const {
993 assert(I.getOpcode() == TargetOpcode::G_ASHR);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000994 Register DstReg = I.getOperand(0).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +0000995 const LLT Ty = MRI.getType(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000996 Register Src1Reg = I.getOperand(1).getReg();
997 Register Src2Reg = I.getOperand(2).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +0000998
999 if (!Ty.isVector())
1000 return false;
1001
1002 // There is not a shift right register instruction, but the shift left
1003 // register instruction takes a signed value, where negative numbers specify a
1004 // right shift.
1005
1006 unsigned Opc = 0;
1007 unsigned NegOpc = 0;
1008 const TargetRegisterClass *RC = nullptr;
1009 if (Ty == LLT::vector(4, 32)) {
1010 Opc = AArch64::SSHLv4i32;
1011 NegOpc = AArch64::NEGv4i32;
1012 RC = &AArch64::FPR128RegClass;
1013 } else if (Ty == LLT::vector(2, 32)) {
1014 Opc = AArch64::SSHLv2i32;
1015 NegOpc = AArch64::NEGv2i32;
1016 RC = &AArch64::FPR64RegClass;
1017 } else {
1018 LLVM_DEBUG(dbgs() << "Unhandled G_ASHR type");
1019 return false;
1020 }
1021
1022 MachineIRBuilder MIB(I);
1023 auto Neg = MIB.buildInstr(NegOpc, {RC}, {Src2Reg});
1024 constrainSelectedInstRegOperands(*Neg, TII, TRI, RBI);
1025 auto SShl = MIB.buildInstr(Opc, {DstReg}, {Src1Reg, Neg});
1026 constrainSelectedInstRegOperands(*SShl, TII, TRI, RBI);
1027 I.eraseFromParent();
1028 return true;
1029}
1030
Tim Northovere9600d82017-02-08 17:57:27 +00001031bool AArch64InstructionSelector::selectVaStartAAPCS(
1032 MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const {
1033 return false;
1034}
1035
1036bool AArch64InstructionSelector::selectVaStartDarwin(
1037 MachineInstr &I, MachineFunction &MF, MachineRegisterInfo &MRI) const {
1038 AArch64FunctionInfo *FuncInfo = MF.getInfo<AArch64FunctionInfo>();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001039 Register ListReg = I.getOperand(0).getReg();
Tim Northovere9600d82017-02-08 17:57:27 +00001040
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001041 Register ArgsAddrReg = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
Tim Northovere9600d82017-02-08 17:57:27 +00001042
1043 auto MIB =
1044 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::ADDXri))
1045 .addDef(ArgsAddrReg)
1046 .addFrameIndex(FuncInfo->getVarArgsStackIndex())
1047 .addImm(0)
1048 .addImm(0);
1049
1050 constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1051
1052 MIB = BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::STRXui))
1053 .addUse(ArgsAddrReg)
1054 .addUse(ListReg)
1055 .addImm(0)
1056 .addMemOperand(*I.memoperands_begin());
1057
1058 constrainSelectedInstRegOperands(*MIB, TII, TRI, RBI);
1059 I.eraseFromParent();
1060 return true;
1061}
1062
Amara Emerson1e8c1642018-07-31 00:09:02 +00001063void AArch64InstructionSelector::materializeLargeCMVal(
Peter Collingbourne33773d52019-07-31 20:14:09 +00001064 MachineInstr &I, const Value *V, unsigned OpFlags) const {
Amara Emerson1e8c1642018-07-31 00:09:02 +00001065 MachineBasicBlock &MBB = *I.getParent();
1066 MachineFunction &MF = *MBB.getParent();
1067 MachineRegisterInfo &MRI = MF.getRegInfo();
1068 MachineIRBuilder MIB(I);
1069
Aditya Nandakumarcef44a22018-12-11 00:48:50 +00001070 auto MovZ = MIB.buildInstr(AArch64::MOVZXi, {&AArch64::GPR64RegClass}, {});
Amara Emerson1e8c1642018-07-31 00:09:02 +00001071 MovZ->addOperand(MF, I.getOperand(1));
1072 MovZ->getOperand(1).setTargetFlags(OpFlags | AArch64II::MO_G0 |
1073 AArch64II::MO_NC);
1074 MovZ->addOperand(MF, MachineOperand::CreateImm(0));
1075 constrainSelectedInstRegOperands(*MovZ, TII, TRI, RBI);
1076
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001077 auto BuildMovK = [&](Register SrcReg, unsigned char Flags, unsigned Offset,
1078 Register ForceDstReg) {
1079 Register DstReg = ForceDstReg
Amara Emerson1e8c1642018-07-31 00:09:02 +00001080 ? ForceDstReg
1081 : MRI.createVirtualRegister(&AArch64::GPR64RegClass);
1082 auto MovI = MIB.buildInstr(AArch64::MOVKXi).addDef(DstReg).addUse(SrcReg);
1083 if (auto *GV = dyn_cast<GlobalValue>(V)) {
1084 MovI->addOperand(MF, MachineOperand::CreateGA(
1085 GV, MovZ->getOperand(1).getOffset(), Flags));
1086 } else {
1087 MovI->addOperand(
1088 MF, MachineOperand::CreateBA(cast<BlockAddress>(V),
1089 MovZ->getOperand(1).getOffset(), Flags));
1090 }
1091 MovI->addOperand(MF, MachineOperand::CreateImm(Offset));
1092 constrainSelectedInstRegOperands(*MovI, TII, TRI, RBI);
1093 return DstReg;
1094 };
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001095 Register DstReg = BuildMovK(MovZ.getReg(0),
Amara Emerson1e8c1642018-07-31 00:09:02 +00001096 AArch64II::MO_G1 | AArch64II::MO_NC, 16, 0);
1097 DstReg = BuildMovK(DstReg, AArch64II::MO_G2 | AArch64II::MO_NC, 32, 0);
1098 BuildMovK(DstReg, AArch64II::MO_G3, 48, I.getOperand(0).getReg());
1099 return;
1100}
1101
Amara Emersoncac11512019-07-03 01:49:06 +00001102void AArch64InstructionSelector::preISelLower(MachineInstr &I) const {
1103 MachineBasicBlock &MBB = *I.getParent();
1104 MachineFunction &MF = *MBB.getParent();
1105 MachineRegisterInfo &MRI = MF.getRegInfo();
1106
1107 switch (I.getOpcode()) {
1108 case TargetOpcode::G_SHL:
1109 case TargetOpcode::G_ASHR:
1110 case TargetOpcode::G_LSHR: {
1111 // These shifts are legalized to have 64 bit shift amounts because we want
1112 // to take advantage of the existing imported selection patterns that assume
1113 // the immediates are s64s. However, if the shifted type is 32 bits and for
1114 // some reason we receive input GMIR that has an s64 shift amount that's not
1115 // a G_CONSTANT, insert a truncate so that we can still select the s32
1116 // register-register variant.
1117 unsigned SrcReg = I.getOperand(1).getReg();
1118 unsigned ShiftReg = I.getOperand(2).getReg();
1119 const LLT ShiftTy = MRI.getType(ShiftReg);
1120 const LLT SrcTy = MRI.getType(SrcReg);
1121 if (SrcTy.isVector())
1122 return;
1123 assert(!ShiftTy.isVector() && "unexpected vector shift ty");
1124 if (SrcTy.getSizeInBits() != 32 || ShiftTy.getSizeInBits() != 64)
1125 return;
1126 auto *AmtMI = MRI.getVRegDef(ShiftReg);
1127 assert(AmtMI && "could not find a vreg definition for shift amount");
1128 if (AmtMI->getOpcode() != TargetOpcode::G_CONSTANT) {
1129 // Insert a subregister copy to implement a 64->32 trunc
1130 MachineIRBuilder MIB(I);
1131 auto Trunc = MIB.buildInstr(TargetOpcode::COPY, {SrcTy}, {})
1132 .addReg(ShiftReg, 0, AArch64::sub_32);
1133 MRI.setRegBank(Trunc.getReg(0), RBI.getRegBank(AArch64::GPRRegBankID));
1134 I.getOperand(2).setReg(Trunc.getReg(0));
1135 }
1136 return;
1137 }
Jessica Paquette41affad2019-07-20 01:55:35 +00001138 case TargetOpcode::G_STORE:
1139 contractCrossBankCopyIntoStore(I, MRI);
1140 return;
Amara Emersoncac11512019-07-03 01:49:06 +00001141 default:
1142 return;
1143 }
1144}
1145
1146bool AArch64InstructionSelector::earlySelectSHL(
1147 MachineInstr &I, MachineRegisterInfo &MRI) const {
1148 // We try to match the immediate variant of LSL, which is actually an alias
1149 // for a special case of UBFM. Otherwise, we fall back to the imported
1150 // selector which will match the register variant.
1151 assert(I.getOpcode() == TargetOpcode::G_SHL && "unexpected op");
1152 const auto &MO = I.getOperand(2);
1153 auto VRegAndVal = getConstantVRegVal(MO.getReg(), MRI);
1154 if (!VRegAndVal)
1155 return false;
1156
1157 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
1158 if (DstTy.isVector())
1159 return false;
1160 bool Is64Bit = DstTy.getSizeInBits() == 64;
1161 auto Imm1Fn = Is64Bit ? selectShiftA_64(MO) : selectShiftA_32(MO);
1162 auto Imm2Fn = Is64Bit ? selectShiftB_64(MO) : selectShiftB_32(MO);
1163 MachineIRBuilder MIB(I);
1164
1165 if (!Imm1Fn || !Imm2Fn)
1166 return false;
1167
1168 auto NewI =
1169 MIB.buildInstr(Is64Bit ? AArch64::UBFMXri : AArch64::UBFMWri,
1170 {I.getOperand(0).getReg()}, {I.getOperand(1).getReg()});
1171
1172 for (auto &RenderFn : *Imm1Fn)
1173 RenderFn(NewI);
1174 for (auto &RenderFn : *Imm2Fn)
1175 RenderFn(NewI);
1176
1177 I.eraseFromParent();
1178 return constrainSelectedInstRegOperands(*NewI, TII, TRI, RBI);
1179}
1180
Jessica Paquette41affad2019-07-20 01:55:35 +00001181void AArch64InstructionSelector::contractCrossBankCopyIntoStore(
1182 MachineInstr &I, MachineRegisterInfo &MRI) const {
1183 assert(I.getOpcode() == TargetOpcode::G_STORE && "Expected G_STORE");
1184 // If we're storing a scalar, it doesn't matter what register bank that
1185 // scalar is on. All that matters is the size.
1186 //
1187 // So, if we see something like this (with a 32-bit scalar as an example):
1188 //
1189 // %x:gpr(s32) = ... something ...
1190 // %y:fpr(s32) = COPY %x:gpr(s32)
1191 // G_STORE %y:fpr(s32)
1192 //
1193 // We can fix this up into something like this:
1194 //
1195 // G_STORE %x:gpr(s32)
1196 //
1197 // And then continue the selection process normally.
1198 MachineInstr *Def = getDefIgnoringCopies(I.getOperand(0).getReg(), MRI);
1199 if (!Def)
1200 return;
1201 Register DefDstReg = Def->getOperand(0).getReg();
1202 LLT DefDstTy = MRI.getType(DefDstReg);
1203 Register StoreSrcReg = I.getOperand(0).getReg();
1204 LLT StoreSrcTy = MRI.getType(StoreSrcReg);
1205
1206 // If we get something strange like a physical register, then we shouldn't
1207 // go any further.
1208 if (!DefDstTy.isValid())
1209 return;
1210
1211 // Are the source and dst types the same size?
1212 if (DefDstTy.getSizeInBits() != StoreSrcTy.getSizeInBits())
1213 return;
1214
1215 if (RBI.getRegBank(StoreSrcReg, MRI, TRI) ==
1216 RBI.getRegBank(DefDstReg, MRI, TRI))
1217 return;
1218
1219 // We have a cross-bank copy, which is entering a store. Let's fold it.
1220 I.getOperand(0).setReg(DefDstReg);
1221}
1222
Jessica Paquette7a1dcc52019-07-18 21:50:11 +00001223bool AArch64InstructionSelector::earlySelectLoad(
1224 MachineInstr &I, MachineRegisterInfo &MRI) const {
1225 // Try to fold in shifts, etc into the addressing mode of a load.
1226 assert(I.getOpcode() == TargetOpcode::G_LOAD && "unexpected op");
1227
1228 // Don't handle atomic loads/stores yet.
1229 auto &MemOp = **I.memoperands_begin();
1230 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
1231 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
1232 return false;
1233 }
1234
1235 unsigned MemBytes = MemOp.getSize();
1236
1237 // Only support 64-bit loads for now.
1238 if (MemBytes != 8)
1239 return false;
1240
1241 Register DstReg = I.getOperand(0).getReg();
1242 const LLT DstTy = MRI.getType(DstReg);
1243 // Don't handle vectors.
1244 if (DstTy.isVector())
1245 return false;
1246
1247 unsigned DstSize = DstTy.getSizeInBits();
1248 // TODO: 32-bit destinations.
1249 if (DstSize != 64)
1250 return false;
1251
Jessica Paquette2b404d02019-07-23 16:09:42 +00001252 // Check if we can do any folding from GEPs/shifts etc. into the load.
1253 auto ImmFn = selectAddrModeXRO(I.getOperand(1), MemBytes);
Jessica Paquette7a1dcc52019-07-18 21:50:11 +00001254 if (!ImmFn)
1255 return false;
1256
1257 // We can fold something. Emit the load here.
1258 MachineIRBuilder MIB(I);
1259
1260 // Choose the instruction based off the size of the element being loaded, and
1261 // whether or not we're loading into a FPR.
1262 const RegisterBank &RB = *RBI.getRegBank(DstReg, MRI, TRI);
1263 unsigned Opc =
1264 RB.getID() == AArch64::GPRRegBankID ? AArch64::LDRXroX : AArch64::LDRDroX;
1265 // Construct the load.
1266 auto LoadMI = MIB.buildInstr(Opc, {DstReg}, {});
1267 for (auto &RenderFn : *ImmFn)
1268 RenderFn(LoadMI);
1269 LoadMI.addMemOperand(*I.memoperands_begin());
1270 I.eraseFromParent();
1271 return constrainSelectedInstRegOperands(*LoadMI, TII, TRI, RBI);
1272}
1273
Amara Emersoncac11512019-07-03 01:49:06 +00001274bool AArch64InstructionSelector::earlySelect(MachineInstr &I) const {
1275 assert(I.getParent() && "Instruction should be in a basic block!");
1276 assert(I.getParent()->getParent() && "Instruction should be in a function!");
1277
1278 MachineBasicBlock &MBB = *I.getParent();
1279 MachineFunction &MF = *MBB.getParent();
1280 MachineRegisterInfo &MRI = MF.getRegInfo();
1281
1282 switch (I.getOpcode()) {
1283 case TargetOpcode::G_SHL:
1284 return earlySelectSHL(I, MRI);
Jessica Paquette7a1dcc52019-07-18 21:50:11 +00001285 case TargetOpcode::G_LOAD:
1286 return earlySelectLoad(I, MRI);
Amara Emersoncac11512019-07-03 01:49:06 +00001287 default:
1288 return false;
1289 }
1290}
1291
Daniel Sandersf76f3152017-11-16 00:46:35 +00001292bool AArch64InstructionSelector::select(MachineInstr &I,
1293 CodeGenCoverage &CoverageInfo) const {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001294 assert(I.getParent() && "Instruction should be in a basic block!");
1295 assert(I.getParent()->getParent() && "Instruction should be in a function!");
1296
1297 MachineBasicBlock &MBB = *I.getParent();
1298 MachineFunction &MF = *MBB.getParent();
1299 MachineRegisterInfo &MRI = MF.getRegInfo();
1300
Tim Northovercdf23f12016-10-31 18:30:59 +00001301 unsigned Opcode = I.getOpcode();
Aditya Nandakumarefd8a842017-08-23 20:45:48 +00001302 // G_PHI requires same handling as PHI
1303 if (!isPreISelGenericOpcode(Opcode) || Opcode == TargetOpcode::G_PHI) {
Tim Northovercdf23f12016-10-31 18:30:59 +00001304 // Certain non-generic instructions also need some special handling.
1305
1306 if (Opcode == TargetOpcode::LOAD_STACK_GUARD)
1307 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
Tim Northover7d88da62016-11-08 00:34:06 +00001308
Aditya Nandakumarefd8a842017-08-23 20:45:48 +00001309 if (Opcode == TargetOpcode::PHI || Opcode == TargetOpcode::G_PHI) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001310 const Register DefReg = I.getOperand(0).getReg();
Tim Northover7d88da62016-11-08 00:34:06 +00001311 const LLT DefTy = MRI.getType(DefReg);
1312
Matt Arsenault732149b2019-07-01 17:02:24 +00001313 const RegClassOrRegBank &RegClassOrBank =
1314 MRI.getRegClassOrRegBank(DefReg);
Tim Northover7d88da62016-11-08 00:34:06 +00001315
Matt Arsenault732149b2019-07-01 17:02:24 +00001316 const TargetRegisterClass *DefRC
1317 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
1318 if (!DefRC) {
1319 if (!DefTy.isValid()) {
1320 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
1321 return false;
1322 }
1323 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
1324 DefRC = getRegClassForTypeOnBank(DefTy, RB, RBI);
Tim Northover7d88da62016-11-08 00:34:06 +00001325 if (!DefRC) {
Matt Arsenault732149b2019-07-01 17:02:24 +00001326 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
1327 return false;
Tim Northover7d88da62016-11-08 00:34:06 +00001328 }
1329 }
Matt Arsenault732149b2019-07-01 17:02:24 +00001330
Aditya Nandakumarefd8a842017-08-23 20:45:48 +00001331 I.setDesc(TII.get(TargetOpcode::PHI));
Tim Northover7d88da62016-11-08 00:34:06 +00001332
1333 return RBI.constrainGenericRegister(DefReg, *DefRC, MRI);
1334 }
1335
1336 if (I.isCopy())
Tim Northovercdf23f12016-10-31 18:30:59 +00001337 return selectCopy(I, TII, MRI, TRI, RBI);
Tim Northover7d88da62016-11-08 00:34:06 +00001338
1339 return true;
Tim Northovercdf23f12016-10-31 18:30:59 +00001340 }
1341
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001342
1343 if (I.getNumOperands() != I.getNumExplicitOperands()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001344 LLVM_DEBUG(
1345 dbgs() << "Generic instruction has unexpected implicit operands\n");
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001346 return false;
1347 }
1348
Amara Emersoncac11512019-07-03 01:49:06 +00001349 // Try to do some lowering before we start instruction selecting. These
1350 // lowerings are purely transformations on the input G_MIR and so selection
1351 // must continue after any modification of the instruction.
1352 preISelLower(I);
1353
1354 // There may be patterns where the importer can't deal with them optimally,
1355 // but does select it to a suboptimal sequence so our custom C++ selection
1356 // code later never has a chance to work on it. Therefore, we have an early
1357 // selection attempt here to give priority to certain selection routines
1358 // over the imported ones.
1359 if (earlySelect(I))
1360 return true;
1361
Daniel Sandersf76f3152017-11-16 00:46:35 +00001362 if (selectImpl(I, CoverageInfo))
Ahmed Bougacha36f70352016-12-21 23:26:20 +00001363 return true;
1364
Tim Northover32a078a2016-09-15 10:09:59 +00001365 LLT Ty =
1366 I.getOperand(0).isReg() ? MRI.getType(I.getOperand(0).getReg()) : LLT{};
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001367
Amara Emerson3739a202019-03-15 21:59:50 +00001368 MachineIRBuilder MIB(I);
1369
Tim Northover69271c62016-10-12 22:49:11 +00001370 switch (Opcode) {
Tim Northover5e3dbf32016-10-12 22:49:01 +00001371 case TargetOpcode::G_BRCOND: {
1372 if (Ty.getSizeInBits() > 32) {
1373 // We shouldn't need this on AArch64, but it would be implemented as an
1374 // EXTRACT_SUBREG followed by a TBNZW because TBNZX has no encoding if the
1375 // bit being tested is < 32.
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001376 LLVM_DEBUG(dbgs() << "G_BRCOND has type: " << Ty
1377 << ", expected at most 32-bits");
Tim Northover5e3dbf32016-10-12 22:49:01 +00001378 return false;
1379 }
1380
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001381 const Register CondReg = I.getOperand(0).getReg();
Tim Northover5e3dbf32016-10-12 22:49:01 +00001382 MachineBasicBlock *DestMBB = I.getOperand(1).getMBB();
1383
Kristof Beylse66bc1f2018-12-18 08:50:02 +00001384 // Speculation tracking/SLH assumes that optimized TB(N)Z/CB(N)Z
1385 // instructions will not be produced, as they are conditional branch
1386 // instructions that do not set flags.
1387 bool ProduceNonFlagSettingCondBr =
1388 !MF.getFunction().hasFnAttribute(Attribute::SpeculativeLoadHardening);
1389 if (ProduceNonFlagSettingCondBr && selectCompareBranch(I, MF, MRI))
Ahmed Bougacha641cb202017-03-27 16:35:31 +00001390 return true;
1391
Kristof Beylse66bc1f2018-12-18 08:50:02 +00001392 if (ProduceNonFlagSettingCondBr) {
1393 auto MIB = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::TBNZW))
1394 .addUse(CondReg)
1395 .addImm(/*bit offset=*/0)
1396 .addMBB(DestMBB);
Tim Northover5e3dbf32016-10-12 22:49:01 +00001397
Kristof Beylse66bc1f2018-12-18 08:50:02 +00001398 I.eraseFromParent();
1399 return constrainSelectedInstRegOperands(*MIB.getInstr(), TII, TRI, RBI);
1400 } else {
1401 auto CMP = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ANDSWri))
1402 .addDef(AArch64::WZR)
1403 .addUse(CondReg)
1404 .addImm(1);
1405 constrainSelectedInstRegOperands(*CMP.getInstr(), TII, TRI, RBI);
1406 auto Bcc =
1407 BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::Bcc))
1408 .addImm(AArch64CC::EQ)
1409 .addMBB(DestMBB);
1410
1411 I.eraseFromParent();
1412 return constrainSelectedInstRegOperands(*Bcc.getInstr(), TII, TRI, RBI);
1413 }
Tim Northover5e3dbf32016-10-12 22:49:01 +00001414 }
1415
Kristof Beyls65a12c02017-01-30 09:13:18 +00001416 case TargetOpcode::G_BRINDIRECT: {
1417 I.setDesc(TII.get(AArch64::BR));
1418 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1419 }
1420
Amara Emerson6e71b342019-06-21 18:10:41 +00001421 case TargetOpcode::G_BRJT:
1422 return selectBrJT(I, MRI);
1423
Jessica Paquette67ab9eb2019-04-26 18:00:01 +00001424 case TargetOpcode::G_BSWAP: {
1425 // Handle vector types for G_BSWAP directly.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001426 Register DstReg = I.getOperand(0).getReg();
Jessica Paquette67ab9eb2019-04-26 18:00:01 +00001427 LLT DstTy = MRI.getType(DstReg);
1428
1429 // We should only get vector types here; everything else is handled by the
1430 // importer right now.
1431 if (!DstTy.isVector() || DstTy.getSizeInBits() > 128) {
1432 LLVM_DEBUG(dbgs() << "Dst type for G_BSWAP currently unsupported.\n");
1433 return false;
1434 }
1435
1436 // Only handle 4 and 2 element vectors for now.
1437 // TODO: 16-bit elements.
1438 unsigned NumElts = DstTy.getNumElements();
1439 if (NumElts != 4 && NumElts != 2) {
1440 LLVM_DEBUG(dbgs() << "Unsupported number of elements for G_BSWAP.\n");
1441 return false;
1442 }
1443
1444 // Choose the correct opcode for the supported types. Right now, that's
1445 // v2s32, v4s32, and v2s64.
1446 unsigned Opc = 0;
1447 unsigned EltSize = DstTy.getElementType().getSizeInBits();
1448 if (EltSize == 32)
1449 Opc = (DstTy.getNumElements() == 2) ? AArch64::REV32v8i8
1450 : AArch64::REV32v16i8;
1451 else if (EltSize == 64)
1452 Opc = AArch64::REV64v16i8;
1453
1454 // We should always get something by the time we get here...
1455 assert(Opc != 0 && "Didn't get an opcode for G_BSWAP?");
1456
1457 I.setDesc(TII.get(Opc));
1458 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1459 }
1460
Tim Northover4494d692016-10-18 19:47:57 +00001461 case TargetOpcode::G_FCONSTANT:
Tim Northover4edc60d2016-10-10 21:49:42 +00001462 case TargetOpcode::G_CONSTANT: {
Tim Northover4494d692016-10-18 19:47:57 +00001463 const bool isFP = Opcode == TargetOpcode::G_FCONSTANT;
1464
Amara Emerson8f25a022019-06-21 16:43:50 +00001465 const LLT s8 = LLT::scalar(8);
1466 const LLT s16 = LLT::scalar(16);
Tim Northover4494d692016-10-18 19:47:57 +00001467 const LLT s32 = LLT::scalar(32);
1468 const LLT s64 = LLT::scalar(64);
1469 const LLT p0 = LLT::pointer(0, 64);
1470
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001471 const Register DefReg = I.getOperand(0).getReg();
Tim Northover4494d692016-10-18 19:47:57 +00001472 const LLT DefTy = MRI.getType(DefReg);
1473 const unsigned DefSize = DefTy.getSizeInBits();
1474 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
1475
1476 // FIXME: Redundant check, but even less readable when factored out.
1477 if (isFP) {
1478 if (Ty != s32 && Ty != s64) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001479 LLVM_DEBUG(dbgs() << "Unable to materialize FP " << Ty
1480 << " constant, expected: " << s32 << " or " << s64
1481 << '\n');
Tim Northover4494d692016-10-18 19:47:57 +00001482 return false;
1483 }
1484
1485 if (RB.getID() != AArch64::FPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001486 LLVM_DEBUG(dbgs() << "Unable to materialize FP " << Ty
1487 << " constant on bank: " << RB
1488 << ", expected: FPR\n");
Tim Northover4494d692016-10-18 19:47:57 +00001489 return false;
1490 }
Daniel Sanders11300ce2017-10-13 21:28:03 +00001491
1492 // The case when we have 0.0 is covered by tablegen. Reject it here so we
1493 // can be sure tablegen works correctly and isn't rescued by this code.
1494 if (I.getOperand(1).getFPImm()->getValueAPF().isExactlyValue(0.0))
1495 return false;
Tim Northover4494d692016-10-18 19:47:57 +00001496 } else {
Daniel Sanders05540042017-08-08 10:44:31 +00001497 // s32 and s64 are covered by tablegen.
Amara Emerson8f25a022019-06-21 16:43:50 +00001498 if (Ty != p0 && Ty != s8 && Ty != s16) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001499 LLVM_DEBUG(dbgs() << "Unable to materialize integer " << Ty
1500 << " constant, expected: " << s32 << ", " << s64
1501 << ", or " << p0 << '\n');
Tim Northover4494d692016-10-18 19:47:57 +00001502 return false;
1503 }
1504
1505 if (RB.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001506 LLVM_DEBUG(dbgs() << "Unable to materialize integer " << Ty
1507 << " constant on bank: " << RB
1508 << ", expected: GPR\n");
Tim Northover4494d692016-10-18 19:47:57 +00001509 return false;
1510 }
1511 }
1512
Amara Emerson8f25a022019-06-21 16:43:50 +00001513 // We allow G_CONSTANT of types < 32b.
Tim Northover4494d692016-10-18 19:47:57 +00001514 const unsigned MovOpc =
Amara Emerson8f25a022019-06-21 16:43:50 +00001515 DefSize == 64 ? AArch64::MOVi64imm : AArch64::MOVi32imm;
Tim Northover4494d692016-10-18 19:47:57 +00001516
Tim Northover4494d692016-10-18 19:47:57 +00001517 if (isFP) {
Jessica Paquettea3843fe2019-05-01 22:39:43 +00001518 // Either emit a FMOV, or emit a copy to emit a normal mov.
Tim Northover4494d692016-10-18 19:47:57 +00001519 const TargetRegisterClass &GPRRC =
1520 DefSize == 32 ? AArch64::GPR32RegClass : AArch64::GPR64RegClass;
1521 const TargetRegisterClass &FPRRC =
1522 DefSize == 32 ? AArch64::FPR32RegClass : AArch64::FPR64RegClass;
1523
Jessica Paquettea3843fe2019-05-01 22:39:43 +00001524 // Can we use a FMOV instruction to represent the immediate?
1525 if (emitFMovForFConstant(I, MRI))
1526 return true;
1527
1528 // Nope. Emit a copy and use a normal mov instead.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001529 const Register DefGPRReg = MRI.createVirtualRegister(&GPRRC);
Tim Northover4494d692016-10-18 19:47:57 +00001530 MachineOperand &RegOp = I.getOperand(0);
1531 RegOp.setReg(DefGPRReg);
Amara Emerson3739a202019-03-15 21:59:50 +00001532 MIB.setInsertPt(MIB.getMBB(), std::next(I.getIterator()));
1533 MIB.buildCopy({DefReg}, {DefGPRReg});
Tim Northover4494d692016-10-18 19:47:57 +00001534
1535 if (!RBI.constrainGenericRegister(DefReg, FPRRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001536 LLVM_DEBUG(dbgs() << "Failed to constrain G_FCONSTANT def operand\n");
Tim Northover4494d692016-10-18 19:47:57 +00001537 return false;
1538 }
1539
1540 MachineOperand &ImmOp = I.getOperand(1);
1541 // FIXME: Is going through int64_t always correct?
1542 ImmOp.ChangeToImmediate(
1543 ImmOp.getFPImm()->getValueAPF().bitcastToAPInt().getZExtValue());
Daniel Sanders066ebbf2017-02-24 15:43:30 +00001544 } else if (I.getOperand(1).isCImm()) {
Tim Northover9267ac52016-12-05 21:47:07 +00001545 uint64_t Val = I.getOperand(1).getCImm()->getZExtValue();
1546 I.getOperand(1).ChangeToImmediate(Val);
Daniel Sanders066ebbf2017-02-24 15:43:30 +00001547 } else if (I.getOperand(1).isImm()) {
1548 uint64_t Val = I.getOperand(1).getImm();
1549 I.getOperand(1).ChangeToImmediate(Val);
Tim Northover4494d692016-10-18 19:47:57 +00001550 }
1551
Jessica Paquettea3843fe2019-05-01 22:39:43 +00001552 I.setDesc(TII.get(MovOpc));
Tim Northover4494d692016-10-18 19:47:57 +00001553 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1554 return true;
Tim Northover4edc60d2016-10-10 21:49:42 +00001555 }
Tim Northover7b6d66c2017-07-20 22:58:38 +00001556 case TargetOpcode::G_EXTRACT: {
Amara Emerson511f7f52019-07-23 22:05:13 +00001557 Register DstReg = I.getOperand(0).getReg();
1558 Register SrcReg = I.getOperand(1).getReg();
1559 LLT SrcTy = MRI.getType(SrcReg);
1560 LLT DstTy = MRI.getType(DstReg);
Amara Emerson242efdb2018-02-18 17:28:34 +00001561 (void)DstTy;
Amara Emersonbc03bae2018-02-18 17:03:02 +00001562 unsigned SrcSize = SrcTy.getSizeInBits();
Amara Emerson511f7f52019-07-23 22:05:13 +00001563
1564 if (SrcTy.getSizeInBits() > 64) {
1565 // This should be an extract of an s128, which is like a vector extract.
1566 if (SrcTy.getSizeInBits() != 128)
1567 return false;
1568 // Only support extracting 64 bits from an s128 at the moment.
1569 if (DstTy.getSizeInBits() != 64)
1570 return false;
1571
1572 const RegisterBank &SrcRB = *RBI.getRegBank(SrcReg, MRI, TRI);
1573 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
1574 // Check we have the right regbank always.
1575 assert(SrcRB.getID() == AArch64::FPRRegBankID &&
1576 DstRB.getID() == AArch64::FPRRegBankID &&
1577 "Wrong extract regbank!");
Fangrui Song305ace72019-07-24 01:59:44 +00001578 (void)SrcRB;
Amara Emerson511f7f52019-07-23 22:05:13 +00001579
1580 // Emit the same code as a vector extract.
1581 // Offset must be a multiple of 64.
1582 unsigned Offset = I.getOperand(2).getImm();
1583 if (Offset % 64 != 0)
1584 return false;
1585 unsigned LaneIdx = Offset / 64;
1586 MachineIRBuilder MIB(I);
1587 MachineInstr *Extract = emitExtractVectorElt(
1588 DstReg, DstRB, LLT::scalar(64), SrcReg, LaneIdx, MIB);
1589 if (!Extract)
1590 return false;
1591 I.eraseFromParent();
1592 return true;
1593 }
Tim Northover7b6d66c2017-07-20 22:58:38 +00001594
Amara Emersonbc03bae2018-02-18 17:03:02 +00001595 I.setDesc(TII.get(SrcSize == 64 ? AArch64::UBFMXri : AArch64::UBFMWri));
Tim Northover7b6d66c2017-07-20 22:58:38 +00001596 MachineInstrBuilder(MF, I).addImm(I.getOperand(2).getImm() +
1597 Ty.getSizeInBits() - 1);
1598
Amara Emersonbc03bae2018-02-18 17:03:02 +00001599 if (SrcSize < 64) {
1600 assert(SrcSize == 32 && DstTy.getSizeInBits() == 16 &&
1601 "unexpected G_EXTRACT types");
1602 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1603 }
1604
Amara Emerson511f7f52019-07-23 22:05:13 +00001605 DstReg = MRI.createGenericVirtualRegister(LLT::scalar(64));
Amara Emerson3739a202019-03-15 21:59:50 +00001606 MIB.setInsertPt(MIB.getMBB(), std::next(I.getIterator()));
Amara Emerson86271782019-03-18 19:20:10 +00001607 MIB.buildInstr(TargetOpcode::COPY, {I.getOperand(0).getReg()}, {})
1608 .addReg(DstReg, 0, AArch64::sub_32);
Tim Northover7b6d66c2017-07-20 22:58:38 +00001609 RBI.constrainGenericRegister(I.getOperand(0).getReg(),
1610 AArch64::GPR32RegClass, MRI);
1611 I.getOperand(0).setReg(DstReg);
1612
1613 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1614 }
1615
1616 case TargetOpcode::G_INSERT: {
1617 LLT SrcTy = MRI.getType(I.getOperand(2).getReg());
Amara Emersonbc03bae2018-02-18 17:03:02 +00001618 LLT DstTy = MRI.getType(I.getOperand(0).getReg());
1619 unsigned DstSize = DstTy.getSizeInBits();
Tim Northover7b6d66c2017-07-20 22:58:38 +00001620 // Larger inserts are vectors, same-size ones should be something else by
1621 // now (split up or turned into COPYs).
1622 if (Ty.getSizeInBits() > 64 || SrcTy.getSizeInBits() > 32)
1623 return false;
1624
Amara Emersonbc03bae2018-02-18 17:03:02 +00001625 I.setDesc(TII.get(DstSize == 64 ? AArch64::BFMXri : AArch64::BFMWri));
Tim Northover7b6d66c2017-07-20 22:58:38 +00001626 unsigned LSB = I.getOperand(3).getImm();
1627 unsigned Width = MRI.getType(I.getOperand(2).getReg()).getSizeInBits();
Amara Emersonbc03bae2018-02-18 17:03:02 +00001628 I.getOperand(3).setImm((DstSize - LSB) % DstSize);
Tim Northover7b6d66c2017-07-20 22:58:38 +00001629 MachineInstrBuilder(MF, I).addImm(Width - 1);
1630
Amara Emersonbc03bae2018-02-18 17:03:02 +00001631 if (DstSize < 64) {
1632 assert(DstSize == 32 && SrcTy.getSizeInBits() == 16 &&
1633 "unexpected G_INSERT types");
1634 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1635 }
1636
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001637 Register SrcReg = MRI.createGenericVirtualRegister(LLT::scalar(64));
Tim Northover7b6d66c2017-07-20 22:58:38 +00001638 BuildMI(MBB, I.getIterator(), I.getDebugLoc(),
1639 TII.get(AArch64::SUBREG_TO_REG))
1640 .addDef(SrcReg)
1641 .addImm(0)
1642 .addUse(I.getOperand(2).getReg())
1643 .addImm(AArch64::sub_32);
1644 RBI.constrainGenericRegister(I.getOperand(2).getReg(),
1645 AArch64::GPR32RegClass, MRI);
1646 I.getOperand(2).setReg(SrcReg);
1647
1648 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1649 }
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +00001650 case TargetOpcode::G_FRAME_INDEX: {
1651 // allocas and G_FRAME_INDEX are only supported in addrspace(0).
Tim Northover5ae83502016-09-15 09:20:34 +00001652 if (Ty != LLT::pointer(0, 64)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001653 LLVM_DEBUG(dbgs() << "G_FRAME_INDEX pointer has type: " << Ty
1654 << ", expected: " << LLT::pointer(0, 64) << '\n');
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +00001655 return false;
1656 }
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +00001657 I.setDesc(TII.get(AArch64::ADDXri));
Ahmed Bougacha0306b5e2016-08-16 14:02:42 +00001658
1659 // MOs for a #0 shifted immediate.
1660 I.addOperand(MachineOperand::CreateImm(0));
1661 I.addOperand(MachineOperand::CreateImm(0));
1662
1663 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1664 }
Tim Northoverbdf16242016-10-10 21:50:00 +00001665
1666 case TargetOpcode::G_GLOBAL_VALUE: {
1667 auto GV = I.getOperand(1).getGlobal();
1668 if (GV->isThreadLocal()) {
1669 // FIXME: we don't support TLS yet.
1670 return false;
1671 }
Peter Collingbourne33773d52019-07-31 20:14:09 +00001672 unsigned OpFlags = STI.ClassifyGlobalReference(GV, TM);
Tim Northoverfe7c59a2016-12-13 18:25:38 +00001673 if (OpFlags & AArch64II::MO_GOT) {
Tim Northoverbdf16242016-10-10 21:50:00 +00001674 I.setDesc(TII.get(AArch64::LOADgot));
Tim Northoverfe7c59a2016-12-13 18:25:38 +00001675 I.getOperand(1).setTargetFlags(OpFlags);
Amara Emersond5785772018-01-18 19:21:27 +00001676 } else if (TM.getCodeModel() == CodeModel::Large) {
1677 // Materialize the global using movz/movk instructions.
Amara Emerson1e8c1642018-07-31 00:09:02 +00001678 materializeLargeCMVal(I, GV, OpFlags);
Amara Emersond5785772018-01-18 19:21:27 +00001679 I.eraseFromParent();
1680 return true;
David Green9dd1d452018-08-22 11:31:39 +00001681 } else if (TM.getCodeModel() == CodeModel::Tiny) {
1682 I.setDesc(TII.get(AArch64::ADR));
1683 I.getOperand(1).setTargetFlags(OpFlags);
Tim Northoverfe7c59a2016-12-13 18:25:38 +00001684 } else {
Tim Northoverbdf16242016-10-10 21:50:00 +00001685 I.setDesc(TII.get(AArch64::MOVaddr));
1686 I.getOperand(1).setTargetFlags(OpFlags | AArch64II::MO_PAGE);
1687 MachineInstrBuilder MIB(MF, I);
1688 MIB.addGlobalAddress(GV, I.getOperand(1).getOffset(),
1689 OpFlags | AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
1690 }
1691 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1692 }
1693
Amara Emersond3144a42019-06-06 07:58:37 +00001694 case TargetOpcode::G_ZEXTLOAD:
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001695 case TargetOpcode::G_LOAD:
1696 case TargetOpcode::G_STORE: {
Amara Emersond3144a42019-06-06 07:58:37 +00001697 bool IsZExtLoad = I.getOpcode() == TargetOpcode::G_ZEXTLOAD;
1698 MachineIRBuilder MIB(I);
1699
Tim Northover0f140c72016-09-09 11:46:34 +00001700 LLT PtrTy = MRI.getType(I.getOperand(1).getReg());
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001701
Tim Northover5ae83502016-09-15 09:20:34 +00001702 if (PtrTy != LLT::pointer(0, 64)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001703 LLVM_DEBUG(dbgs() << "Load/Store pointer has type: " << PtrTy
1704 << ", expected: " << LLT::pointer(0, 64) << '\n');
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001705 return false;
1706 }
1707
Daniel Sanders3c1c4c02017-12-05 05:52:07 +00001708 auto &MemOp = **I.memoperands_begin();
1709 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001710 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
Daniel Sanders3c1c4c02017-12-05 05:52:07 +00001711 return false;
1712 }
Daniel Sandersf84bc372018-05-05 20:53:24 +00001713 unsigned MemSizeInBits = MemOp.getSize() * 8;
Daniel Sanders3c1c4c02017-12-05 05:52:07 +00001714
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001715 const Register PtrReg = I.getOperand(1).getReg();
Ahmed Bougachaf0b22c42017-03-27 18:14:20 +00001716#ifndef NDEBUG
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001717 const RegisterBank &PtrRB = *RBI.getRegBank(PtrReg, MRI, TRI);
Ahmed Bougachaf0b22c42017-03-27 18:14:20 +00001718 // Sanity-check the pointer register.
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001719 assert(PtrRB.getID() == AArch64::GPRRegBankID &&
1720 "Load/Store pointer operand isn't a GPR");
Tim Northover0f140c72016-09-09 11:46:34 +00001721 assert(MRI.getType(PtrReg).isPointer() &&
1722 "Load/Store pointer operand isn't a pointer");
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001723#endif
1724
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001725 const Register ValReg = I.getOperand(0).getReg();
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001726 const RegisterBank &RB = *RBI.getRegBank(ValReg, MRI, TRI);
1727
1728 const unsigned NewOpc =
Daniel Sandersf84bc372018-05-05 20:53:24 +00001729 selectLoadStoreUIOp(I.getOpcode(), RB.getID(), MemSizeInBits);
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001730 if (NewOpc == I.getOpcode())
1731 return false;
1732
1733 I.setDesc(TII.get(NewOpc));
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001734
Ahmed Bougacha8a654082017-03-27 17:31:52 +00001735 uint64_t Offset = 0;
1736 auto *PtrMI = MRI.getVRegDef(PtrReg);
1737
1738 // Try to fold a GEP into our unsigned immediate addressing mode.
1739 if (PtrMI->getOpcode() == TargetOpcode::G_GEP) {
1740 if (auto COff = getConstantVRegVal(PtrMI->getOperand(2).getReg(), MRI)) {
1741 int64_t Imm = *COff;
Daniel Sandersf84bc372018-05-05 20:53:24 +00001742 const unsigned Size = MemSizeInBits / 8;
Ahmed Bougacha8a654082017-03-27 17:31:52 +00001743 const unsigned Scale = Log2_32(Size);
1744 if ((Imm & (Size - 1)) == 0 && Imm >= 0 && Imm < (0x1000 << Scale)) {
1745 unsigned Ptr2Reg = PtrMI->getOperand(1).getReg();
1746 I.getOperand(1).setReg(Ptr2Reg);
1747 PtrMI = MRI.getVRegDef(Ptr2Reg);
1748 Offset = Imm / Size;
1749 }
1750 }
1751 }
1752
Ahmed Bougachaf75782f2017-03-27 17:31:56 +00001753 // If we haven't folded anything into our addressing mode yet, try to fold
1754 // a frame index into the base+offset.
1755 if (!Offset && PtrMI->getOpcode() == TargetOpcode::G_FRAME_INDEX)
1756 I.getOperand(1).ChangeToFrameIndex(PtrMI->getOperand(1).getIndex());
1757
Ahmed Bougacha8a654082017-03-27 17:31:52 +00001758 I.addOperand(MachineOperand::CreateImm(Offset));
Ahmed Bougacha85a66a62017-03-27 17:31:48 +00001759
1760 // If we're storing a 0, use WZR/XZR.
1761 if (auto CVal = getConstantVRegVal(ValReg, MRI)) {
1762 if (*CVal == 0 && Opcode == TargetOpcode::G_STORE) {
1763 if (I.getOpcode() == AArch64::STRWui)
1764 I.getOperand(0).setReg(AArch64::WZR);
1765 else if (I.getOpcode() == AArch64::STRXui)
1766 I.getOperand(0).setReg(AArch64::XZR);
1767 }
1768 }
1769
Amara Emersond3144a42019-06-06 07:58:37 +00001770 if (IsZExtLoad) {
1771 // The zextload from a smaller type to i32 should be handled by the importer.
1772 if (MRI.getType(ValReg).getSizeInBits() != 64)
1773 return false;
1774 // If we have a ZEXTLOAD then change the load's type to be a narrower reg
1775 //and zero_extend with SUBREG_TO_REG.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001776 Register LdReg = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
1777 Register DstReg = I.getOperand(0).getReg();
Amara Emersond3144a42019-06-06 07:58:37 +00001778 I.getOperand(0).setReg(LdReg);
1779
1780 MIB.setInsertPt(MIB.getMBB(), std::next(I.getIterator()));
1781 MIB.buildInstr(AArch64::SUBREG_TO_REG, {DstReg}, {})
1782 .addImm(0)
1783 .addUse(LdReg)
1784 .addImm(AArch64::sub_32);
1785 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1786 return RBI.constrainGenericRegister(DstReg, AArch64::GPR64allRegClass,
1787 MRI);
1788 }
Ahmed Bougacha7adfac52016-07-29 16:56:16 +00001789 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1790 }
1791
Tim Northover9dd78f82017-02-08 21:22:25 +00001792 case TargetOpcode::G_SMULH:
1793 case TargetOpcode::G_UMULH: {
1794 // Reject the various things we don't support yet.
1795 if (unsupportedBinOp(I, RBI, MRI, TRI))
1796 return false;
1797
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001798 const Register DefReg = I.getOperand(0).getReg();
Tim Northover9dd78f82017-02-08 21:22:25 +00001799 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
1800
1801 if (RB.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001802 LLVM_DEBUG(dbgs() << "G_[SU]MULH on bank: " << RB << ", expected: GPR\n");
Tim Northover9dd78f82017-02-08 21:22:25 +00001803 return false;
1804 }
1805
1806 if (Ty != LLT::scalar(64)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001807 LLVM_DEBUG(dbgs() << "G_[SU]MULH has type: " << Ty
1808 << ", expected: " << LLT::scalar(64) << '\n');
Tim Northover9dd78f82017-02-08 21:22:25 +00001809 return false;
1810 }
1811
1812 unsigned NewOpc = I.getOpcode() == TargetOpcode::G_SMULH ? AArch64::SMULHrr
1813 : AArch64::UMULHrr;
1814 I.setDesc(TII.get(NewOpc));
1815
1816 // Now that we selected an opcode, we need to constrain the register
1817 // operands to use appropriate classes.
1818 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1819 }
Ahmed Bougacha33e19fe2016-08-18 16:05:11 +00001820 case TargetOpcode::G_FADD:
1821 case TargetOpcode::G_FSUB:
1822 case TargetOpcode::G_FMUL:
1823 case TargetOpcode::G_FDIV:
1824
Ahmed Bougacha2ac5bf92016-08-16 14:02:47 +00001825 case TargetOpcode::G_ASHR:
Amara Emerson9bf092d2019-04-09 21:22:43 +00001826 if (MRI.getType(I.getOperand(0).getReg()).isVector())
1827 return selectVectorASHR(I, MRI);
1828 LLVM_FALLTHROUGH;
1829 case TargetOpcode::G_SHL:
1830 if (Opcode == TargetOpcode::G_SHL &&
1831 MRI.getType(I.getOperand(0).getReg()).isVector())
1832 return selectVectorSHL(I, MRI);
1833 LLVM_FALLTHROUGH;
1834 case TargetOpcode::G_OR:
Jessica Paquette728b18f2019-07-24 23:11:01 +00001835 case TargetOpcode::G_LSHR: {
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001836 // Reject the various things we don't support yet.
Ahmed Bougacha59e160a2016-08-16 14:37:40 +00001837 if (unsupportedBinOp(I, RBI, MRI, TRI))
1838 return false;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001839
Ahmed Bougacha59e160a2016-08-16 14:37:40 +00001840 const unsigned OpSize = Ty.getSizeInBits();
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001841
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001842 const Register DefReg = I.getOperand(0).getReg();
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001843 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
1844
1845 const unsigned NewOpc = selectBinaryOp(I.getOpcode(), RB.getID(), OpSize);
1846 if (NewOpc == I.getOpcode())
1847 return false;
1848
1849 I.setDesc(TII.get(NewOpc));
1850 // FIXME: Should the type be always reset in setDesc?
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00001851
1852 // Now that we selected an opcode, we need to constrain the register
1853 // operands to use appropriate classes.
1854 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1855 }
Tim Northover3d38b3a2016-10-11 20:50:21 +00001856
Jessica Paquette728b18f2019-07-24 23:11:01 +00001857 case TargetOpcode::G_GEP: {
1858 MachineIRBuilder MIRBuilder(I);
1859 emitADD(I.getOperand(0).getReg(), I.getOperand(1), I.getOperand(2),
1860 MIRBuilder);
1861 I.eraseFromParent();
1862 return true;
1863 }
Jessica Paquette7d6784f2019-03-14 22:54:29 +00001864 case TargetOpcode::G_UADDO: {
1865 // TODO: Support other types.
1866 unsigned OpSize = Ty.getSizeInBits();
1867 if (OpSize != 32 && OpSize != 64) {
1868 LLVM_DEBUG(
1869 dbgs()
1870 << "G_UADDO currently only supported for 32 and 64 b types.\n");
1871 return false;
1872 }
1873
1874 // TODO: Support vectors.
1875 if (Ty.isVector()) {
1876 LLVM_DEBUG(dbgs() << "G_UADDO currently only supported for scalars.\n");
1877 return false;
1878 }
1879
1880 // Add and set the set condition flag.
1881 unsigned AddsOpc = OpSize == 32 ? AArch64::ADDSWrr : AArch64::ADDSXrr;
1882 MachineIRBuilder MIRBuilder(I);
1883 auto AddsMI = MIRBuilder.buildInstr(
1884 AddsOpc, {I.getOperand(0).getReg()},
1885 {I.getOperand(2).getReg(), I.getOperand(3).getReg()});
1886 constrainSelectedInstRegOperands(*AddsMI, TII, TRI, RBI);
1887
1888 // Now, put the overflow result in the register given by the first operand
1889 // to the G_UADDO. CSINC increments the result when the predicate is false,
1890 // so to get the increment when it's true, we need to use the inverse. In
1891 // this case, we want to increment when carry is set.
1892 auto CsetMI = MIRBuilder
1893 .buildInstr(AArch64::CSINCWr, {I.getOperand(1).getReg()},
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001894 {Register(AArch64::WZR), Register(AArch64::WZR)})
Jessica Paquette7d6784f2019-03-14 22:54:29 +00001895 .addImm(getInvertedCondCode(AArch64CC::HS));
1896 constrainSelectedInstRegOperands(*CsetMI, TII, TRI, RBI);
1897 I.eraseFromParent();
1898 return true;
1899 }
1900
Tim Northover398c5f52017-02-14 20:56:29 +00001901 case TargetOpcode::G_PTR_MASK: {
1902 uint64_t Align = I.getOperand(2).getImm();
1903 if (Align >= 64 || Align == 0)
1904 return false;
1905
1906 uint64_t Mask = ~((1ULL << Align) - 1);
1907 I.setDesc(TII.get(AArch64::ANDXri));
1908 I.getOperand(2).setImm(AArch64_AM::encodeLogicalImmediate(Mask, 64));
1909
1910 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1911 }
Tim Northover037af52c2016-10-31 18:31:09 +00001912 case TargetOpcode::G_PTRTOINT:
Tim Northoverfb8d9892016-10-12 22:49:15 +00001913 case TargetOpcode::G_TRUNC: {
1914 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
1915 const LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
1916
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001917 const Register DstReg = I.getOperand(0).getReg();
1918 const Register SrcReg = I.getOperand(1).getReg();
Tim Northoverfb8d9892016-10-12 22:49:15 +00001919
1920 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
1921 const RegisterBank &SrcRB = *RBI.getRegBank(SrcReg, MRI, TRI);
1922
1923 if (DstRB.getID() != SrcRB.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001924 LLVM_DEBUG(
1925 dbgs() << "G_TRUNC/G_PTRTOINT input/output on different banks\n");
Tim Northoverfb8d9892016-10-12 22:49:15 +00001926 return false;
1927 }
1928
1929 if (DstRB.getID() == AArch64::GPRRegBankID) {
1930 const TargetRegisterClass *DstRC =
1931 getRegClassForTypeOnBank(DstTy, DstRB, RBI);
1932 if (!DstRC)
1933 return false;
1934
1935 const TargetRegisterClass *SrcRC =
1936 getRegClassForTypeOnBank(SrcTy, SrcRB, RBI);
1937 if (!SrcRC)
1938 return false;
1939
1940 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
1941 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001942 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC/G_PTRTOINT\n");
Tim Northoverfb8d9892016-10-12 22:49:15 +00001943 return false;
1944 }
1945
1946 if (DstRC == SrcRC) {
1947 // Nothing to be done
Daniel Sanderscc36dbf2017-06-27 10:11:39 +00001948 } else if (Opcode == TargetOpcode::G_TRUNC && DstTy == LLT::scalar(32) &&
1949 SrcTy == LLT::scalar(64)) {
1950 llvm_unreachable("TableGen can import this case");
1951 return false;
Tim Northoverfb8d9892016-10-12 22:49:15 +00001952 } else if (DstRC == &AArch64::GPR32RegClass &&
1953 SrcRC == &AArch64::GPR64RegClass) {
1954 I.getOperand(1).setSubReg(AArch64::sub_32);
1955 } else {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001956 LLVM_DEBUG(
1957 dbgs() << "Unhandled mismatched classes in G_TRUNC/G_PTRTOINT\n");
Tim Northoverfb8d9892016-10-12 22:49:15 +00001958 return false;
1959 }
1960
1961 I.setDesc(TII.get(TargetOpcode::COPY));
1962 return true;
1963 } else if (DstRB.getID() == AArch64::FPRRegBankID) {
1964 if (DstTy == LLT::vector(4, 16) && SrcTy == LLT::vector(4, 32)) {
1965 I.setDesc(TII.get(AArch64::XTNv4i16));
1966 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1967 return true;
1968 }
Amara Emerson511f7f52019-07-23 22:05:13 +00001969
1970 if (!SrcTy.isVector() && SrcTy.getSizeInBits() == 128) {
1971 MachineIRBuilder MIB(I);
1972 MachineInstr *Extract = emitExtractVectorElt(
1973 DstReg, DstRB, LLT::scalar(DstTy.getSizeInBits()), SrcReg, 0, MIB);
1974 if (!Extract)
1975 return false;
1976 I.eraseFromParent();
1977 return true;
1978 }
Tim Northoverfb8d9892016-10-12 22:49:15 +00001979 }
1980
1981 return false;
1982 }
1983
Tim Northover3d38b3a2016-10-11 20:50:21 +00001984 case TargetOpcode::G_ANYEXT: {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001985 const Register DstReg = I.getOperand(0).getReg();
1986 const Register SrcReg = I.getOperand(1).getReg();
Tim Northover3d38b3a2016-10-11 20:50:21 +00001987
Quentin Colombetcb629a82016-10-12 03:57:49 +00001988 const RegisterBank &RBDst = *RBI.getRegBank(DstReg, MRI, TRI);
1989 if (RBDst.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001990 LLVM_DEBUG(dbgs() << "G_ANYEXT on bank: " << RBDst
1991 << ", expected: GPR\n");
Quentin Colombetcb629a82016-10-12 03:57:49 +00001992 return false;
1993 }
Tim Northover3d38b3a2016-10-11 20:50:21 +00001994
Quentin Colombetcb629a82016-10-12 03:57:49 +00001995 const RegisterBank &RBSrc = *RBI.getRegBank(SrcReg, MRI, TRI);
1996 if (RBSrc.getID() != AArch64::GPRRegBankID) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001997 LLVM_DEBUG(dbgs() << "G_ANYEXT on bank: " << RBSrc
1998 << ", expected: GPR\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00001999 return false;
2000 }
2001
2002 const unsigned DstSize = MRI.getType(DstReg).getSizeInBits();
2003
2004 if (DstSize == 0) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002005 LLVM_DEBUG(dbgs() << "G_ANYEXT operand has no size, not a gvreg?\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00002006 return false;
2007 }
2008
Quentin Colombetcb629a82016-10-12 03:57:49 +00002009 if (DstSize != 64 && DstSize > 32) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002010 LLVM_DEBUG(dbgs() << "G_ANYEXT to size: " << DstSize
2011 << ", expected: 32 or 64\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00002012 return false;
2013 }
Quentin Colombetcb629a82016-10-12 03:57:49 +00002014 // At this point G_ANYEXT is just like a plain COPY, but we need
2015 // to explicitly form the 64-bit value if any.
2016 if (DstSize > 32) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002017 Register ExtSrc = MRI.createVirtualRegister(&AArch64::GPR64allRegClass);
Quentin Colombetcb629a82016-10-12 03:57:49 +00002018 BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::SUBREG_TO_REG))
2019 .addDef(ExtSrc)
2020 .addImm(0)
2021 .addUse(SrcReg)
2022 .addImm(AArch64::sub_32);
2023 I.getOperand(1).setReg(ExtSrc);
Tim Northover3d38b3a2016-10-11 20:50:21 +00002024 }
Quentin Colombetcb629a82016-10-12 03:57:49 +00002025 return selectCopy(I, TII, MRI, TRI, RBI);
Tim Northover3d38b3a2016-10-11 20:50:21 +00002026 }
2027
2028 case TargetOpcode::G_ZEXT:
2029 case TargetOpcode::G_SEXT: {
2030 unsigned Opcode = I.getOpcode();
Amara Emersonc07fe302019-07-26 00:01:09 +00002031 const bool IsSigned = Opcode == TargetOpcode::G_SEXT;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002032 const Register DefReg = I.getOperand(0).getReg();
2033 const Register SrcReg = I.getOperand(1).getReg();
Amara Emersonc07fe302019-07-26 00:01:09 +00002034 const LLT DstTy = MRI.getType(DefReg);
2035 const LLT SrcTy = MRI.getType(SrcReg);
2036 unsigned DstSize = DstTy.getSizeInBits();
2037 unsigned SrcSize = SrcTy.getSizeInBits();
Tim Northover3d38b3a2016-10-11 20:50:21 +00002038
Amara Emersonc07fe302019-07-26 00:01:09 +00002039 assert((*RBI.getRegBank(DefReg, MRI, TRI)).getID() ==
2040 AArch64::GPRRegBankID &&
2041 "Unexpected ext regbank");
Tim Northover3d38b3a2016-10-11 20:50:21 +00002042
Amara Emersonc07fe302019-07-26 00:01:09 +00002043 MachineIRBuilder MIB(I);
Tim Northover3d38b3a2016-10-11 20:50:21 +00002044 MachineInstr *ExtI;
Amara Emersonc07fe302019-07-26 00:01:09 +00002045 if (DstTy.isVector())
2046 return false; // Should be handled by imported patterns.
2047
Amara Emerson73752ab2019-08-02 21:15:36 +00002048 // First check if we're extending the result of a load which has a dest type
2049 // smaller than 32 bits, then this zext is redundant. GPR32 is the smallest
2050 // GPR register on AArch64 and all loads which are smaller automatically
2051 // zero-extend the upper bits. E.g.
2052 // %v(s8) = G_LOAD %p, :: (load 1)
2053 // %v2(s32) = G_ZEXT %v(s8)
2054 if (!IsSigned) {
2055 auto *LoadMI = getOpcodeDef(TargetOpcode::G_LOAD, SrcReg, MRI);
2056 if (LoadMI &&
2057 RBI.getRegBank(SrcReg, MRI, TRI)->getID() == AArch64::GPRRegBankID) {
2058 const MachineMemOperand *MemOp = *LoadMI->memoperands_begin();
2059 unsigned BytesLoaded = MemOp->getSize();
2060 if (BytesLoaded < 4 && SrcTy.getSizeInBytes() == BytesLoaded)
2061 return selectCopy(I, TII, MRI, TRI, RBI);
2062 }
2063 }
2064
Amara Emersonc07fe302019-07-26 00:01:09 +00002065 if (DstSize == 64) {
Tim Northover3d38b3a2016-10-11 20:50:21 +00002066 // FIXME: Can we avoid manually doing this?
2067 if (!RBI.constrainGenericRegister(SrcReg, AArch64::GPR32RegClass, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002068 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(Opcode)
2069 << " operand\n");
Tim Northover3d38b3a2016-10-11 20:50:21 +00002070 return false;
2071 }
2072
Amara Emersonc07fe302019-07-26 00:01:09 +00002073 auto SubregToReg =
2074 MIB.buildInstr(AArch64::SUBREG_TO_REG, {&AArch64::GPR64RegClass}, {})
2075 .addImm(0)
2076 .addUse(SrcReg)
2077 .addImm(AArch64::sub_32);
Tim Northover3d38b3a2016-10-11 20:50:21 +00002078
Amara Emersonc07fe302019-07-26 00:01:09 +00002079 ExtI = MIB.buildInstr(IsSigned ? AArch64::SBFMXri : AArch64::UBFMXri,
2080 {DefReg}, {SubregToReg})
2081 .addImm(0)
2082 .addImm(SrcSize - 1);
2083 } else if (DstSize <= 32) {
2084 ExtI = MIB.buildInstr(IsSigned ? AArch64::SBFMWri : AArch64::UBFMWri,
2085 {DefReg}, {SrcReg})
2086 .addImm(0)
2087 .addImm(SrcSize - 1);
Tim Northover3d38b3a2016-10-11 20:50:21 +00002088 } else {
2089 return false;
2090 }
2091
2092 constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
Tim Northover3d38b3a2016-10-11 20:50:21 +00002093 I.eraseFromParent();
2094 return true;
2095 }
Tim Northoverc1d8c2b2016-10-11 22:29:23 +00002096
Tim Northover69271c62016-10-12 22:49:11 +00002097 case TargetOpcode::G_SITOFP:
2098 case TargetOpcode::G_UITOFP:
2099 case TargetOpcode::G_FPTOSI:
2100 case TargetOpcode::G_FPTOUI: {
2101 const LLT DstTy = MRI.getType(I.getOperand(0).getReg()),
2102 SrcTy = MRI.getType(I.getOperand(1).getReg());
2103 const unsigned NewOpc = selectFPConvOpc(Opcode, DstTy, SrcTy);
2104 if (NewOpc == Opcode)
2105 return false;
2106
2107 I.setDesc(TII.get(NewOpc));
2108 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2109
2110 return true;
2111 }
2112
2113
Tim Northoverc1d8c2b2016-10-11 22:29:23 +00002114 case TargetOpcode::G_INTTOPTR:
Daniel Sandersedd07842017-08-17 09:26:14 +00002115 // The importer is currently unable to import pointer types since they
2116 // didn't exist in SelectionDAG.
Daniel Sanderseb2f5f32017-08-15 15:10:31 +00002117 return selectCopy(I, TII, MRI, TRI, RBI);
Daniel Sanders16e6dd32017-08-15 13:50:09 +00002118
Daniel Sandersedd07842017-08-17 09:26:14 +00002119 case TargetOpcode::G_BITCAST:
2120 // Imported SelectionDAG rules can handle every bitcast except those that
2121 // bitcast from a type to the same type. Ideally, these shouldn't occur
Amara Emersonb9560512019-04-11 20:32:24 +00002122 // but we might not run an optimizer that deletes them. The other exception
2123 // is bitcasts involving pointer types, as SelectionDAG has no knowledge
2124 // of them.
2125 return selectCopy(I, TII, MRI, TRI, RBI);
Daniel Sandersedd07842017-08-17 09:26:14 +00002126
Tim Northover9ac0eba2016-11-08 00:45:29 +00002127 case TargetOpcode::G_SELECT: {
2128 if (MRI.getType(I.getOperand(1).getReg()) != LLT::scalar(1)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002129 LLVM_DEBUG(dbgs() << "G_SELECT cond has type: " << Ty
2130 << ", expected: " << LLT::scalar(1) << '\n');
Tim Northover9ac0eba2016-11-08 00:45:29 +00002131 return false;
2132 }
2133
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002134 const Register CondReg = I.getOperand(1).getReg();
2135 const Register TReg = I.getOperand(2).getReg();
2136 const Register FReg = I.getOperand(3).getReg();
Tim Northover9ac0eba2016-11-08 00:45:29 +00002137
Jessica Paquette99316042019-07-02 19:44:16 +00002138 if (tryOptSelect(I))
Amara Emersonc37ff0d2019-06-05 23:46:16 +00002139 return true;
Tim Northover9ac0eba2016-11-08 00:45:29 +00002140
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002141 Register CSelOpc = selectSelectOpc(I, MRI, RBI);
Tim Northover9ac0eba2016-11-08 00:45:29 +00002142 MachineInstr &TstMI =
2143 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ANDSWri))
2144 .addDef(AArch64::WZR)
2145 .addUse(CondReg)
2146 .addImm(AArch64_AM::encodeLogicalImmediate(1, 32));
2147
2148 MachineInstr &CSelMI = *BuildMI(MBB, I, I.getDebugLoc(), TII.get(CSelOpc))
2149 .addDef(I.getOperand(0).getReg())
2150 .addUse(TReg)
2151 .addUse(FReg)
2152 .addImm(AArch64CC::NE);
2153
2154 constrainSelectedInstRegOperands(TstMI, TII, TRI, RBI);
2155 constrainSelectedInstRegOperands(CSelMI, TII, TRI, RBI);
2156
2157 I.eraseFromParent();
2158 return true;
2159 }
Tim Northover6c02ad52016-10-12 22:49:04 +00002160 case TargetOpcode::G_ICMP: {
Amara Emerson9bf092d2019-04-09 21:22:43 +00002161 if (Ty.isVector())
2162 return selectVectorICmp(I, MRI);
2163
Aditya Nandakumar02c602e2017-07-31 17:00:16 +00002164 if (Ty != LLT::scalar(32)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002165 LLVM_DEBUG(dbgs() << "G_ICMP result has type: " << Ty
2166 << ", expected: " << LLT::scalar(32) << '\n');
Tim Northover6c02ad52016-10-12 22:49:04 +00002167 return false;
2168 }
2169
Jessica Paquette49537bb2019-06-17 18:40:06 +00002170 MachineIRBuilder MIRBuilder(I);
Jessica Paquette99316042019-07-02 19:44:16 +00002171 if (!emitIntegerCompare(I.getOperand(2), I.getOperand(3), I.getOperand(1),
2172 MIRBuilder))
2173 return false;
Jessica Paquette49537bb2019-06-17 18:40:06 +00002174 emitCSetForICMP(I.getOperand(0).getReg(), I.getOperand(1).getPredicate(),
Jessica Paquette99316042019-07-02 19:44:16 +00002175 MIRBuilder);
Tim Northover6c02ad52016-10-12 22:49:04 +00002176 I.eraseFromParent();
2177 return true;
2178 }
2179
Tim Northover7dd378d2016-10-12 22:49:07 +00002180 case TargetOpcode::G_FCMP: {
Aditya Nandakumar02c602e2017-07-31 17:00:16 +00002181 if (Ty != LLT::scalar(32)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00002182 LLVM_DEBUG(dbgs() << "G_FCMP result has type: " << Ty
2183 << ", expected: " << LLT::scalar(32) << '\n');
Tim Northover7dd378d2016-10-12 22:49:07 +00002184 return false;
2185 }
2186
Jessica Paquetteb73ea75b2019-05-28 22:52:49 +00002187 unsigned CmpOpc = selectFCMPOpc(I, MRI);
2188 if (!CmpOpc)
Tim Northover7dd378d2016-10-12 22:49:07 +00002189 return false;
Tim Northover7dd378d2016-10-12 22:49:07 +00002190
2191 // FIXME: regbank
2192
2193 AArch64CC::CondCode CC1, CC2;
2194 changeFCMPPredToAArch64CC(
2195 (CmpInst::Predicate)I.getOperand(1).getPredicate(), CC1, CC2);
2196
Jessica Paquetteb73ea75b2019-05-28 22:52:49 +00002197 // Partially build the compare. Decide if we need to add a use for the
2198 // third operand based off whether or not we're comparing against 0.0.
2199 auto CmpMI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(CmpOpc))
2200 .addUse(I.getOperand(2).getReg());
2201
2202 // If we don't have an immediate compare, then we need to add a use of the
2203 // register which wasn't used for the immediate.
2204 // Note that the immediate will always be the last operand.
2205 if (CmpOpc != AArch64::FCMPSri && CmpOpc != AArch64::FCMPDri)
2206 CmpMI = CmpMI.addUse(I.getOperand(3).getReg());
Tim Northover7dd378d2016-10-12 22:49:07 +00002207
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002208 const Register DefReg = I.getOperand(0).getReg();
2209 Register Def1Reg = DefReg;
Tim Northover7dd378d2016-10-12 22:49:07 +00002210 if (CC2 != AArch64CC::AL)
2211 Def1Reg = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
2212
2213 MachineInstr &CSetMI =
2214 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::CSINCWr))
2215 .addDef(Def1Reg)
2216 .addUse(AArch64::WZR)
2217 .addUse(AArch64::WZR)
Tim Northover33a1a0b2017-01-17 23:04:01 +00002218 .addImm(getInvertedCondCode(CC1));
Tim Northover7dd378d2016-10-12 22:49:07 +00002219
2220 if (CC2 != AArch64CC::AL) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002221 Register Def2Reg = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
Tim Northover7dd378d2016-10-12 22:49:07 +00002222 MachineInstr &CSet2MI =
2223 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::CSINCWr))
2224 .addDef(Def2Reg)
2225 .addUse(AArch64::WZR)
2226 .addUse(AArch64::WZR)
Tim Northover33a1a0b2017-01-17 23:04:01 +00002227 .addImm(getInvertedCondCode(CC2));
Tim Northover7dd378d2016-10-12 22:49:07 +00002228 MachineInstr &OrMI =
2229 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::ORRWrr))
2230 .addDef(DefReg)
2231 .addUse(Def1Reg)
2232 .addUse(Def2Reg);
2233 constrainSelectedInstRegOperands(OrMI, TII, TRI, RBI);
2234 constrainSelectedInstRegOperands(CSet2MI, TII, TRI, RBI);
2235 }
Jessica Paquetteb73ea75b2019-05-28 22:52:49 +00002236 constrainSelectedInstRegOperands(*CmpMI, TII, TRI, RBI);
Tim Northover7dd378d2016-10-12 22:49:07 +00002237 constrainSelectedInstRegOperands(CSetMI, TII, TRI, RBI);
2238
2239 I.eraseFromParent();
2240 return true;
2241 }
Tim Northovere9600d82017-02-08 17:57:27 +00002242 case TargetOpcode::G_VASTART:
2243 return STI.isTargetDarwin() ? selectVaStartDarwin(I, MF, MRI)
2244 : selectVaStartAAPCS(I, MF, MRI);
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00002245 case TargetOpcode::G_INTRINSIC:
2246 return selectIntrinsic(I, MRI);
Amara Emerson1f5d9942018-04-25 14:43:59 +00002247 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
Jessica Paquette22c62152019-04-02 19:57:26 +00002248 return selectIntrinsicWithSideEffects(I, MRI);
Amara Emerson1e8c1642018-07-31 00:09:02 +00002249 case TargetOpcode::G_IMPLICIT_DEF: {
Justin Bogner4fc69662017-07-12 17:32:32 +00002250 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
Amara Emerson58aea522018-02-02 01:44:43 +00002251 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002252 const Register DstReg = I.getOperand(0).getReg();
Amara Emerson58aea522018-02-02 01:44:43 +00002253 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
2254 const TargetRegisterClass *DstRC =
2255 getRegClassForTypeOnBank(DstTy, DstRB, RBI);
2256 RBI.constrainGenericRegister(DstReg, *DstRC, MRI);
Justin Bogner4fc69662017-07-12 17:32:32 +00002257 return true;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00002258 }
Amara Emerson1e8c1642018-07-31 00:09:02 +00002259 case TargetOpcode::G_BLOCK_ADDR: {
2260 if (TM.getCodeModel() == CodeModel::Large) {
2261 materializeLargeCMVal(I, I.getOperand(1).getBlockAddress(), 0);
2262 I.eraseFromParent();
2263 return true;
2264 } else {
2265 I.setDesc(TII.get(AArch64::MOVaddrBA));
2266 auto MovMI = BuildMI(MBB, I, I.getDebugLoc(), TII.get(AArch64::MOVaddrBA),
2267 I.getOperand(0).getReg())
2268 .addBlockAddress(I.getOperand(1).getBlockAddress(),
2269 /* Offset */ 0, AArch64II::MO_PAGE)
2270 .addBlockAddress(
2271 I.getOperand(1).getBlockAddress(), /* Offset */ 0,
2272 AArch64II::MO_NC | AArch64II::MO_PAGEOFF);
2273 I.eraseFromParent();
2274 return constrainSelectedInstRegOperands(*MovMI, TII, TRI, RBI);
2275 }
2276 }
Jessica Paquette991cb392019-04-23 20:46:19 +00002277 case TargetOpcode::G_INTRINSIC_TRUNC:
2278 return selectIntrinsicTrunc(I, MRI);
Jessica Paquette4fe75742019-04-23 23:03:03 +00002279 case TargetOpcode::G_INTRINSIC_ROUND:
2280 return selectIntrinsicRound(I, MRI);
Amara Emerson5ec14602018-12-10 18:44:58 +00002281 case TargetOpcode::G_BUILD_VECTOR:
2282 return selectBuildVector(I, MRI);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002283 case TargetOpcode::G_MERGE_VALUES:
2284 return selectMergeValues(I, MRI);
Jessica Paquette245047d2019-01-24 22:00:41 +00002285 case TargetOpcode::G_UNMERGE_VALUES:
2286 return selectUnmergeValues(I, MRI);
Amara Emerson1abe05c2019-02-21 20:20:16 +00002287 case TargetOpcode::G_SHUFFLE_VECTOR:
2288 return selectShuffleVector(I, MRI);
Jessica Paquette607774c2019-03-11 22:18:01 +00002289 case TargetOpcode::G_EXTRACT_VECTOR_ELT:
2290 return selectExtractElt(I, MRI);
Jessica Paquette5aff1f42019-03-14 18:01:30 +00002291 case TargetOpcode::G_INSERT_VECTOR_ELT:
2292 return selectInsertElt(I, MRI);
Amara Emerson2ff22982019-03-14 22:48:15 +00002293 case TargetOpcode::G_CONCAT_VECTORS:
2294 return selectConcatVectors(I, MRI);
Amara Emerson6e71b342019-06-21 18:10:41 +00002295 case TargetOpcode::G_JUMP_TABLE:
2296 return selectJumpTable(I, MRI);
Amara Emerson1e8c1642018-07-31 00:09:02 +00002297 }
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +00002298
2299 return false;
2300}
Daniel Sanders8a4bae92017-03-14 21:32:08 +00002301
Amara Emerson6e71b342019-06-21 18:10:41 +00002302bool AArch64InstructionSelector::selectBrJT(MachineInstr &I,
2303 MachineRegisterInfo &MRI) const {
2304 assert(I.getOpcode() == TargetOpcode::G_BRJT && "Expected G_BRJT");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002305 Register JTAddr = I.getOperand(0).getReg();
Amara Emerson6e71b342019-06-21 18:10:41 +00002306 unsigned JTI = I.getOperand(1).getIndex();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002307 Register Index = I.getOperand(2).getReg();
Amara Emerson6e71b342019-06-21 18:10:41 +00002308 MachineIRBuilder MIB(I);
2309
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002310 Register TargetReg = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
2311 Register ScratchReg = MRI.createVirtualRegister(&AArch64::GPR64spRegClass);
Amara Emerson6e71b342019-06-21 18:10:41 +00002312 MIB.buildInstr(AArch64::JumpTableDest32, {TargetReg, ScratchReg},
2313 {JTAddr, Index})
2314 .addJumpTableIndex(JTI);
2315
2316 // Build the indirect branch.
2317 MIB.buildInstr(AArch64::BR, {}, {TargetReg});
2318 I.eraseFromParent();
2319 return true;
2320}
2321
2322bool AArch64InstructionSelector::selectJumpTable(
2323 MachineInstr &I, MachineRegisterInfo &MRI) const {
2324 assert(I.getOpcode() == TargetOpcode::G_JUMP_TABLE && "Expected jump table");
2325 assert(I.getOperand(1).isJTI() && "Jump table op should have a JTI!");
2326
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002327 Register DstReg = I.getOperand(0).getReg();
Amara Emerson6e71b342019-06-21 18:10:41 +00002328 unsigned JTI = I.getOperand(1).getIndex();
2329 // We generate a MOVaddrJT which will get expanded to an ADRP + ADD later.
2330 MachineIRBuilder MIB(I);
2331 auto MovMI =
2332 MIB.buildInstr(AArch64::MOVaddrJT, {DstReg}, {})
2333 .addJumpTableIndex(JTI, AArch64II::MO_PAGE)
2334 .addJumpTableIndex(JTI, AArch64II::MO_NC | AArch64II::MO_PAGEOFF);
2335 I.eraseFromParent();
2336 return constrainSelectedInstRegOperands(*MovMI, TII, TRI, RBI);
2337}
2338
Jessica Paquette991cb392019-04-23 20:46:19 +00002339bool AArch64InstructionSelector::selectIntrinsicTrunc(
2340 MachineInstr &I, MachineRegisterInfo &MRI) const {
2341 const LLT SrcTy = MRI.getType(I.getOperand(0).getReg());
2342
2343 // Select the correct opcode.
2344 unsigned Opc = 0;
2345 if (!SrcTy.isVector()) {
2346 switch (SrcTy.getSizeInBits()) {
2347 default:
2348 case 16:
2349 Opc = AArch64::FRINTZHr;
2350 break;
2351 case 32:
2352 Opc = AArch64::FRINTZSr;
2353 break;
2354 case 64:
2355 Opc = AArch64::FRINTZDr;
2356 break;
2357 }
2358 } else {
2359 unsigned NumElts = SrcTy.getNumElements();
2360 switch (SrcTy.getElementType().getSizeInBits()) {
2361 default:
2362 break;
2363 case 16:
2364 if (NumElts == 4)
2365 Opc = AArch64::FRINTZv4f16;
2366 else if (NumElts == 8)
2367 Opc = AArch64::FRINTZv8f16;
2368 break;
2369 case 32:
2370 if (NumElts == 2)
2371 Opc = AArch64::FRINTZv2f32;
2372 else if (NumElts == 4)
2373 Opc = AArch64::FRINTZv4f32;
2374 break;
2375 case 64:
2376 if (NumElts == 2)
2377 Opc = AArch64::FRINTZv2f64;
2378 break;
2379 }
2380 }
2381
2382 if (!Opc) {
2383 // Didn't get an opcode above, bail.
2384 LLVM_DEBUG(dbgs() << "Unsupported type for G_INTRINSIC_TRUNC!\n");
2385 return false;
2386 }
2387
2388 // Legalization would have set us up perfectly for this; we just need to
2389 // set the opcode and move on.
2390 I.setDesc(TII.get(Opc));
2391 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2392}
2393
Jessica Paquette4fe75742019-04-23 23:03:03 +00002394bool AArch64InstructionSelector::selectIntrinsicRound(
2395 MachineInstr &I, MachineRegisterInfo &MRI) const {
2396 const LLT SrcTy = MRI.getType(I.getOperand(0).getReg());
2397
2398 // Select the correct opcode.
2399 unsigned Opc = 0;
2400 if (!SrcTy.isVector()) {
2401 switch (SrcTy.getSizeInBits()) {
2402 default:
2403 case 16:
2404 Opc = AArch64::FRINTAHr;
2405 break;
2406 case 32:
2407 Opc = AArch64::FRINTASr;
2408 break;
2409 case 64:
2410 Opc = AArch64::FRINTADr;
2411 break;
2412 }
2413 } else {
2414 unsigned NumElts = SrcTy.getNumElements();
2415 switch (SrcTy.getElementType().getSizeInBits()) {
2416 default:
2417 break;
2418 case 16:
2419 if (NumElts == 4)
2420 Opc = AArch64::FRINTAv4f16;
2421 else if (NumElts == 8)
2422 Opc = AArch64::FRINTAv8f16;
2423 break;
2424 case 32:
2425 if (NumElts == 2)
2426 Opc = AArch64::FRINTAv2f32;
2427 else if (NumElts == 4)
2428 Opc = AArch64::FRINTAv4f32;
2429 break;
2430 case 64:
2431 if (NumElts == 2)
2432 Opc = AArch64::FRINTAv2f64;
2433 break;
2434 }
2435 }
2436
2437 if (!Opc) {
2438 // Didn't get an opcode above, bail.
2439 LLVM_DEBUG(dbgs() << "Unsupported type for G_INTRINSIC_ROUND!\n");
2440 return false;
2441 }
2442
2443 // Legalization would have set us up perfectly for this; we just need to
2444 // set the opcode and move on.
2445 I.setDesc(TII.get(Opc));
2446 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
2447}
2448
Amara Emerson9bf092d2019-04-09 21:22:43 +00002449bool AArch64InstructionSelector::selectVectorICmp(
2450 MachineInstr &I, MachineRegisterInfo &MRI) const {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002451 Register DstReg = I.getOperand(0).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +00002452 LLT DstTy = MRI.getType(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002453 Register SrcReg = I.getOperand(2).getReg();
2454 Register Src2Reg = I.getOperand(3).getReg();
Amara Emerson9bf092d2019-04-09 21:22:43 +00002455 LLT SrcTy = MRI.getType(SrcReg);
2456
2457 unsigned SrcEltSize = SrcTy.getElementType().getSizeInBits();
2458 unsigned NumElts = DstTy.getNumElements();
2459
2460 // First index is element size, 0 == 8b, 1 == 16b, 2 == 32b, 3 == 64b
2461 // Second index is num elts, 0 == v2, 1 == v4, 2 == v8, 3 == v16
2462 // Third index is cc opcode:
2463 // 0 == eq
2464 // 1 == ugt
2465 // 2 == uge
2466 // 3 == ult
2467 // 4 == ule
2468 // 5 == sgt
2469 // 6 == sge
2470 // 7 == slt
2471 // 8 == sle
2472 // ne is done by negating 'eq' result.
2473
2474 // This table below assumes that for some comparisons the operands will be
2475 // commuted.
2476 // ult op == commute + ugt op
2477 // ule op == commute + uge op
2478 // slt op == commute + sgt op
2479 // sle op == commute + sge op
2480 unsigned PredIdx = 0;
2481 bool SwapOperands = false;
2482 CmpInst::Predicate Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
2483 switch (Pred) {
2484 case CmpInst::ICMP_NE:
2485 case CmpInst::ICMP_EQ:
2486 PredIdx = 0;
2487 break;
2488 case CmpInst::ICMP_UGT:
2489 PredIdx = 1;
2490 break;
2491 case CmpInst::ICMP_UGE:
2492 PredIdx = 2;
2493 break;
2494 case CmpInst::ICMP_ULT:
2495 PredIdx = 3;
2496 SwapOperands = true;
2497 break;
2498 case CmpInst::ICMP_ULE:
2499 PredIdx = 4;
2500 SwapOperands = true;
2501 break;
2502 case CmpInst::ICMP_SGT:
2503 PredIdx = 5;
2504 break;
2505 case CmpInst::ICMP_SGE:
2506 PredIdx = 6;
2507 break;
2508 case CmpInst::ICMP_SLT:
2509 PredIdx = 7;
2510 SwapOperands = true;
2511 break;
2512 case CmpInst::ICMP_SLE:
2513 PredIdx = 8;
2514 SwapOperands = true;
2515 break;
2516 default:
2517 llvm_unreachable("Unhandled icmp predicate");
2518 return false;
2519 }
2520
2521 // This table obviously should be tablegen'd when we have our GISel native
2522 // tablegen selector.
2523
2524 static const unsigned OpcTable[4][4][9] = {
2525 {
2526 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2527 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2528 0 /* invalid */},
2529 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2530 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2531 0 /* invalid */},
2532 {AArch64::CMEQv8i8, AArch64::CMHIv8i8, AArch64::CMHSv8i8,
2533 AArch64::CMHIv8i8, AArch64::CMHSv8i8, AArch64::CMGTv8i8,
2534 AArch64::CMGEv8i8, AArch64::CMGTv8i8, AArch64::CMGEv8i8},
2535 {AArch64::CMEQv16i8, AArch64::CMHIv16i8, AArch64::CMHSv16i8,
2536 AArch64::CMHIv16i8, AArch64::CMHSv16i8, AArch64::CMGTv16i8,
2537 AArch64::CMGEv16i8, AArch64::CMGTv16i8, AArch64::CMGEv16i8}
2538 },
2539 {
2540 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2541 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2542 0 /* invalid */},
2543 {AArch64::CMEQv4i16, AArch64::CMHIv4i16, AArch64::CMHSv4i16,
2544 AArch64::CMHIv4i16, AArch64::CMHSv4i16, AArch64::CMGTv4i16,
2545 AArch64::CMGEv4i16, AArch64::CMGTv4i16, AArch64::CMGEv4i16},
2546 {AArch64::CMEQv8i16, AArch64::CMHIv8i16, AArch64::CMHSv8i16,
2547 AArch64::CMHIv8i16, AArch64::CMHSv8i16, AArch64::CMGTv8i16,
2548 AArch64::CMGEv8i16, AArch64::CMGTv8i16, AArch64::CMGEv8i16},
2549 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2550 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2551 0 /* invalid */}
2552 },
2553 {
2554 {AArch64::CMEQv2i32, AArch64::CMHIv2i32, AArch64::CMHSv2i32,
2555 AArch64::CMHIv2i32, AArch64::CMHSv2i32, AArch64::CMGTv2i32,
2556 AArch64::CMGEv2i32, AArch64::CMGTv2i32, AArch64::CMGEv2i32},
2557 {AArch64::CMEQv4i32, AArch64::CMHIv4i32, AArch64::CMHSv4i32,
2558 AArch64::CMHIv4i32, AArch64::CMHSv4i32, AArch64::CMGTv4i32,
2559 AArch64::CMGEv4i32, AArch64::CMGTv4i32, AArch64::CMGEv4i32},
2560 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2561 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2562 0 /* invalid */},
2563 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2564 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2565 0 /* invalid */}
2566 },
2567 {
2568 {AArch64::CMEQv2i64, AArch64::CMHIv2i64, AArch64::CMHSv2i64,
2569 AArch64::CMHIv2i64, AArch64::CMHSv2i64, AArch64::CMGTv2i64,
2570 AArch64::CMGEv2i64, AArch64::CMGTv2i64, AArch64::CMGEv2i64},
2571 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2572 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2573 0 /* invalid */},
2574 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2575 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2576 0 /* invalid */},
2577 {0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2578 0 /* invalid */, 0 /* invalid */, 0 /* invalid */, 0 /* invalid */,
2579 0 /* invalid */}
2580 },
2581 };
2582 unsigned EltIdx = Log2_32(SrcEltSize / 8);
2583 unsigned NumEltsIdx = Log2_32(NumElts / 2);
2584 unsigned Opc = OpcTable[EltIdx][NumEltsIdx][PredIdx];
2585 if (!Opc) {
2586 LLVM_DEBUG(dbgs() << "Could not map G_ICMP to cmp opcode");
2587 return false;
2588 }
2589
2590 const RegisterBank &VecRB = *RBI.getRegBank(SrcReg, MRI, TRI);
2591 const TargetRegisterClass *SrcRC =
2592 getRegClassForTypeOnBank(SrcTy, VecRB, RBI, true);
2593 if (!SrcRC) {
2594 LLVM_DEBUG(dbgs() << "Could not determine source register class.\n");
2595 return false;
2596 }
2597
2598 unsigned NotOpc = Pred == ICmpInst::ICMP_NE ? AArch64::NOTv8i8 : 0;
2599 if (SrcTy.getSizeInBits() == 128)
2600 NotOpc = NotOpc ? AArch64::NOTv16i8 : 0;
2601
2602 if (SwapOperands)
2603 std::swap(SrcReg, Src2Reg);
2604
2605 MachineIRBuilder MIB(I);
2606 auto Cmp = MIB.buildInstr(Opc, {SrcRC}, {SrcReg, Src2Reg});
2607 constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI);
2608
2609 // Invert if we had a 'ne' cc.
2610 if (NotOpc) {
2611 Cmp = MIB.buildInstr(NotOpc, {DstReg}, {Cmp});
2612 constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI);
2613 } else {
2614 MIB.buildCopy(DstReg, Cmp.getReg(0));
2615 }
2616 RBI.constrainGenericRegister(DstReg, *SrcRC, MRI);
2617 I.eraseFromParent();
2618 return true;
2619}
2620
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00002621MachineInstr *AArch64InstructionSelector::emitScalarToVector(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002622 unsigned EltSize, const TargetRegisterClass *DstRC, Register Scalar,
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00002623 MachineIRBuilder &MIRBuilder) const {
2624 auto Undef = MIRBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF, {DstRC}, {});
Amara Emerson5ec14602018-12-10 18:44:58 +00002625
2626 auto BuildFn = [&](unsigned SubregIndex) {
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00002627 auto Ins =
2628 MIRBuilder
2629 .buildInstr(TargetOpcode::INSERT_SUBREG, {DstRC}, {Undef, Scalar})
2630 .addImm(SubregIndex);
2631 constrainSelectedInstRegOperands(*Undef, TII, TRI, RBI);
2632 constrainSelectedInstRegOperands(*Ins, TII, TRI, RBI);
2633 return &*Ins;
Amara Emerson5ec14602018-12-10 18:44:58 +00002634 };
2635
Amara Emerson8acb0d92019-03-04 19:16:00 +00002636 switch (EltSize) {
Jessica Paquette245047d2019-01-24 22:00:41 +00002637 case 16:
2638 return BuildFn(AArch64::hsub);
Amara Emerson5ec14602018-12-10 18:44:58 +00002639 case 32:
2640 return BuildFn(AArch64::ssub);
2641 case 64:
2642 return BuildFn(AArch64::dsub);
2643 default:
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00002644 return nullptr;
Amara Emerson5ec14602018-12-10 18:44:58 +00002645 }
2646}
2647
Amara Emerson8cb186c2018-12-20 01:11:04 +00002648bool AArch64InstructionSelector::selectMergeValues(
2649 MachineInstr &I, MachineRegisterInfo &MRI) const {
2650 assert(I.getOpcode() == TargetOpcode::G_MERGE_VALUES && "unexpected opcode");
2651 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
2652 const LLT SrcTy = MRI.getType(I.getOperand(1).getReg());
2653 assert(!DstTy.isVector() && !SrcTy.isVector() && "invalid merge operation");
Amara Emerson511f7f52019-07-23 22:05:13 +00002654 const RegisterBank &RB = *RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002655
Amara Emerson8cb186c2018-12-20 01:11:04 +00002656 if (I.getNumOperands() != 3)
2657 return false;
Amara Emerson511f7f52019-07-23 22:05:13 +00002658
2659 // Merging 2 s64s into an s128.
2660 if (DstTy == LLT::scalar(128)) {
2661 if (SrcTy.getSizeInBits() != 64)
2662 return false;
2663 MachineIRBuilder MIB(I);
2664 Register DstReg = I.getOperand(0).getReg();
2665 Register Src1Reg = I.getOperand(1).getReg();
2666 Register Src2Reg = I.getOperand(2).getReg();
2667 auto Tmp = MIB.buildInstr(TargetOpcode::IMPLICIT_DEF, {DstTy}, {});
2668 MachineInstr *InsMI =
2669 emitLaneInsert(None, Tmp.getReg(0), Src1Reg, /* LaneIdx */ 0, RB, MIB);
2670 if (!InsMI)
2671 return false;
2672 MachineInstr *Ins2MI = emitLaneInsert(DstReg, InsMI->getOperand(0).getReg(),
2673 Src2Reg, /* LaneIdx */ 1, RB, MIB);
2674 if (!Ins2MI)
2675 return false;
2676 constrainSelectedInstRegOperands(*InsMI, TII, TRI, RBI);
2677 constrainSelectedInstRegOperands(*Ins2MI, TII, TRI, RBI);
2678 I.eraseFromParent();
2679 return true;
2680 }
2681
Amara Emerson8cb186c2018-12-20 01:11:04 +00002682 if (RB.getID() != AArch64::GPRRegBankID)
2683 return false;
2684
Amara Emerson511f7f52019-07-23 22:05:13 +00002685 if (DstTy.getSizeInBits() != 64 || SrcTy.getSizeInBits() != 32)
2686 return false;
2687
Amara Emerson8cb186c2018-12-20 01:11:04 +00002688 auto *DstRC = &AArch64::GPR64RegClass;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002689 Register SubToRegDef = MRI.createVirtualRegister(DstRC);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002690 MachineInstr &SubRegMI = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
2691 TII.get(TargetOpcode::SUBREG_TO_REG))
2692 .addDef(SubToRegDef)
2693 .addImm(0)
2694 .addUse(I.getOperand(1).getReg())
2695 .addImm(AArch64::sub_32);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002696 Register SubToRegDef2 = MRI.createVirtualRegister(DstRC);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002697 // Need to anyext the second scalar before we can use bfm
2698 MachineInstr &SubRegMI2 = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
2699 TII.get(TargetOpcode::SUBREG_TO_REG))
2700 .addDef(SubToRegDef2)
2701 .addImm(0)
2702 .addUse(I.getOperand(2).getReg())
2703 .addImm(AArch64::sub_32);
Amara Emerson8cb186c2018-12-20 01:11:04 +00002704 MachineInstr &BFM =
2705 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AArch64::BFMXri))
Amara Emerson321bfb22018-12-20 03:27:42 +00002706 .addDef(I.getOperand(0).getReg())
Amara Emerson8cb186c2018-12-20 01:11:04 +00002707 .addUse(SubToRegDef)
2708 .addUse(SubToRegDef2)
2709 .addImm(32)
2710 .addImm(31);
2711 constrainSelectedInstRegOperands(SubRegMI, TII, TRI, RBI);
2712 constrainSelectedInstRegOperands(SubRegMI2, TII, TRI, RBI);
2713 constrainSelectedInstRegOperands(BFM, TII, TRI, RBI);
2714 I.eraseFromParent();
2715 return true;
2716}
2717
Jessica Paquette607774c2019-03-11 22:18:01 +00002718static bool getLaneCopyOpcode(unsigned &CopyOpc, unsigned &ExtractSubReg,
2719 const unsigned EltSize) {
2720 // Choose a lane copy opcode and subregister based off of the size of the
2721 // vector's elements.
2722 switch (EltSize) {
2723 case 16:
2724 CopyOpc = AArch64::CPYi16;
2725 ExtractSubReg = AArch64::hsub;
2726 break;
2727 case 32:
2728 CopyOpc = AArch64::CPYi32;
2729 ExtractSubReg = AArch64::ssub;
2730 break;
2731 case 64:
2732 CopyOpc = AArch64::CPYi64;
2733 ExtractSubReg = AArch64::dsub;
2734 break;
2735 default:
2736 // Unknown size, bail out.
2737 LLVM_DEBUG(dbgs() << "Elt size '" << EltSize << "' unsupported.\n");
2738 return false;
2739 }
2740 return true;
2741}
2742
Amara Emersond61b89b2019-03-14 22:48:18 +00002743MachineInstr *AArch64InstructionSelector::emitExtractVectorElt(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002744 Optional<Register> DstReg, const RegisterBank &DstRB, LLT ScalarTy,
2745 Register VecReg, unsigned LaneIdx, MachineIRBuilder &MIRBuilder) const {
Amara Emersond61b89b2019-03-14 22:48:18 +00002746 MachineRegisterInfo &MRI = *MIRBuilder.getMRI();
2747 unsigned CopyOpc = 0;
2748 unsigned ExtractSubReg = 0;
2749 if (!getLaneCopyOpcode(CopyOpc, ExtractSubReg, ScalarTy.getSizeInBits())) {
2750 LLVM_DEBUG(
2751 dbgs() << "Couldn't determine lane copy opcode for instruction.\n");
2752 return nullptr;
2753 }
2754
2755 const TargetRegisterClass *DstRC =
2756 getRegClassForTypeOnBank(ScalarTy, DstRB, RBI, true);
2757 if (!DstRC) {
2758 LLVM_DEBUG(dbgs() << "Could not determine destination register class.\n");
2759 return nullptr;
2760 }
2761
2762 const RegisterBank &VecRB = *RBI.getRegBank(VecReg, MRI, TRI);
2763 const LLT &VecTy = MRI.getType(VecReg);
2764 const TargetRegisterClass *VecRC =
2765 getRegClassForTypeOnBank(VecTy, VecRB, RBI, true);
2766 if (!VecRC) {
2767 LLVM_DEBUG(dbgs() << "Could not determine source register class.\n");
2768 return nullptr;
2769 }
2770
2771 // The register that we're going to copy into.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002772 Register InsertReg = VecReg;
Amara Emersond61b89b2019-03-14 22:48:18 +00002773 if (!DstReg)
2774 DstReg = MRI.createVirtualRegister(DstRC);
2775 // If the lane index is 0, we just use a subregister COPY.
2776 if (LaneIdx == 0) {
Amara Emerson86271782019-03-18 19:20:10 +00002777 auto Copy = MIRBuilder.buildInstr(TargetOpcode::COPY, {*DstReg}, {})
2778 .addReg(VecReg, 0, ExtractSubReg);
Amara Emersond61b89b2019-03-14 22:48:18 +00002779 RBI.constrainGenericRegister(*DstReg, *DstRC, MRI);
Amara Emerson3739a202019-03-15 21:59:50 +00002780 return &*Copy;
Amara Emersond61b89b2019-03-14 22:48:18 +00002781 }
2782
2783 // Lane copies require 128-bit wide registers. If we're dealing with an
2784 // unpacked vector, then we need to move up to that width. Insert an implicit
2785 // def and a subregister insert to get us there.
2786 if (VecTy.getSizeInBits() != 128) {
2787 MachineInstr *ScalarToVector = emitScalarToVector(
2788 VecTy.getSizeInBits(), &AArch64::FPR128RegClass, VecReg, MIRBuilder);
2789 if (!ScalarToVector)
2790 return nullptr;
2791 InsertReg = ScalarToVector->getOperand(0).getReg();
2792 }
2793
2794 MachineInstr *LaneCopyMI =
2795 MIRBuilder.buildInstr(CopyOpc, {*DstReg}, {InsertReg}).addImm(LaneIdx);
2796 constrainSelectedInstRegOperands(*LaneCopyMI, TII, TRI, RBI);
2797
2798 // Make sure that we actually constrain the initial copy.
2799 RBI.constrainGenericRegister(*DstReg, *DstRC, MRI);
2800 return LaneCopyMI;
2801}
2802
Jessica Paquette607774c2019-03-11 22:18:01 +00002803bool AArch64InstructionSelector::selectExtractElt(
2804 MachineInstr &I, MachineRegisterInfo &MRI) const {
2805 assert(I.getOpcode() == TargetOpcode::G_EXTRACT_VECTOR_ELT &&
2806 "unexpected opcode!");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002807 Register DstReg = I.getOperand(0).getReg();
Jessica Paquette607774c2019-03-11 22:18:01 +00002808 const LLT NarrowTy = MRI.getType(DstReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002809 const Register SrcReg = I.getOperand(1).getReg();
Jessica Paquette607774c2019-03-11 22:18:01 +00002810 const LLT WideTy = MRI.getType(SrcReg);
Amara Emersond61b89b2019-03-14 22:48:18 +00002811 (void)WideTy;
Jessica Paquette607774c2019-03-11 22:18:01 +00002812 assert(WideTy.getSizeInBits() >= NarrowTy.getSizeInBits() &&
2813 "source register size too small!");
2814 assert(NarrowTy.isScalar() && "cannot extract vector into vector!");
2815
2816 // Need the lane index to determine the correct copy opcode.
2817 MachineOperand &LaneIdxOp = I.getOperand(2);
2818 assert(LaneIdxOp.isReg() && "Lane index operand was not a register?");
2819
2820 if (RBI.getRegBank(DstReg, MRI, TRI)->getID() != AArch64::FPRRegBankID) {
2821 LLVM_DEBUG(dbgs() << "Cannot extract into GPR.\n");
2822 return false;
2823 }
2824
Jessica Paquettebb1aced2019-03-13 21:19:29 +00002825 // Find the index to extract from.
Jessica Paquette76f64b62019-04-26 21:53:13 +00002826 auto VRegAndVal = getConstantVRegValWithLookThrough(LaneIdxOp.getReg(), MRI);
2827 if (!VRegAndVal)
Jessica Paquette607774c2019-03-11 22:18:01 +00002828 return false;
Jessica Paquette76f64b62019-04-26 21:53:13 +00002829 unsigned LaneIdx = VRegAndVal->Value;
Jessica Paquette607774c2019-03-11 22:18:01 +00002830
Jessica Paquette607774c2019-03-11 22:18:01 +00002831 MachineIRBuilder MIRBuilder(I);
2832
Amara Emersond61b89b2019-03-14 22:48:18 +00002833 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
2834 MachineInstr *Extract = emitExtractVectorElt(DstReg, DstRB, NarrowTy, SrcReg,
2835 LaneIdx, MIRBuilder);
2836 if (!Extract)
2837 return false;
2838
2839 I.eraseFromParent();
2840 return true;
2841}
2842
2843bool AArch64InstructionSelector::selectSplitVectorUnmerge(
2844 MachineInstr &I, MachineRegisterInfo &MRI) const {
2845 unsigned NumElts = I.getNumOperands() - 1;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002846 Register SrcReg = I.getOperand(NumElts).getReg();
Amara Emersond61b89b2019-03-14 22:48:18 +00002847 const LLT NarrowTy = MRI.getType(I.getOperand(0).getReg());
2848 const LLT SrcTy = MRI.getType(SrcReg);
2849
2850 assert(NarrowTy.isVector() && "Expected an unmerge into vectors");
2851 if (SrcTy.getSizeInBits() > 128) {
2852 LLVM_DEBUG(dbgs() << "Unexpected vector type for vec split unmerge");
2853 return false;
Jessica Paquette607774c2019-03-11 22:18:01 +00002854 }
2855
Amara Emersond61b89b2019-03-14 22:48:18 +00002856 MachineIRBuilder MIB(I);
2857
2858 // We implement a split vector operation by treating the sub-vectors as
2859 // scalars and extracting them.
2860 const RegisterBank &DstRB =
2861 *RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI);
2862 for (unsigned OpIdx = 0; OpIdx < NumElts; ++OpIdx) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002863 Register Dst = I.getOperand(OpIdx).getReg();
Amara Emersond61b89b2019-03-14 22:48:18 +00002864 MachineInstr *Extract =
2865 emitExtractVectorElt(Dst, DstRB, NarrowTy, SrcReg, OpIdx, MIB);
2866 if (!Extract)
Jessica Paquette607774c2019-03-11 22:18:01 +00002867 return false;
Jessica Paquette607774c2019-03-11 22:18:01 +00002868 }
Jessica Paquette607774c2019-03-11 22:18:01 +00002869 I.eraseFromParent();
2870 return true;
2871}
2872
Jessica Paquette245047d2019-01-24 22:00:41 +00002873bool AArch64InstructionSelector::selectUnmergeValues(
2874 MachineInstr &I, MachineRegisterInfo &MRI) const {
2875 assert(I.getOpcode() == TargetOpcode::G_UNMERGE_VALUES &&
2876 "unexpected opcode");
2877
2878 // TODO: Handle unmerging into GPRs and from scalars to scalars.
2879 if (RBI.getRegBank(I.getOperand(0).getReg(), MRI, TRI)->getID() !=
2880 AArch64::FPRRegBankID ||
2881 RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI)->getID() !=
2882 AArch64::FPRRegBankID) {
2883 LLVM_DEBUG(dbgs() << "Unmerging vector-to-gpr and scalar-to-scalar "
2884 "currently unsupported.\n");
2885 return false;
2886 }
2887
2888 // The last operand is the vector source register, and every other operand is
2889 // a register to unpack into.
2890 unsigned NumElts = I.getNumOperands() - 1;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002891 Register SrcReg = I.getOperand(NumElts).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +00002892 const LLT NarrowTy = MRI.getType(I.getOperand(0).getReg());
2893 const LLT WideTy = MRI.getType(SrcReg);
Benjamin Kramer653020d2019-01-24 23:45:07 +00002894 (void)WideTy;
Jessica Paquette245047d2019-01-24 22:00:41 +00002895 assert(WideTy.isVector() && "can only unmerge from vector types!");
2896 assert(WideTy.getSizeInBits() > NarrowTy.getSizeInBits() &&
2897 "source register size too small!");
2898
Amara Emersond61b89b2019-03-14 22:48:18 +00002899 if (!NarrowTy.isScalar())
2900 return selectSplitVectorUnmerge(I, MRI);
Jessica Paquette245047d2019-01-24 22:00:41 +00002901
Amara Emerson3739a202019-03-15 21:59:50 +00002902 MachineIRBuilder MIB(I);
2903
Jessica Paquette245047d2019-01-24 22:00:41 +00002904 // Choose a lane copy opcode and subregister based off of the size of the
2905 // vector's elements.
2906 unsigned CopyOpc = 0;
2907 unsigned ExtractSubReg = 0;
Jessica Paquette607774c2019-03-11 22:18:01 +00002908 if (!getLaneCopyOpcode(CopyOpc, ExtractSubReg, NarrowTy.getSizeInBits()))
Jessica Paquette245047d2019-01-24 22:00:41 +00002909 return false;
Jessica Paquette245047d2019-01-24 22:00:41 +00002910
2911 // Set up for the lane copies.
2912 MachineBasicBlock &MBB = *I.getParent();
2913
2914 // Stores the registers we'll be copying from.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002915 SmallVector<Register, 4> InsertRegs;
Jessica Paquette245047d2019-01-24 22:00:41 +00002916
2917 // We'll use the first register twice, so we only need NumElts-1 registers.
2918 unsigned NumInsertRegs = NumElts - 1;
2919
2920 // If our elements fit into exactly 128 bits, then we can copy from the source
2921 // directly. Otherwise, we need to do a bit of setup with some subregister
2922 // inserts.
2923 if (NarrowTy.getSizeInBits() * NumElts == 128) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002924 InsertRegs = SmallVector<Register, 4>(NumInsertRegs, SrcReg);
Jessica Paquette245047d2019-01-24 22:00:41 +00002925 } else {
2926 // No. We have to perform subregister inserts. For each insert, create an
2927 // implicit def and a subregister insert, and save the register we create.
2928 for (unsigned Idx = 0; Idx < NumInsertRegs; ++Idx) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002929 Register ImpDefReg = MRI.createVirtualRegister(&AArch64::FPR128RegClass);
Jessica Paquette245047d2019-01-24 22:00:41 +00002930 MachineInstr &ImpDefMI =
2931 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(TargetOpcode::IMPLICIT_DEF),
2932 ImpDefReg);
2933
2934 // Now, create the subregister insert from SrcReg.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002935 Register InsertReg = MRI.createVirtualRegister(&AArch64::FPR128RegClass);
Jessica Paquette245047d2019-01-24 22:00:41 +00002936 MachineInstr &InsMI =
2937 *BuildMI(MBB, I, I.getDebugLoc(),
2938 TII.get(TargetOpcode::INSERT_SUBREG), InsertReg)
2939 .addUse(ImpDefReg)
2940 .addUse(SrcReg)
2941 .addImm(AArch64::dsub);
2942
2943 constrainSelectedInstRegOperands(ImpDefMI, TII, TRI, RBI);
2944 constrainSelectedInstRegOperands(InsMI, TII, TRI, RBI);
2945
2946 // Save the register so that we can copy from it after.
2947 InsertRegs.push_back(InsertReg);
2948 }
2949 }
2950
2951 // Now that we've created any necessary subregister inserts, we can
2952 // create the copies.
2953 //
2954 // Perform the first copy separately as a subregister copy.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002955 Register CopyTo = I.getOperand(0).getReg();
Amara Emerson86271782019-03-18 19:20:10 +00002956 auto FirstCopy = MIB.buildInstr(TargetOpcode::COPY, {CopyTo}, {})
2957 .addReg(InsertRegs[0], 0, ExtractSubReg);
Amara Emerson3739a202019-03-15 21:59:50 +00002958 constrainSelectedInstRegOperands(*FirstCopy, TII, TRI, RBI);
Jessica Paquette245047d2019-01-24 22:00:41 +00002959
2960 // Now, perform the remaining copies as vector lane copies.
2961 unsigned LaneIdx = 1;
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002962 for (Register InsReg : InsertRegs) {
2963 Register CopyTo = I.getOperand(LaneIdx).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +00002964 MachineInstr &CopyInst =
2965 *BuildMI(MBB, I, I.getDebugLoc(), TII.get(CopyOpc), CopyTo)
2966 .addUse(InsReg)
2967 .addImm(LaneIdx);
2968 constrainSelectedInstRegOperands(CopyInst, TII, TRI, RBI);
2969 ++LaneIdx;
2970 }
2971
2972 // Separately constrain the first copy's destination. Because of the
2973 // limitation in constrainOperandRegClass, we can't guarantee that this will
2974 // actually be constrained. So, do it ourselves using the second operand.
2975 const TargetRegisterClass *RC =
2976 MRI.getRegClassOrNull(I.getOperand(1).getReg());
2977 if (!RC) {
2978 LLVM_DEBUG(dbgs() << "Couldn't constrain copy destination.\n");
2979 return false;
2980 }
2981
2982 RBI.constrainGenericRegister(CopyTo, *RC, MRI);
2983 I.eraseFromParent();
2984 return true;
2985}
2986
Amara Emerson2ff22982019-03-14 22:48:15 +00002987bool AArch64InstructionSelector::selectConcatVectors(
2988 MachineInstr &I, MachineRegisterInfo &MRI) const {
2989 assert(I.getOpcode() == TargetOpcode::G_CONCAT_VECTORS &&
2990 "Unexpected opcode");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002991 Register Dst = I.getOperand(0).getReg();
2992 Register Op1 = I.getOperand(1).getReg();
2993 Register Op2 = I.getOperand(2).getReg();
Amara Emerson2ff22982019-03-14 22:48:15 +00002994 MachineIRBuilder MIRBuilder(I);
2995 MachineInstr *ConcatMI = emitVectorConcat(Dst, Op1, Op2, MIRBuilder);
2996 if (!ConcatMI)
2997 return false;
2998 I.eraseFromParent();
2999 return true;
3000}
3001
Amara Emerson1abe05c2019-02-21 20:20:16 +00003002void AArch64InstructionSelector::collectShuffleMaskIndices(
3003 MachineInstr &I, MachineRegisterInfo &MRI,
Amara Emerson2806fd02019-04-12 21:31:21 +00003004 SmallVectorImpl<Optional<int>> &Idxs) const {
Amara Emerson1abe05c2019-02-21 20:20:16 +00003005 MachineInstr *MaskDef = MRI.getVRegDef(I.getOperand(3).getReg());
3006 assert(
3007 MaskDef->getOpcode() == TargetOpcode::G_BUILD_VECTOR &&
3008 "G_SHUFFLE_VECTOR should have a constant mask operand as G_BUILD_VECTOR");
3009 // Find the constant indices.
3010 for (unsigned i = 1, e = MaskDef->getNumOperands(); i < e; ++i) {
Amara Emerson1abe05c2019-02-21 20:20:16 +00003011 // Look through copies.
Jessica Paquette31329682019-07-10 18:44:57 +00003012 MachineInstr *ScalarDef =
3013 getDefIgnoringCopies(MaskDef->getOperand(i).getReg(), MRI);
3014 assert(ScalarDef && "Could not find vreg def of shufflevec index op");
Amara Emerson2806fd02019-04-12 21:31:21 +00003015 if (ScalarDef->getOpcode() != TargetOpcode::G_CONSTANT) {
3016 // This be an undef if not a constant.
3017 assert(ScalarDef->getOpcode() == TargetOpcode::G_IMPLICIT_DEF);
3018 Idxs.push_back(None);
3019 } else {
3020 Idxs.push_back(ScalarDef->getOperand(1).getCImm()->getSExtValue());
3021 }
Amara Emerson1abe05c2019-02-21 20:20:16 +00003022 }
3023}
3024
3025unsigned
3026AArch64InstructionSelector::emitConstantPoolEntry(Constant *CPVal,
3027 MachineFunction &MF) const {
Hans Wennborg5d5ee4a2019-04-26 08:31:00 +00003028 Type *CPTy = CPVal->getType();
Amara Emerson1abe05c2019-02-21 20:20:16 +00003029 unsigned Align = MF.getDataLayout().getPrefTypeAlignment(CPTy);
3030 if (Align == 0)
3031 Align = MF.getDataLayout().getTypeAllocSize(CPTy);
3032
3033 MachineConstantPool *MCP = MF.getConstantPool();
3034 return MCP->getConstantPoolIndex(CPVal, Align);
3035}
3036
3037MachineInstr *AArch64InstructionSelector::emitLoadFromConstantPool(
3038 Constant *CPVal, MachineIRBuilder &MIRBuilder) const {
3039 unsigned CPIdx = emitConstantPoolEntry(CPVal, MIRBuilder.getMF());
3040
3041 auto Adrp =
3042 MIRBuilder.buildInstr(AArch64::ADRP, {&AArch64::GPR64RegClass}, {})
3043 .addConstantPoolIndex(CPIdx, 0, AArch64II::MO_PAGE);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003044
3045 MachineInstr *LoadMI = nullptr;
3046 switch (MIRBuilder.getDataLayout().getTypeStoreSize(CPVal->getType())) {
3047 case 16:
3048 LoadMI =
3049 &*MIRBuilder
3050 .buildInstr(AArch64::LDRQui, {&AArch64::FPR128RegClass}, {Adrp})
3051 .addConstantPoolIndex(CPIdx, 0,
3052 AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
3053 break;
3054 case 8:
3055 LoadMI = &*MIRBuilder
3056 .buildInstr(AArch64::LDRDui, {&AArch64::FPR64RegClass}, {Adrp})
3057 .addConstantPoolIndex(
3058 CPIdx, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
3059 break;
3060 default:
3061 LLVM_DEBUG(dbgs() << "Could not load from constant pool of type "
3062 << *CPVal->getType());
3063 return nullptr;
3064 }
Amara Emerson1abe05c2019-02-21 20:20:16 +00003065 constrainSelectedInstRegOperands(*Adrp, TII, TRI, RBI);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003066 constrainSelectedInstRegOperands(*LoadMI, TII, TRI, RBI);
3067 return LoadMI;
3068}
3069
3070/// Return an <Opcode, SubregIndex> pair to do an vector elt insert of a given
3071/// size and RB.
3072static std::pair<unsigned, unsigned>
3073getInsertVecEltOpInfo(const RegisterBank &RB, unsigned EltSize) {
3074 unsigned Opc, SubregIdx;
3075 if (RB.getID() == AArch64::GPRRegBankID) {
3076 if (EltSize == 32) {
3077 Opc = AArch64::INSvi32gpr;
3078 SubregIdx = AArch64::ssub;
3079 } else if (EltSize == 64) {
3080 Opc = AArch64::INSvi64gpr;
3081 SubregIdx = AArch64::dsub;
3082 } else {
3083 llvm_unreachable("invalid elt size!");
3084 }
3085 } else {
3086 if (EltSize == 8) {
3087 Opc = AArch64::INSvi8lane;
3088 SubregIdx = AArch64::bsub;
3089 } else if (EltSize == 16) {
3090 Opc = AArch64::INSvi16lane;
3091 SubregIdx = AArch64::hsub;
3092 } else if (EltSize == 32) {
3093 Opc = AArch64::INSvi32lane;
3094 SubregIdx = AArch64::ssub;
3095 } else if (EltSize == 64) {
3096 Opc = AArch64::INSvi64lane;
3097 SubregIdx = AArch64::dsub;
3098 } else {
3099 llvm_unreachable("invalid elt size!");
3100 }
3101 }
3102 return std::make_pair(Opc, SubregIdx);
3103}
3104
Jessica Paquette99316042019-07-02 19:44:16 +00003105MachineInstr *
Jessica Paquette728b18f2019-07-24 23:11:01 +00003106AArch64InstructionSelector::emitADD(Register DefReg, MachineOperand &LHS,
3107 MachineOperand &RHS,
3108 MachineIRBuilder &MIRBuilder) const {
3109 assert(LHS.isReg() && RHS.isReg() && "Expected LHS and RHS to be registers!");
3110 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3111 static const unsigned OpcTable[2][2]{{AArch64::ADDXrr, AArch64::ADDXri},
3112 {AArch64::ADDWrr, AArch64::ADDWri}};
3113 bool Is32Bit = MRI.getType(LHS.getReg()).getSizeInBits() == 32;
3114 auto ImmFns = selectArithImmed(RHS);
3115 unsigned Opc = OpcTable[Is32Bit][ImmFns.hasValue()];
3116 auto AddMI = MIRBuilder.buildInstr(Opc, {DefReg}, {LHS.getReg()});
3117
3118 // If we matched a valid constant immediate, add those operands.
3119 if (ImmFns) {
3120 for (auto &RenderFn : *ImmFns)
3121 RenderFn(AddMI);
3122 } else {
3123 AddMI.addUse(RHS.getReg());
3124 }
3125
3126 constrainSelectedInstRegOperands(*AddMI, TII, TRI, RBI);
3127 return &*AddMI;
3128}
3129
3130MachineInstr *
Jessica Paquette99316042019-07-02 19:44:16 +00003131AArch64InstructionSelector::emitCMN(MachineOperand &LHS, MachineOperand &RHS,
3132 MachineIRBuilder &MIRBuilder) const {
3133 assert(LHS.isReg() && RHS.isReg() && "Expected LHS and RHS to be registers!");
3134 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3135 static const unsigned OpcTable[2][2]{{AArch64::ADDSXrr, AArch64::ADDSXri},
3136 {AArch64::ADDSWrr, AArch64::ADDSWri}};
3137 bool Is32Bit = (MRI.getType(LHS.getReg()).getSizeInBits() == 32);
3138 auto ImmFns = selectArithImmed(RHS);
3139 unsigned Opc = OpcTable[Is32Bit][ImmFns.hasValue()];
3140 Register ZReg = Is32Bit ? AArch64::WZR : AArch64::XZR;
3141
3142 auto CmpMI = MIRBuilder.buildInstr(Opc, {ZReg}, {LHS.getReg()});
3143
3144 // If we matched a valid constant immediate, add those operands.
3145 if (ImmFns) {
3146 for (auto &RenderFn : *ImmFns)
3147 RenderFn(CmpMI);
3148 } else {
3149 CmpMI.addUse(RHS.getReg());
3150 }
3151
3152 constrainSelectedInstRegOperands(*CmpMI, TII, TRI, RBI);
3153 return &*CmpMI;
3154}
3155
Jessica Paquette55d19242019-07-08 22:58:36 +00003156MachineInstr *
3157AArch64InstructionSelector::emitTST(const Register &LHS, const Register &RHS,
3158 MachineIRBuilder &MIRBuilder) const {
3159 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3160 unsigned RegSize = MRI.getType(LHS).getSizeInBits();
3161 bool Is32Bit = (RegSize == 32);
3162 static const unsigned OpcTable[2][2]{{AArch64::ANDSXrr, AArch64::ANDSXri},
3163 {AArch64::ANDSWrr, AArch64::ANDSWri}};
3164 Register ZReg = Is32Bit ? AArch64::WZR : AArch64::XZR;
3165
3166 // We might be able to fold in an immediate into the TST. We need to make sure
3167 // it's a logical immediate though, since ANDS requires that.
3168 auto ValAndVReg = getConstantVRegValWithLookThrough(RHS, MRI);
3169 bool IsImmForm = ValAndVReg.hasValue() &&
3170 AArch64_AM::isLogicalImmediate(ValAndVReg->Value, RegSize);
3171 unsigned Opc = OpcTable[Is32Bit][IsImmForm];
3172 auto TstMI = MIRBuilder.buildInstr(Opc, {ZReg}, {LHS});
3173
3174 if (IsImmForm)
3175 TstMI.addImm(
3176 AArch64_AM::encodeLogicalImmediate(ValAndVReg->Value, RegSize));
3177 else
3178 TstMI.addUse(RHS);
3179
3180 constrainSelectedInstRegOperands(*TstMI, TII, TRI, RBI);
3181 return &*TstMI;
3182}
3183
Jessica Paquette99316042019-07-02 19:44:16 +00003184MachineInstr *AArch64InstructionSelector::emitIntegerCompare(
3185 MachineOperand &LHS, MachineOperand &RHS, MachineOperand &Predicate,
3186 MachineIRBuilder &MIRBuilder) const {
3187 assert(LHS.isReg() && RHS.isReg() && "Expected LHS and RHS to be registers!");
3188 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3189
Jessica Paquette55d19242019-07-08 22:58:36 +00003190 // Fold the compare if possible.
3191 MachineInstr *FoldCmp =
3192 tryFoldIntegerCompare(LHS, RHS, Predicate, MIRBuilder);
3193 if (FoldCmp)
3194 return FoldCmp;
Jessica Paquette99316042019-07-02 19:44:16 +00003195
3196 // Can't fold into a CMN. Just emit a normal compare.
3197 unsigned CmpOpc = 0;
3198 Register ZReg;
3199
3200 LLT CmpTy = MRI.getType(LHS.getReg());
Jessica Paquette65841092019-07-03 18:30:01 +00003201 assert((CmpTy.isScalar() || CmpTy.isPointer()) &&
3202 "Expected scalar or pointer");
Jessica Paquette99316042019-07-02 19:44:16 +00003203 if (CmpTy == LLT::scalar(32)) {
3204 CmpOpc = AArch64::SUBSWrr;
3205 ZReg = AArch64::WZR;
3206 } else if (CmpTy == LLT::scalar(64) || CmpTy.isPointer()) {
3207 CmpOpc = AArch64::SUBSXrr;
3208 ZReg = AArch64::XZR;
3209 } else {
3210 return nullptr;
3211 }
3212
3213 // Try to match immediate forms.
3214 auto ImmFns = selectArithImmed(RHS);
3215 if (ImmFns)
3216 CmpOpc = CmpOpc == AArch64::SUBSWrr ? AArch64::SUBSWri : AArch64::SUBSXri;
3217
3218 auto CmpMI = MIRBuilder.buildInstr(CmpOpc).addDef(ZReg).addUse(LHS.getReg());
3219 // If we matched a valid constant immediate, add those operands.
3220 if (ImmFns) {
3221 for (auto &RenderFn : *ImmFns)
3222 RenderFn(CmpMI);
3223 } else {
3224 CmpMI.addUse(RHS.getReg());
3225 }
3226
3227 // Make sure that we can constrain the compare that we emitted.
3228 constrainSelectedInstRegOperands(*CmpMI, TII, TRI, RBI);
3229 return &*CmpMI;
3230}
3231
Amara Emerson8acb0d92019-03-04 19:16:00 +00003232MachineInstr *AArch64InstructionSelector::emitVectorConcat(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003233 Optional<Register> Dst, Register Op1, Register Op2,
Amara Emerson2ff22982019-03-14 22:48:15 +00003234 MachineIRBuilder &MIRBuilder) const {
Amara Emerson8acb0d92019-03-04 19:16:00 +00003235 // We implement a vector concat by:
3236 // 1. Use scalar_to_vector to insert the lower vector into the larger dest
3237 // 2. Insert the upper vector into the destination's upper element
3238 // TODO: some of this code is common with G_BUILD_VECTOR handling.
3239 MachineRegisterInfo &MRI = MIRBuilder.getMF().getRegInfo();
3240
3241 const LLT Op1Ty = MRI.getType(Op1);
3242 const LLT Op2Ty = MRI.getType(Op2);
3243
3244 if (Op1Ty != Op2Ty) {
3245 LLVM_DEBUG(dbgs() << "Could not do vector concat of differing vector tys");
3246 return nullptr;
3247 }
3248 assert(Op1Ty.isVector() && "Expected a vector for vector concat");
3249
3250 if (Op1Ty.getSizeInBits() >= 128) {
3251 LLVM_DEBUG(dbgs() << "Vector concat not supported for full size vectors");
3252 return nullptr;
3253 }
3254
3255 // At the moment we just support 64 bit vector concats.
3256 if (Op1Ty.getSizeInBits() != 64) {
3257 LLVM_DEBUG(dbgs() << "Vector concat supported for 64b vectors");
3258 return nullptr;
3259 }
3260
3261 const LLT ScalarTy = LLT::scalar(Op1Ty.getSizeInBits());
3262 const RegisterBank &FPRBank = *RBI.getRegBank(Op1, MRI, TRI);
3263 const TargetRegisterClass *DstRC =
3264 getMinClassForRegBank(FPRBank, Op1Ty.getSizeInBits() * 2);
3265
3266 MachineInstr *WidenedOp1 =
3267 emitScalarToVector(ScalarTy.getSizeInBits(), DstRC, Op1, MIRBuilder);
3268 MachineInstr *WidenedOp2 =
3269 emitScalarToVector(ScalarTy.getSizeInBits(), DstRC, Op2, MIRBuilder);
3270 if (!WidenedOp1 || !WidenedOp2) {
3271 LLVM_DEBUG(dbgs() << "Could not emit a vector from scalar value");
3272 return nullptr;
3273 }
3274
3275 // Now do the insert of the upper element.
3276 unsigned InsertOpc, InsSubRegIdx;
3277 std::tie(InsertOpc, InsSubRegIdx) =
3278 getInsertVecEltOpInfo(FPRBank, ScalarTy.getSizeInBits());
3279
Amara Emerson2ff22982019-03-14 22:48:15 +00003280 if (!Dst)
3281 Dst = MRI.createVirtualRegister(DstRC);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003282 auto InsElt =
3283 MIRBuilder
Amara Emerson2ff22982019-03-14 22:48:15 +00003284 .buildInstr(InsertOpc, {*Dst}, {WidenedOp1->getOperand(0).getReg()})
Amara Emerson8acb0d92019-03-04 19:16:00 +00003285 .addImm(1) /* Lane index */
3286 .addUse(WidenedOp2->getOperand(0).getReg())
3287 .addImm(0);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003288 constrainSelectedInstRegOperands(*InsElt, TII, TRI, RBI);
3289 return &*InsElt;
Amara Emerson1abe05c2019-02-21 20:20:16 +00003290}
3291
Jessica Paquettea3843fe2019-05-01 22:39:43 +00003292MachineInstr *AArch64InstructionSelector::emitFMovForFConstant(
3293 MachineInstr &I, MachineRegisterInfo &MRI) const {
3294 assert(I.getOpcode() == TargetOpcode::G_FCONSTANT &&
3295 "Expected a G_FCONSTANT!");
3296 MachineOperand &ImmOp = I.getOperand(1);
3297 unsigned DefSize = MRI.getType(I.getOperand(0).getReg()).getSizeInBits();
3298
3299 // Only handle 32 and 64 bit defs for now.
3300 if (DefSize != 32 && DefSize != 64)
3301 return nullptr;
3302
3303 // Don't handle null values using FMOV.
3304 if (ImmOp.getFPImm()->isNullValue())
3305 return nullptr;
3306
3307 // Get the immediate representation for the FMOV.
3308 const APFloat &ImmValAPF = ImmOp.getFPImm()->getValueAPF();
3309 int Imm = DefSize == 32 ? AArch64_AM::getFP32Imm(ImmValAPF)
3310 : AArch64_AM::getFP64Imm(ImmValAPF);
3311
3312 // If this is -1, it means the immediate can't be represented as the requested
3313 // floating point value. Bail.
3314 if (Imm == -1)
3315 return nullptr;
3316
3317 // Update MI to represent the new FMOV instruction, constrain it, and return.
3318 ImmOp.ChangeToImmediate(Imm);
3319 unsigned MovOpc = DefSize == 32 ? AArch64::FMOVSi : AArch64::FMOVDi;
3320 I.setDesc(TII.get(MovOpc));
3321 constrainSelectedInstRegOperands(I, TII, TRI, RBI);
3322 return &I;
3323}
3324
Jessica Paquette49537bb2019-06-17 18:40:06 +00003325MachineInstr *
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003326AArch64InstructionSelector::emitCSetForICMP(Register DefReg, unsigned Pred,
Jessica Paquette49537bb2019-06-17 18:40:06 +00003327 MachineIRBuilder &MIRBuilder) const {
3328 // CSINC increments the result when the predicate is false. Invert it.
3329 const AArch64CC::CondCode InvCC = changeICMPPredToAArch64CC(
3330 CmpInst::getInversePredicate((CmpInst::Predicate)Pred));
3331 auto I =
3332 MIRBuilder
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003333 .buildInstr(AArch64::CSINCWr, {DefReg}, {Register(AArch64::WZR), Register(AArch64::WZR)})
Jessica Paquette49537bb2019-06-17 18:40:06 +00003334 .addImm(InvCC);
3335 constrainSelectedInstRegOperands(*I, TII, TRI, RBI);
3336 return &*I;
3337}
3338
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003339bool AArch64InstructionSelector::tryOptSelect(MachineInstr &I) const {
3340 MachineIRBuilder MIB(I);
3341 MachineRegisterInfo &MRI = *MIB.getMRI();
3342 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
3343
3344 // We want to recognize this pattern:
3345 //
3346 // $z = G_FCMP pred, $x, $y
3347 // ...
3348 // $w = G_SELECT $z, $a, $b
3349 //
3350 // Where the value of $z is *only* ever used by the G_SELECT (possibly with
3351 // some copies/truncs in between.)
3352 //
3353 // If we see this, then we can emit something like this:
3354 //
3355 // fcmp $x, $y
3356 // fcsel $w, $a, $b, pred
3357 //
3358 // Rather than emitting both of the rather long sequences in the standard
3359 // G_FCMP/G_SELECT select methods.
3360
3361 // First, check if the condition is defined by a compare.
3362 MachineInstr *CondDef = MRI.getVRegDef(I.getOperand(1).getReg());
3363 while (CondDef) {
3364 // We can only fold if all of the defs have one use.
3365 if (!MRI.hasOneUse(CondDef->getOperand(0).getReg()))
3366 return false;
3367
3368 // We can skip over G_TRUNC since the condition is 1-bit.
3369 // Truncating/extending can have no impact on the value.
3370 unsigned Opc = CondDef->getOpcode();
3371 if (Opc != TargetOpcode::COPY && Opc != TargetOpcode::G_TRUNC)
3372 break;
3373
Amara Emersond940e202019-06-06 07:33:47 +00003374 // Can't see past copies from physregs.
3375 if (Opc == TargetOpcode::COPY &&
Daniel Sanders2bea69b2019-08-01 23:27:28 +00003376 Register::isPhysicalRegister(CondDef->getOperand(1).getReg()))
Amara Emersond940e202019-06-06 07:33:47 +00003377 return false;
3378
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003379 CondDef = MRI.getVRegDef(CondDef->getOperand(1).getReg());
3380 }
3381
3382 // Is the condition defined by a compare?
Jessica Paquette99316042019-07-02 19:44:16 +00003383 if (!CondDef)
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003384 return false;
3385
Jessica Paquette99316042019-07-02 19:44:16 +00003386 unsigned CondOpc = CondDef->getOpcode();
3387 if (CondOpc != TargetOpcode::G_ICMP && CondOpc != TargetOpcode::G_FCMP)
3388 return false;
3389
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003390 AArch64CC::CondCode CondCode;
Jessica Paquette99316042019-07-02 19:44:16 +00003391 if (CondOpc == TargetOpcode::G_ICMP) {
3392 CondCode = changeICMPPredToAArch64CC(
3393 (CmpInst::Predicate)CondDef->getOperand(1).getPredicate());
3394 if (!emitIntegerCompare(CondDef->getOperand(2), CondDef->getOperand(3),
3395 CondDef->getOperand(1), MIB)) {
3396 LLVM_DEBUG(dbgs() << "Couldn't emit compare for select!\n");
3397 return false;
3398 }
3399 } else {
3400 // Get the condition code for the select.
3401 AArch64CC::CondCode CondCode2;
3402 changeFCMPPredToAArch64CC(
3403 (CmpInst::Predicate)CondDef->getOperand(1).getPredicate(), CondCode,
3404 CondCode2);
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003405
Jessica Paquette99316042019-07-02 19:44:16 +00003406 // changeFCMPPredToAArch64CC sets CondCode2 to AL when we require two
3407 // instructions to emit the comparison.
3408 // TODO: Handle FCMP_UEQ and FCMP_ONE. After that, this check will be
3409 // unnecessary.
3410 if (CondCode2 != AArch64CC::AL)
3411 return false;
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003412
Jessica Paquette99316042019-07-02 19:44:16 +00003413 // Make sure we'll be able to select the compare.
3414 unsigned CmpOpc = selectFCMPOpc(*CondDef, MRI);
3415 if (!CmpOpc)
3416 return false;
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003417
Jessica Paquette99316042019-07-02 19:44:16 +00003418 // Emit a new compare.
3419 auto Cmp = MIB.buildInstr(CmpOpc, {}, {CondDef->getOperand(2).getReg()});
3420 if (CmpOpc != AArch64::FCMPSri && CmpOpc != AArch64::FCMPDri)
3421 Cmp.addUse(CondDef->getOperand(3).getReg());
3422 constrainSelectedInstRegOperands(*Cmp, TII, TRI, RBI);
3423 }
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003424
3425 // Emit the select.
3426 unsigned CSelOpc = selectSelectOpc(I, MRI, RBI);
3427 auto CSel =
3428 MIB.buildInstr(CSelOpc, {I.getOperand(0).getReg()},
3429 {I.getOperand(2).getReg(), I.getOperand(3).getReg()})
3430 .addImm(CondCode);
Amara Emersonc37ff0d2019-06-05 23:46:16 +00003431 constrainSelectedInstRegOperands(*CSel, TII, TRI, RBI);
3432 I.eraseFromParent();
3433 return true;
3434}
3435
Jessica Paquette55d19242019-07-08 22:58:36 +00003436MachineInstr *AArch64InstructionSelector::tryFoldIntegerCompare(
3437 MachineOperand &LHS, MachineOperand &RHS, MachineOperand &Predicate,
3438 MachineIRBuilder &MIRBuilder) const {
Jessica Paquette99316042019-07-02 19:44:16 +00003439 assert(LHS.isReg() && RHS.isReg() && Predicate.isPredicate() &&
3440 "Unexpected MachineOperand");
Jessica Paquette49537bb2019-06-17 18:40:06 +00003441 MachineRegisterInfo &MRI = *MIRBuilder.getMRI();
3442 // We want to find this sort of thing:
3443 // x = G_SUB 0, y
3444 // G_ICMP z, x
3445 //
3446 // In this case, we can fold the G_SUB into the G_ICMP using a CMN instead.
3447 // e.g:
3448 //
3449 // cmn z, y
3450
Jessica Paquette49537bb2019-06-17 18:40:06 +00003451 // Helper lambda to detect the subtract followed by the compare.
3452 // Takes in the def of the LHS or RHS, and checks if it's a subtract from 0.
3453 auto IsCMN = [&](MachineInstr *DefMI, const AArch64CC::CondCode &CC) {
3454 if (!DefMI || DefMI->getOpcode() != TargetOpcode::G_SUB)
3455 return false;
3456
3457 // Need to make sure NZCV is the same at the end of the transformation.
3458 if (CC != AArch64CC::EQ && CC != AArch64CC::NE)
3459 return false;
3460
3461 // We want to match against SUBs.
3462 if (DefMI->getOpcode() != TargetOpcode::G_SUB)
3463 return false;
3464
3465 // Make sure that we're getting
3466 // x = G_SUB 0, y
3467 auto ValAndVReg =
3468 getConstantVRegValWithLookThrough(DefMI->getOperand(1).getReg(), MRI);
3469 if (!ValAndVReg || ValAndVReg->Value != 0)
3470 return false;
3471
3472 // This can safely be represented as a CMN.
3473 return true;
3474 };
3475
3476 // Check if the RHS or LHS of the G_ICMP is defined by a SUB
Jessica Paquette31329682019-07-10 18:44:57 +00003477 MachineInstr *LHSDef = getDefIgnoringCopies(LHS.getReg(), MRI);
3478 MachineInstr *RHSDef = getDefIgnoringCopies(RHS.getReg(), MRI);
Jessica Paquette55d19242019-07-08 22:58:36 +00003479 CmpInst::Predicate P = (CmpInst::Predicate)Predicate.getPredicate();
3480 const AArch64CC::CondCode CC = changeICMPPredToAArch64CC(P);
Jessica Paquette99316042019-07-02 19:44:16 +00003481
Jessica Paquette55d19242019-07-08 22:58:36 +00003482 // Given this:
3483 //
3484 // x = G_SUB 0, y
3485 // G_ICMP x, z
3486 //
3487 // Produce this:
3488 //
3489 // cmn y, z
3490 if (IsCMN(LHSDef, CC))
3491 return emitCMN(LHSDef->getOperand(2), RHS, MIRBuilder);
3492
3493 // Same idea here, but with the RHS of the compare instead:
3494 //
3495 // Given this:
3496 //
3497 // x = G_SUB 0, y
3498 // G_ICMP z, x
3499 //
3500 // Produce this:
3501 //
3502 // cmn z, y
3503 if (IsCMN(RHSDef, CC))
3504 return emitCMN(LHS, RHSDef->getOperand(2), MIRBuilder);
3505
3506 // Given this:
3507 //
3508 // z = G_AND x, y
3509 // G_ICMP z, 0
3510 //
3511 // Produce this if the compare is signed:
3512 //
3513 // tst x, y
3514 if (!isUnsignedICMPPred(P) && LHSDef &&
3515 LHSDef->getOpcode() == TargetOpcode::G_AND) {
3516 // Make sure that the RHS is 0.
3517 auto ValAndVReg = getConstantVRegValWithLookThrough(RHS.getReg(), MRI);
3518 if (!ValAndVReg || ValAndVReg->Value != 0)
3519 return nullptr;
3520
3521 return emitTST(LHSDef->getOperand(1).getReg(),
3522 LHSDef->getOperand(2).getReg(), MIRBuilder);
Jessica Paquette49537bb2019-06-17 18:40:06 +00003523 }
3524
Jessica Paquette99316042019-07-02 19:44:16 +00003525 return nullptr;
Jessica Paquette49537bb2019-06-17 18:40:06 +00003526}
3527
Amara Emerson761ca2e2019-03-19 21:43:05 +00003528bool AArch64InstructionSelector::tryOptVectorDup(MachineInstr &I) const {
3529 // Try to match a vector splat operation into a dup instruction.
3530 // We're looking for this pattern:
3531 // %scalar:gpr(s64) = COPY $x0
3532 // %undef:fpr(<2 x s64>) = G_IMPLICIT_DEF
3533 // %cst0:gpr(s32) = G_CONSTANT i32 0
3534 // %zerovec:fpr(<2 x s32>) = G_BUILD_VECTOR %cst0(s32), %cst0(s32)
3535 // %ins:fpr(<2 x s64>) = G_INSERT_VECTOR_ELT %undef, %scalar(s64), %cst0(s32)
3536 // %splat:fpr(<2 x s64>) = G_SHUFFLE_VECTOR %ins(<2 x s64>), %undef,
3537 // %zerovec(<2 x s32>)
3538 //
3539 // ...into:
3540 // %splat = DUP %scalar
3541 // We use the regbank of the scalar to determine which kind of dup to use.
3542 MachineIRBuilder MIB(I);
3543 MachineRegisterInfo &MRI = *MIB.getMRI();
3544 const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
3545 using namespace TargetOpcode;
3546 using namespace MIPatternMatch;
3547
3548 // Begin matching the insert.
3549 auto *InsMI =
Jessica Paquette7c959252019-07-10 18:46:56 +00003550 getOpcodeDef(G_INSERT_VECTOR_ELT, I.getOperand(1).getReg(), MRI);
Amara Emerson761ca2e2019-03-19 21:43:05 +00003551 if (!InsMI)
3552 return false;
3553 // Match the undef vector operand.
3554 auto *UndefMI =
Jessica Paquette7c959252019-07-10 18:46:56 +00003555 getOpcodeDef(G_IMPLICIT_DEF, InsMI->getOperand(1).getReg(), MRI);
Amara Emerson761ca2e2019-03-19 21:43:05 +00003556 if (!UndefMI)
3557 return false;
3558 // Match the scalar being splatted.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003559 Register ScalarReg = InsMI->getOperand(2).getReg();
Amara Emerson761ca2e2019-03-19 21:43:05 +00003560 const RegisterBank *ScalarRB = RBI.getRegBank(ScalarReg, MRI, TRI);
3561 // Match the index constant 0.
3562 int64_t Index = 0;
3563 if (!mi_match(InsMI->getOperand(3).getReg(), MRI, m_ICst(Index)) || Index)
3564 return false;
3565
3566 // The shuffle's second operand doesn't matter if the mask is all zero.
Jessica Paquette7c959252019-07-10 18:46:56 +00003567 auto *ZeroVec = getOpcodeDef(G_BUILD_VECTOR, I.getOperand(3).getReg(), MRI);
Amara Emerson761ca2e2019-03-19 21:43:05 +00003568 if (!ZeroVec)
3569 return false;
3570 int64_t Zero = 0;
3571 if (!mi_match(ZeroVec->getOperand(1).getReg(), MRI, m_ICst(Zero)) || Zero)
3572 return false;
Jessica Paquettec19c3072019-07-24 17:18:51 +00003573 for (unsigned i = 1, e = ZeroVec->getNumOperands(); i < e; ++i) {
Amara Emerson761ca2e2019-03-19 21:43:05 +00003574 if (ZeroVec->getOperand(i).getReg() != ZeroVec->getOperand(1).getReg())
3575 return false; // This wasn't an all zeros vector.
3576 }
3577
3578 // We're done, now find out what kind of splat we need.
3579 LLT VecTy = MRI.getType(I.getOperand(0).getReg());
3580 LLT EltTy = VecTy.getElementType();
3581 if (VecTy.getSizeInBits() != 128 || EltTy.getSizeInBits() < 32) {
3582 LLVM_DEBUG(dbgs() << "Could not optimize splat pattern < 128b yet");
3583 return false;
3584 }
3585 bool IsFP = ScalarRB->getID() == AArch64::FPRRegBankID;
3586 static const unsigned OpcTable[2][2] = {
3587 {AArch64::DUPv4i32gpr, AArch64::DUPv2i64gpr},
3588 {AArch64::DUPv4i32lane, AArch64::DUPv2i64lane}};
3589 unsigned Opc = OpcTable[IsFP][EltTy.getSizeInBits() == 64];
3590
3591 // For FP splats, we need to widen the scalar reg via undef too.
3592 if (IsFP) {
3593 MachineInstr *Widen = emitScalarToVector(
3594 EltTy.getSizeInBits(), &AArch64::FPR128RegClass, ScalarReg, MIB);
3595 if (!Widen)
3596 return false;
3597 ScalarReg = Widen->getOperand(0).getReg();
3598 }
3599 auto Dup = MIB.buildInstr(Opc, {I.getOperand(0).getReg()}, {ScalarReg});
3600 if (IsFP)
3601 Dup.addImm(0);
3602 constrainSelectedInstRegOperands(*Dup, TII, TRI, RBI);
3603 I.eraseFromParent();
3604 return true;
3605}
3606
3607bool AArch64InstructionSelector::tryOptVectorShuffle(MachineInstr &I) const {
3608 if (TM.getOptLevel() == CodeGenOpt::None)
3609 return false;
3610 if (tryOptVectorDup(I))
3611 return true;
3612 return false;
3613}
3614
Amara Emerson1abe05c2019-02-21 20:20:16 +00003615bool AArch64InstructionSelector::selectShuffleVector(
3616 MachineInstr &I, MachineRegisterInfo &MRI) const {
Amara Emerson761ca2e2019-03-19 21:43:05 +00003617 if (tryOptVectorShuffle(I))
3618 return true;
Amara Emerson1abe05c2019-02-21 20:20:16 +00003619 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003620 Register Src1Reg = I.getOperand(1).getReg();
Amara Emerson1abe05c2019-02-21 20:20:16 +00003621 const LLT Src1Ty = MRI.getType(Src1Reg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003622 Register Src2Reg = I.getOperand(2).getReg();
Amara Emerson1abe05c2019-02-21 20:20:16 +00003623 const LLT Src2Ty = MRI.getType(Src2Reg);
3624
3625 MachineBasicBlock &MBB = *I.getParent();
3626 MachineFunction &MF = *MBB.getParent();
3627 LLVMContext &Ctx = MF.getFunction().getContext();
3628
3629 // G_SHUFFLE_VECTOR doesn't really have a strictly enforced constant mask
3630 // operand, it comes in as a normal vector value which we have to analyze to
Amara Emerson2806fd02019-04-12 21:31:21 +00003631 // find the mask indices. If the mask element is undef, then
3632 // collectShuffleMaskIndices() will add a None entry for that index into
3633 // the list.
3634 SmallVector<Optional<int>, 8> Mask;
Amara Emerson1abe05c2019-02-21 20:20:16 +00003635 collectShuffleMaskIndices(I, MRI, Mask);
3636 assert(!Mask.empty() && "Expected to find mask indices");
3637
3638 // G_SHUFFLE_VECTOR is weird in that the source operands can be scalars, if
3639 // it's originated from a <1 x T> type. Those should have been lowered into
3640 // G_BUILD_VECTOR earlier.
3641 if (!Src1Ty.isVector() || !Src2Ty.isVector()) {
3642 LLVM_DEBUG(dbgs() << "Could not select a \"scalar\" G_SHUFFLE_VECTOR\n");
3643 return false;
3644 }
3645
3646 unsigned BytesPerElt = DstTy.getElementType().getSizeInBits() / 8;
3647
3648 SmallVector<Constant *, 64> CstIdxs;
Amara Emerson2806fd02019-04-12 21:31:21 +00003649 for (auto &MaybeVal : Mask) {
3650 // For now, any undef indexes we'll just assume to be 0. This should be
3651 // optimized in future, e.g. to select DUP etc.
3652 int Val = MaybeVal.hasValue() ? *MaybeVal : 0;
Amara Emerson1abe05c2019-02-21 20:20:16 +00003653 for (unsigned Byte = 0; Byte < BytesPerElt; ++Byte) {
3654 unsigned Offset = Byte + Val * BytesPerElt;
3655 CstIdxs.emplace_back(ConstantInt::get(Type::getInt8Ty(Ctx), Offset));
3656 }
3657 }
3658
Amara Emerson8acb0d92019-03-04 19:16:00 +00003659 MachineIRBuilder MIRBuilder(I);
Amara Emerson1abe05c2019-02-21 20:20:16 +00003660
3661 // Use a constant pool to load the index vector for TBL.
3662 Constant *CPVal = ConstantVector::get(CstIdxs);
Amara Emerson1abe05c2019-02-21 20:20:16 +00003663 MachineInstr *IndexLoad = emitLoadFromConstantPool(CPVal, MIRBuilder);
3664 if (!IndexLoad) {
3665 LLVM_DEBUG(dbgs() << "Could not load from a constant pool");
3666 return false;
3667 }
3668
Amara Emerson8acb0d92019-03-04 19:16:00 +00003669 if (DstTy.getSizeInBits() != 128) {
3670 assert(DstTy.getSizeInBits() == 64 && "Unexpected shuffle result ty");
3671 // This case can be done with TBL1.
Amara Emerson2ff22982019-03-14 22:48:15 +00003672 MachineInstr *Concat = emitVectorConcat(None, Src1Reg, Src2Reg, MIRBuilder);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003673 if (!Concat) {
3674 LLVM_DEBUG(dbgs() << "Could not do vector concat for tbl1");
3675 return false;
3676 }
3677
3678 // The constant pool load will be 64 bits, so need to convert to FPR128 reg.
3679 IndexLoad =
3680 emitScalarToVector(64, &AArch64::FPR128RegClass,
3681 IndexLoad->getOperand(0).getReg(), MIRBuilder);
3682
3683 auto TBL1 = MIRBuilder.buildInstr(
3684 AArch64::TBLv16i8One, {&AArch64::FPR128RegClass},
3685 {Concat->getOperand(0).getReg(), IndexLoad->getOperand(0).getReg()});
3686 constrainSelectedInstRegOperands(*TBL1, TII, TRI, RBI);
3687
Amara Emerson3739a202019-03-15 21:59:50 +00003688 auto Copy =
Amara Emerson86271782019-03-18 19:20:10 +00003689 MIRBuilder
3690 .buildInstr(TargetOpcode::COPY, {I.getOperand(0).getReg()}, {})
3691 .addReg(TBL1.getReg(0), 0, AArch64::dsub);
Amara Emerson8acb0d92019-03-04 19:16:00 +00003692 RBI.constrainGenericRegister(Copy.getReg(0), AArch64::FPR64RegClass, MRI);
3693 I.eraseFromParent();
3694 return true;
3695 }
3696
Amara Emerson1abe05c2019-02-21 20:20:16 +00003697 // For TBL2 we need to emit a REG_SEQUENCE to tie together two consecutive
3698 // Q registers for regalloc.
3699 auto RegSeq = MIRBuilder
3700 .buildInstr(TargetOpcode::REG_SEQUENCE,
3701 {&AArch64::QQRegClass}, {Src1Reg})
3702 .addImm(AArch64::qsub0)
3703 .addUse(Src2Reg)
3704 .addImm(AArch64::qsub1);
3705
3706 auto TBL2 =
3707 MIRBuilder.buildInstr(AArch64::TBLv16i8Two, {I.getOperand(0).getReg()},
3708 {RegSeq, IndexLoad->getOperand(0).getReg()});
3709 constrainSelectedInstRegOperands(*RegSeq, TII, TRI, RBI);
3710 constrainSelectedInstRegOperands(*TBL2, TII, TRI, RBI);
3711 I.eraseFromParent();
3712 return true;
3713}
3714
Jessica Paquette16d67a32019-03-13 23:22:23 +00003715MachineInstr *AArch64InstructionSelector::emitLaneInsert(
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003716 Optional<Register> DstReg, Register SrcReg, Register EltReg,
Jessica Paquette16d67a32019-03-13 23:22:23 +00003717 unsigned LaneIdx, const RegisterBank &RB,
3718 MachineIRBuilder &MIRBuilder) const {
3719 MachineInstr *InsElt = nullptr;
3720 const TargetRegisterClass *DstRC = &AArch64::FPR128RegClass;
3721 MachineRegisterInfo &MRI = *MIRBuilder.getMRI();
3722
3723 // Create a register to define with the insert if one wasn't passed in.
3724 if (!DstReg)
3725 DstReg = MRI.createVirtualRegister(DstRC);
3726
3727 unsigned EltSize = MRI.getType(EltReg).getSizeInBits();
3728 unsigned Opc = getInsertVecEltOpInfo(RB, EltSize).first;
3729
3730 if (RB.getID() == AArch64::FPRRegBankID) {
3731 auto InsSub = emitScalarToVector(EltSize, DstRC, EltReg, MIRBuilder);
3732 InsElt = MIRBuilder.buildInstr(Opc, {*DstReg}, {SrcReg})
3733 .addImm(LaneIdx)
3734 .addUse(InsSub->getOperand(0).getReg())
3735 .addImm(0);
3736 } else {
3737 InsElt = MIRBuilder.buildInstr(Opc, {*DstReg}, {SrcReg})
3738 .addImm(LaneIdx)
3739 .addUse(EltReg);
3740 }
3741
3742 constrainSelectedInstRegOperands(*InsElt, TII, TRI, RBI);
3743 return InsElt;
3744}
3745
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003746bool AArch64InstructionSelector::selectInsertElt(
3747 MachineInstr &I, MachineRegisterInfo &MRI) const {
3748 assert(I.getOpcode() == TargetOpcode::G_INSERT_VECTOR_ELT);
3749
3750 // Get information on the destination.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003751 Register DstReg = I.getOperand(0).getReg();
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003752 const LLT DstTy = MRI.getType(DstReg);
Jessica Paquetted3ffd472019-03-29 21:39:36 +00003753 unsigned VecSize = DstTy.getSizeInBits();
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003754
3755 // Get information on the element we want to insert into the destination.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003756 Register EltReg = I.getOperand(2).getReg();
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003757 const LLT EltTy = MRI.getType(EltReg);
3758 unsigned EltSize = EltTy.getSizeInBits();
3759 if (EltSize < 16 || EltSize > 64)
3760 return false; // Don't support all element types yet.
3761
3762 // Find the definition of the index. Bail out if it's not defined by a
3763 // G_CONSTANT.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003764 Register IdxReg = I.getOperand(3).getReg();
Jessica Paquette76f64b62019-04-26 21:53:13 +00003765 auto VRegAndVal = getConstantVRegValWithLookThrough(IdxReg, MRI);
3766 if (!VRegAndVal)
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003767 return false;
Jessica Paquette76f64b62019-04-26 21:53:13 +00003768 unsigned LaneIdx = VRegAndVal->Value;
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003769
3770 // Perform the lane insert.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003771 Register SrcReg = I.getOperand(1).getReg();
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003772 const RegisterBank &EltRB = *RBI.getRegBank(EltReg, MRI, TRI);
3773 MachineIRBuilder MIRBuilder(I);
Jessica Paquetted3ffd472019-03-29 21:39:36 +00003774
3775 if (VecSize < 128) {
3776 // If the vector we're inserting into is smaller than 128 bits, widen it
3777 // to 128 to do the insert.
3778 MachineInstr *ScalarToVec = emitScalarToVector(
3779 VecSize, &AArch64::FPR128RegClass, SrcReg, MIRBuilder);
3780 if (!ScalarToVec)
3781 return false;
3782 SrcReg = ScalarToVec->getOperand(0).getReg();
3783 }
3784
3785 // Create an insert into a new FPR128 register.
3786 // Note that if our vector is already 128 bits, we end up emitting an extra
3787 // register.
3788 MachineInstr *InsMI =
3789 emitLaneInsert(None, SrcReg, EltReg, LaneIdx, EltRB, MIRBuilder);
3790
3791 if (VecSize < 128) {
3792 // If we had to widen to perform the insert, then we have to demote back to
3793 // the original size to get the result we want.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003794 Register DemoteVec = InsMI->getOperand(0).getReg();
Jessica Paquetted3ffd472019-03-29 21:39:36 +00003795 const TargetRegisterClass *RC =
3796 getMinClassForRegBank(*RBI.getRegBank(DemoteVec, MRI, TRI), VecSize);
3797 if (RC != &AArch64::FPR32RegClass && RC != &AArch64::FPR64RegClass) {
3798 LLVM_DEBUG(dbgs() << "Unsupported register class!\n");
3799 return false;
3800 }
3801 unsigned SubReg = 0;
3802 if (!getSubRegForClass(RC, TRI, SubReg))
3803 return false;
3804 if (SubReg != AArch64::ssub && SubReg != AArch64::dsub) {
3805 LLVM_DEBUG(dbgs() << "Unsupported destination size! (" << VecSize
3806 << "\n");
3807 return false;
3808 }
3809 MIRBuilder.buildInstr(TargetOpcode::COPY, {DstReg}, {})
3810 .addReg(DemoteVec, 0, SubReg);
3811 RBI.constrainGenericRegister(DstReg, *RC, MRI);
3812 } else {
3813 // No widening needed.
3814 InsMI->getOperand(0).setReg(DstReg);
3815 constrainSelectedInstRegOperands(*InsMI, TII, TRI, RBI);
3816 }
3817
Jessica Paquette5aff1f42019-03-14 18:01:30 +00003818 I.eraseFromParent();
3819 return true;
3820}
3821
Amara Emerson5ec14602018-12-10 18:44:58 +00003822bool AArch64InstructionSelector::selectBuildVector(
3823 MachineInstr &I, MachineRegisterInfo &MRI) const {
3824 assert(I.getOpcode() == TargetOpcode::G_BUILD_VECTOR);
3825 // Until we port more of the optimized selections, for now just use a vector
3826 // insert sequence.
3827 const LLT DstTy = MRI.getType(I.getOperand(0).getReg());
3828 const LLT EltTy = MRI.getType(I.getOperand(1).getReg());
3829 unsigned EltSize = EltTy.getSizeInBits();
Jessica Paquette245047d2019-01-24 22:00:41 +00003830 if (EltSize < 16 || EltSize > 64)
Amara Emerson5ec14602018-12-10 18:44:58 +00003831 return false; // Don't support all element types yet.
3832 const RegisterBank &RB = *RBI.getRegBank(I.getOperand(1).getReg(), MRI, TRI);
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00003833 MachineIRBuilder MIRBuilder(I);
Jessica Paquette245047d2019-01-24 22:00:41 +00003834
3835 const TargetRegisterClass *DstRC = &AArch64::FPR128RegClass;
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00003836 MachineInstr *ScalarToVec =
Amara Emerson8acb0d92019-03-04 19:16:00 +00003837 emitScalarToVector(DstTy.getElementType().getSizeInBits(), DstRC,
3838 I.getOperand(1).getReg(), MIRBuilder);
Amara Emerson6bcfa1c2019-02-25 18:52:54 +00003839 if (!ScalarToVec)
Jessica Paquette245047d2019-01-24 22:00:41 +00003840 return false;
3841
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003842 Register DstVec = ScalarToVec->getOperand(0).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +00003843 unsigned DstSize = DstTy.getSizeInBits();
3844
3845 // Keep track of the last MI we inserted. Later on, we might be able to save
3846 // a copy using it.
3847 MachineInstr *PrevMI = nullptr;
3848 for (unsigned i = 2, e = DstSize / EltSize + 1; i < e; ++i) {
Jessica Paquette16d67a32019-03-13 23:22:23 +00003849 // Note that if we don't do a subregister copy, we can end up making an
3850 // extra register.
3851 PrevMI = &*emitLaneInsert(None, DstVec, I.getOperand(i).getReg(), i - 1, RB,
3852 MIRBuilder);
3853 DstVec = PrevMI->getOperand(0).getReg();
Amara Emerson5ec14602018-12-10 18:44:58 +00003854 }
Jessica Paquette245047d2019-01-24 22:00:41 +00003855
3856 // If DstTy's size in bits is less than 128, then emit a subregister copy
3857 // from DstVec to the last register we've defined.
3858 if (DstSize < 128) {
Jessica Paquette85ace622019-03-13 23:29:54 +00003859 // Force this to be FPR using the destination vector.
3860 const TargetRegisterClass *RC =
3861 getMinClassForRegBank(*RBI.getRegBank(DstVec, MRI, TRI), DstSize);
Jessica Paquette245047d2019-01-24 22:00:41 +00003862 if (!RC)
3863 return false;
Jessica Paquette85ace622019-03-13 23:29:54 +00003864 if (RC != &AArch64::FPR32RegClass && RC != &AArch64::FPR64RegClass) {
3865 LLVM_DEBUG(dbgs() << "Unsupported register class!\n");
3866 return false;
3867 }
3868
3869 unsigned SubReg = 0;
3870 if (!getSubRegForClass(RC, TRI, SubReg))
3871 return false;
3872 if (SubReg != AArch64::ssub && SubReg != AArch64::dsub) {
3873 LLVM_DEBUG(dbgs() << "Unsupported destination size! (" << DstSize
3874 << "\n");
3875 return false;
3876 }
Jessica Paquette245047d2019-01-24 22:00:41 +00003877
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003878 Register Reg = MRI.createVirtualRegister(RC);
3879 Register DstReg = I.getOperand(0).getReg();
Jessica Paquette245047d2019-01-24 22:00:41 +00003880
Amara Emerson86271782019-03-18 19:20:10 +00003881 MIRBuilder.buildInstr(TargetOpcode::COPY, {DstReg}, {})
3882 .addReg(DstVec, 0, SubReg);
Jessica Paquette245047d2019-01-24 22:00:41 +00003883 MachineOperand &RegOp = I.getOperand(1);
3884 RegOp.setReg(Reg);
3885 RBI.constrainGenericRegister(DstReg, *RC, MRI);
3886 } else {
3887 // We don't need a subregister copy. Save a copy by re-using the
3888 // destination register on the final insert.
3889 assert(PrevMI && "PrevMI was null?");
3890 PrevMI->getOperand(0).setReg(I.getOperand(0).getReg());
3891 constrainSelectedInstRegOperands(*PrevMI, TII, TRI, RBI);
3892 }
3893
Amara Emerson5ec14602018-12-10 18:44:58 +00003894 I.eraseFromParent();
3895 return true;
3896}
3897
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00003898/// Helper function to find an intrinsic ID on an a MachineInstr. Returns the
3899/// ID if it exists, and 0 otherwise.
3900static unsigned findIntrinsicID(MachineInstr &I) {
3901 auto IntrinOp = find_if(I.operands(), [&](const MachineOperand &Op) {
3902 return Op.isIntrinsicID();
3903 });
3904 if (IntrinOp == I.operands_end())
3905 return 0;
3906 return IntrinOp->getIntrinsicID();
3907}
3908
Jessica Paquette22c62152019-04-02 19:57:26 +00003909/// Helper function to emit the correct opcode for a llvm.aarch64.stlxr
3910/// intrinsic.
3911static unsigned getStlxrOpcode(unsigned NumBytesToStore) {
3912 switch (NumBytesToStore) {
Jessica Paquetteaa8b9992019-07-26 23:28:53 +00003913 // TODO: 1 and 2 byte stores
3914 case 4:
3915 return AArch64::STLXRW;
Jessica Paquette22c62152019-04-02 19:57:26 +00003916 case 8:
3917 return AArch64::STLXRX;
3918 default:
3919 LLVM_DEBUG(dbgs() << "Unexpected number of bytes to store! ("
3920 << NumBytesToStore << ")\n");
3921 break;
3922 }
3923 return 0;
3924}
3925
3926bool AArch64InstructionSelector::selectIntrinsicWithSideEffects(
3927 MachineInstr &I, MachineRegisterInfo &MRI) const {
3928 // Find the intrinsic ID.
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00003929 unsigned IntrinID = findIntrinsicID(I);
3930 if (!IntrinID)
Jessica Paquette22c62152019-04-02 19:57:26 +00003931 return false;
Jessica Paquette22c62152019-04-02 19:57:26 +00003932 MachineIRBuilder MIRBuilder(I);
3933
3934 // Select the instruction.
3935 switch (IntrinID) {
3936 default:
3937 return false;
3938 case Intrinsic::trap:
3939 MIRBuilder.buildInstr(AArch64::BRK, {}, {}).addImm(1);
3940 break;
Tom Tan7ecb5142019-06-21 23:38:05 +00003941 case Intrinsic::debugtrap:
3942 if (!STI.isTargetWindows())
3943 return false;
3944 MIRBuilder.buildInstr(AArch64::BRK, {}, {}).addImm(0xF000);
3945 break;
Jessica Paquette22c62152019-04-02 19:57:26 +00003946 case Intrinsic::aarch64_stlxr:
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003947 Register StatReg = I.getOperand(0).getReg();
Jessica Paquette22c62152019-04-02 19:57:26 +00003948 assert(RBI.getSizeInBits(StatReg, MRI, TRI) == 32 &&
3949 "Status register must be 32 bits!");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003950 Register SrcReg = I.getOperand(2).getReg();
Jessica Paquette22c62152019-04-02 19:57:26 +00003951
3952 if (RBI.getSizeInBits(SrcReg, MRI, TRI) != 64) {
3953 LLVM_DEBUG(dbgs() << "Only support 64-bit sources right now.\n");
3954 return false;
3955 }
3956
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00003957 Register PtrReg = I.getOperand(3).getReg();
Jessica Paquette22c62152019-04-02 19:57:26 +00003958 assert(MRI.getType(PtrReg).isPointer() && "Expected pointer operand");
3959
3960 // Expect only one memory operand.
3961 if (!I.hasOneMemOperand())
3962 return false;
3963
3964 const MachineMemOperand *MemOp = *I.memoperands_begin();
3965 unsigned NumBytesToStore = MemOp->getSize();
3966 unsigned Opc = getStlxrOpcode(NumBytesToStore);
3967 if (!Opc)
3968 return false;
Jessica Paquetteaa8b9992019-07-26 23:28:53 +00003969 unsigned NumBitsToStore = NumBytesToStore * 8;
3970 if (NumBitsToStore != 64) {
3971 // The intrinsic always has a 64-bit source, but we might actually want
3972 // a differently-sized source for the instruction. Try to get it.
3973 // TODO: For 1 and 2-byte stores, this will have a G_AND. For now, let's
3974 // just handle 4-byte stores.
3975 // TODO: If we don't find a G_ZEXT, we'll have to truncate the value down
3976 // to the right size for the STLXR.
3977 MachineInstr *Zext = getOpcodeDef(TargetOpcode::G_ZEXT, SrcReg, MRI);
3978 if (!Zext)
3979 return false;
3980 SrcReg = Zext->getOperand(1).getReg();
3981 // We should get an appropriately-sized register here.
3982 if (RBI.getSizeInBits(SrcReg, MRI, TRI) != NumBitsToStore)
3983 return false;
3984 }
3985 auto StoreMI = MIRBuilder.buildInstr(Opc, {StatReg}, {SrcReg, PtrReg})
3986 .addMemOperand(*I.memoperands_begin());
Jessica Paquette22c62152019-04-02 19:57:26 +00003987 constrainSelectedInstRegOperands(*StoreMI, TII, TRI, RBI);
3988 }
3989
3990 I.eraseFromParent();
3991 return true;
3992}
3993
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00003994bool AArch64InstructionSelector::selectIntrinsic(
3995 MachineInstr &I, MachineRegisterInfo &MRI) const {
3996 unsigned IntrinID = findIntrinsicID(I);
3997 if (!IntrinID)
3998 return false;
3999 MachineIRBuilder MIRBuilder(I);
4000
4001 switch (IntrinID) {
4002 default:
4003 break;
4004 case Intrinsic::aarch64_crypto_sha1h:
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00004005 Register DstReg = I.getOperand(0).getReg();
4006 Register SrcReg = I.getOperand(2).getReg();
Jessica Paquette7f6fe7c2019-04-29 20:58:17 +00004007
4008 // FIXME: Should this be an assert?
4009 if (MRI.getType(DstReg).getSizeInBits() != 32 ||
4010 MRI.getType(SrcReg).getSizeInBits() != 32)
4011 return false;
4012
4013 // The operation has to happen on FPRs. Set up some new FPR registers for
4014 // the source and destination if they are on GPRs.
4015 if (RBI.getRegBank(SrcReg, MRI, TRI)->getID() != AArch64::FPRRegBankID) {
4016 SrcReg = MRI.createVirtualRegister(&AArch64::FPR32RegClass);
4017 MIRBuilder.buildCopy({SrcReg}, {I.getOperand(2)});
4018
4019 // Make sure the copy ends up getting constrained properly.
4020 RBI.constrainGenericRegister(I.getOperand(2).getReg(),
4021 AArch64::GPR32RegClass, MRI);
4022 }
4023
4024 if (RBI.getRegBank(DstReg, MRI, TRI)->getID() != AArch64::FPRRegBankID)
4025 DstReg = MRI.createVirtualRegister(&AArch64::FPR32RegClass);
4026
4027 // Actually insert the instruction.
4028 auto SHA1Inst = MIRBuilder.buildInstr(AArch64::SHA1Hrr, {DstReg}, {SrcReg});
4029 constrainSelectedInstRegOperands(*SHA1Inst, TII, TRI, RBI);
4030
4031 // Did we create a new register for the destination?
4032 if (DstReg != I.getOperand(0).getReg()) {
4033 // Yep. Copy the result of the instruction back into the original
4034 // destination.
4035 MIRBuilder.buildCopy({I.getOperand(0)}, {DstReg});
4036 RBI.constrainGenericRegister(I.getOperand(0).getReg(),
4037 AArch64::GPR32RegClass, MRI);
4038 }
4039
4040 I.eraseFromParent();
4041 return true;
4042 }
4043 return false;
4044}
4045
Amara Emersoncac11512019-07-03 01:49:06 +00004046static Optional<uint64_t> getImmedFromMO(const MachineOperand &Root) {
4047 auto &MI = *Root.getParent();
4048 auto &MBB = *MI.getParent();
4049 auto &MF = *MBB.getParent();
4050 auto &MRI = MF.getRegInfo();
Daniel Sanders8a4bae92017-03-14 21:32:08 +00004051 uint64_t Immed;
4052 if (Root.isImm())
4053 Immed = Root.getImm();
4054 else if (Root.isCImm())
4055 Immed = Root.getCImm()->getZExtValue();
4056 else if (Root.isReg()) {
Jessica Paquettea99cfee2019-07-03 17:46:23 +00004057 auto ValAndVReg =
4058 getConstantVRegValWithLookThrough(Root.getReg(), MRI, true);
4059 if (!ValAndVReg)
Daniel Sandersdf39cba2017-10-15 18:22:54 +00004060 return None;
Jessica Paquettea99cfee2019-07-03 17:46:23 +00004061 Immed = ValAndVReg->Value;
Daniel Sanders8a4bae92017-03-14 21:32:08 +00004062 } else
Daniel Sandersdf39cba2017-10-15 18:22:54 +00004063 return None;
Amara Emersoncac11512019-07-03 01:49:06 +00004064 return Immed;
4065}
Daniel Sanders8a4bae92017-03-14 21:32:08 +00004066
Amara Emersoncac11512019-07-03 01:49:06 +00004067InstructionSelector::ComplexRendererFns
4068AArch64InstructionSelector::selectShiftA_32(const MachineOperand &Root) const {
4069 auto MaybeImmed = getImmedFromMO(Root);
4070 if (MaybeImmed == None || *MaybeImmed > 31)
4071 return None;
4072 uint64_t Enc = (32 - *MaybeImmed) & 0x1f;
4073 return {{[=](MachineInstrBuilder &MIB) { MIB.addImm(Enc); }}};
4074}
4075
4076InstructionSelector::ComplexRendererFns
4077AArch64InstructionSelector::selectShiftB_32(const MachineOperand &Root) const {
4078 auto MaybeImmed = getImmedFromMO(Root);
4079 if (MaybeImmed == None || *MaybeImmed > 31)
4080 return None;
4081 uint64_t Enc = 31 - *MaybeImmed;
4082 return {{[=](MachineInstrBuilder &MIB) { MIB.addImm(Enc); }}};
4083}
4084
4085InstructionSelector::ComplexRendererFns
4086AArch64InstructionSelector::selectShiftA_64(const MachineOperand &Root) const {
4087 auto MaybeImmed = getImmedFromMO(Root);
4088 if (MaybeImmed == None || *MaybeImmed > 63)
4089 return None;
4090 uint64_t Enc = (64 - *MaybeImmed) & 0x3f;
4091 return {{[=](MachineInstrBuilder &MIB) { MIB.addImm(Enc); }}};
4092}
4093
4094InstructionSelector::ComplexRendererFns
4095AArch64InstructionSelector::selectShiftB_64(const MachineOperand &Root) const {
4096 auto MaybeImmed = getImmedFromMO(Root);
4097 if (MaybeImmed == None || *MaybeImmed > 63)
4098 return None;
4099 uint64_t Enc = 63 - *MaybeImmed;
4100 return {{[=](MachineInstrBuilder &MIB) { MIB.addImm(Enc); }}};
4101}
4102
Jessica Paquettee4c46c32019-08-02 18:12:53 +00004103/// Helper to select an immediate value that can be represented as a 12-bit
4104/// value shifted left by either 0 or 12. If it is possible to do so, return
4105/// the immediate and shift value. If not, return None.
4106///
4107/// Used by selectArithImmed and selectNegArithImmed.
Amara Emersoncac11512019-07-03 01:49:06 +00004108InstructionSelector::ComplexRendererFns
Jessica Paquettee4c46c32019-08-02 18:12:53 +00004109AArch64InstructionSelector::select12BitValueWithLeftShift(
4110 uint64_t Immed) const {
Daniel Sanders8a4bae92017-03-14 21:32:08 +00004111 unsigned ShiftAmt;
Daniel Sanders8a4bae92017-03-14 21:32:08 +00004112 if (Immed >> 12 == 0) {
4113 ShiftAmt = 0;
4114 } else if ((Immed & 0xfff) == 0 && Immed >> 24 == 0) {
4115 ShiftAmt = 12;
4116 Immed = Immed >> 12;
4117 } else
Daniel Sandersdf39cba2017-10-15 18:22:54 +00004118 return None;
Daniel Sanders8a4bae92017-03-14 21:32:08 +00004119
4120 unsigned ShVal = AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftAmt);
Daniel Sandersdf39cba2017-10-15 18:22:54 +00004121 return {{
4122 [=](MachineInstrBuilder &MIB) { MIB.addImm(Immed); },
4123 [=](MachineInstrBuilder &MIB) { MIB.addImm(ShVal); },
4124 }};
Daniel Sanders8a4bae92017-03-14 21:32:08 +00004125}
Daniel Sanders0b5293f2017-04-06 09:49:34 +00004126
Jessica Paquettee4c46c32019-08-02 18:12:53 +00004127/// SelectArithImmed - Select an immediate value that can be represented as
4128/// a 12-bit value shifted left by either 0 or 12. If so, return true with
4129/// Val set to the 12-bit value and Shift set to the shifter operand.
4130InstructionSelector::ComplexRendererFns
4131AArch64InstructionSelector::selectArithImmed(MachineOperand &Root) const {
4132 // This function is called from the addsub_shifted_imm ComplexPattern,
4133 // which lists [imm] as the list of opcode it's interested in, however
4134 // we still need to check whether the operand is actually an immediate
4135 // here because the ComplexPattern opcode list is only used in
4136 // root-level opcode matching.
4137 auto MaybeImmed = getImmedFromMO(Root);
4138 if (MaybeImmed == None)
4139 return None;
4140 return select12BitValueWithLeftShift(*MaybeImmed);
4141}
4142
4143/// SelectNegArithImmed - As above, but negates the value before trying to
4144/// select it.
4145InstructionSelector::ComplexRendererFns
4146AArch64InstructionSelector::selectNegArithImmed(MachineOperand &Root) const {
4147 // We need a register here, because we need to know if we have a 64 or 32
4148 // bit immediate.
4149 if (!Root.isReg())
4150 return None;
4151 auto MaybeImmed = getImmedFromMO(Root);
4152 if (MaybeImmed == None)
4153 return None;
4154 uint64_t Immed = *MaybeImmed;
4155
4156 // This negation is almost always valid, but "cmp wN, #0" and "cmn wN, #0"
4157 // have the opposite effect on the C flag, so this pattern mustn't match under
4158 // those circumstances.
4159 if (Immed == 0)
4160 return None;
4161
4162 // Check if we're dealing with a 32-bit type on the root or a 64-bit type on
4163 // the root.
4164 MachineRegisterInfo &MRI = Root.getParent()->getMF()->getRegInfo();
4165 if (MRI.getType(Root.getReg()).getSizeInBits() == 32)
4166 Immed = ~((uint32_t)Immed) + 1;
4167 else
4168 Immed = ~Immed + 1ULL;
4169
4170 if (Immed & 0xFFFFFFFFFF000000ULL)
4171 return None;
4172
4173 Immed &= 0xFFFFFFULL;
4174 return select12BitValueWithLeftShift(Immed);
4175}
4176
Jessica Paquette2b404d02019-07-23 16:09:42 +00004177/// Return true if it is worth folding MI into an extended register. That is,
4178/// if it's safe to pull it into the addressing mode of a load or store as a
4179/// shift.
4180bool AArch64InstructionSelector::isWorthFoldingIntoExtendedReg(
4181 MachineInstr &MI, const MachineRegisterInfo &MRI) const {
4182 // Always fold if there is one use, or if we're optimizing for size.
4183 Register DefReg = MI.getOperand(0).getReg();
4184 if (MRI.hasOneUse(DefReg) ||
4185 MI.getParent()->getParent()->getFunction().hasMinSize())
4186 return true;
4187
4188 // It's better to avoid folding and recomputing shifts when we don't have a
4189 // fastpath.
4190 if (!STI.hasLSLFast())
4191 return false;
4192
4193 // We have a fastpath, so folding a shift in and potentially computing it
4194 // many times may be beneficial. Check if this is only used in memory ops.
4195 // If it is, then we should fold.
4196 return all_of(MRI.use_instructions(DefReg),
4197 [](MachineInstr &Use) { return Use.mayLoadOrStore(); });
4198}
4199
4200/// This is used for computing addresses like this:
4201///
4202/// ldr x1, [x2, x3, lsl #3]
4203///
4204/// Where x2 is the base register, and x3 is an offset register. The shift-left
4205/// is a constant value specific to this load instruction. That is, we'll never
4206/// see anything other than a 3 here (which corresponds to the size of the
4207/// element being loaded.)
4208InstructionSelector::ComplexRendererFns
4209AArch64InstructionSelector::selectAddrModeShiftedExtendXReg(
4210 MachineOperand &Root, unsigned SizeInBytes) const {
4211 if (!Root.isReg())
4212 return None;
4213 MachineRegisterInfo &MRI = Root.getParent()->getMF()->getRegInfo();
4214
4215 // Make sure that the memory op is a valid size.
4216 int64_t LegalShiftVal = Log2_32(SizeInBytes);
4217 if (LegalShiftVal == 0)
4218 return None;
4219
4220 // We want to find something like this:
4221 //
4222 // val = G_CONSTANT LegalShiftVal
4223 // shift = G_SHL off_reg val
4224 // ptr = G_GEP base_reg shift
4225 // x = G_LOAD ptr
4226 //
4227 // And fold it into this addressing mode:
4228 //
4229 // ldr x, [base_reg, off_reg, lsl #LegalShiftVal]
4230
4231 // Check if we can find the G_GEP.
4232 MachineInstr *Gep = getOpcodeDef(TargetOpcode::G_GEP, Root.getReg(), MRI);
4233 if (!Gep || !isWorthFoldingIntoExtendedReg(*Gep, MRI))
4234 return None;
4235
Jessica Paquette68499112019-07-24 22:49:42 +00004236 // Now, try to match an opcode which will match our specific offset.
4237 // We want a G_SHL or a G_MUL.
4238 MachineInstr *OffsetInst = getDefIgnoringCopies(Gep->getOperand(2).getReg(), MRI);
4239 if (!OffsetInst)
Jessica Paquette2b404d02019-07-23 16:09:42 +00004240 return None;
4241
Jessica Paquette68499112019-07-24 22:49:42 +00004242 unsigned OffsetOpc = OffsetInst->getOpcode();
4243 if (OffsetOpc != TargetOpcode::G_SHL && OffsetOpc != TargetOpcode::G_MUL)
Jessica Paquette2b404d02019-07-23 16:09:42 +00004244 return None;
4245
Jessica Paquette68499112019-07-24 22:49:42 +00004246 if (!isWorthFoldingIntoExtendedReg(*OffsetInst, MRI))
4247 return None;
4248
4249 // Now, try to find the specific G_CONSTANT. Start by assuming that the
4250 // register we will offset is the LHS, and the register containing the
4251 // constant is the RHS.
4252 Register OffsetReg = OffsetInst->getOperand(1).getReg();
4253 Register ConstantReg = OffsetInst->getOperand(2).getReg();
4254 auto ValAndVReg = getConstantVRegValWithLookThrough(ConstantReg, MRI);
4255 if (!ValAndVReg) {
4256 // We didn't get a constant on the RHS. If the opcode is a shift, then
4257 // we're done.
4258 if (OffsetOpc == TargetOpcode::G_SHL)
4259 return None;
4260
4261 // If we have a G_MUL, we can use either register. Try looking at the RHS.
4262 std::swap(OffsetReg, ConstantReg);
4263 ValAndVReg = getConstantVRegValWithLookThrough(ConstantReg, MRI);
4264 if (!ValAndVReg)
4265 return None;
4266 }
4267
Jessica Paquette2b404d02019-07-23 16:09:42 +00004268 // The value must fit into 3 bits, and must be positive. Make sure that is
4269 // true.
4270 int64_t ImmVal = ValAndVReg->Value;
Jessica Paquette68499112019-07-24 22:49:42 +00004271
4272 // Since we're going to pull this into a shift, the constant value must be
4273 // a power of 2. If we got a multiply, then we need to check this.
4274 if (OffsetOpc == TargetOpcode::G_MUL) {
4275 if (!isPowerOf2_32(ImmVal))
4276 return None;
4277
4278 // Got a power of 2. So, the amount we'll shift is the log base-2 of that.
4279 ImmVal = Log2_32(ImmVal);
4280 }
4281
Jessica Paquette2b404d02019-07-23 16:09:42 +00004282 if ((ImmVal & 0x7) != ImmVal)
4283 return None;
4284
4285 // We are only allowed to shift by LegalShiftVal. This shift value is built
4286 // into the instruction, so we can't just use whatever we want.
4287 if (ImmVal != LegalShiftVal)
4288 return None;
4289
4290 // We can use the LHS of the GEP as the base, and the LHS of the shift as an
4291 // offset. Signify that we are shifting by setting the shift flag to 1.
4292 return {{
4293 [=](MachineInstrBuilder &MIB) { MIB.add(Gep->getOperand(1)); },
Jessica Paquette68499112019-07-24 22:49:42 +00004294 [=](MachineInstrBuilder &MIB) { MIB.addUse(OffsetReg); },
Jessica Paquette2b404d02019-07-23 16:09:42 +00004295 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4296 [=](MachineInstrBuilder &MIB) { MIB.addImm(1); },
4297 }};
4298}
4299
Jessica Paquette7a1dcc52019-07-18 21:50:11 +00004300/// This is used for computing addresses like this:
4301///
4302/// ldr x1, [x2, x3]
4303///
4304/// Where x2 is the base register, and x3 is an offset register.
4305///
4306/// When possible (or profitable) to fold a G_GEP into the address calculation,
4307/// this will do so. Otherwise, it will return None.
4308InstructionSelector::ComplexRendererFns
4309AArch64InstructionSelector::selectAddrModeRegisterOffset(
4310 MachineOperand &Root) const {
4311 MachineRegisterInfo &MRI = Root.getParent()->getMF()->getRegInfo();
4312
Jessica Paquette7a1dcc52019-07-18 21:50:11 +00004313 // We need a GEP.
4314 MachineInstr *Gep = MRI.getVRegDef(Root.getReg());
4315 if (!Gep || Gep->getOpcode() != TargetOpcode::G_GEP)
4316 return None;
4317
4318 // If this is used more than once, let's not bother folding.
4319 // TODO: Check if they are memory ops. If they are, then we can still fold
4320 // without having to recompute anything.
4321 if (!MRI.hasOneUse(Gep->getOperand(0).getReg()))
4322 return None;
4323
4324 // Base is the GEP's LHS, offset is its RHS.
4325 return {{
4326 [=](MachineInstrBuilder &MIB) { MIB.add(Gep->getOperand(1)); },
4327 [=](MachineInstrBuilder &MIB) { MIB.add(Gep->getOperand(2)); },
4328 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4329 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4330 }};
4331}
4332
Jessica Paquette2b404d02019-07-23 16:09:42 +00004333/// This is intended to be equivalent to selectAddrModeXRO in
4334/// AArch64ISelDAGtoDAG. It's used for selecting X register offset loads.
4335InstructionSelector::ComplexRendererFns
4336AArch64InstructionSelector::selectAddrModeXRO(MachineOperand &Root,
4337 unsigned SizeInBytes) const {
4338 MachineRegisterInfo &MRI = Root.getParent()->getMF()->getRegInfo();
4339
4340 // If we have a constant offset, then we probably don't want to match a
4341 // register offset.
4342 if (isBaseWithConstantOffset(Root, MRI))
4343 return None;
4344
4345 // Try to fold shifts into the addressing mode.
4346 auto AddrModeFns = selectAddrModeShiftedExtendXReg(Root, SizeInBytes);
4347 if (AddrModeFns)
4348 return AddrModeFns;
4349
4350 // If that doesn't work, see if it's possible to fold in registers from
4351 // a GEP.
4352 return selectAddrModeRegisterOffset(Root);
4353}
4354
Daniel Sandersea8711b2017-10-16 03:36:29 +00004355/// Select a "register plus unscaled signed 9-bit immediate" address. This
4356/// should only match when there is an offset that is not valid for a scaled
4357/// immediate addressing mode. The "Size" argument is the size in bytes of the
4358/// memory reference, which is needed here to know what is valid for a scaled
4359/// immediate.
Daniel Sanders1e4569f2017-10-20 20:55:29 +00004360InstructionSelector::ComplexRendererFns
Daniel Sandersea8711b2017-10-16 03:36:29 +00004361AArch64InstructionSelector::selectAddrModeUnscaled(MachineOperand &Root,
4362 unsigned Size) const {
4363 MachineRegisterInfo &MRI =
4364 Root.getParent()->getParent()->getParent()->getRegInfo();
4365
4366 if (!Root.isReg())
4367 return None;
4368
4369 if (!isBaseWithConstantOffset(Root, MRI))
4370 return None;
4371
4372 MachineInstr *RootDef = MRI.getVRegDef(Root.getReg());
4373 if (!RootDef)
4374 return None;
4375
4376 MachineOperand &OffImm = RootDef->getOperand(2);
4377 if (!OffImm.isReg())
4378 return None;
4379 MachineInstr *RHS = MRI.getVRegDef(OffImm.getReg());
4380 if (!RHS || RHS->getOpcode() != TargetOpcode::G_CONSTANT)
4381 return None;
4382 int64_t RHSC;
4383 MachineOperand &RHSOp1 = RHS->getOperand(1);
4384 if (!RHSOp1.isCImm() || RHSOp1.getCImm()->getBitWidth() > 64)
4385 return None;
4386 RHSC = RHSOp1.getCImm()->getSExtValue();
4387
4388 // If the offset is valid as a scaled immediate, don't match here.
4389 if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Log2_32(Size)))
4390 return None;
4391 if (RHSC >= -256 && RHSC < 256) {
4392 MachineOperand &Base = RootDef->getOperand(1);
4393 return {{
4394 [=](MachineInstrBuilder &MIB) { MIB.add(Base); },
4395 [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC); },
4396 }};
4397 }
4398 return None;
4399}
4400
4401/// Select a "register plus scaled unsigned 12-bit immediate" address. The
4402/// "Size" argument is the size in bytes of the memory reference, which
4403/// determines the scale.
Daniel Sanders1e4569f2017-10-20 20:55:29 +00004404InstructionSelector::ComplexRendererFns
Daniel Sandersea8711b2017-10-16 03:36:29 +00004405AArch64InstructionSelector::selectAddrModeIndexed(MachineOperand &Root,
4406 unsigned Size) const {
4407 MachineRegisterInfo &MRI =
4408 Root.getParent()->getParent()->getParent()->getRegInfo();
4409
4410 if (!Root.isReg())
4411 return None;
4412
4413 MachineInstr *RootDef = MRI.getVRegDef(Root.getReg());
4414 if (!RootDef)
4415 return None;
4416
4417 if (RootDef->getOpcode() == TargetOpcode::G_FRAME_INDEX) {
4418 return {{
4419 [=](MachineInstrBuilder &MIB) { MIB.add(RootDef->getOperand(1)); },
4420 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4421 }};
4422 }
4423
4424 if (isBaseWithConstantOffset(Root, MRI)) {
4425 MachineOperand &LHS = RootDef->getOperand(1);
4426 MachineOperand &RHS = RootDef->getOperand(2);
4427 MachineInstr *LHSDef = MRI.getVRegDef(LHS.getReg());
4428 MachineInstr *RHSDef = MRI.getVRegDef(RHS.getReg());
4429 if (LHSDef && RHSDef) {
4430 int64_t RHSC = (int64_t)RHSDef->getOperand(1).getCImm()->getZExtValue();
4431 unsigned Scale = Log2_32(Size);
4432 if ((RHSC & (Size - 1)) == 0 && RHSC >= 0 && RHSC < (0x1000 << Scale)) {
4433 if (LHSDef->getOpcode() == TargetOpcode::G_FRAME_INDEX)
Daniel Sanders01805b62017-10-16 05:39:30 +00004434 return {{
4435 [=](MachineInstrBuilder &MIB) { MIB.add(LHSDef->getOperand(1)); },
4436 [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC >> Scale); },
4437 }};
4438
Daniel Sandersea8711b2017-10-16 03:36:29 +00004439 return {{
4440 [=](MachineInstrBuilder &MIB) { MIB.add(LHS); },
4441 [=](MachineInstrBuilder &MIB) { MIB.addImm(RHSC >> Scale); },
4442 }};
4443 }
4444 }
4445 }
4446
4447 // Before falling back to our general case, check if the unscaled
4448 // instructions can handle this. If so, that's preferable.
4449 if (selectAddrModeUnscaled(Root, Size).hasValue())
4450 return None;
4451
4452 return {{
4453 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
4454 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); },
4455 }};
4456}
4457
Volkan Kelesf7f25682018-01-16 18:44:05 +00004458void AArch64InstructionSelector::renderTruncImm(MachineInstrBuilder &MIB,
4459 const MachineInstr &MI) const {
4460 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
4461 assert(MI.getOpcode() == TargetOpcode::G_CONSTANT && "Expected G_CONSTANT");
4462 Optional<int64_t> CstVal = getConstantVRegVal(MI.getOperand(0).getReg(), MRI);
4463 assert(CstVal && "Expected constant value");
4464 MIB.addImm(CstVal.getValue());
4465}
4466
Daniel Sanders0b5293f2017-04-06 09:49:34 +00004467namespace llvm {
4468InstructionSelector *
4469createAArch64InstructionSelector(const AArch64TargetMachine &TM,
4470 AArch64Subtarget &Subtarget,
4471 AArch64RegisterBankInfo &RBI) {
4472 return new AArch64InstructionSelector(TM, Subtarget, RBI);
4473}
4474}