blob: 215aba8c607c09189cf626c4e9dd32affe817b9c [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.h - SI DAG Lowering Interface ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI DAG Lowering interface definition
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000015#ifndef LLVM_LIB_TARGET_AMDGPU_SIISELLOWERING_H
16#define LLVM_LIB_TARGET_AMDGPU_SIISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000017
18#include "AMDGPUISelLowering.h"
19#include "SIInstrInfo.h"
20
21namespace llvm {
22
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000023class SITargetLowering final : public AMDGPUTargetLowering {
Matt Arsenaulte622dc32017-04-11 22:29:24 +000024 SDValue lowerKernArgParameterPtr(SelectionDAG &DAG, const SDLoc &SL,
25 SDValue Chain, uint64_t Offset) const;
26 SDValue lowerKernargMemParameter(SelectionDAG &DAG, EVT VT, EVT MemVT,
27 const SDLoc &SL, SDValue Chain,
28 uint64_t Offset, bool Signed,
29 const ISD::InputArg *Arg = nullptr) const;
30
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000031 SDValue lowerStackParameter(SelectionDAG &DAG, CCValAssign &VA,
32 const SDLoc &SL, SDValue Chain,
33 const ISD::InputArg &Arg) const;
34
Tom Stellardbf3e6e52016-06-14 20:29:59 +000035 SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
36 SelectionDAG &DAG) const override;
Matt Arsenaultff6da2f2015-11-30 21:15:45 +000037 SDValue lowerImplicitZextParam(SelectionDAG &DAG, SDValue Op,
38 MVT VT, unsigned Offset) const;
39
Matt Arsenaulta5789bb2014-07-26 06:23:37 +000040 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +000041 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta5789bb2014-07-26 06:23:37 +000042 SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000043 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard0ec134f2014-02-04 17:18:40 +000044 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000045 SDValue lowerFastUnsafeFDIV(SDValue Op, SelectionDAG &DAG) const;
46 SDValue lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault4052a572016-12-22 03:05:41 +000047 SDValue LowerFDIV16(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +000048 SDValue LowerFDIV32(SDValue Op, SelectionDAG &DAG) const;
49 SDValue LowerFDIV64(SDValue Op, SelectionDAG &DAG) const;
50 SDValue LowerFDIV(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000051 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000052 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultad14ce82014-07-19 18:44:39 +000053 SDValue LowerTrig(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard354a43c2016-04-01 18:27:37 +000054 SDValue LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardf8794352012-12-19 22:10:31 +000055 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000056
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +000057 /// \brief Converts \p Op, which must be of floating point type, to the
58 /// floating point type \p VT, by either extending or truncating it.
59 SDValue getFPExtOrFPTrunc(SelectionDAG &DAG,
60 SDValue Op,
61 const SDLoc &DL,
62 EVT VT) const;
63
Matt Arsenaulte622dc32017-04-11 22:29:24 +000064 SDValue convertArgType(
65 SelectionDAG &DAG, EVT VT, EVT MemVT, const SDLoc &SL, SDValue Val,
66 bool Signed, const ISD::InputArg *Arg = nullptr) const;
67
Konstantin Zhuravlyovd709efb2016-11-17 04:28:37 +000068 /// \brief Custom lowering for ISD::FP_ROUND for MVT::f16.
69 SDValue lowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
70
Konstantin Zhuravlyov4b3847e2017-04-06 23:02:33 +000071 SDValue getSegmentAperture(unsigned AS, const SDLoc &DL,
72 SelectionDAG &DAG) const;
73
Matt Arsenault99c14522016-04-25 19:27:24 +000074 SDValue lowerADDRSPACECAST(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault3aef8092017-01-23 23:09:58 +000075 SDValue lowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
76 SDValue lowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault0bb294b2016-06-17 22:27:03 +000077 SDValue lowerTRAP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault99c14522016-04-25 19:27:24 +000078
Christian Konig8e06e2a2013-04-10 08:39:08 +000079 void adjustWritemask(MachineSDNode *&N, SelectionDAG &DAG) const;
80
Matt Arsenaulte6986632015-01-14 01:35:22 +000081 SDValue performUCharToFloatCombine(SDNode *N,
82 DAGCombinerInfo &DCI) const;
Matt Arsenaultb2baffa2014-08-15 17:49:05 +000083 SDValue performSHLPtrCombine(SDNode *N,
84 unsigned AS,
85 DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000086
Matt Arsenaultd8b73d52016-12-22 03:44:42 +000087 SDValue performMemSDNodeCombine(MemSDNode *N, DAGCombinerInfo &DCI) const;
88
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000089 SDValue splitBinaryBitConstantOp(DAGCombinerInfo &DCI, const SDLoc &SL,
90 unsigned Opc, SDValue LHS,
91 const ConstantSDNode *CRHS) const;
92
Matt Arsenaultd0101a22015-01-06 23:00:46 +000093 SDValue performAndCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf2290332015-01-06 23:00:39 +000094 SDValue performOrCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000095 SDValue performXorCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault8edfaee2017-03-31 19:53:03 +000096 SDValue performZeroExtendCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf2290332015-01-06 23:00:39 +000097 SDValue performClassCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault9cd90712016-04-14 01:42:16 +000098 SDValue performFCanonicalizeCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault364a6742014-06-11 17:50:44 +000099
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000100 SDValue performFPMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
101 SDValue Op0, SDValue Op1) const;
Matt Arsenault10268f92017-02-27 22:40:39 +0000102 SDValue performIntMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
103 SDValue Op0, SDValue Op1, bool Signed) const;
Matt Arsenaultf639c322016-01-28 20:53:42 +0000104 SDValue performMinMaxCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000105 SDValue performFMed3Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault1f17c662017-02-22 00:27:34 +0000106 SDValue performCvtPkRTZCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultbf5482e2017-05-11 17:26:25 +0000107 SDValue performExtractVectorEltCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultf639c322016-01-28 20:53:42 +0000108
Matt Arsenault46e6b7a2016-12-22 04:03:35 +0000109 unsigned getFusedOpcode(const SelectionDAG &DAG,
110 const SDNode *N0, const SDNode *N1) const;
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000111 SDValue performAddCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +0000112 SDValue performFAddCombine(SDNode *N, DAGCombinerInfo &DCI) const;
113 SDValue performFSubCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6f6233d2015-01-06 23:00:41 +0000114 SDValue performSetCCCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd8b73d52016-12-22 03:44:42 +0000115 SDValue performCvtF32UByteNCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000116
Tom Stellard70580f82015-07-20 14:28:41 +0000117 bool isLegalFlatAddressingMode(const AddrMode &AM) const;
Matt Arsenault711b3902015-08-07 20:18:34 +0000118 bool isLegalMUBUFAddressingMode(const AddrMode &AM) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000119
Matt Arsenaultc5b641a2017-03-17 20:41:45 +0000120 unsigned isCFIntrinsic(const SDNode *Intr) const;
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000121
122 void createDebuggerPrologueStackObjects(MachineFunction &MF) const;
Konstantin Zhuravlyov08326b62016-10-20 18:12:38 +0000123
124 /// \returns True if fixup needs to be emitted for given global value \p GV,
125 /// false otherwise.
126 bool shouldEmitFixup(const GlobalValue *GV) const;
127
128 /// \returns True if GOT relocation needs to be emitted for given global value
129 /// \p GV, false otherwise.
130 bool shouldEmitGOTReloc(const GlobalValue *GV) const;
131
132 /// \returns True if PC-relative relocation needs to be emitted for given
133 /// global value \p GV, false otherwise.
134 bool shouldEmitPCReloc(const GlobalValue *GV) const;
135
Tom Stellard75aadc22012-12-11 21:25:42 +0000136public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000137 SITargetLowering(const TargetMachine &tm, const SISubtarget &STI);
138
139 const SISubtarget *getSubtarget() const;
Matt Arsenault5015a892014-08-15 17:17:07 +0000140
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000141 bool isShuffleMaskLegal(const SmallVectorImpl<int> &/*Mask*/,
142 EVT /*VT*/) const override;
143
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000144 bool getTgtMemIntrinsic(IntrinsicInfo &, const CallInst &,
145 unsigned IntrinsicID) const override;
146
Matt Arsenault7dc01c92017-03-15 23:15:12 +0000147 bool getAddrModeArguments(IntrinsicInst * /*I*/,
148 SmallVectorImpl<Value*> &/*Ops*/,
149 Type *&/*AccessTy*/) const override;
Matt Arsenaulte306a322014-10-21 16:25:08 +0000150
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000151 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
152 unsigned AS) const override;
Matt Arsenault5015a892014-08-15 17:17:07 +0000153
Nirav Daved20066c2017-05-24 15:59:09 +0000154 bool canMergeStoresTo(unsigned AS, EVT MemVT) const override;
155
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000156 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS,
157 unsigned Align,
158 bool *IsFast) const override;
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000159
Matt Arsenault46645fa2014-07-28 17:49:26 +0000160 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
161 unsigned SrcAlign, bool IsMemset,
162 bool ZeroMemset,
163 bool MemcpyStrSrc,
164 MachineFunction &MF) const override;
165
Tom Stellarda6f24c62015-12-15 20:55:55 +0000166 bool isMemOpUniform(const SDNode *N) const;
Alexander Timofeev18009562016-12-08 17:28:47 +0000167 bool isMemOpHasNoClobberedMemOperand(const SDNode *N) const;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000168 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
Matt Arsenaultd4da0ed2016-12-02 18:12:53 +0000169 bool isCheapAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
Matt Arsenaultf9bfeaf2015-12-01 23:04:00 +0000170
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000171 TargetLoweringBase::LegalizeTypeAction
172 getPreferredVectorAction(EVT VT) const override;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000173
Craig Topper5656db42014-04-29 07:57:24 +0000174 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
175 Type *Ty) const override;
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000176
Tom Stellard2e045bb2016-01-20 00:13:22 +0000177 bool isTypeDesirableForOp(unsigned Op, EVT VT) const override;
178
Tom Stellardb164a982016-06-25 01:59:16 +0000179 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
180
Christian Konig2c8f6d52013-03-07 09:03:52 +0000181 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
182 bool isVarArg,
183 const SmallVectorImpl<ISD::InputArg> &Ins,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000184 const SDLoc &DL, SelectionDAG &DAG,
Craig Topper5656db42014-04-29 07:57:24 +0000185 SmallVectorImpl<SDValue> &InVals) const override;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000186
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000187 bool CanLowerReturn(CallingConv::ID CallConv,
188 MachineFunction &MF, bool isVarArg,
189 const SmallVectorImpl<ISD::OutputArg> &Outs,
190 LLVMContext &Context) const override;
191
192 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Marek Olsak8a0f3352016-01-13 17:23:04 +0000193 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000194 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
195 SelectionDAG &DAG) const override;
Marek Olsak8a0f3352016-01-13 17:23:04 +0000196
Matt Arsenault9a10cea2016-01-26 04:29:24 +0000197 unsigned getRegisterByName(const char* RegName, EVT VT,
198 SelectionDAG &DAG) const override;
199
Matt Arsenault786724a2016-07-12 21:41:32 +0000200 MachineBasicBlock *splitKillBlock(MachineInstr &MI,
201 MachineBasicBlock *BB) const;
202
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000203 MachineBasicBlock *
204 EmitInstrWithCustomInserter(MachineInstr &MI,
205 MachineBasicBlock *BB) const override;
Matt Arsenault423bf3f2015-01-29 19:34:32 +0000206 bool enableAggressiveFMAFusion(EVT VT) const override;
Mehdi Amini44ede332015-07-09 02:09:04 +0000207 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
208 EVT VT) const override;
Mehdi Aminieaabc512015-07-09 15:12:23 +0000209 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000210 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
211 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault3aef8092017-01-23 23:09:58 +0000212 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue> &Results,
213 SelectionDAG &DAG) const override;
214
Craig Topper5656db42014-04-29 07:57:24 +0000215 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
216 SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const override;
Duncan P. N. Exon Smithe4f5e4f2016-06-30 22:52:52 +0000217 void AdjustInstrPostInstrSelection(MachineInstr &MI,
Craig Topper5656db42014-04-29 07:57:24 +0000218 SDNode *Node) const override;
Christian Konigf82901a2013-02-26 17:52:23 +0000219
Matt Arsenault0d0d6c22017-04-12 21:58:23 +0000220 SDNode *legalizeTargetIndependentNode(SDNode *Node, SelectionDAG &DAG) const;
Matt Arsenault485defe2014-11-05 19:01:17 +0000221
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000222 MachineSDNode *wrapAddr64Rsrc(SelectionDAG &DAG, const SDLoc &DL,
223 SDValue Ptr) const;
224 MachineSDNode *buildRSRC(SelectionDAG &DAG, const SDLoc &DL, SDValue Ptr,
225 uint32_t RsrcDword1, uint64_t RsrcDword2And3) const;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000226 std::pair<unsigned, const TargetRegisterClass *>
227 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
228 StringRef Constraint, MVT VT) const override;
Tom Stellardb3c3bda2015-12-10 02:12:53 +0000229 ConstraintType getConstraintType(StringRef Constraint) const override;
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000230 SDValue copyToM0(SelectionDAG &DAG, SDValue Chain, const SDLoc &DL,
231 SDValue V) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000232};
233
234} // End namespace llvm
235
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000236#endif