blob: c068440f7c05b29d6576cffe2de3ba15d208d14b [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcAsmPrinter.cpp - Sparc LLVM assembly writer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format SPARC assembly language.
12//
13//===----------------------------------------------------------------------===//
14
15#include "Sparc.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000016#include "InstPrinter/SparcInstPrinter.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000017#include "MCTargetDesc/SparcMCExpr.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000018#include "SparcInstrInfo.h"
19#include "SparcTargetMachine.h"
20#include "SparcTargetStreamer.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000021#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000022#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000023#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000025#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000026#include "llvm/IR/Mangler.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000027#include "llvm/MC/MCAsmInfo.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000028#include "llvm/MC/MCContext.h"
29#include "llvm/MC/MCInst.h"
Chris Lattnerff68a422010-02-10 00:36:00 +000030#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000031#include "llvm/MC/MCSymbol.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000032#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000033#include "llvm/Support/raw_ostream.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000034using namespace llvm;
35
Chandler Carruth84e68b22014-04-22 02:41:26 +000036#define DEBUG_TYPE "asm-printer"
37
Chris Lattner1ef9cd42006-12-19 22:59:26 +000038namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000039 class SparcAsmPrinter : public AsmPrinter {
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000040 SparcTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +000041 return static_cast<SparcTargetStreamer &>(
Lang Hames9ff69c82015-04-24 19:11:51 +000042 *OutStreamer->getTargetStreamer());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000043 }
Bill Wendlingc5437ea2009-02-24 08:30:20 +000044 public:
David Blaikie94598322015-01-18 20:29:04 +000045 explicit SparcAsmPrinter(TargetMachine &TM,
46 std::unique_ptr<MCStreamer> Streamer)
47 : AsmPrinter(TM, std::move(Streamer)) {}
Chris Lattner158e1f52006-02-05 05:50:24 +000048
Craig Topperb0c941b2014-04-29 07:57:13 +000049 const char *getPassName() const override {
Chris Lattner158e1f52006-02-05 05:50:24 +000050 return "Sparc Assembly Printer";
51 }
52
Chris Lattner76c564b2010-04-04 04:47:45 +000053 void printOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
54 void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &OS,
Craig Topper062a2ba2014-04-25 05:30:21 +000055 const char *Modifier = nullptr);
Chris Lattner158e1f52006-02-05 05:50:24 +000056
Craig Topperb0c941b2014-04-29 07:57:13 +000057 void EmitFunctionBodyStart() override;
58 void EmitInstruction(const MachineInstr *MI) override;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000059
60 static const char *getRegisterName(unsigned RegNo) {
61 return SparcInstPrinter::getRegisterName(RegNo);
Chris Lattnerfd97a332010-01-28 01:48:52 +000062 }
Chris Lattner06c5eed2009-09-13 20:08:00 +000063
Anton Korobeynikov3db21732008-10-10 10:15:03 +000064 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000065 unsigned AsmVariant, const char *ExtraCode,
Craig Topperb0c941b2014-04-29 07:57:13 +000066 raw_ostream &O) override;
Anton Korobeynikov3db21732008-10-10 10:15:03 +000067 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000068 unsigned AsmVariant, const char *ExtraCode,
Craig Topperb0c941b2014-04-29 07:57:13 +000069 raw_ostream &O) override;
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000070
David Woodhousea86694c2014-01-28 23:38:16 +000071 void LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
72 const MCSubtargetInfo &STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000073
Chris Lattner158e1f52006-02-05 05:50:24 +000074 };
75} // end of anonymous namespace
76
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000077static MCOperand createSparcMCOperand(SparcMCExpr::VariantKind Kind,
78 MCSymbol *Sym, MCContext &OutContext) {
Jim Grosbach13760bd2015-05-30 01:25:56 +000079 const MCSymbolRefExpr *MCSym = MCSymbolRefExpr::create(Sym,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000080 OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +000081 const SparcMCExpr *expr = SparcMCExpr::create(Kind, MCSym, OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +000082 return MCOperand::createExpr(expr);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000083
84}
85static MCOperand createPCXCallOP(MCSymbol *Label,
86 MCContext &OutContext) {
87 return createSparcMCOperand(SparcMCExpr::VK_Sparc_None, Label, OutContext);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000088}
89
90static MCOperand createPCXRelExprOp(SparcMCExpr::VariantKind Kind,
91 MCSymbol *GOTLabel, MCSymbol *StartLabel,
92 MCSymbol *CurLabel,
93 MCContext &OutContext)
94{
Jim Grosbach13760bd2015-05-30 01:25:56 +000095 const MCSymbolRefExpr *GOT = MCSymbolRefExpr::create(GOTLabel, OutContext);
96 const MCSymbolRefExpr *Start = MCSymbolRefExpr::create(StartLabel,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000097 OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +000098 const MCSymbolRefExpr *Cur = MCSymbolRefExpr::create(CurLabel,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000099 OutContext);
100
Jim Grosbach13760bd2015-05-30 01:25:56 +0000101 const MCBinaryExpr *Sub = MCBinaryExpr::createSub(Cur, Start, OutContext);
102 const MCBinaryExpr *Add = MCBinaryExpr::createAdd(GOT, Sub, OutContext);
103 const SparcMCExpr *expr = SparcMCExpr::create(Kind,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000104 Add, OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +0000105 return MCOperand::createExpr(expr);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000106}
107
108static void EmitCall(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000109 MCOperand &Callee,
110 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000111{
112 MCInst CallInst;
113 CallInst.setOpcode(SP::CALL);
114 CallInst.addOperand(Callee);
David Woodhousee6c13e42014-01-28 23:12:42 +0000115 OutStreamer.EmitInstruction(CallInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000116}
117
118static void EmitSETHI(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000119 MCOperand &Imm, MCOperand &RD,
120 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000121{
122 MCInst SETHIInst;
123 SETHIInst.setOpcode(SP::SETHIi);
124 SETHIInst.addOperand(RD);
125 SETHIInst.addOperand(Imm);
David Woodhousee6c13e42014-01-28 23:12:42 +0000126 OutStreamer.EmitInstruction(SETHIInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000127}
128
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000129static void EmitBinary(MCStreamer &OutStreamer, unsigned Opcode,
David Woodhousee6c13e42014-01-28 23:12:42 +0000130 MCOperand &RS1, MCOperand &Src2, MCOperand &RD,
131 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000132{
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000133 MCInst Inst;
134 Inst.setOpcode(Opcode);
135 Inst.addOperand(RD);
136 Inst.addOperand(RS1);
137 Inst.addOperand(Src2);
David Woodhousee6c13e42014-01-28 23:12:42 +0000138 OutStreamer.EmitInstruction(Inst, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000139}
140
141static void EmitOR(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000142 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
143 const MCSubtargetInfo &STI) {
144 EmitBinary(OutStreamer, SP::ORri, RS1, Imm, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000145}
146
Benjamin Kramerdb5122f2014-01-05 20:26:05 +0000147static void EmitADD(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000148 MCOperand &RS1, MCOperand &RS2, MCOperand &RD,
149 const MCSubtargetInfo &STI) {
150 EmitBinary(OutStreamer, SP::ADDrr, RS1, RS2, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000151}
152
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000153static void EmitSHL(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000154 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
155 const MCSubtargetInfo &STI) {
156 EmitBinary(OutStreamer, SP::SLLri, RS1, Imm, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000157}
158
159
160static void EmitHiLo(MCStreamer &OutStreamer, MCSymbol *GOTSym,
161 SparcMCExpr::VariantKind HiKind,
162 SparcMCExpr::VariantKind LoKind,
163 MCOperand &RD,
David Woodhousee6c13e42014-01-28 23:12:42 +0000164 MCContext &OutContext,
165 const MCSubtargetInfo &STI) {
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000166
167 MCOperand hi = createSparcMCOperand(HiKind, GOTSym, OutContext);
168 MCOperand lo = createSparcMCOperand(LoKind, GOTSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +0000169 EmitSETHI(OutStreamer, hi, RD, STI);
170 EmitOR(OutStreamer, RD, lo, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000171}
172
David Woodhousee6c13e42014-01-28 23:12:42 +0000173void SparcAsmPrinter::LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
174 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000175{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000176 MCSymbol *GOTLabel =
Jim Grosbach6f482002015-05-18 18:43:14 +0000177 OutContext.getOrCreateSymbol(Twine("_GLOBAL_OFFSET_TABLE_"));
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000178
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000179 const MachineOperand &MO = MI->getOperand(0);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000180 assert(MO.getReg() != SP::O7 &&
181 "%o7 is assigned as destination for getpcx!");
182
Jim Grosbache9119e42015-05-13 18:37:00 +0000183 MCOperand MCRegOP = MCOperand::createReg(MO.getReg());
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000184
185
Rafael Espindolacbfeb9f2016-06-27 18:37:44 +0000186 if (!isPositionIndependent()) {
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000187 // Just load the address of GOT to MCRegOP.
188 switch(TM.getCodeModel()) {
189 default:
190 llvm_unreachable("Unsupported absolute code model");
191 case CodeModel::Small:
Lang Hames9ff69c82015-04-24 19:11:51 +0000192 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000193 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000194 MCRegOP, OutContext, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000195 break;
196 case CodeModel::Medium: {
Lang Hames9ff69c82015-04-24 19:11:51 +0000197 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000198 SparcMCExpr::VK_Sparc_H44, SparcMCExpr::VK_Sparc_M44,
David Woodhousea86694c2014-01-28 23:38:16 +0000199 MCRegOP, OutContext, STI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000200 MCOperand imm = MCOperand::createExpr(MCConstantExpr::create(12,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000201 OutContext));
Lang Hames9ff69c82015-04-24 19:11:51 +0000202 EmitSHL(*OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000203 MCOperand lo = createSparcMCOperand(SparcMCExpr::VK_Sparc_L44,
204 GOTLabel, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000205 EmitOR(*OutStreamer, MCRegOP, lo, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000206 break;
207 }
208 case CodeModel::Large: {
Lang Hames9ff69c82015-04-24 19:11:51 +0000209 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000210 SparcMCExpr::VK_Sparc_HH, SparcMCExpr::VK_Sparc_HM,
David Woodhousea86694c2014-01-28 23:38:16 +0000211 MCRegOP, OutContext, STI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000212 MCOperand imm = MCOperand::createExpr(MCConstantExpr::create(32,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000213 OutContext));
Lang Hames9ff69c82015-04-24 19:11:51 +0000214 EmitSHL(*OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000215 // Use register %o7 to load the lower 32 bits.
Jim Grosbache9119e42015-05-13 18:37:00 +0000216 MCOperand RegO7 = MCOperand::createReg(SP::O7);
Lang Hames9ff69c82015-04-24 19:11:51 +0000217 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000218 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000219 RegO7, OutContext, STI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000220 EmitADD(*OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000221 }
222 }
223 return;
224 }
225
Jim Grosbach6f482002015-05-18 18:43:14 +0000226 MCSymbol *StartLabel = OutContext.createTempSymbol();
227 MCSymbol *EndLabel = OutContext.createTempSymbol();
228 MCSymbol *SethiLabel = OutContext.createTempSymbol();
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000229
Jim Grosbache9119e42015-05-13 18:37:00 +0000230 MCOperand RegO7 = MCOperand::createReg(SP::O7);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000231
232 // <StartLabel>:
233 // call <EndLabel>
234 // <SethiLabel>:
235 // sethi %hi(_GLOBAL_OFFSET_TABLE_+(<SethiLabel>-<StartLabel>)), <MO>
236 // <EndLabel>:
237 // or <MO>, %lo(_GLOBAL_OFFSET_TABLE_+(<EndLabel>-<StartLabel>))), <MO>
238 // add <MO>, %o7, <MO>
239
Lang Hames9ff69c82015-04-24 19:11:51 +0000240 OutStreamer->EmitLabel(StartLabel);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000241 MCOperand Callee = createPCXCallOP(EndLabel, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000242 EmitCall(*OutStreamer, Callee, STI);
243 OutStreamer->EmitLabel(SethiLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000244 MCOperand hiImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC22,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000245 GOTLabel, StartLabel, SethiLabel,
246 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000247 EmitSETHI(*OutStreamer, hiImm, MCRegOP, STI);
248 OutStreamer->EmitLabel(EndLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000249 MCOperand loImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC10,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000250 GOTLabel, StartLabel, EndLabel,
251 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000252 EmitOR(*OutStreamer, MCRegOP, loImm, MCRegOP, STI);
253 EmitADD(*OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000254}
255
256void SparcAsmPrinter::EmitInstruction(const MachineInstr *MI)
257{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000258
259 switch (MI->getOpcode()) {
260 default: break;
261 case TargetOpcode::DBG_VALUE:
262 // FIXME: Debug Value.
263 return;
264 case SP::GETPCX:
David Woodhousee6c13e42014-01-28 23:12:42 +0000265 LowerGETPCXAndEmitMCInsts(MI, getSubtargetInfo());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000266 return;
267 }
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000268 MachineBasicBlock::const_instr_iterator I = MI->getIterator();
269 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000270 do {
271 MCInst TmpInst;
Duncan P. N. Exon Smithc3f79882015-10-20 00:59:43 +0000272 LowerSparcMachineInstrToMCInst(&*I, TmpInst, *this);
Lang Hames9ff69c82015-04-24 19:11:51 +0000273 EmitToStreamer(*OutStreamer, TmpInst);
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000274 } while ((++I != E) && I->isInsideBundle()); // Delay slot check.
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000275}
Chris Lattner158e1f52006-02-05 05:50:24 +0000276
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000277void SparcAsmPrinter::EmitFunctionBodyStart() {
Eric Christopherf5e94062015-01-30 23:46:43 +0000278 if (!MF->getSubtarget<SparcSubtarget>().is64Bit())
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000279 return;
280
281 const MachineRegisterInfo &MRI = MF->getRegInfo();
282 const unsigned globalRegs[] = { SP::G2, SP::G3, SP::G6, SP::G7, 0 };
283 for (unsigned i = 0; globalRegs[i] != 0; ++i) {
284 unsigned reg = globalRegs[i];
Venkatraman Govindarajuf79528c2013-11-24 18:41:49 +0000285 if (MRI.use_empty(reg))
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000286 continue;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000287
288 if (reg == SP::G6 || reg == SP::G7)
289 getTargetStreamer().emitSparcRegisterIgnore(reg);
290 else
291 getTargetStreamer().emitSparcRegisterScratch(reg);
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000292 }
293}
294
Chris Lattner76c564b2010-04-04 04:47:45 +0000295void SparcAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
296 raw_ostream &O) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000297 const DataLayout &DL = getDataLayout();
Chris Lattner158e1f52006-02-05 05:50:24 +0000298 const MachineOperand &MO = MI->getOperand (opNum);
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000299 SparcMCExpr::VariantKind TF = (SparcMCExpr::VariantKind) MO.getTargetFlags();
300
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000301#ifndef NDEBUG
302 // Verify the target flags.
303 if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
304 if (MI->getOpcode() == SP::CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000305 assert(TF == SparcMCExpr::VK_Sparc_None &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000306 "Cannot handle target flags on call address");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000307 else if (MI->getOpcode() == SP::SETHIi || MI->getOpcode() == SP::SETHIXi)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000308 assert((TF == SparcMCExpr::VK_Sparc_HI
309 || TF == SparcMCExpr::VK_Sparc_H44
310 || TF == SparcMCExpr::VK_Sparc_HH
311 || TF == SparcMCExpr::VK_Sparc_TLS_GD_HI22
312 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_HI22
313 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_HIX22
314 || TF == SparcMCExpr::VK_Sparc_TLS_IE_HI22
315 || TF == SparcMCExpr::VK_Sparc_TLS_LE_HIX22) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000316 "Invalid target flags for address operand on sethi");
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000317 else if (MI->getOpcode() == SP::TLS_CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000318 assert((TF == SparcMCExpr::VK_Sparc_None
319 || TF == SparcMCExpr::VK_Sparc_TLS_GD_CALL
320 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_CALL) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000321 "Cannot handle target flags on tls call address");
322 else if (MI->getOpcode() == SP::TLS_ADDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000323 assert((TF == SparcMCExpr::VK_Sparc_TLS_GD_ADD
324 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_ADD
325 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_ADD
326 || TF == SparcMCExpr::VK_Sparc_TLS_IE_ADD) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000327 "Cannot handle target flags on add for TLS");
328 else if (MI->getOpcode() == SP::TLS_LDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000329 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LD &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000330 "Cannot handle target flags on ld for TLS");
331 else if (MI->getOpcode() == SP::TLS_LDXrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000332 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LDX &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000333 "Cannot handle target flags on ldx for TLS");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000334 else if (MI->getOpcode() == SP::XORri || MI->getOpcode() == SP::XORXri)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000335 assert((TF == SparcMCExpr::VK_Sparc_TLS_LDO_LOX10
336 || TF == SparcMCExpr::VK_Sparc_TLS_LE_LOX10) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000337 "Cannot handle target flags on xor for TLS");
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000338 else
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000339 assert((TF == SparcMCExpr::VK_Sparc_LO
340 || TF == SparcMCExpr::VK_Sparc_M44
341 || TF == SparcMCExpr::VK_Sparc_L44
342 || TF == SparcMCExpr::VK_Sparc_HM
343 || TF == SparcMCExpr::VK_Sparc_TLS_GD_LO10
344 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_LO10
345 || TF == SparcMCExpr::VK_Sparc_TLS_IE_LO10 ) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000346 "Invalid target flags for small address operand");
Chris Lattner158e1f52006-02-05 05:50:24 +0000347 }
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000348#endif
349
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000350
351 bool CloseParen = SparcMCExpr::printVariantKind(O, TF);
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000352
Chris Lattner158e1f52006-02-05 05:50:24 +0000353 switch (MO.getType()) {
Chris Lattner10b71c02006-05-04 18:05:43 +0000354 case MachineOperand::MO_Register:
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000355 O << "%" << StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattner158e1f52006-02-05 05:50:24 +0000356 break;
357
Chris Lattnerfef7a2d2006-05-04 17:21:20 +0000358 case MachineOperand::MO_Immediate:
Chris Lattner5c463782007-12-30 20:49:49 +0000359 O << (int)MO.getImm();
Chris Lattner158e1f52006-02-05 05:50:24 +0000360 break;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000361 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000362 MO.getMBB()->getSymbol()->print(O, MAI);
Chris Lattner158e1f52006-02-05 05:50:24 +0000363 return;
Chris Lattner158e1f52006-02-05 05:50:24 +0000364 case MachineOperand::MO_GlobalAddress:
Matt Arsenault8b643552015-06-09 00:31:39 +0000365 getSymbol(MO.getGlobal())->print(O, MAI);
Chris Lattner158e1f52006-02-05 05:50:24 +0000366 break;
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +0000367 case MachineOperand::MO_BlockAddress:
368 O << GetBlockAddressSymbol(MO.getBlockAddress())->getName();
369 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000370 case MachineOperand::MO_ExternalSymbol:
371 O << MO.getSymbolName();
372 break;
373 case MachineOperand::MO_ConstantPoolIndex:
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000374 O << DL.getPrivateGlobalPrefix() << "CPI" << getFunctionNumber() << "_"
Chris Lattnera5bb3702007-12-30 23:10:15 +0000375 << MO.getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +0000376 break;
Chris Dewhurst9013d062016-05-26 07:28:31 +0000377 case MachineOperand::MO_Metadata:
378 MO.getMetadata()->printAsOperand(O, MMI->getModule());
379 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000380 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000381 llvm_unreachable("<unknown operand type>");
Chris Lattner158e1f52006-02-05 05:50:24 +0000382 }
383 if (CloseParen) O << ")";
384}
385
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000386void SparcAsmPrinter::printMemOperand(const MachineInstr *MI, int opNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000387 raw_ostream &O, const char *Modifier) {
388 printOperand(MI, opNum, O);
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000389
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000390 // If this is an ADD operand, emit it like normal operands.
391 if (Modifier && !strcmp(Modifier, "arith")) {
392 O << ", ";
Chris Lattner76c564b2010-04-04 04:47:45 +0000393 printOperand(MI, opNum+1, O);
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000394 return;
395 }
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000396
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000397 if (MI->getOperand(opNum+1).isReg() &&
Chris Lattner158e1f52006-02-05 05:50:24 +0000398 MI->getOperand(opNum+1).getReg() == SP::G0)
399 return; // don't print "+%g0"
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000400 if (MI->getOperand(opNum+1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +0000401 MI->getOperand(opNum+1).getImm() == 0)
Chris Lattner158e1f52006-02-05 05:50:24 +0000402 return; // don't print "+0"
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000403
Chris Lattner158e1f52006-02-05 05:50:24 +0000404 O << "+";
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000405 printOperand(MI, opNum+1, O);
Chris Lattner158e1f52006-02-05 05:50:24 +0000406}
407
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000408/// PrintAsmOperand - Print out an operand for an inline asm expression.
409///
410bool SparcAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
411 unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000412 const char *ExtraCode,
413 raw_ostream &O) {
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000414 if (ExtraCode && ExtraCode[0]) {
415 if (ExtraCode[1] != 0) return true; // Unknown modifier.
416
417 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000418 default:
419 // See if this is a generic print operand
420 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
Chris Dewhurst9013d062016-05-26 07:28:31 +0000421 case 'f':
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000422 case 'r':
423 break;
424 }
425 }
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000426
Chris Lattner76c564b2010-04-04 04:47:45 +0000427 printOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000428
429 return false;
430}
431
432bool SparcAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Chris Lattner3bb09762010-04-04 05:29:35 +0000433 unsigned OpNo, unsigned AsmVariant,
434 const char *ExtraCode,
435 raw_ostream &O) {
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000436 if (ExtraCode && ExtraCode[0])
437 return true; // Unknown modifier
438
439 O << '[';
Chris Lattner76c564b2010-04-04 04:47:45 +0000440 printMemOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000441 O << ']';
442
443 return false;
444}
Douglas Gregor1b731d52009-06-16 20:12:29 +0000445
Bob Wilson5a495fe2009-06-23 23:59:40 +0000446// Force static initialization.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000447extern "C" void LLVMInitializeSparcAsmPrinter() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +0000448 RegisterAsmPrinter<SparcAsmPrinter> X(TheSparcTarget);
Chris Lattner8228b112010-02-04 06:34:01 +0000449 RegisterAsmPrinter<SparcAsmPrinter> Y(TheSparcV9Target);
Douglas Katzman9160e782015-04-29 20:30:57 +0000450 RegisterAsmPrinter<SparcAsmPrinter> Z(TheSparcelTarget);
Daniel Dunbare8338102009-07-15 20:24:03 +0000451}