blob: abd2b5e2c5e8fd819d159b078884e7ce7237e721 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000016#ifndef LLVM_LIB_TARGET_R600_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_R600_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000024class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000025class MachineRegisterInfo;
26
27class AMDGPUTargetLowering : public TargetLowering {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000028protected:
29 const AMDGPUSubtarget *Subtarget;
30
Tom Stellard75aadc22012-12-11 21:25:42 +000031private:
Tom Stellard04c0e982014-01-22 19:24:21 +000032 SDValue LowerConstantInitializer(const Constant* Init, const GlobalValue *GV,
33 const SDValue &InitPtr,
34 SDValue Chain,
35 SelectionDAG &DAG) const;
Tom Stellard81d871d2013-11-13 23:36:50 +000036 SDValue LowerFrameIndex(SDValue Op, SelectionDAG &DAG) const;
Tom Stellardd86003e2013-08-14 23:25:00 +000037 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
38 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000039 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000040 /// \brief Lower vector stores by merging the vector elements into an integer
41 /// of the same bitwidth.
42 SDValue MergeVectorStore(const SDValue &Op, SelectionDAG &DAG) const;
43 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000044 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000045
Matt Arsenault16e31332014-09-10 21:44:27 +000046 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000047 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
48 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000049 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000050 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000051
52 SDValue LowerFROUND32(SDValue Op, SelectionDAG &DAG) const;
53 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
54 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000055 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
56
Matt Arsenaultf058d672016-01-11 16:50:29 +000057 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
58
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000059 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000060 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000061 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000062 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000063
Matt Arsenaultc9961752014-10-03 23:54:56 +000064 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
65 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
66 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
67
Matt Arsenault14d46452014-06-15 20:23:38 +000068 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
69
Matt Arsenault6e3a4512016-01-18 22:01:13 +000070protected:
Matt Arsenaultca3976f2014-07-15 02:06:31 +000071 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000072 SDValue performAndCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault24692112015-07-14 18:20:33 +000073 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000074 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000075 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000076 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000077 SDValue performCtlzCombine(SDLoc SL, SDValue Cond, SDValue LHS, SDValue RHS,
78 DAGCombinerInfo &DCI) const;
79 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000080
Matt Arsenaultc9df7942014-06-11 03:29:54 +000081 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
82 static EVT getEquivalentLoadRegType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000083
Tom Stellard067c8152014-07-21 14:01:14 +000084 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
85 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000086
Matt Arsenault6e3a4512016-01-18 22:01:13 +000087 /// Return 64-bit value Op as two 32-bit integers.
88 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
89 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +000090 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
91 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000092
Matt Arsenault83e60582014-07-24 17:10:35 +000093 /// \brief Split a vector load into a scalar load of each component.
94 SDValue ScalarizeVectorLoad(SDValue Op, SelectionDAG &DAG) const;
95
96 /// \brief Split a vector load into 2 loads of half the vector.
97 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
98
99 /// \brief Split a vector store into a scalar store of each component.
100 SDValue ScalarizeVectorStore(SDValue Op, SelectionDAG &DAG) const;
101
102 /// \brief Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +0000103 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +0000104
Tom Stellarde9373602014-01-22 19:24:14 +0000105 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +0000106 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +0000107 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +0000108 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +0000109 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +0000110 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
111 SmallVectorImpl<SDValue> &Results) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000112 bool isHWTrueValue(SDValue Op) const;
113 bool isHWFalseValue(SDValue Op) const;
114
Tom Stellardaf775432013-10-23 00:44:32 +0000115 /// The SelectionDAGBuilder will automatically promote function arguments
116 /// with illegal types. However, this does not work for the AMDGPU targets
117 /// since the function arguments are stored in memory as these illegal types.
118 /// In order to handle this properly we need to get the origianl types sizes
119 /// from the LLVM IR Function and fixup the ISD:InputArg values before
120 /// passing them to AnalyzeFormalArguments()
121 void getOriginalFunctionArgs(SelectionDAG &DAG,
122 const Function *F,
123 const SmallVectorImpl<ISD::InputArg> &Ins,
124 SmallVectorImpl<ISD::InputArg> &OrigIns) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000125 void AnalyzeFormalArguments(CCState &State,
126 const SmallVectorImpl<ISD::InputArg> &Ins) const;
Marek Olsak8a0f3352016-01-13 17:23:04 +0000127 void AnalyzeReturn(CCState &State,
128 const SmallVectorImpl<ISD::OutputArg> &Outs) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000129
Tom Stellard75aadc22012-12-11 21:25:42 +0000130public:
Eric Christopher7792e322015-01-30 23:24:40 +0000131 AMDGPUTargetLowering(TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000132
Craig Topper5656db42014-04-29 07:57:24 +0000133 bool isFAbsFree(EVT VT) const override;
134 bool isFNegFree(EVT VT) const override;
135 bool isTruncateFree(EVT Src, EVT Dest) const override;
136 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000137
Craig Topper5656db42014-04-29 07:57:24 +0000138 bool isZExtFree(Type *Src, Type *Dest) const override;
139 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000140 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000141
Craig Topper5656db42014-04-29 07:57:24 +0000142 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000143
Mehdi Amini44ede332015-07-09 02:09:04 +0000144 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000145 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000146
147 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
148 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000149 bool shouldReduceLoadWidth(SDNode *Load,
150 ISD::LoadExtType ExtType,
151 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000152
Craig Topper5656db42014-04-29 07:57:24 +0000153 bool isLoadBitCastBeneficial(EVT, EVT) const override;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000154
155 bool storeOfVectorConstantIsCheap(EVT MemVT,
156 unsigned NumElem,
157 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000158 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000159 bool isCheapToSpeculateCttz() const override;
160 bool isCheapToSpeculateCtlz() const override;
161
Craig Topper5656db42014-04-29 07:57:24 +0000162 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
163 bool isVarArg,
164 const SmallVectorImpl<ISD::OutputArg> &Outs,
165 const SmallVectorImpl<SDValue> &OutVals,
166 SDLoc DL, SelectionDAG &DAG) const override;
167 SDValue LowerCall(CallLoweringInfo &CLI,
168 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
Matt Arsenault19c54882015-08-26 18:37:13 +0000170 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
171 SelectionDAG &DAG) const;
172
Craig Topper5656db42014-04-29 07:57:24 +0000173 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000174 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000175 void ReplaceNodeResults(SDNode * N,
176 SmallVectorImpl<SDValue> &Results,
177 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000178
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000179 SDValue CombineFMinMaxLegacy(SDLoc DL,
180 EVT VT,
181 SDValue LHS,
182 SDValue RHS,
183 SDValue True,
184 SDValue False,
185 SDValue CC,
186 DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000187
Craig Topper5656db42014-04-29 07:57:24 +0000188 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000189
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000190 SDValue getRsqrtEstimate(SDValue Operand,
191 DAGCombinerInfo &DCI,
192 unsigned &RefinementSteps,
193 bool &UseOneConstNR) const override;
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000194 SDValue getRecipEstimate(SDValue Operand,
195 DAGCombinerInfo &DCI,
196 unsigned &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000197
Craig Topper5656db42014-04-29 07:57:24 +0000198 virtual SDNode *PostISelFolding(MachineSDNode *N,
199 SelectionDAG &DAG) const {
Christian Konigd910b7d2013-02-26 17:52:16 +0000200 return N;
201 }
202
Tom Stellard75aadc22012-12-11 21:25:42 +0000203 /// \brief Determine which of the bits specified in \p Mask are known to be
204 /// either zero or one and return them in the \p KnownZero and \p KnownOne
205 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000206 void computeKnownBitsForTargetNode(const SDValue Op,
207 APInt &KnownZero,
208 APInt &KnownOne,
209 const SelectionDAG &DAG,
210 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000211
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000212 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const SelectionDAG &DAG,
213 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000214
215 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
216 /// MachineFunction.
217 ///
218 /// \returns a RegisterSDNode representing Reg.
219 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
220 const TargetRegisterClass *RC,
221 unsigned Reg, EVT VT) const;
Tom Stellarddcb9f092015-07-09 21:20:37 +0000222
223 enum ImplicitParameter {
224 GRID_DIM,
225 GRID_OFFSET
226 };
227
228 /// \brief Helper function that returns the byte offset of the given
229 /// type of implicit parameter.
Matt Arsenault916cea52015-07-28 18:09:55 +0000230 uint32_t getImplicitParameterOffset(const AMDGPUMachineFunction *MFI,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000231 const ImplicitParameter Param) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000232};
233
234namespace AMDGPUISD {
235
Matthias Braund04893f2015-05-07 21:33:59 +0000236enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000237 // AMDIL ISD Opcodes
238 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000239 CALL, // Function call based on a single integer
240 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000241 RET_FLAG,
242 BRANCH_COND,
243 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000244 DWORDADDR,
245 FRACT,
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000246 CLAMP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000247
248 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
249 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000250 COS_HW,
251 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000252 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000253 FMIN_LEGACY,
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000254 FMAX3,
255 SMAX3,
256 UMAX3,
257 FMIN3,
258 SMIN3,
259 UMIN3,
Tom Stellard75aadc22012-12-11 21:25:42 +0000260 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000261 DIV_SCALE,
262 DIV_FMAS,
263 DIV_FIXUP,
264 TRIG_PREOP, // 1 ULP max error for f64
265
266 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
267 // For f64, max error 2^29 ULP, handles denormals.
268 RCP,
269 RSQ,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000270 RSQ_LEGACY,
271 RSQ_CLAMPED,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000272 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000273 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000274 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000275 CARRY,
276 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000277 BFE_U32, // Extract range of bits with zero extension to 32-bits.
278 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000279 BFI, // (src0 & src1) | (~src0 & src2)
280 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000281 FFBH_U32, // ctlz with -1 if input is zero.
Tom Stellard50122a52014-04-07 19:45:41 +0000282 MUL_U24,
283 MUL_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000284 MAD_U24,
285 MAD_I24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000286 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000287 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000288 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000289 REGISTER_LOAD,
290 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000291 LOAD_INPUT,
292 SAMPLE,
293 SAMPLEB,
294 SAMPLED,
295 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000296
297 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
298 CVT_F32_UBYTE0,
299 CVT_F32_UBYTE1,
300 CVT_F32_UBYTE2,
301 CVT_F32_UBYTE3,
Tom Stellard880a80a2014-06-17 16:53:14 +0000302 /// This node is for VLIW targets and it is used to represent a vector
303 /// that is stored in consecutive registers with the same channel.
304 /// For example:
305 /// |X |Y|Z|W|
306 /// T0|v.x| | | |
307 /// T1|v.y| | | |
308 /// T2|v.z| | | |
309 /// T3|v.w| | | |
310 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000311 /// Pointer to the start of the shader's constant data.
312 CONST_DATA_PTR,
Tom Stellardfc92e772015-05-12 14:18:14 +0000313 SENDMSG,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000314 INTERP_MOV,
315 INTERP_P1,
316 INTERP_P2,
Tom Stellard9fa17912013-08-14 23:24:45 +0000317 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000318 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000319 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000320 TBUFFER_STORE_FORMAT,
Tom Stellard75aadc22012-12-11 21:25:42 +0000321 LAST_AMDGPU_ISD_NUMBER
322};
323
324
325} // End namespace AMDGPUISD
326
Tom Stellard75aadc22012-12-11 21:25:42 +0000327} // End namespace llvm
328
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000329#endif