blob: c1c09cc882697a30257cbbc0396a710a9ba8f9c7 [file] [log] [blame]
Nadav Roteme7b6a8a2013-03-28 22:34:46 +00001//=- X86SchedHaswell.td - X86 Haswell Scheduling -------------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Haswell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def HaswellModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and HW can decode 4
17 // instructions per cycle.
18 let IssueWidth = 4;
Andrew Trick18dc3da2013-06-15 04:50:02 +000019 let MicroOpBufferSize = 192; // Based on the reorder buffer.
Gadi Haber2cf601f2017-12-08 09:48:44 +000020 let LoadLatency = 5;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000021 let MispredictPenalty = 16;
Andrew Trickb6854d82013-09-25 18:14:12 +000022
Hal Finkel6532c202014-05-08 09:14:44 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
Gadi Haberd76f7b82017-08-28 10:04:16 +000026 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
Andrew Trickb6854d82013-09-25 18:14:12 +000028 let CompleteModel = 0;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000029}
30
31let SchedModel = HaswellModel in {
32
33// Haswell can issue micro-ops to 8 different ports in one cycle.
34
Quentin Colombet9e16c8a2014-01-29 18:26:59 +000035// Ports 0, 1, 5, and 6 handle all computation.
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000036// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def HWPort0 : ProcResource<1>;
42def HWPort1 : ProcResource<1>;
43def HWPort2 : ProcResource<1>;
44def HWPort3 : ProcResource<1>;
45def HWPort4 : ProcResource<1>;
46def HWPort5 : ProcResource<1>;
47def HWPort6 : ProcResource<1>;
48def HWPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
Quentin Colombet0bc907e2014-08-18 17:55:26 +000051def HWPort01 : ProcResGroup<[HWPort0, HWPort1]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000052def HWPort23 : ProcResGroup<[HWPort2, HWPort3]>;
53def HWPort237 : ProcResGroup<[HWPort2, HWPort3, HWPort7]>;
Quentin Colombetf68e0942014-08-18 17:55:36 +000054def HWPort04 : ProcResGroup<[HWPort0, HWPort4]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000055def HWPort05 : ProcResGroup<[HWPort0, HWPort5]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000056def HWPort06 : ProcResGroup<[HWPort0, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000057def HWPort15 : ProcResGroup<[HWPort1, HWPort5]>;
Quentin Colombetca498512014-02-24 19:33:51 +000058def HWPort16 : ProcResGroup<[HWPort1, HWPort6]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000059def HWPort56 : ProcResGroup<[HWPort5, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000060def HWPort015 : ProcResGroup<[HWPort0, HWPort1, HWPort5]>;
Quentin Colombet7e939fb42014-08-18 17:56:01 +000061def HWPort056 : ProcResGroup<[HWPort0, HWPort5, HWPort6]>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000062def HWPort0156: ProcResGroup<[HWPort0, HWPort1, HWPort5, HWPort6]>;
63
Andrew Trick40c4f382013-06-15 04:50:06 +000064// 60 Entry Unified Scheduler
65def HWPortAny : ProcResGroup<[HWPort0, HWPort1, HWPort2, HWPort3, HWPort4,
66 HWPort5, HWPort6, HWPort7]> {
67 let BufferSize=60;
68}
69
Andrew Tricke1d88cf2013-04-02 01:58:47 +000070// Integer division issued on port 0.
71def HWDivider : ProcResource<1>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000072
Gadi Haber2cf601f2017-12-08 09:48:44 +000073// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000074// cycles after the memory operand.
Gadi Haber2cf601f2017-12-08 09:48:44 +000075def : ReadAdvance<ReadAfterLd, 5>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000076
77// Many SchedWrites are defined in pairs with and without a folded load.
78// Instructions with folded loads are usually micro-fused, so they only appear
79// as two micro-ops when queued in the reservation station.
80// This multiclass defines the resource usage for variants with and without
81// folded loads.
82multiclass HWWriteResPair<X86FoldableSchedWrite SchedRW,
83 ProcResourceKind ExePort,
84 int Lat> {
85 // Register variant is using a single cycle on ExePort.
86 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
87
Gadi Haber2cf601f2017-12-08 09:48:44 +000088 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000089 // latency.
90 def : WriteRes<SchedRW.Folded, [HWPort23, ExePort]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +000091 let Latency = !add(Lat, 5);
Nadav Roteme7b6a8a2013-03-28 22:34:46 +000092 }
93}
94
95// A folded store needs a cycle on port 4 for the store data, but it does not
96// need an extra port 2/3 cycle to recompute the address.
97def : WriteRes<WriteRMW, [HWPort4]>;
98
Quentin Colombet9e16c8a2014-01-29 18:26:59 +000099// Store_addr on 237.
100// Store_data on 4.
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000101def : WriteRes<WriteStore, [HWPort237, HWPort4]>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000102def : WriteRes<WriteLoad, [HWPort23]> { let Latency = 5; }
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000103def : WriteRes<WriteMove, [HWPort0156]>;
104def : WriteRes<WriteZero, []>;
105
106defm : HWWriteResPair<WriteALU, HWPort0156, 1>;
107defm : HWWriteResPair<WriteIMul, HWPort1, 3>;
Andrew Trick7201f4f2013-06-21 18:33:04 +0000108def : WriteRes<WriteIMulH, []> { let Latency = 3; }
Quentin Colombet9e16c8a2014-01-29 18:26:59 +0000109defm : HWWriteResPair<WriteShift, HWPort06, 1>;
110defm : HWWriteResPair<WriteJump, HWPort06, 1>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000111
112// This is for simple LEAs with one or two input operands.
113// The complex ones can only execute on port 1, and they require two cycles on
114// the port to read all inputs. We don't model that.
115def : WriteRes<WriteLEA, [HWPort15]>;
116
117// This is quite rough, latency depends on the dividend.
118def : WriteRes<WriteIDiv, [HWPort0, HWDivider]> {
119 let Latency = 25;
120 let ResourceCycles = [1, 10];
121}
122def : WriteRes<WriteIDivLd, [HWPort23, HWPort0, HWDivider]> {
123 let Latency = 29;
124 let ResourceCycles = [1, 1, 10];
125}
126
127// Scalar and vector floating point.
128defm : HWWriteResPair<WriteFAdd, HWPort1, 3>;
129defm : HWWriteResPair<WriteFMul, HWPort0, 5>;
130defm : HWWriteResPair<WriteFDiv, HWPort0, 12>; // 10-14 cycles.
131defm : HWWriteResPair<WriteFRcp, HWPort0, 5>;
Andrea Di Biagio196e873c2014-09-26 12:56:44 +0000132defm : HWWriteResPair<WriteFRsqrt, HWPort0, 5>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000133defm : HWWriteResPair<WriteFSqrt, HWPort0, 15>;
134defm : HWWriteResPair<WriteCvtF2I, HWPort1, 3>;
135defm : HWWriteResPair<WriteCvtI2F, HWPort1, 4>;
136defm : HWWriteResPair<WriteCvtF2F, HWPort1, 3>;
Simon Pilgrim97160be2017-11-27 10:41:32 +0000137defm : HWWriteResPair<WriteFMA, HWPort01, 5>;
Quentin Colombetca498512014-02-24 19:33:51 +0000138defm : HWWriteResPair<WriteFShuffle, HWPort5, 1>;
139defm : HWWriteResPair<WriteFBlend, HWPort015, 1>;
140defm : HWWriteResPair<WriteFShuffle256, HWPort5, 3>;
141
142def : WriteRes<WriteFVarBlend, [HWPort5]> {
143 let Latency = 2;
144 let ResourceCycles = [2];
145}
146def : WriteRes<WriteFVarBlendLd, [HWPort5, HWPort23]> {
147 let Latency = 6;
148 let ResourceCycles = [2, 1];
149}
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000150
151// Vector integer operations.
Quentin Colombet9e16c8a2014-01-29 18:26:59 +0000152defm : HWWriteResPair<WriteVecShift, HWPort0, 1>;
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000153defm : HWWriteResPair<WriteVecLogic, HWPort015, 1>;
154defm : HWWriteResPair<WriteVecALU, HWPort15, 1>;
155defm : HWWriteResPair<WriteVecIMul, HWPort0, 5>;
Quentin Colombet9e16c8a2014-01-29 18:26:59 +0000156defm : HWWriteResPair<WriteShuffle, HWPort5, 1>;
Quentin Colombetca498512014-02-24 19:33:51 +0000157defm : HWWriteResPair<WriteBlend, HWPort15, 1>;
158defm : HWWriteResPair<WriteShuffle256, HWPort5, 3>;
159
160def : WriteRes<WriteVarBlend, [HWPort5]> {
161 let Latency = 2;
162 let ResourceCycles = [2];
163}
164def : WriteRes<WriteVarBlendLd, [HWPort5, HWPort23]> {
165 let Latency = 6;
166 let ResourceCycles = [2, 1];
167}
168
169def : WriteRes<WriteVarVecShift, [HWPort0, HWPort5]> {
170 let Latency = 2;
171 let ResourceCycles = [2, 1];
172}
173def : WriteRes<WriteVarVecShiftLd, [HWPort0, HWPort5, HWPort23]> {
174 let Latency = 6;
175 let ResourceCycles = [2, 1, 1];
176}
177
178def : WriteRes<WriteMPSAD, [HWPort0, HWPort5]> {
179 let Latency = 6;
180 let ResourceCycles = [1, 2];
181}
182def : WriteRes<WriteMPSADLd, [HWPort23, HWPort0, HWPort5]> {
183 let Latency = 6;
184 let ResourceCycles = [1, 1, 2];
185}
186
187// String instructions.
188// Packed Compare Implicit Length Strings, Return Mask
189def : WriteRes<WritePCmpIStrM, [HWPort0]> {
190 let Latency = 10;
191 let ResourceCycles = [3];
192}
193def : WriteRes<WritePCmpIStrMLd, [HWPort0, HWPort23]> {
194 let Latency = 10;
195 let ResourceCycles = [3, 1];
196}
197
198// Packed Compare Explicit Length Strings, Return Mask
199def : WriteRes<WritePCmpEStrM, [HWPort0, HWPort16, HWPort5]> {
200 let Latency = 10;
201 let ResourceCycles = [3, 2, 4];
202}
203def : WriteRes<WritePCmpEStrMLd, [HWPort05, HWPort16, HWPort23]> {
204 let Latency = 10;
205 let ResourceCycles = [6, 2, 1];
206}
207
208// Packed Compare Implicit Length Strings, Return Index
209def : WriteRes<WritePCmpIStrI, [HWPort0]> {
210 let Latency = 11;
211 let ResourceCycles = [3];
212}
213def : WriteRes<WritePCmpIStrILd, [HWPort0, HWPort23]> {
214 let Latency = 11;
215 let ResourceCycles = [3, 1];
216}
217
218// Packed Compare Explicit Length Strings, Return Index
219def : WriteRes<WritePCmpEStrI, [HWPort05, HWPort16]> {
220 let Latency = 11;
221 let ResourceCycles = [6, 2];
222}
223def : WriteRes<WritePCmpEStrILd, [HWPort0, HWPort16, HWPort5, HWPort23]> {
224 let Latency = 11;
225 let ResourceCycles = [3, 2, 2, 1];
226}
227
228// AES Instructions.
229def : WriteRes<WriteAESDecEnc, [HWPort5]> {
230 let Latency = 7;
231 let ResourceCycles = [1];
232}
233def : WriteRes<WriteAESDecEncLd, [HWPort5, HWPort23]> {
234 let Latency = 7;
235 let ResourceCycles = [1, 1];
236}
237
238def : WriteRes<WriteAESIMC, [HWPort5]> {
239 let Latency = 14;
240 let ResourceCycles = [2];
241}
242def : WriteRes<WriteAESIMCLd, [HWPort5, HWPort23]> {
243 let Latency = 14;
244 let ResourceCycles = [2, 1];
245}
246
247def : WriteRes<WriteAESKeyGen, [HWPort0, HWPort5]> {
248 let Latency = 10;
249 let ResourceCycles = [2, 8];
250}
251def : WriteRes<WriteAESKeyGenLd, [HWPort0, HWPort5, HWPort23]> {
252 let Latency = 10;
253 let ResourceCycles = [2, 7, 1];
254}
255
256// Carry-less multiplication instructions.
257def : WriteRes<WriteCLMul, [HWPort0, HWPort5]> {
258 let Latency = 7;
259 let ResourceCycles = [2, 1];
260}
261def : WriteRes<WriteCLMulLd, [HWPort0, HWPort5, HWPort23]> {
262 let Latency = 7;
263 let ResourceCycles = [2, 1, 1];
264}
Nadav Roteme7b6a8a2013-03-28 22:34:46 +0000265
266def : WriteRes<WriteSystem, [HWPort0156]> { let Latency = 100; }
267def : WriteRes<WriteMicrocoded, [HWPort0156]> { let Latency = 100; }
Quentin Colombetca498512014-02-24 19:33:51 +0000268def : WriteRes<WriteFence, [HWPort23, HWPort4]>;
269def : WriteRes<WriteNop, []>;
Quentin Colombet35d37b72014-08-18 17:55:08 +0000270
Michael Zuckermanf6684002017-06-28 11:23:31 +0000271//================ Exceptions ================//
272
273//-- Specific Scheduling Models --//
274
275// Starting with P0.
276def WriteP0 : SchedWriteRes<[HWPort0]>;
277
278def WriteP0_P1_Lat4 : SchedWriteRes<[HWPort0, HWPort1]> {
279 let Latency = 4;
280 let NumMicroOps = 2;
281 let ResourceCycles = [1, 1];
282}
283
284def WriteP0_P1_Lat4Ld : SchedWriteRes<[HWPort0, HWPort1, HWPort23]> {
285 let Latency = 8;
286 let NumMicroOps = 3;
287 let ResourceCycles = [1, 1, 1];
288}
289
290def WriteP01 : SchedWriteRes<[HWPort01]>;
291
292def Write2P01 : SchedWriteRes<[HWPort01]> {
293 let NumMicroOps = 2;
294}
295def Write3P01 : SchedWriteRes<[HWPort01]> {
296 let NumMicroOps = 3;
297}
298
299def WriteP015 : SchedWriteRes<[HWPort015]>;
300
301def WriteP01_P5 : SchedWriteRes<[HWPort01, HWPort5]> {
302 let NumMicroOps = 2;
303}
304def WriteP06 : SchedWriteRes<[HWPort06]>;
305
306def Write2P06 : SchedWriteRes<[HWPort06]> {
307 let Latency = 1;
308 let NumMicroOps = 2;
309 let ResourceCycles = [2];
310}
311
312def Write3P06_Lat2 : SchedWriteRes<[HWPort06]> {
313 let Latency = 2;
314 let NumMicroOps = 3;
315 let ResourceCycles = [3];
316}
317
318def WriteP0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> {
319 let NumMicroOps = 2;
320}
321
322def Write2P0156_P23 : SchedWriteRes<[HWPort0156, HWPort23]> {
323 let NumMicroOps = 3;
324 let ResourceCycles = [2, 1];
325}
326
327def Write2P0156_Lat2 : SchedWriteRes<[HWPort0156]> {
328 let Latency = 2;
329 let ResourceCycles = [2];
330}
331def Write2P0156_Lat2Ld : SchedWriteRes<[HWPort0156, HWPort23]> {
332 let Latency = 6;
333 let ResourceCycles = [2, 1];
334}
335
336def Write5P0156 : SchedWriteRes<[HWPort0156]> {
337 let NumMicroOps = 5;
338 let ResourceCycles = [5];
339}
340
341def WriteP0156_2P237_P4 : SchedWriteRes<[HWPort0156, HWPort237, HWPort4]> {
342 let Latency = 1;
343 let ResourceCycles = [1, 2, 1];
344}
345
346def Write2P0156_2P237_P4 : SchedWriteRes<[HWPort0156, HWPort237, HWPort4]> {
347 let Latency = 1;
348 let ResourceCycles = [2, 2, 1];
349}
350
351def Write3P0156_2P237_P4 : SchedWriteRes<[HWPort0156, HWPort237, HWPort4]> {
352 let Latency = 1;
353 let ResourceCycles = [3, 2, 1];
354}
355
356// Starting with P1.
357def WriteP1 : SchedWriteRes<[HWPort1]>;
358
359def WriteP1_P23 : SchedWriteRes<[HWPort1, HWPort23]> {
360 let NumMicroOps = 2;
361}
362def WriteP1_Lat3 : SchedWriteRes<[HWPort1]> {
363 let Latency = 3;
364}
365def WriteP1_Lat3Ld : SchedWriteRes<[HWPort1, HWPort23]> {
366 let Latency = 7;
367}
368
369def Write2P1 : SchedWriteRes<[HWPort1]> {
370 let NumMicroOps = 2;
371 let ResourceCycles = [2];
372}
373def Write2P1_P23 : SchedWriteRes<[HWPort1, HWPort23]> {
374 let NumMicroOps = 3;
375 let ResourceCycles = [2, 1];
376}
377def WriteP15 : SchedWriteRes<[HWPort15]>;
378def WriteP15Ld : SchedWriteRes<[HWPort15, HWPort23]> {
379 let Latency = 4;
380}
381
382def WriteP1_P5_Lat4 : SchedWriteRes<[HWPort1, HWPort5]> {
383 let Latency = 4;
384 let NumMicroOps = 2;
385 let ResourceCycles = [1, 1];
386}
387
388def WriteP1_P5_Lat4Ld : SchedWriteRes<[HWPort1, HWPort5, HWPort23]> {
389 let Latency = 8;
390 let NumMicroOps = 3;
391 let ResourceCycles = [1, 1, 1];
392}
393
394def WriteP1_P5_Lat6 : SchedWriteRes<[HWPort1, HWPort5]> {
395 let Latency = 6;
396 let NumMicroOps = 2;
397 let ResourceCycles = [1, 1];
398}
399
400def WriteP1_P5_Lat6Ld : SchedWriteRes<[HWPort1, HWPort5, HWPort23]> {
401 let Latency = 10;
402 let NumMicroOps = 3;
403 let ResourceCycles = [1, 1, 1];
404}
405
406// Starting with P2.
407def Write2P237_P4 : SchedWriteRes<[HWPort237, HWPort4]> {
408 let Latency = 1;
409 let ResourceCycles = [2, 1];
410}
411
412// Starting with P5.
413def WriteP5 : SchedWriteRes<[HWPort5]>;
414def WriteP5Ld : SchedWriteRes<[HWPort5, HWPort23]> {
415 let Latency = 5;
416 let NumMicroOps = 2;
417 let ResourceCycles = [1, 1];
418}
419
420// Notation:
421// - r: register.
422// - mm: 64 bit mmx register.
423// - x = 128 bit xmm register.
424// - (x)mm = mmx or xmm register.
425// - y = 256 bit ymm register.
426// - v = any vector register.
427// - m = memory.
428
429//=== Integer Instructions ===//
430//-- Move instructions --//
431
432// MOV.
433// r16,m.
434def : InstRW<[WriteALULd], (instregex "MOV16rm")>;
435
436// MOVSX, MOVZX.
437// r,m.
Gadi Haber2cf601f2017-12-08 09:48:44 +0000438def : InstRW<[WriteLoad], (instregex "MOV(S|Z)X32rm8")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000439
Michael Zuckermanf6684002017-06-28 11:23:31 +0000440// XLAT.
441def WriteXLAT : SchedWriteRes<[]> {
442 let Latency = 7;
443 let NumMicroOps = 3;
444}
445def : InstRW<[WriteXLAT], (instregex "XLAT")>;
446
447// PUSH.
448// m.
449def : InstRW<[Write2P237_P4], (instregex "PUSH(16|32)rmm")>;
450
Michael Zuckermanf6684002017-06-28 11:23:31 +0000451// PUSHA.
452def WritePushA : SchedWriteRes<[]> {
453 let NumMicroOps = 19;
454}
455def : InstRW<[WritePushA], (instregex "PUSHA(16|32)")>;
456
457// POP.
458// m.
459def : InstRW<[Write2P237_P4], (instregex "POP(16|32)rmm")>;
460
Michael Zuckermanf6684002017-06-28 11:23:31 +0000461// POPA.
462def WritePopA : SchedWriteRes<[]> {
463 let NumMicroOps = 18;
464}
465def : InstRW<[WritePopA], (instregex "POPA(16|32)")>;
466
Michael Zuckermanf6684002017-06-28 11:23:31 +0000467//-- Arithmetic instructions --//
468
Michael Zuckermanf6684002017-06-28 11:23:31 +0000469// DIV.
470// r8.
471def WriteDiv8 : SchedWriteRes<[HWPort0, HWPort1, HWPort5, HWPort6]> {
472 let Latency = 22;
473 let NumMicroOps = 9;
474}
475def : InstRW<[WriteDiv8], (instregex "DIV8r")>;
476
Michael Zuckermanf6684002017-06-28 11:23:31 +0000477// IDIV.
478// r8.
479def WriteIDiv8 : SchedWriteRes<[HWPort0, HWPort1, HWPort5, HWPort6]> {
480 let Latency = 23;
481 let NumMicroOps = 9;
482}
483def : InstRW<[WriteIDiv8], (instregex "IDIV8r")>;
484
Michael Zuckermanf6684002017-06-28 11:23:31 +0000485// BT.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000486// m,r.
487def WriteBTmr : SchedWriteRes<[]> {
488 let NumMicroOps = 10;
489}
490def : InstRW<[WriteBTmr], (instregex "BT(16|32|64)mr")>;
491
Michael Zuckermanf6684002017-06-28 11:23:31 +0000492// BTR BTS BTC.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000493// m,r.
494def WriteBTRSCmr : SchedWriteRes<[]> {
495 let NumMicroOps = 11;
496}
497def : InstRW<[WriteBTRSCmr], (instregex "BT(R|S|C)(16|32|64)mr")>;
498
Michael Zuckermanf6684002017-06-28 11:23:31 +0000499//-- Control transfer instructions --//
500
Michael Zuckermanf6684002017-06-28 11:23:31 +0000501// CALL.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000502// i.
503def WriteRETI : SchedWriteRes<[HWPort23, HWPort6, HWPort015]> {
504 let NumMicroOps = 4;
505 let ResourceCycles = [1, 2, 1];
506}
507def : InstRW<[WriteRETI], (instregex "RETI(L|Q|W)", "LRETI(L|Q|W)")>;
508
509// BOUND.
510// r,m.
511def WriteBOUND : SchedWriteRes<[]> {
512 let NumMicroOps = 15;
513}
514def : InstRW<[WriteBOUND], (instregex "BOUNDS(16|32)rm")>;
515
516// INTO.
517def WriteINTO : SchedWriteRes<[]> {
518 let NumMicroOps = 4;
519}
520def : InstRW<[WriteINTO], (instregex "INTO")>;
521
522//-- String instructions --//
523
524// LODSB/W.
525def : InstRW<[Write2P0156_P23], (instregex "LODS(B|W)")>;
526
527// LODSD/Q.
528def : InstRW<[WriteP0156_P23], (instregex "LODS(L|Q)")>;
529
Michael Zuckermanf6684002017-06-28 11:23:31 +0000530// MOVS.
531def WriteMOVS : SchedWriteRes<[HWPort23, HWPort4, HWPort0156]> {
532 let Latency = 4;
533 let NumMicroOps = 5;
534 let ResourceCycles = [2, 1, 2];
535}
536def : InstRW<[WriteMOVS], (instregex "MOVS(B|L|Q|W)")>;
537
Michael Zuckermanf6684002017-06-28 11:23:31 +0000538// CMPS.
539def WriteCMPS : SchedWriteRes<[HWPort23, HWPort0156]> {
540 let Latency = 4;
541 let NumMicroOps = 5;
542 let ResourceCycles = [2, 3];
543}
544def : InstRW<[WriteCMPS], (instregex "CMPS(B|L|Q|W)")>;
545
Michael Zuckermanf6684002017-06-28 11:23:31 +0000546//-- Other --//
547
Gadi Haberd76f7b82017-08-28 10:04:16 +0000548// RDPMC.f
Michael Zuckermanf6684002017-06-28 11:23:31 +0000549def WriteRDPMC : SchedWriteRes<[]> {
550 let NumMicroOps = 34;
551}
552def : InstRW<[WriteRDPMC], (instregex "RDPMC")>;
553
554// RDRAND.
555def WriteRDRAND : SchedWriteRes<[HWPort23, HWPort015]> {
556 let NumMicroOps = 17;
557 let ResourceCycles = [1, 16];
558}
559def : InstRW<[WriteRDRAND], (instregex "RDRAND(16|32|64)r")>;
560
561//=== Floating Point x87 Instructions ===//
562//-- Move instructions --//
563
564// FLD.
565// m80.
566def : InstRW<[WriteP01], (instregex "LD_Frr")>;
567
Michael Zuckermanf6684002017-06-28 11:23:31 +0000568// FBLD.
569// m80.
570def WriteFBLD : SchedWriteRes<[]> {
571 let Latency = 47;
572 let NumMicroOps = 43;
573}
574def : InstRW<[WriteFBLD], (instregex "FBLDm")>;
575
576// FST(P).
577// r.
578def : InstRW<[WriteP01], (instregex "ST_(F|FP)rr")>;
579
Michael Zuckermanf6684002017-06-28 11:23:31 +0000580// FLDZ.
581def : InstRW<[WriteP01], (instregex "LD_F0")>;
582
Michael Zuckermanf6684002017-06-28 11:23:31 +0000583// FLDPI FLDL2E etc.
584def : InstRW<[Write2P01], (instregex "FLDPI", "FLDL2(T|E)" "FLDL(G|N)2")>;
585
Michael Zuckermanf6684002017-06-28 11:23:31 +0000586// FFREE.
587def : InstRW<[WriteP01], (instregex "FFREE")>;
588
589// FNSAVE.
590def WriteFNSAVE : SchedWriteRes<[]> {
591 let NumMicroOps = 147;
592}
593def : InstRW<[WriteFNSAVE], (instregex "FSAVEm")>;
594
595// FRSTOR.
596def WriteFRSTOR : SchedWriteRes<[]> {
597 let NumMicroOps = 90;
598}
599def : InstRW<[WriteFRSTOR], (instregex "FRSTORm")>;
600
601//-- Arithmetic instructions --//
602
603// FABS.
604def : InstRW<[WriteP0], (instregex "ABS_F")>;
605
606// FCHS.
607def : InstRW<[WriteP0], (instregex "CHS_F")>;
608
Michael Zuckermanf6684002017-06-28 11:23:31 +0000609// FCOMPP FUCOMPP.
610// r.
611def : InstRW<[Write2P01], (instregex "FCOMPP", "UCOM_FPPr")>;
612
613// FCOMI(P) FUCOMI(P).
614// m.
615def : InstRW<[Write3P01], (instregex "COM_FIr", "COM_FIPr", "UCOM_FIr",
616 "UCOM_FIPr")>;
617
Michael Zuckermanf6684002017-06-28 11:23:31 +0000618// FTST.
619def : InstRW<[WriteP1], (instregex "TST_F")>;
620
621// FXAM.
622def : InstRW<[Write2P1], (instregex "FXAM")>;
623
624// FPREM.
625def WriteFPREM : SchedWriteRes<[]> {
626 let Latency = 19;
627 let NumMicroOps = 28;
628}
629def : InstRW<[WriteFPREM], (instregex "FPREM")>;
630
631// FPREM1.
632def WriteFPREM1 : SchedWriteRes<[]> {
633 let Latency = 27;
634 let NumMicroOps = 41;
635}
636def : InstRW<[WriteFPREM1], (instregex "FPREM1")>;
637
638// FRNDINT.
639def WriteFRNDINT : SchedWriteRes<[]> {
640 let Latency = 11;
641 let NumMicroOps = 17;
642}
643def : InstRW<[WriteFRNDINT], (instregex "FRNDINT")>;
644
645//-- Math instructions --//
646
647// FSCALE.
648def WriteFSCALE : SchedWriteRes<[]> {
649 let Latency = 75; // 49-125
650 let NumMicroOps = 50; // 25-75
651}
652def : InstRW<[WriteFSCALE], (instregex "FSCALE")>;
653
654// FXTRACT.
655def WriteFXTRACT : SchedWriteRes<[]> {
656 let Latency = 15;
657 let NumMicroOps = 17;
658}
659def : InstRW<[WriteFXTRACT], (instregex "FXTRACT")>;
660
661//-- Other instructions --//
662
663// FNOP.
664def : InstRW<[WriteP01], (instregex "FNOP")>;
665
666// WAIT.
667def : InstRW<[Write2P01], (instregex "WAIT")>;
668
669// FNCLEX.
670def : InstRW<[Write5P0156], (instregex "FNCLEX")>;
671
672// FNINIT.
673def WriteFNINIT : SchedWriteRes<[]> {
674 let NumMicroOps = 26;
675}
676def : InstRW<[WriteFNINIT], (instregex "FNINIT")>;
677
Andrew V. Tischenko8cb1d092017-06-08 16:44:13 +0000678////////////////////////////////////////////////////////////////////////////////
679// Horizontal add/sub instructions.
680////////////////////////////////////////////////////////////////////////////////
681
682// HADD, HSUB PS/PD
683// x,x / v,v,v.
684def : WriteRes<WriteFHAdd, [HWPort1, HWPort5]> {
685 let Latency = 5;
686 let NumMicroOps = 3;
687 let ResourceCycles = [1, 2];
688}
689
690// x,m / v,v,m.
691def : WriteRes<WriteFHAddLd, [HWPort1, HWPort5, HWPort23]> {
692 let Latency = 9;
693 let NumMicroOps = 4;
694 let ResourceCycles = [1, 2, 1];
695}
696
697// PHADD|PHSUB (S) W/D.
698// v <- v,v.
699def : WriteRes<WritePHAdd, [HWPort1, HWPort5]> {
700 let Latency = 3;
701 let NumMicroOps = 3;
702 let ResourceCycles = [1, 2];
703}
704// v <- v,m.
705def : WriteRes<WritePHAddLd, [HWPort1, HWPort5, HWPort23]> {
706 let Latency = 6;
707 let NumMicroOps = 3;
708 let ResourceCycles = [1, 2, 1];
709}
710
Michael Zuckermanf6684002017-06-28 11:23:31 +0000711//=== Floating Point XMM and YMM Instructions ===//
Gadi Haber13759a72017-06-27 15:05:13 +0000712
Gadi Haberd76f7b82017-08-28 10:04:16 +0000713// Remaining instrs.
Michael Zuckermanf6684002017-06-28 11:23:31 +0000714
Gadi Haberd76f7b82017-08-28 10:04:16 +0000715def HWWriteResGroup0 : SchedWriteRes<[HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +0000716 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000717 let NumMicroOps = 1;
718 let ResourceCycles = [1];
719}
720def: InstRW<[HWWriteResGroup0], (instregex "LDDQUrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000721def: InstRW<[HWWriteResGroup0], (instregex "MOVAPDrm")>;
722def: InstRW<[HWWriteResGroup0], (instregex "MOVAPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000723def: InstRW<[HWWriteResGroup0], (instregex "MOVDQArm")>;
724def: InstRW<[HWWriteResGroup0], (instregex "MOVDQUrm")>;
725def: InstRW<[HWWriteResGroup0], (instregex "MOVNTDQArm")>;
726def: InstRW<[HWWriteResGroup0], (instregex "MOVSHDUPrm")>;
727def: InstRW<[HWWriteResGroup0], (instregex "MOVSLDUPrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000728def: InstRW<[HWWriteResGroup0], (instregex "MOVUPDrm")>;
729def: InstRW<[HWWriteResGroup0], (instregex "MOVUPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000730def: InstRW<[HWWriteResGroup0], (instregex "VBROADCASTSSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000731def: InstRW<[HWWriteResGroup0], (instregex "VLDDQUrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000732def: InstRW<[HWWriteResGroup0], (instregex "VMOVAPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000733def: InstRW<[HWWriteResGroup0], (instregex "VMOVAPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000734def: InstRW<[HWWriteResGroup0], (instregex "VMOVDQArm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000735def: InstRW<[HWWriteResGroup0], (instregex "VMOVDQUrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000736def: InstRW<[HWWriteResGroup0], (instregex "VMOVNTDQArm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000737def: InstRW<[HWWriteResGroup0], (instregex "VMOVSHDUPrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000738def: InstRW<[HWWriteResGroup0], (instregex "VMOVSLDUPrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000739def: InstRW<[HWWriteResGroup0], (instregex "VMOVUPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000740def: InstRW<[HWWriteResGroup0], (instregex "VMOVUPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000741def: InstRW<[HWWriteResGroup0], (instregex "VPBROADCASTDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000742def: InstRW<[HWWriteResGroup0], (instregex "VPBROADCASTQrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000743def: InstRW<[HWWriteResGroup0], (instregex "ROUNDPDr")>;
744def: InstRW<[HWWriteResGroup0], (instregex "ROUNDPSr")>;
745def: InstRW<[HWWriteResGroup0], (instregex "ROUNDSDr")>;
746def: InstRW<[HWWriteResGroup0], (instregex "ROUNDSSr")>;
747def: InstRW<[HWWriteResGroup0], (instregex "VROUNDPDr")>;
748def: InstRW<[HWWriteResGroup0], (instregex "VROUNDPSr")>;
749def: InstRW<[HWWriteResGroup0], (instregex "VROUNDSDr")>;
750def: InstRW<[HWWriteResGroup0], (instregex "VROUNDSSr")>;
751def: InstRW<[HWWriteResGroup0], (instregex "VROUNDYPDr")>;
752def: InstRW<[HWWriteResGroup0], (instregex "VROUNDYPSr")>;
753
754def HWWriteResGroup0_1 : SchedWriteRes<[HWPort23]> {
755 let Latency = 7;
756 let NumMicroOps = 1;
757 let ResourceCycles = [1];
758}
759def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F32m")>;
760def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F64m")>;
761def: InstRW<[HWWriteResGroup0_1], (instregex "LD_F80m")>;
762def: InstRW<[HWWriteResGroup0_1], (instregex "VBROADCASTF128")>;
763def: InstRW<[HWWriteResGroup0_1], (instregex "VBROADCASTI128")>;
764def: InstRW<[HWWriteResGroup0_1], (instregex "VBROADCASTSDYrm")>;
765def: InstRW<[HWWriteResGroup0_1], (instregex "VBROADCASTSSYrm")>;
766def: InstRW<[HWWriteResGroup0_1], (instregex "VLDDQUYrm")>;
767def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVAPDYrm")>;
768def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVAPSYrm")>;
769def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVDDUPYrm")>;
770def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVDQAYrm")>;
771def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVDQUYrm")>;
772def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVNTDQAYrm")>;
773def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVSHDUPYrm")>;
774def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVSLDUPYrm")>;
775def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVUPDYrm")>;
776def: InstRW<[HWWriteResGroup0_1], (instregex "VMOVUPSYrm")>;
777def: InstRW<[HWWriteResGroup0_1], (instregex "VPBROADCASTDYrm")>;
778def: InstRW<[HWWriteResGroup0_1], (instregex "VPBROADCASTQYrm")>;
779
780def HWWriteResGroup0_2 : SchedWriteRes<[HWPort23]> {
781 let Latency = 5;
782 let NumMicroOps = 1;
783 let ResourceCycles = [1];
784}
785def: InstRW<[HWWriteResGroup0_2], (instregex "MMX_MOVD64from64rm")>;
786def: InstRW<[HWWriteResGroup0_2], (instregex "MMX_MOVD64rm")>;
787def: InstRW<[HWWriteResGroup0_2], (instregex "MMX_MOVD64to64rm")>;
788def: InstRW<[HWWriteResGroup0_2], (instregex "MMX_MOVQ64rm")>;
789def: InstRW<[HWWriteResGroup0_2], (instregex "MOV(16|32|64)rm")>;
790def: InstRW<[HWWriteResGroup0_2], (instregex "MOV64toPQIrm")>;
791def: InstRW<[HWWriteResGroup0_2], (instregex "MOV8rm")>;
792def: InstRW<[HWWriteResGroup0_2], (instregex "MOVDDUPrm")>;
793def: InstRW<[HWWriteResGroup0_2], (instregex "MOVDI2PDIrm")>;
Craig Topper90c9c152017-12-10 09:14:44 +0000794def: InstRW<[HWWriteResGroup0_2], (instregex "MOVQI2PQIrm")>;
795def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSDrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +0000796def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSSrm")>;
797def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm16")>;
798def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm32")>;
799def: InstRW<[HWWriteResGroup0_2], (instregex "MOVSX(16|32|64)rm8")>;
800def: InstRW<[HWWriteResGroup0_2], (instregex "MOVZX(16|32|64)rm16")>;
801def: InstRW<[HWWriteResGroup0_2], (instregex "MOVZX(16|32|64)rm8")>;
802def: InstRW<[HWWriteResGroup0_2], (instregex "PREFETCHNTA")>;
803def: InstRW<[HWWriteResGroup0_2], (instregex "PREFETCHT0")>;
804def: InstRW<[HWWriteResGroup0_2], (instregex "PREFETCHT1")>;
805def: InstRW<[HWWriteResGroup0_2], (instregex "PREFETCHT2")>;
806def: InstRW<[HWWriteResGroup0_2], (instregex "VMOV64toPQIrm")>;
807def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVDDUPrm")>;
808def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVDI2PDIrm")>;
809def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVQI2PQIrm")>;
810def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVSDrm")>;
811def: InstRW<[HWWriteResGroup0_2], (instregex "VMOVSSrm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000812
Gadi Haberd76f7b82017-08-28 10:04:16 +0000813def HWWriteResGroup1 : SchedWriteRes<[HWPort4,HWPort237]> {
814 let Latency = 1;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000815 let NumMicroOps = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000816 let ResourceCycles = [1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +0000817}
Gadi Haberd76f7b82017-08-28 10:04:16 +0000818def: InstRW<[HWWriteResGroup1], (instregex "FBSTPm")>;
819def: InstRW<[HWWriteResGroup1], (instregex "MMX_MOVD64from64rm")>;
820def: InstRW<[HWWriteResGroup1], (instregex "MMX_MOVD64mr")>;
821def: InstRW<[HWWriteResGroup1], (instregex "MMX_MOVNTQmr")>;
822def: InstRW<[HWWriteResGroup1], (instregex "MMX_MOVQ64mr")>;
823def: InstRW<[HWWriteResGroup1], (instregex "MOV(16|32|64)mr")>;
824def: InstRW<[HWWriteResGroup1], (instregex "MOV8mi")>;
825def: InstRW<[HWWriteResGroup1], (instregex "MOV8mr")>;
826def: InstRW<[HWWriteResGroup1], (instregex "MOVAPDmr")>;
827def: InstRW<[HWWriteResGroup1], (instregex "MOVAPSmr")>;
828def: InstRW<[HWWriteResGroup1], (instregex "MOVDQAmr")>;
829def: InstRW<[HWWriteResGroup1], (instregex "MOVDQUmr")>;
830def: InstRW<[HWWriteResGroup1], (instregex "MOVHPDmr")>;
831def: InstRW<[HWWriteResGroup1], (instregex "MOVHPSmr")>;
832def: InstRW<[HWWriteResGroup1], (instregex "MOVLPDmr")>;
833def: InstRW<[HWWriteResGroup1], (instregex "MOVLPSmr")>;
834def: InstRW<[HWWriteResGroup1], (instregex "MOVNTDQmr")>;
835def: InstRW<[HWWriteResGroup1], (instregex "MOVNTI_64mr")>;
836def: InstRW<[HWWriteResGroup1], (instregex "MOVNTImr")>;
837def: InstRW<[HWWriteResGroup1], (instregex "MOVNTPDmr")>;
838def: InstRW<[HWWriteResGroup1], (instregex "MOVNTPSmr")>;
839def: InstRW<[HWWriteResGroup1], (instregex "MOVPDI2DImr")>;
840def: InstRW<[HWWriteResGroup1], (instregex "MOVPQI2QImr")>;
841def: InstRW<[HWWriteResGroup1], (instregex "MOVPQIto64mr")>;
Craig Topper90c9c152017-12-10 09:14:44 +0000842def: InstRW<[HWWriteResGroup1], (instregex "MOVSDmr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000843def: InstRW<[HWWriteResGroup1], (instregex "MOVSSmr")>;
844def: InstRW<[HWWriteResGroup1], (instregex "MOVUPDmr")>;
845def: InstRW<[HWWriteResGroup1], (instregex "MOVUPSmr")>;
846def: InstRW<[HWWriteResGroup1], (instregex "ST_FP32m")>;
847def: InstRW<[HWWriteResGroup1], (instregex "ST_FP64m")>;
848def: InstRW<[HWWriteResGroup1], (instregex "ST_FP80m")>;
849def: InstRW<[HWWriteResGroup1], (instregex "VEXTRACTF128mr")>;
850def: InstRW<[HWWriteResGroup1], (instregex "VEXTRACTI128mr")>;
851def: InstRW<[HWWriteResGroup1], (instregex "VMOVAPDYmr")>;
852def: InstRW<[HWWriteResGroup1], (instregex "VMOVAPDmr")>;
853def: InstRW<[HWWriteResGroup1], (instregex "VMOVAPSYmr")>;
854def: InstRW<[HWWriteResGroup1], (instregex "VMOVAPSmr")>;
855def: InstRW<[HWWriteResGroup1], (instregex "VMOVDQAYmr")>;
856def: InstRW<[HWWriteResGroup1], (instregex "VMOVDQAmr")>;
857def: InstRW<[HWWriteResGroup1], (instregex "VMOVDQUYmr")>;
858def: InstRW<[HWWriteResGroup1], (instregex "VMOVDQUmr")>;
859def: InstRW<[HWWriteResGroup1], (instregex "VMOVHPDmr")>;
860def: InstRW<[HWWriteResGroup1], (instregex "VMOVHPSmr")>;
861def: InstRW<[HWWriteResGroup1], (instregex "VMOVLPDmr")>;
862def: InstRW<[HWWriteResGroup1], (instregex "VMOVLPSmr")>;
863def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTDQYmr")>;
864def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTDQmr")>;
865def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTPDYmr")>;
866def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTPDmr")>;
867def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTPSYmr")>;
868def: InstRW<[HWWriteResGroup1], (instregex "VMOVNTPSmr")>;
869def: InstRW<[HWWriteResGroup1], (instregex "VMOVPDI2DImr")>;
870def: InstRW<[HWWriteResGroup1], (instregex "VMOVPQI2QImr")>;
871def: InstRW<[HWWriteResGroup1], (instregex "VMOVPQIto64mr")>;
872def: InstRW<[HWWriteResGroup1], (instregex "VMOVSDmr")>;
873def: InstRW<[HWWriteResGroup1], (instregex "VMOVSSmr")>;
874def: InstRW<[HWWriteResGroup1], (instregex "VMOVUPDYmr")>;
875def: InstRW<[HWWriteResGroup1], (instregex "VMOVUPDmr")>;
876def: InstRW<[HWWriteResGroup1], (instregex "VMOVUPSYmr")>;
877def: InstRW<[HWWriteResGroup1], (instregex "VMOVUPSmr")>;
878def: InstRW<[HWWriteResGroup1], (instregex "VMPTRSTm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +0000879
Gadi Haberd76f7b82017-08-28 10:04:16 +0000880def HWWriteResGroup2 : SchedWriteRes<[HWPort0]> {
881 let Latency = 1;
882 let NumMicroOps = 1;
883 let ResourceCycles = [1];
884}
885def: InstRW<[HWWriteResGroup2], (instregex "MMX_MOVD64from64rr")>;
886def: InstRW<[HWWriteResGroup2], (instregex "MMX_MOVD64grr")>;
887def: InstRW<[HWWriteResGroup2], (instregex "MMX_PMOVMSKBrr")>;
888def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLDri")>;
889def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLDrr")>;
890def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLQri")>;
891def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLQrr")>;
892def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLWri")>;
893def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSLLWrr")>;
894def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRADri")>;
895def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRADrr")>;
896def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRAWri")>;
897def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRAWrr")>;
898def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLDri")>;
899def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLDrr")>;
900def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLQri")>;
901def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLQrr")>;
902def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLWri")>;
903def: InstRW<[HWWriteResGroup2], (instregex "MMX_PSRLWrr")>;
904def: InstRW<[HWWriteResGroup2], (instregex "MOVPDI2DIrr")>;
905def: InstRW<[HWWriteResGroup2], (instregex "MOVPQIto64rr")>;
906def: InstRW<[HWWriteResGroup2], (instregex "PSLLDri")>;
907def: InstRW<[HWWriteResGroup2], (instregex "PSLLQri")>;
908def: InstRW<[HWWriteResGroup2], (instregex "PSLLWri")>;
909def: InstRW<[HWWriteResGroup2], (instregex "PSRADri")>;
910def: InstRW<[HWWriteResGroup2], (instregex "PSRAWri")>;
911def: InstRW<[HWWriteResGroup2], (instregex "PSRLDri")>;
912def: InstRW<[HWWriteResGroup2], (instregex "PSRLQri")>;
913def: InstRW<[HWWriteResGroup2], (instregex "PSRLWri")>;
914def: InstRW<[HWWriteResGroup2], (instregex "VMOVPDI2DIrr")>;
915def: InstRW<[HWWriteResGroup2], (instregex "VMOVPQIto64rr")>;
916def: InstRW<[HWWriteResGroup2], (instregex "VPSLLDYri")>;
917def: InstRW<[HWWriteResGroup2], (instregex "VPSLLDri")>;
918def: InstRW<[HWWriteResGroup2], (instregex "VPSLLQYri")>;
919def: InstRW<[HWWriteResGroup2], (instregex "VPSLLQri")>;
920def: InstRW<[HWWriteResGroup2], (instregex "VPSLLVQYrr")>;
921def: InstRW<[HWWriteResGroup2], (instregex "VPSLLVQrr")>;
922def: InstRW<[HWWriteResGroup2], (instregex "VPSLLWYri")>;
923def: InstRW<[HWWriteResGroup2], (instregex "VPSLLWri")>;
924def: InstRW<[HWWriteResGroup2], (instregex "VPSRADYri")>;
925def: InstRW<[HWWriteResGroup2], (instregex "VPSRADri")>;
926def: InstRW<[HWWriteResGroup2], (instregex "VPSRAWYri")>;
927def: InstRW<[HWWriteResGroup2], (instregex "VPSRAWri")>;
928def: InstRW<[HWWriteResGroup2], (instregex "VPSRLDYri")>;
929def: InstRW<[HWWriteResGroup2], (instregex "VPSRLDri")>;
930def: InstRW<[HWWriteResGroup2], (instregex "VPSRLQYri")>;
931def: InstRW<[HWWriteResGroup2], (instregex "VPSRLQri")>;
932def: InstRW<[HWWriteResGroup2], (instregex "VPSRLVQYrr")>;
933def: InstRW<[HWWriteResGroup2], (instregex "VPSRLVQrr")>;
934def: InstRW<[HWWriteResGroup2], (instregex "VPSRLWYri")>;
935def: InstRW<[HWWriteResGroup2], (instregex "VPSRLWri")>;
936def: InstRW<[HWWriteResGroup2], (instregex "VTESTPDYrr")>;
937def: InstRW<[HWWriteResGroup2], (instregex "VTESTPDrr")>;
938def: InstRW<[HWWriteResGroup2], (instregex "VTESTPSYrr")>;
939def: InstRW<[HWWriteResGroup2], (instregex "VTESTPSrr")>;
940
941def HWWriteResGroup3 : SchedWriteRes<[HWPort1]> {
942 let Latency = 1;
943 let NumMicroOps = 1;
944 let ResourceCycles = [1];
945}
946def: InstRW<[HWWriteResGroup3], (instregex "COMP_FST0r")>;
947def: InstRW<[HWWriteResGroup3], (instregex "COM_FST0r")>;
948def: InstRW<[HWWriteResGroup3], (instregex "MMX_MASKMOVQ64")>;
949def: InstRW<[HWWriteResGroup3], (instregex "MMX_MASKMOVQ64")>;
950def: InstRW<[HWWriteResGroup3], (instregex "UCOM_FPr")>;
951def: InstRW<[HWWriteResGroup3], (instregex "UCOM_Fr")>;
952def: InstRW<[HWWriteResGroup3], (instregex "VMASKMOVDQU")>;
953
954def HWWriteResGroup4 : SchedWriteRes<[HWPort5]> {
955 let Latency = 1;
956 let NumMicroOps = 1;
957 let ResourceCycles = [1];
958}
959def: InstRW<[HWWriteResGroup4], (instregex "ANDNPDrr")>;
960def: InstRW<[HWWriteResGroup4], (instregex "ANDNPSrr")>;
961def: InstRW<[HWWriteResGroup4], (instregex "ANDPDrr")>;
962def: InstRW<[HWWriteResGroup4], (instregex "ANDPSrr")>;
963def: InstRW<[HWWriteResGroup4], (instregex "INSERTPSrr")>;
964def: InstRW<[HWWriteResGroup4], (instregex "MMX_MOVD64rr")>;
965def: InstRW<[HWWriteResGroup4], (instregex "MMX_MOVD64to64rr")>;
966def: InstRW<[HWWriteResGroup4], (instregex "MMX_MOVQ2DQrr")>;
967def: InstRW<[HWWriteResGroup4], (instregex "MMX_PALIGNR64irr")>;
968def: InstRW<[HWWriteResGroup4], (instregex "MMX_PSHUFBrr64")>;
969def: InstRW<[HWWriteResGroup4], (instregex "MMX_PSHUFWri")>;
970def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKHBWirr")>;
971def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKHDQirr")>;
972def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKHWDirr")>;
973def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKLBWirr")>;
974def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKLDQirr")>;
975def: InstRW<[HWWriteResGroup4], (instregex "MMX_PUNPCKLWDirr")>;
976def: InstRW<[HWWriteResGroup4], (instregex "MOV64toPQIrr")>;
977def: InstRW<[HWWriteResGroup4], (instregex "MOVAPDrr")>;
978def: InstRW<[HWWriteResGroup4], (instregex "MOVAPSrr")>;
979def: InstRW<[HWWriteResGroup4], (instregex "MOVDDUPrr")>;
980def: InstRW<[HWWriteResGroup4], (instregex "MOVDI2PDIrr")>;
981def: InstRW<[HWWriteResGroup4], (instregex "MOVHLPSrr")>;
982def: InstRW<[HWWriteResGroup4], (instregex "MOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000983def: InstRW<[HWWriteResGroup4], (instregex "MOVSDrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000984def: InstRW<[HWWriteResGroup4], (instregex "MOVSHDUPrr")>;
985def: InstRW<[HWWriteResGroup4], (instregex "MOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000986def: InstRW<[HWWriteResGroup4], (instregex "MOVSSrr(_REV)?")>;
987def: InstRW<[HWWriteResGroup4], (instregex "MOVUPDrr(_REV)?")>;
988def: InstRW<[HWWriteResGroup4], (instregex "MOVUPSrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +0000989def: InstRW<[HWWriteResGroup4], (instregex "ORPDrr")>;
990def: InstRW<[HWWriteResGroup4], (instregex "ORPSrr")>;
991def: InstRW<[HWWriteResGroup4], (instregex "PACKSSDWrr")>;
992def: InstRW<[HWWriteResGroup4], (instregex "PACKSSWBrr")>;
993def: InstRW<[HWWriteResGroup4], (instregex "PACKUSDWrr")>;
994def: InstRW<[HWWriteResGroup4], (instregex "PACKUSWBrr")>;
995def: InstRW<[HWWriteResGroup4], (instregex "PALIGNRrri")>;
996def: InstRW<[HWWriteResGroup4], (instregex "PBLENDWrri")>;
997def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXBDrr")>;
998def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXBQrr")>;
999def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXBWrr")>;
1000def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXDQrr")>;
1001def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXWDrr")>;
1002def: InstRW<[HWWriteResGroup4], (instregex "PMOVSXWQrr")>;
1003def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXBDrr")>;
1004def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXBQrr")>;
1005def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXBWrr")>;
1006def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXDQrr")>;
1007def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXWDrr")>;
1008def: InstRW<[HWWriteResGroup4], (instregex "PMOVZXWQrr")>;
1009def: InstRW<[HWWriteResGroup4], (instregex "PSHUFBrr")>;
1010def: InstRW<[HWWriteResGroup4], (instregex "PSHUFDri")>;
1011def: InstRW<[HWWriteResGroup4], (instregex "PSHUFHWri")>;
1012def: InstRW<[HWWriteResGroup4], (instregex "PSHUFLWri")>;
1013def: InstRW<[HWWriteResGroup4], (instregex "PSLLDQri")>;
1014def: InstRW<[HWWriteResGroup4], (instregex "PSRLDQri")>;
1015def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKHBWrr")>;
1016def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKHDQrr")>;
1017def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKHQDQrr")>;
1018def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKHWDrr")>;
1019def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKLBWrr")>;
1020def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKLDQrr")>;
1021def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKLQDQrr")>;
1022def: InstRW<[HWWriteResGroup4], (instregex "PUNPCKLWDrr")>;
1023def: InstRW<[HWWriteResGroup4], (instregex "SHUFPDrri")>;
1024def: InstRW<[HWWriteResGroup4], (instregex "SHUFPSrri")>;
1025def: InstRW<[HWWriteResGroup4], (instregex "UNPCKHPDrr")>;
1026def: InstRW<[HWWriteResGroup4], (instregex "UNPCKHPSrr")>;
1027def: InstRW<[HWWriteResGroup4], (instregex "UNPCKLPDrr")>;
1028def: InstRW<[HWWriteResGroup4], (instregex "UNPCKLPSrr")>;
1029def: InstRW<[HWWriteResGroup4], (instregex "VANDNPDYrr")>;
1030def: InstRW<[HWWriteResGroup4], (instregex "VANDNPDrr")>;
1031def: InstRW<[HWWriteResGroup4], (instregex "VANDNPSYrr")>;
1032def: InstRW<[HWWriteResGroup4], (instregex "VANDNPSrr")>;
1033def: InstRW<[HWWriteResGroup4], (instregex "VANDPDYrr")>;
1034def: InstRW<[HWWriteResGroup4], (instregex "VANDPDrr")>;
1035def: InstRW<[HWWriteResGroup4], (instregex "VANDPSYrr")>;
1036def: InstRW<[HWWriteResGroup4], (instregex "VANDPSrr")>;
1037def: InstRW<[HWWriteResGroup4], (instregex "VBROADCASTSSrr")>;
1038def: InstRW<[HWWriteResGroup4], (instregex "VINSERTPSrr")>;
1039def: InstRW<[HWWriteResGroup4], (instregex "VMOV64toPQIrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001040def: InstRW<[HWWriteResGroup4], (instregex "VMOVAPDYrr(_REV)?")>;
1041def: InstRW<[HWWriteResGroup4], (instregex "VMOVAPDrr(_REV)?")>;
1042def: InstRW<[HWWriteResGroup4], (instregex "VMOVAPSYrr(_REV)?")>;
1043def: InstRW<[HWWriteResGroup4], (instregex "VMOVAPSrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001044def: InstRW<[HWWriteResGroup4], (instregex "VMOVDDUPYrr")>;
1045def: InstRW<[HWWriteResGroup4], (instregex "VMOVDDUPrr")>;
1046def: InstRW<[HWWriteResGroup4], (instregex "VMOVDI2PDIrr")>;
1047def: InstRW<[HWWriteResGroup4], (instregex "VMOVHLPSrr")>;
1048def: InstRW<[HWWriteResGroup4], (instregex "VMOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001049def: InstRW<[HWWriteResGroup4], (instregex "VMOVSDrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001050def: InstRW<[HWWriteResGroup4], (instregex "VMOVSHDUPYrr")>;
1051def: InstRW<[HWWriteResGroup4], (instregex "VMOVSHDUPrr")>;
1052def: InstRW<[HWWriteResGroup4], (instregex "VMOVSLDUPYrr")>;
1053def: InstRW<[HWWriteResGroup4], (instregex "VMOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001054def: InstRW<[HWWriteResGroup4], (instregex "VMOVSSrr(_REV)?")>;
1055def: InstRW<[HWWriteResGroup4], (instregex "VMOVUPDYrr(_REV)?")>;
1056def: InstRW<[HWWriteResGroup4], (instregex "VMOVUPDrr(_REV)?")>;
1057def: InstRW<[HWWriteResGroup4], (instregex "VMOVUPSYrr(_REV)?")>;
1058def: InstRW<[HWWriteResGroup4], (instregex "VMOVUPSrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001059def: InstRW<[HWWriteResGroup4], (instregex "VORPDYrr")>;
1060def: InstRW<[HWWriteResGroup4], (instregex "VORPDrr")>;
1061def: InstRW<[HWWriteResGroup4], (instregex "VORPSYrr")>;
1062def: InstRW<[HWWriteResGroup4], (instregex "VORPSrr")>;
1063def: InstRW<[HWWriteResGroup4], (instregex "VPACKSSDWYrr")>;
1064def: InstRW<[HWWriteResGroup4], (instregex "VPACKSSDWrr")>;
1065def: InstRW<[HWWriteResGroup4], (instregex "VPACKSSWBYrr")>;
1066def: InstRW<[HWWriteResGroup4], (instregex "VPACKSSWBrr")>;
1067def: InstRW<[HWWriteResGroup4], (instregex "VPACKUSDWYrr")>;
1068def: InstRW<[HWWriteResGroup4], (instregex "VPACKUSDWrr")>;
1069def: InstRW<[HWWriteResGroup4], (instregex "VPACKUSWBYrr")>;
1070def: InstRW<[HWWriteResGroup4], (instregex "VPACKUSWBrr")>;
1071def: InstRW<[HWWriteResGroup4], (instregex "VPALIGNRYrri")>;
1072def: InstRW<[HWWriteResGroup4], (instregex "VPALIGNRrri")>;
1073def: InstRW<[HWWriteResGroup4], (instregex "VPBLENDWYrri")>;
1074def: InstRW<[HWWriteResGroup4], (instregex "VPBLENDWrri")>;
1075def: InstRW<[HWWriteResGroup4], (instregex "VPBROADCASTDrr")>;
1076def: InstRW<[HWWriteResGroup4], (instregex "VPBROADCASTQrr")>;
1077def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPDYri")>;
1078def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPDYrr")>;
1079def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPDri")>;
1080def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPDrr")>;
1081def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPSYri")>;
1082def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPSYrr")>;
1083def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPSri")>;
1084def: InstRW<[HWWriteResGroup4], (instregex "VPERMILPSrr")>;
1085def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXBDrr")>;
1086def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXBQrr")>;
1087def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXBWrr")>;
1088def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXDQrr")>;
1089def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXWDrr")>;
1090def: InstRW<[HWWriteResGroup4], (instregex "VPMOVSXWQrr")>;
1091def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXBDrr")>;
1092def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXBQrr")>;
1093def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXBWrr")>;
1094def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXDQrr")>;
1095def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXWDrr")>;
1096def: InstRW<[HWWriteResGroup4], (instregex "VPMOVZXWQrr")>;
1097def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFBYrr")>;
1098def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFBrr")>;
1099def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFDYri")>;
1100def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFDri")>;
1101def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFHWYri")>;
1102def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFHWri")>;
1103def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFLWYri")>;
1104def: InstRW<[HWWriteResGroup4], (instregex "VPSHUFLWri")>;
1105def: InstRW<[HWWriteResGroup4], (instregex "VPSLLDQYri")>;
1106def: InstRW<[HWWriteResGroup4], (instregex "VPSLLDQri")>;
1107def: InstRW<[HWWriteResGroup4], (instregex "VPSRLDQYri")>;
1108def: InstRW<[HWWriteResGroup4], (instregex "VPSRLDQri")>;
1109def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHBWYrr")>;
1110def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHBWrr")>;
1111def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHDQYrr")>;
1112def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHDQrr")>;
1113def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHQDQYrr")>;
1114def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHQDQrr")>;
1115def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHWDYrr")>;
1116def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKHWDrr")>;
1117def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLBWYrr")>;
1118def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLBWrr")>;
1119def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLDQYrr")>;
1120def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLDQrr")>;
1121def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLQDQYrr")>;
1122def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLQDQrr")>;
1123def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLWDYrr")>;
1124def: InstRW<[HWWriteResGroup4], (instregex "VPUNPCKLWDrr")>;
1125def: InstRW<[HWWriteResGroup4], (instregex "VSHUFPDYrri")>;
1126def: InstRW<[HWWriteResGroup4], (instregex "VSHUFPDrri")>;
1127def: InstRW<[HWWriteResGroup4], (instregex "VSHUFPSYrri")>;
1128def: InstRW<[HWWriteResGroup4], (instregex "VSHUFPSrri")>;
1129def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKHPDYrr")>;
1130def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKHPDrr")>;
1131def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKHPSYrr")>;
1132def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKHPSrr")>;
1133def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKLPDYrr")>;
1134def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKLPDrr")>;
1135def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKLPSYrr")>;
1136def: InstRW<[HWWriteResGroup4], (instregex "VUNPCKLPSrr")>;
1137def: InstRW<[HWWriteResGroup4], (instregex "VXORPDYrr")>;
1138def: InstRW<[HWWriteResGroup4], (instregex "VXORPDrr")>;
1139def: InstRW<[HWWriteResGroup4], (instregex "VXORPSYrr")>;
1140def: InstRW<[HWWriteResGroup4], (instregex "VXORPSrr")>;
1141def: InstRW<[HWWriteResGroup4], (instregex "XORPDrr")>;
1142def: InstRW<[HWWriteResGroup4], (instregex "XORPSrr")>;
1143
1144def HWWriteResGroup5 : SchedWriteRes<[HWPort6]> {
1145 let Latency = 1;
1146 let NumMicroOps = 1;
1147 let ResourceCycles = [1];
1148}
1149def: InstRW<[HWWriteResGroup5], (instregex "JMP(16|32|64)r")>;
1150
1151def HWWriteResGroup6 : SchedWriteRes<[HWPort01]> {
1152 let Latency = 1;
1153 let NumMicroOps = 1;
1154 let ResourceCycles = [1];
1155}
1156def: InstRW<[HWWriteResGroup6], (instregex "FINCSTP")>;
1157def: InstRW<[HWWriteResGroup6], (instregex "FNOP")>;
1158
1159def HWWriteResGroup7 : SchedWriteRes<[HWPort06]> {
1160 let Latency = 1;
1161 let NumMicroOps = 1;
1162 let ResourceCycles = [1];
1163}
1164def: InstRW<[HWWriteResGroup7], (instregex "BT(16|32|64)ri8")>;
1165def: InstRW<[HWWriteResGroup7], (instregex "BT(16|32|64)rr")>;
1166def: InstRW<[HWWriteResGroup7], (instregex "BTC(16|32|64)ri8")>;
1167def: InstRW<[HWWriteResGroup7], (instregex "BTC(16|32|64)rr")>;
1168def: InstRW<[HWWriteResGroup7], (instregex "BTR(16|32|64)ri8")>;
1169def: InstRW<[HWWriteResGroup7], (instregex "BTR(16|32|64)rr")>;
1170def: InstRW<[HWWriteResGroup7], (instregex "BTS(16|32|64)ri8")>;
1171def: InstRW<[HWWriteResGroup7], (instregex "BTS(16|32|64)rr")>;
1172def: InstRW<[HWWriteResGroup7], (instregex "CDQ")>;
1173def: InstRW<[HWWriteResGroup7], (instregex "CQO")>;
1174def: InstRW<[HWWriteResGroup7], (instregex "JAE_1")>;
1175def: InstRW<[HWWriteResGroup7], (instregex "JAE_4")>;
1176def: InstRW<[HWWriteResGroup7], (instregex "JA_1")>;
1177def: InstRW<[HWWriteResGroup7], (instregex "JA_4")>;
1178def: InstRW<[HWWriteResGroup7], (instregex "JBE_1")>;
1179def: InstRW<[HWWriteResGroup7], (instregex "JBE_4")>;
1180def: InstRW<[HWWriteResGroup7], (instregex "JB_1")>;
1181def: InstRW<[HWWriteResGroup7], (instregex "JB_4")>;
1182def: InstRW<[HWWriteResGroup7], (instregex "JE_1")>;
1183def: InstRW<[HWWriteResGroup7], (instregex "JE_4")>;
1184def: InstRW<[HWWriteResGroup7], (instregex "JGE_1")>;
1185def: InstRW<[HWWriteResGroup7], (instregex "JGE_4")>;
1186def: InstRW<[HWWriteResGroup7], (instregex "JG_1")>;
1187def: InstRW<[HWWriteResGroup7], (instregex "JG_4")>;
1188def: InstRW<[HWWriteResGroup7], (instregex "JLE_1")>;
1189def: InstRW<[HWWriteResGroup7], (instregex "JLE_4")>;
1190def: InstRW<[HWWriteResGroup7], (instregex "JL_1")>;
1191def: InstRW<[HWWriteResGroup7], (instregex "JL_4")>;
1192def: InstRW<[HWWriteResGroup7], (instregex "JMP_1")>;
1193def: InstRW<[HWWriteResGroup7], (instregex "JMP_4")>;
1194def: InstRW<[HWWriteResGroup7], (instregex "JNE_1")>;
1195def: InstRW<[HWWriteResGroup7], (instregex "JNE_4")>;
1196def: InstRW<[HWWriteResGroup7], (instregex "JNO_1")>;
1197def: InstRW<[HWWriteResGroup7], (instregex "JNO_4")>;
1198def: InstRW<[HWWriteResGroup7], (instregex "JNP_1")>;
1199def: InstRW<[HWWriteResGroup7], (instregex "JNP_4")>;
1200def: InstRW<[HWWriteResGroup7], (instregex "JNS_1")>;
1201def: InstRW<[HWWriteResGroup7], (instregex "JNS_4")>;
1202def: InstRW<[HWWriteResGroup7], (instregex "JO_1")>;
1203def: InstRW<[HWWriteResGroup7], (instregex "JO_4")>;
1204def: InstRW<[HWWriteResGroup7], (instregex "JP_1")>;
1205def: InstRW<[HWWriteResGroup7], (instregex "JP_4")>;
1206def: InstRW<[HWWriteResGroup7], (instregex "JS_1")>;
1207def: InstRW<[HWWriteResGroup7], (instregex "JS_4")>;
1208def: InstRW<[HWWriteResGroup7], (instregex "RORX32ri")>;
1209def: InstRW<[HWWriteResGroup7], (instregex "RORX64ri")>;
1210def: InstRW<[HWWriteResGroup7], (instregex "SAR(16|32|64)r1")>;
1211def: InstRW<[HWWriteResGroup7], (instregex "SAR(16|32|64)ri")>;
1212def: InstRW<[HWWriteResGroup7], (instregex "SAR8r1")>;
1213def: InstRW<[HWWriteResGroup7], (instregex "SAR8ri")>;
1214def: InstRW<[HWWriteResGroup7], (instregex "SARX32rr")>;
1215def: InstRW<[HWWriteResGroup7], (instregex "SARX64rr")>;
1216def: InstRW<[HWWriteResGroup7], (instregex "SETAEr")>;
1217def: InstRW<[HWWriteResGroup7], (instregex "SETBr")>;
1218def: InstRW<[HWWriteResGroup7], (instregex "SETEr")>;
1219def: InstRW<[HWWriteResGroup7], (instregex "SETGEr")>;
1220def: InstRW<[HWWriteResGroup7], (instregex "SETGr")>;
1221def: InstRW<[HWWriteResGroup7], (instregex "SETLEr")>;
1222def: InstRW<[HWWriteResGroup7], (instregex "SETLr")>;
1223def: InstRW<[HWWriteResGroup7], (instregex "SETNEr")>;
1224def: InstRW<[HWWriteResGroup7], (instregex "SETNOr")>;
1225def: InstRW<[HWWriteResGroup7], (instregex "SETNPr")>;
1226def: InstRW<[HWWriteResGroup7], (instregex "SETNSr")>;
1227def: InstRW<[HWWriteResGroup7], (instregex "SETOr")>;
1228def: InstRW<[HWWriteResGroup7], (instregex "SETPr")>;
1229def: InstRW<[HWWriteResGroup7], (instregex "SETSr")>;
1230def: InstRW<[HWWriteResGroup7], (instregex "SHL(16|32|64)r1")>;
1231def: InstRW<[HWWriteResGroup7], (instregex "SHL(16|32|64)ri")>;
1232def: InstRW<[HWWriteResGroup7], (instregex "SHL8r1")>;
1233def: InstRW<[HWWriteResGroup7], (instregex "SHL8ri")>;
1234def: InstRW<[HWWriteResGroup7], (instregex "SHLX32rr")>;
1235def: InstRW<[HWWriteResGroup7], (instregex "SHLX64rr")>;
1236def: InstRW<[HWWriteResGroup7], (instregex "SHR(16|32|64)r1")>;
1237def: InstRW<[HWWriteResGroup7], (instregex "SHR(16|32|64)ri")>;
1238def: InstRW<[HWWriteResGroup7], (instregex "SHR8r1")>;
1239def: InstRW<[HWWriteResGroup7], (instregex "SHR8ri")>;
1240def: InstRW<[HWWriteResGroup7], (instregex "SHRX32rr")>;
1241def: InstRW<[HWWriteResGroup7], (instregex "SHRX64rr")>;
1242
1243def HWWriteResGroup8 : SchedWriteRes<[HWPort15]> {
1244 let Latency = 1;
1245 let NumMicroOps = 1;
1246 let ResourceCycles = [1];
1247}
1248def: InstRW<[HWWriteResGroup8], (instregex "ANDN32rr")>;
1249def: InstRW<[HWWriteResGroup8], (instregex "ANDN64rr")>;
1250def: InstRW<[HWWriteResGroup8], (instregex "BLSI32rr")>;
1251def: InstRW<[HWWriteResGroup8], (instregex "BLSI64rr")>;
1252def: InstRW<[HWWriteResGroup8], (instregex "BLSMSK32rr")>;
1253def: InstRW<[HWWriteResGroup8], (instregex "BLSMSK64rr")>;
1254def: InstRW<[HWWriteResGroup8], (instregex "BLSR32rr")>;
1255def: InstRW<[HWWriteResGroup8], (instregex "BLSR64rr")>;
1256def: InstRW<[HWWriteResGroup8], (instregex "BZHI32rr")>;
1257def: InstRW<[HWWriteResGroup8], (instregex "BZHI64rr")>;
Craig Topper28e55382017-12-10 09:14:42 +00001258def: InstRW<[HWWriteResGroup8], (instregex "LEA(16|32|64)(_32)?r")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001259def: InstRW<[HWWriteResGroup8], (instregex "MMX_PABSBrr64")>;
1260def: InstRW<[HWWriteResGroup8], (instregex "MMX_PABSDrr64")>;
1261def: InstRW<[HWWriteResGroup8], (instregex "MMX_PABSWrr64")>;
1262def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDBirr")>;
1263def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDDirr")>;
1264def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDQirr")>;
1265def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDSBirr")>;
1266def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDSWirr")>;
1267def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDUSBirr")>;
1268def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDUSWirr")>;
1269def: InstRW<[HWWriteResGroup8], (instregex "MMX_PADDWirr")>;
1270def: InstRW<[HWWriteResGroup8], (instregex "MMX_PAVGBirr")>;
1271def: InstRW<[HWWriteResGroup8], (instregex "MMX_PAVGWirr")>;
1272def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPEQBirr")>;
1273def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPEQDirr")>;
1274def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPEQWirr")>;
1275def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPGTBirr")>;
1276def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPGTDirr")>;
1277def: InstRW<[HWWriteResGroup8], (instregex "MMX_PCMPGTWirr")>;
1278def: InstRW<[HWWriteResGroup8], (instregex "MMX_PMAXSWirr")>;
1279def: InstRW<[HWWriteResGroup8], (instregex "MMX_PMAXUBirr")>;
1280def: InstRW<[HWWriteResGroup8], (instregex "MMX_PMINSWirr")>;
1281def: InstRW<[HWWriteResGroup8], (instregex "MMX_PMINUBirr")>;
1282def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSIGNBrr64")>;
1283def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSIGNDrr64")>;
1284def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSIGNWrr64")>;
1285def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBBirr")>;
1286def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBDirr")>;
1287def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBQirr")>;
1288def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBSBirr")>;
1289def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBSWirr")>;
1290def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBUSBirr")>;
1291def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBUSWirr")>;
1292def: InstRW<[HWWriteResGroup8], (instregex "MMX_PSUBWirr")>;
1293def: InstRW<[HWWriteResGroup8], (instregex "PABSBrr")>;
1294def: InstRW<[HWWriteResGroup8], (instregex "PABSDrr")>;
1295def: InstRW<[HWWriteResGroup8], (instregex "PABSWrr")>;
1296def: InstRW<[HWWriteResGroup8], (instregex "PADDBrr")>;
1297def: InstRW<[HWWriteResGroup8], (instregex "PADDDrr")>;
1298def: InstRW<[HWWriteResGroup8], (instregex "PADDQrr")>;
1299def: InstRW<[HWWriteResGroup8], (instregex "PADDSBrr")>;
1300def: InstRW<[HWWriteResGroup8], (instregex "PADDSWrr")>;
1301def: InstRW<[HWWriteResGroup8], (instregex "PADDUSBrr")>;
1302def: InstRW<[HWWriteResGroup8], (instregex "PADDUSWrr")>;
1303def: InstRW<[HWWriteResGroup8], (instregex "PADDWrr")>;
1304def: InstRW<[HWWriteResGroup8], (instregex "PAVGBrr")>;
1305def: InstRW<[HWWriteResGroup8], (instregex "PAVGWrr")>;
1306def: InstRW<[HWWriteResGroup8], (instregex "PCMPEQBrr")>;
1307def: InstRW<[HWWriteResGroup8], (instregex "PCMPEQDrr")>;
1308def: InstRW<[HWWriteResGroup8], (instregex "PCMPEQQrr")>;
1309def: InstRW<[HWWriteResGroup8], (instregex "PCMPEQWrr")>;
1310def: InstRW<[HWWriteResGroup8], (instregex "PCMPGTBrr")>;
1311def: InstRW<[HWWriteResGroup8], (instregex "PCMPGTDrr")>;
1312def: InstRW<[HWWriteResGroup8], (instregex "PCMPGTWrr")>;
1313def: InstRW<[HWWriteResGroup8], (instregex "PMAXSBrr")>;
1314def: InstRW<[HWWriteResGroup8], (instregex "PMAXSDrr")>;
1315def: InstRW<[HWWriteResGroup8], (instregex "PMAXSWrr")>;
1316def: InstRW<[HWWriteResGroup8], (instregex "PMAXUBrr")>;
1317def: InstRW<[HWWriteResGroup8], (instregex "PMAXUDrr")>;
1318def: InstRW<[HWWriteResGroup8], (instregex "PMAXUWrr")>;
1319def: InstRW<[HWWriteResGroup8], (instregex "PMINSBrr")>;
1320def: InstRW<[HWWriteResGroup8], (instregex "PMINSDrr")>;
1321def: InstRW<[HWWriteResGroup8], (instregex "PMINSWrr")>;
1322def: InstRW<[HWWriteResGroup8], (instregex "PMINUBrr")>;
1323def: InstRW<[HWWriteResGroup8], (instregex "PMINUDrr")>;
1324def: InstRW<[HWWriteResGroup8], (instregex "PMINUWrr")>;
1325def: InstRW<[HWWriteResGroup8], (instregex "PSIGNBrr128")>;
1326def: InstRW<[HWWriteResGroup8], (instregex "PSIGNDrr128")>;
1327def: InstRW<[HWWriteResGroup8], (instregex "PSIGNWrr128")>;
1328def: InstRW<[HWWriteResGroup8], (instregex "PSUBBrr")>;
1329def: InstRW<[HWWriteResGroup8], (instregex "PSUBDrr")>;
1330def: InstRW<[HWWriteResGroup8], (instregex "PSUBQrr")>;
1331def: InstRW<[HWWriteResGroup8], (instregex "PSUBSBrr")>;
1332def: InstRW<[HWWriteResGroup8], (instregex "PSUBSWrr")>;
1333def: InstRW<[HWWriteResGroup8], (instregex "PSUBUSBrr")>;
1334def: InstRW<[HWWriteResGroup8], (instregex "PSUBUSWrr")>;
1335def: InstRW<[HWWriteResGroup8], (instregex "PSUBWrr")>;
1336def: InstRW<[HWWriteResGroup8], (instregex "VPABSBYrr")>;
1337def: InstRW<[HWWriteResGroup8], (instregex "VPABSBrr")>;
1338def: InstRW<[HWWriteResGroup8], (instregex "VPABSDYrr")>;
1339def: InstRW<[HWWriteResGroup8], (instregex "VPABSDrr")>;
1340def: InstRW<[HWWriteResGroup8], (instregex "VPABSWYrr")>;
1341def: InstRW<[HWWriteResGroup8], (instregex "VPABSWrr")>;
1342def: InstRW<[HWWriteResGroup8], (instregex "VPADDBYrr")>;
1343def: InstRW<[HWWriteResGroup8], (instregex "VPADDBrr")>;
1344def: InstRW<[HWWriteResGroup8], (instregex "VPADDDYrr")>;
1345def: InstRW<[HWWriteResGroup8], (instregex "VPADDDrr")>;
1346def: InstRW<[HWWriteResGroup8], (instregex "VPADDQYrr")>;
1347def: InstRW<[HWWriteResGroup8], (instregex "VPADDQrr")>;
1348def: InstRW<[HWWriteResGroup8], (instregex "VPADDSBYrr")>;
1349def: InstRW<[HWWriteResGroup8], (instregex "VPADDSBrr")>;
1350def: InstRW<[HWWriteResGroup8], (instregex "VPADDSWYrr")>;
1351def: InstRW<[HWWriteResGroup8], (instregex "VPADDSWrr")>;
1352def: InstRW<[HWWriteResGroup8], (instregex "VPADDUSBYrr")>;
1353def: InstRW<[HWWriteResGroup8], (instregex "VPADDUSBrr")>;
1354def: InstRW<[HWWriteResGroup8], (instregex "VPADDUSWYrr")>;
1355def: InstRW<[HWWriteResGroup8], (instregex "VPADDUSWrr")>;
1356def: InstRW<[HWWriteResGroup8], (instregex "VPADDWYrr")>;
1357def: InstRW<[HWWriteResGroup8], (instregex "VPADDWrr")>;
1358def: InstRW<[HWWriteResGroup8], (instregex "VPAVGBYrr")>;
1359def: InstRW<[HWWriteResGroup8], (instregex "VPAVGBrr")>;
1360def: InstRW<[HWWriteResGroup8], (instregex "VPAVGWYrr")>;
1361def: InstRW<[HWWriteResGroup8], (instregex "VPAVGWrr")>;
1362def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQBYrr")>;
1363def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQBrr")>;
1364def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQDYrr")>;
1365def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQDrr")>;
1366def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQQYrr")>;
1367def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQQrr")>;
1368def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQWYrr")>;
1369def: InstRW<[HWWriteResGroup8], (instregex "VPCMPEQWrr")>;
1370def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTBYrr")>;
1371def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTBrr")>;
1372def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTDYrr")>;
1373def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTDrr")>;
1374def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTWYrr")>;
1375def: InstRW<[HWWriteResGroup8], (instregex "VPCMPGTWrr")>;
1376def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSBYrr")>;
1377def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSBrr")>;
1378def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSDYrr")>;
1379def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSDrr")>;
1380def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSWYrr")>;
1381def: InstRW<[HWWriteResGroup8], (instregex "VPMAXSWrr")>;
1382def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUBYrr")>;
1383def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUBrr")>;
1384def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUDYrr")>;
1385def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUDrr")>;
1386def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUWYrr")>;
1387def: InstRW<[HWWriteResGroup8], (instregex "VPMAXUWrr")>;
1388def: InstRW<[HWWriteResGroup8], (instregex "VPMINSBYrr")>;
1389def: InstRW<[HWWriteResGroup8], (instregex "VPMINSBrr")>;
1390def: InstRW<[HWWriteResGroup8], (instregex "VPMINSDYrr")>;
1391def: InstRW<[HWWriteResGroup8], (instregex "VPMINSDrr")>;
1392def: InstRW<[HWWriteResGroup8], (instregex "VPMINSWYrr")>;
1393def: InstRW<[HWWriteResGroup8], (instregex "VPMINSWrr")>;
1394def: InstRW<[HWWriteResGroup8], (instregex "VPMINUBYrr")>;
1395def: InstRW<[HWWriteResGroup8], (instregex "VPMINUBrr")>;
1396def: InstRW<[HWWriteResGroup8], (instregex "VPMINUDYrr")>;
1397def: InstRW<[HWWriteResGroup8], (instregex "VPMINUDrr")>;
1398def: InstRW<[HWWriteResGroup8], (instregex "VPMINUWYrr")>;
1399def: InstRW<[HWWriteResGroup8], (instregex "VPMINUWrr")>;
1400def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNBYrr256")>;
1401def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNBrr128")>;
1402def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNDYrr256")>;
1403def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNDrr128")>;
1404def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNWYrr256")>;
1405def: InstRW<[HWWriteResGroup8], (instregex "VPSIGNWrr128")>;
1406def: InstRW<[HWWriteResGroup8], (instregex "VPSUBBYrr")>;
1407def: InstRW<[HWWriteResGroup8], (instregex "VPSUBBrr")>;
1408def: InstRW<[HWWriteResGroup8], (instregex "VPSUBDYrr")>;
1409def: InstRW<[HWWriteResGroup8], (instregex "VPSUBDrr")>;
1410def: InstRW<[HWWriteResGroup8], (instregex "VPSUBQYrr")>;
1411def: InstRW<[HWWriteResGroup8], (instregex "VPSUBQrr")>;
1412def: InstRW<[HWWriteResGroup8], (instregex "VPSUBSBYrr")>;
1413def: InstRW<[HWWriteResGroup8], (instregex "VPSUBSBrr")>;
1414def: InstRW<[HWWriteResGroup8], (instregex "VPSUBSWYrr")>;
1415def: InstRW<[HWWriteResGroup8], (instregex "VPSUBSWrr")>;
1416def: InstRW<[HWWriteResGroup8], (instregex "VPSUBUSBYrr")>;
1417def: InstRW<[HWWriteResGroup8], (instregex "VPSUBUSBrr")>;
1418def: InstRW<[HWWriteResGroup8], (instregex "VPSUBUSWYrr")>;
1419def: InstRW<[HWWriteResGroup8], (instregex "VPSUBUSWrr")>;
1420def: InstRW<[HWWriteResGroup8], (instregex "VPSUBWYrr")>;
1421def: InstRW<[HWWriteResGroup8], (instregex "VPSUBWrr")>;
1422
1423def HWWriteResGroup9 : SchedWriteRes<[HWPort015]> {
1424 let Latency = 1;
1425 let NumMicroOps = 1;
1426 let ResourceCycles = [1];
1427}
1428def: InstRW<[HWWriteResGroup9], (instregex "BLENDPDrri")>;
1429def: InstRW<[HWWriteResGroup9], (instregex "BLENDPSrri")>;
1430def: InstRW<[HWWriteResGroup9], (instregex "MMX_MOVD64from64rr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001431def: InstRW<[HWWriteResGroup9], (instregex "MMX_MOVQ64rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001432def: InstRW<[HWWriteResGroup9], (instregex "MMX_PANDNirr")>;
1433def: InstRW<[HWWriteResGroup9], (instregex "MMX_PANDirr")>;
1434def: InstRW<[HWWriteResGroup9], (instregex "MMX_PORirr")>;
1435def: InstRW<[HWWriteResGroup9], (instregex "MMX_PXORirr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001436def: InstRW<[HWWriteResGroup9], (instregex "MOVDQArr(_REV)?")>;
1437def: InstRW<[HWWriteResGroup9], (instregex "MOVDQUrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001438def: InstRW<[HWWriteResGroup9], (instregex "MOVPQI2QIrr")>;
1439def: InstRW<[HWWriteResGroup9], (instregex "PANDNrr")>;
1440def: InstRW<[HWWriteResGroup9], (instregex "PANDrr")>;
1441def: InstRW<[HWWriteResGroup9], (instregex "PORrr")>;
1442def: InstRW<[HWWriteResGroup9], (instregex "PXORrr")>;
1443def: InstRW<[HWWriteResGroup9], (instregex "VBLENDPDYrri")>;
1444def: InstRW<[HWWriteResGroup9], (instregex "VBLENDPDrri")>;
1445def: InstRW<[HWWriteResGroup9], (instregex "VBLENDPSYrri")>;
1446def: InstRW<[HWWriteResGroup9], (instregex "VBLENDPSrri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001447def: InstRW<[HWWriteResGroup9], (instregex "VMOVDQAYrr(_REV)?")>;
1448def: InstRW<[HWWriteResGroup9], (instregex "VMOVDQArr(_REV)?")>;
1449def: InstRW<[HWWriteResGroup9], (instregex "VMOVDQUYrr(_REV)?")>;
1450def: InstRW<[HWWriteResGroup9], (instregex "VMOVDQUrr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001451def: InstRW<[HWWriteResGroup9], (instregex "VMOVPQI2QIrr")>;
1452def: InstRW<[HWWriteResGroup9], (instregex "VMOVZPQILo2PQIrr")>;
1453def: InstRW<[HWWriteResGroup9], (instregex "VPANDNYrr")>;
1454def: InstRW<[HWWriteResGroup9], (instregex "VPANDNrr")>;
1455def: InstRW<[HWWriteResGroup9], (instregex "VPANDYrr")>;
1456def: InstRW<[HWWriteResGroup9], (instregex "VPANDrr")>;
1457def: InstRW<[HWWriteResGroup9], (instregex "VPBLENDDYrri")>;
1458def: InstRW<[HWWriteResGroup9], (instregex "VPBLENDDrri")>;
1459def: InstRW<[HWWriteResGroup9], (instregex "VPORYrr")>;
1460def: InstRW<[HWWriteResGroup9], (instregex "VPORrr")>;
1461def: InstRW<[HWWriteResGroup9], (instregex "VPXORYrr")>;
1462def: InstRW<[HWWriteResGroup9], (instregex "VPXORrr")>;
1463
1464def HWWriteResGroup10 : SchedWriteRes<[HWPort0156]> {
1465 let Latency = 1;
1466 let NumMicroOps = 1;
1467 let ResourceCycles = [1];
1468}
Craig Topper1a88c502017-12-10 09:14:39 +00001469def: InstRW<[HWWriteResGroup10], (instregex "ADD(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001470def: InstRW<[HWWriteResGroup10], (instregex "ADD(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001471def: InstRW<[HWWriteResGroup10], (instregex "ADD8i8")>;
1472def: InstRW<[HWWriteResGroup10], (instregex "ADD8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001473def: InstRW<[HWWriteResGroup10], (instregex "ADD8rr(_REV)?")>;
Craig Topper1a88c502017-12-10 09:14:39 +00001474def: InstRW<[HWWriteResGroup10], (instregex "AND(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001475def: InstRW<[HWWriteResGroup10], (instregex "AND(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001476def: InstRW<[HWWriteResGroup10], (instregex "AND8i8")>;
1477def: InstRW<[HWWriteResGroup10], (instregex "AND8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001478def: InstRW<[HWWriteResGroup10], (instregex "AND8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001479def: InstRW<[HWWriteResGroup10], (instregex "CBW")>;
1480def: InstRW<[HWWriteResGroup10], (instregex "CLC")>;
1481def: InstRW<[HWWriteResGroup10], (instregex "CMC")>;
Craig Topper1a88c502017-12-10 09:14:39 +00001482def: InstRW<[HWWriteResGroup10], (instregex "CMP(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001483def: InstRW<[HWWriteResGroup10], (instregex "CMP(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001484def: InstRW<[HWWriteResGroup10], (instregex "CMP8i8")>;
1485def: InstRW<[HWWriteResGroup10], (instregex "CMP8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001486def: InstRW<[HWWriteResGroup10], (instregex "CMP8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001487def: InstRW<[HWWriteResGroup10], (instregex "CWDE")>;
1488def: InstRW<[HWWriteResGroup10], (instregex "DEC(16|32|64)r")>;
1489def: InstRW<[HWWriteResGroup10], (instregex "DEC8r")>;
1490def: InstRW<[HWWriteResGroup10], (instregex "INC(16|32|64)r")>;
1491def: InstRW<[HWWriteResGroup10], (instregex "INC8r")>;
1492def: InstRW<[HWWriteResGroup10], (instregex "LAHF")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001493def: InstRW<[HWWriteResGroup10], (instregex "MOV(16|32|64)rr(_REV)?")>;
1494def: InstRW<[HWWriteResGroup10], (instregex "MOV8ri(_alt)?")>;
1495def: InstRW<[HWWriteResGroup10], (instregex "MOV8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001496def: InstRW<[HWWriteResGroup10], (instregex "MOVSX(16|32|64)rr16")>;
1497def: InstRW<[HWWriteResGroup10], (instregex "MOVSX(16|32|64)rr32")>;
1498def: InstRW<[HWWriteResGroup10], (instregex "MOVSX(16|32|64)rr8")>;
1499def: InstRW<[HWWriteResGroup10], (instregex "MOVZX(16|32|64)rr16")>;
1500def: InstRW<[HWWriteResGroup10], (instregex "MOVZX(16|32|64)rr8")>;
1501def: InstRW<[HWWriteResGroup10], (instregex "NEG(16|32|64)r")>;
1502def: InstRW<[HWWriteResGroup10], (instregex "NEG8r")>;
1503def: InstRW<[HWWriteResGroup10], (instregex "NOOP")>;
1504def: InstRW<[HWWriteResGroup10], (instregex "NOT(16|32|64)r")>;
1505def: InstRW<[HWWriteResGroup10], (instregex "NOT8r")>;
Craig Topper1a88c502017-12-10 09:14:39 +00001506def: InstRW<[HWWriteResGroup10], (instregex "OR(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001507def: InstRW<[HWWriteResGroup10], (instregex "OR(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001508def: InstRW<[HWWriteResGroup10], (instregex "OR8i8")>;
1509def: InstRW<[HWWriteResGroup10], (instregex "OR8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001510def: InstRW<[HWWriteResGroup10], (instregex "OR8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001511def: InstRW<[HWWriteResGroup10], (instregex "SAHF")>;
1512def: InstRW<[HWWriteResGroup10], (instregex "SGDT64m")>;
1513def: InstRW<[HWWriteResGroup10], (instregex "SIDT64m")>;
1514def: InstRW<[HWWriteResGroup10], (instregex "SLDT64m")>;
1515def: InstRW<[HWWriteResGroup10], (instregex "SMSW16m")>;
1516def: InstRW<[HWWriteResGroup10], (instregex "STC")>;
1517def: InstRW<[HWWriteResGroup10], (instregex "STRm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00001518def: InstRW<[HWWriteResGroup10], (instregex "SUB(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001519def: InstRW<[HWWriteResGroup10], (instregex "SUB(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001520def: InstRW<[HWWriteResGroup10], (instregex "SUB8i8")>;
1521def: InstRW<[HWWriteResGroup10], (instregex "SUB8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001522def: InstRW<[HWWriteResGroup10], (instregex "SUB8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001523def: InstRW<[HWWriteResGroup10], (instregex "SYSCALL")>;
1524def: InstRW<[HWWriteResGroup10], (instregex "TEST(16|32|64)rr")>;
1525def: InstRW<[HWWriteResGroup10], (instregex "TEST8i8")>;
1526def: InstRW<[HWWriteResGroup10], (instregex "TEST8ri")>;
1527def: InstRW<[HWWriteResGroup10], (instregex "TEST8rr")>;
1528def: InstRW<[HWWriteResGroup10], (instregex "XCHG(16|32|64)rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00001529def: InstRW<[HWWriteResGroup10], (instregex "XOR(16|32|64)ri")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001530def: InstRW<[HWWriteResGroup10], (instregex "XOR(16|32|64)rr")>;
1531def: InstRW<[HWWriteResGroup10], (instregex "XOR8i8")>;
1532def: InstRW<[HWWriteResGroup10], (instregex "XOR8ri")>;
1533def: InstRW<[HWWriteResGroup10], (instregex "XOR8rr")>;
1534
1535def HWWriteResGroup11 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001536 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001537 let NumMicroOps = 2;
1538 let ResourceCycles = [1,1];
1539}
1540def: InstRW<[HWWriteResGroup11], (instregex "CVTPS2PDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001541def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSLLDrm")>;
1542def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSLLQrm")>;
1543def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSLLWrm")>;
1544def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRADrm")>;
1545def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRAWrm")>;
1546def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRLDrm")>;
1547def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRLQrm")>;
1548def: InstRW<[HWWriteResGroup11], (instregex "MMX_PSRLWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001549def: InstRW<[HWWriteResGroup11], (instregex "VCVTPH2PSrm")>;
1550def: InstRW<[HWWriteResGroup11], (instregex "VCVTPS2PDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001551
Gadi Haber2cf601f2017-12-08 09:48:44 +00001552def HWWriteResGroup11_1 : SchedWriteRes<[HWPort0,HWPort23]> {
1553 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001554 let NumMicroOps = 2;
1555 let ResourceCycles = [1,1];
1556}
Gadi Haber2cf601f2017-12-08 09:48:44 +00001557def: InstRW<[HWWriteResGroup11_1], (instregex "CVTSS2SDrm")>;
1558def: InstRW<[HWWriteResGroup11_1], (instregex "VCVTPH2PSYrm")>;
1559def: InstRW<[HWWriteResGroup11_1], (instregex "VCVTSS2SDrm")>;
1560def: InstRW<[HWWriteResGroup11_1], (instregex "VPSLLVQrm")>;
1561def: InstRW<[HWWriteResGroup11_1], (instregex "VPSRLVQrm")>;
1562def: InstRW<[HWWriteResGroup11_1], (instregex "VTESTPDrm")>;
1563def: InstRW<[HWWriteResGroup11_1], (instregex "VTESTPSrm")>;
1564
1565def HWWriteResGroup11_2 : SchedWriteRes<[HWPort0,HWPort23]> {
1566 let Latency = 8;
1567 let NumMicroOps = 2;
1568 let ResourceCycles = [1,1];
1569}
1570def: InstRW<[HWWriteResGroup11_2], (instregex "VPSLLDYrm")>;
1571def: InstRW<[HWWriteResGroup11_2], (instregex "VPSLLQYrm")>;
1572def: InstRW<[HWWriteResGroup11_2], (instregex "VPSLLVQYrm")>;
1573def: InstRW<[HWWriteResGroup11_2], (instregex "VPSLLWYrm")>;
1574def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRADYrm")>;
1575def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRAWYrm")>;
1576def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRLDYrm")>;
1577def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRLQYrm")>;
1578def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRLVQYrm")>;
1579def: InstRW<[HWWriteResGroup11_2], (instregex "VPSRLWYrm")>;
1580def: InstRW<[HWWriteResGroup11_2], (instregex "VTESTPDYrm")>;
1581def: InstRW<[HWWriteResGroup11_2], (instregex "VTESTPSYrm")>;
1582
1583def HWWriteResGroup12 : SchedWriteRes<[HWPort1,HWPort23]> {
1584 let Latency = 8;
1585 let NumMicroOps = 2;
1586 let ResourceCycles = [1,1];
1587}
1588def: InstRW<[HWWriteResGroup12], (instregex "ADDSDrm")>;
1589def: InstRW<[HWWriteResGroup12], (instregex "ADDSSrm")>;
1590def: InstRW<[HWWriteResGroup12], (instregex "BSF(16|32|64)rm")>;
1591def: InstRW<[HWWriteResGroup12], (instregex "BSR(16|32|64)rm")>;
Craig Topper6c659102017-12-10 09:14:37 +00001592def: InstRW<[HWWriteResGroup12], (instregex "CMPSDrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001593def: InstRW<[HWWriteResGroup12], (instregex "CMPSSrm")>;
1594def: InstRW<[HWWriteResGroup12], (instregex "COMISDrm")>;
1595def: InstRW<[HWWriteResGroup12], (instregex "COMISSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001596def: InstRW<[HWWriteResGroup12], (instregex "FCOM32m")>;
1597def: InstRW<[HWWriteResGroup12], (instregex "FCOM64m")>;
1598def: InstRW<[HWWriteResGroup12], (instregex "FCOMP32m")>;
1599def: InstRW<[HWWriteResGroup12], (instregex "FCOMP64m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001600def: InstRW<[HWWriteResGroup12], (instregex "IMUL(16|32|64)m")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001601def: InstRW<[HWWriteResGroup12], (instregex "IMUL(16|32|64)rm(i8)?")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001602def: InstRW<[HWWriteResGroup12], (instregex "IMUL8m")>;
1603def: InstRW<[HWWriteResGroup12], (instregex "LZCNT(16|32|64)rm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001604def: InstRW<[HWWriteResGroup12], (instregex "MAX(C?)SDrm")>;
1605def: InstRW<[HWWriteResGroup12], (instregex "MAX(C?)SSrm")>;
1606def: InstRW<[HWWriteResGroup12], (instregex "MIN(C?)SDrm")>;
1607def: InstRW<[HWWriteResGroup12], (instregex "MIN(C?)SSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001608def: InstRW<[HWWriteResGroup12], (instregex "MMX_CVTPI2PSirm")>;
1609def: InstRW<[HWWriteResGroup12], (instregex "MMX_CVTPS2PIirm")>;
1610def: InstRW<[HWWriteResGroup12], (instregex "MMX_CVTTPS2PIirm")>;
1611def: InstRW<[HWWriteResGroup12], (instregex "MUL(16|32|64)m")>;
1612def: InstRW<[HWWriteResGroup12], (instregex "MUL8m")>;
1613def: InstRW<[HWWriteResGroup12], (instregex "PDEP32rm")>;
1614def: InstRW<[HWWriteResGroup12], (instregex "PDEP64rm")>;
1615def: InstRW<[HWWriteResGroup12], (instregex "PEXT32rm")>;
1616def: InstRW<[HWWriteResGroup12], (instregex "PEXT64rm")>;
1617def: InstRW<[HWWriteResGroup12], (instregex "POPCNT(16|32|64)rm")>;
1618def: InstRW<[HWWriteResGroup12], (instregex "SUBSDrm")>;
1619def: InstRW<[HWWriteResGroup12], (instregex "SUBSSrm")>;
1620def: InstRW<[HWWriteResGroup12], (instregex "TZCNT(16|32|64)rm")>;
1621def: InstRW<[HWWriteResGroup12], (instregex "UCOMISDrm")>;
1622def: InstRW<[HWWriteResGroup12], (instregex "UCOMISSrm")>;
1623def: InstRW<[HWWriteResGroup12], (instregex "VADDSDrm")>;
1624def: InstRW<[HWWriteResGroup12], (instregex "VADDSSrm")>;
1625def: InstRW<[HWWriteResGroup12], (instregex "VCMPSDrm")>;
1626def: InstRW<[HWWriteResGroup12], (instregex "VCMPSSrm")>;
1627def: InstRW<[HWWriteResGroup12], (instregex "VCOMISDrm")>;
1628def: InstRW<[HWWriteResGroup12], (instregex "VCOMISSrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001629def: InstRW<[HWWriteResGroup12], (instregex "VMAX(C?)SDrm")>;
1630def: InstRW<[HWWriteResGroup12], (instregex "VMAX(C?)SSrm")>;
1631def: InstRW<[HWWriteResGroup12], (instregex "VMIN(C?)SDrm")>;
1632def: InstRW<[HWWriteResGroup12], (instregex "VMIN(C?)SSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001633def: InstRW<[HWWriteResGroup12], (instregex "VSUBSDrm")>;
1634def: InstRW<[HWWriteResGroup12], (instregex "VSUBSSrm")>;
1635def: InstRW<[HWWriteResGroup12], (instregex "VUCOMISDrm")>;
1636def: InstRW<[HWWriteResGroup12], (instregex "VUCOMISSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001637
1638def HWWriteResGroup13 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001639 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001640 let NumMicroOps = 2;
1641 let ResourceCycles = [1,1];
1642}
1643def: InstRW<[HWWriteResGroup13], (instregex "ANDNPDrm")>;
1644def: InstRW<[HWWriteResGroup13], (instregex "ANDNPSrm")>;
1645def: InstRW<[HWWriteResGroup13], (instregex "ANDPDrm")>;
1646def: InstRW<[HWWriteResGroup13], (instregex "ANDPSrm")>;
1647def: InstRW<[HWWriteResGroup13], (instregex "INSERTPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001648def: InstRW<[HWWriteResGroup13], (instregex "ORPDrm")>;
1649def: InstRW<[HWWriteResGroup13], (instregex "ORPSrm")>;
1650def: InstRW<[HWWriteResGroup13], (instregex "PACKSSDWrm")>;
1651def: InstRW<[HWWriteResGroup13], (instregex "PACKSSWBrm")>;
1652def: InstRW<[HWWriteResGroup13], (instregex "PACKUSDWrm")>;
1653def: InstRW<[HWWriteResGroup13], (instregex "PACKUSWBrm")>;
1654def: InstRW<[HWWriteResGroup13], (instregex "PALIGNRrmi")>;
1655def: InstRW<[HWWriteResGroup13], (instregex "PBLENDWrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001656def: InstRW<[HWWriteResGroup13], (instregex "PSHUFBrm")>;
1657def: InstRW<[HWWriteResGroup13], (instregex "PSHUFDmi")>;
1658def: InstRW<[HWWriteResGroup13], (instregex "PSHUFHWmi")>;
1659def: InstRW<[HWWriteResGroup13], (instregex "PSHUFLWmi")>;
1660def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKHBWrm")>;
1661def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKHDQrm")>;
1662def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKHQDQrm")>;
1663def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKHWDrm")>;
1664def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKLBWrm")>;
1665def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKLDQrm")>;
1666def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKLQDQrm")>;
1667def: InstRW<[HWWriteResGroup13], (instregex "PUNPCKLWDrm")>;
1668def: InstRW<[HWWriteResGroup13], (instregex "SHUFPDrmi")>;
1669def: InstRW<[HWWriteResGroup13], (instregex "SHUFPSrmi")>;
1670def: InstRW<[HWWriteResGroup13], (instregex "UNPCKHPDrm")>;
1671def: InstRW<[HWWriteResGroup13], (instregex "UNPCKHPSrm")>;
1672def: InstRW<[HWWriteResGroup13], (instregex "UNPCKLPDrm")>;
1673def: InstRW<[HWWriteResGroup13], (instregex "UNPCKLPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001674def: InstRW<[HWWriteResGroup13], (instregex "VANDNPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001675def: InstRW<[HWWriteResGroup13], (instregex "VANDNPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001676def: InstRW<[HWWriteResGroup13], (instregex "VANDPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001677def: InstRW<[HWWriteResGroup13], (instregex "VANDPSrm")>;
1678def: InstRW<[HWWriteResGroup13], (instregex "VINSERTPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001679def: InstRW<[HWWriteResGroup13], (instregex "VORPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001680def: InstRW<[HWWriteResGroup13], (instregex "VORPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001681def: InstRW<[HWWriteResGroup13], (instregex "VPACKSSDWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001682def: InstRW<[HWWriteResGroup13], (instregex "VPACKSSWBrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001683def: InstRW<[HWWriteResGroup13], (instregex "VPACKUSDWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001684def: InstRW<[HWWriteResGroup13], (instregex "VPACKUSWBrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001685def: InstRW<[HWWriteResGroup13], (instregex "VPALIGNRrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001686def: InstRW<[HWWriteResGroup13], (instregex "VPBLENDWrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001687def: InstRW<[HWWriteResGroup13], (instregex "VPERMILPDmi")>;
1688def: InstRW<[HWWriteResGroup13], (instregex "VPERMILPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001689def: InstRW<[HWWriteResGroup13], (instregex "VPERMILPSmi")>;
1690def: InstRW<[HWWriteResGroup13], (instregex "VPERMILPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001691def: InstRW<[HWWriteResGroup13], (instregex "VPSHUFBrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001692def: InstRW<[HWWriteResGroup13], (instregex "VPSHUFDmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001693def: InstRW<[HWWriteResGroup13], (instregex "VPSHUFHWmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001694def: InstRW<[HWWriteResGroup13], (instregex "VPSHUFLWmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001695def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKHBWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001696def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKHDQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001697def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKHQDQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001698def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKHWDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001699def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKLBWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001700def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKLDQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001701def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKLQDQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001702def: InstRW<[HWWriteResGroup13], (instregex "VPUNPCKLWDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001703def: InstRW<[HWWriteResGroup13], (instregex "VSHUFPDrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001704def: InstRW<[HWWriteResGroup13], (instregex "VSHUFPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001705def: InstRW<[HWWriteResGroup13], (instregex "VUNPCKHPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001706def: InstRW<[HWWriteResGroup13], (instregex "VUNPCKHPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001707def: InstRW<[HWWriteResGroup13], (instregex "VUNPCKLPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001708def: InstRW<[HWWriteResGroup13], (instregex "VUNPCKLPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001709def: InstRW<[HWWriteResGroup13], (instregex "VXORPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001710def: InstRW<[HWWriteResGroup13], (instregex "VXORPSrm")>;
1711def: InstRW<[HWWriteResGroup13], (instregex "XORPDrm")>;
1712def: InstRW<[HWWriteResGroup13], (instregex "XORPSrm")>;
1713
Gadi Haber2cf601f2017-12-08 09:48:44 +00001714def HWWriteResGroup13_1 : SchedWriteRes<[HWPort5,HWPort23]> {
1715 let Latency = 8;
1716 let NumMicroOps = 2;
1717 let ResourceCycles = [1,1];
1718}
1719def: InstRW<[HWWriteResGroup13_1], (instregex "VANDNPDYrm")>;
1720def: InstRW<[HWWriteResGroup13_1], (instregex "VANDNPSYrm")>;
1721def: InstRW<[HWWriteResGroup13_1], (instregex "VANDPDYrm")>;
1722def: InstRW<[HWWriteResGroup13_1], (instregex "VANDPSYrm")>;
1723def: InstRW<[HWWriteResGroup13_1], (instregex "VORPDYrm")>;
1724def: InstRW<[HWWriteResGroup13_1], (instregex "VORPSYrm")>;
1725def: InstRW<[HWWriteResGroup13_1], (instregex "VPACKSSDWYrm")>;
1726def: InstRW<[HWWriteResGroup13_1], (instregex "VPACKSSWBYrm")>;
1727def: InstRW<[HWWriteResGroup13_1], (instregex "VPACKUSDWYrm")>;
1728def: InstRW<[HWWriteResGroup13_1], (instregex "VPACKUSWBYrm")>;
1729def: InstRW<[HWWriteResGroup13_1], (instregex "VPALIGNRYrmi")>;
1730def: InstRW<[HWWriteResGroup13_1], (instregex "VPBLENDWYrmi")>;
1731def: InstRW<[HWWriteResGroup13_1], (instregex "VPERMILPDYmi")>;
1732def: InstRW<[HWWriteResGroup13_1], (instregex "VPERMILPDYrm")>;
1733def: InstRW<[HWWriteResGroup13_1], (instregex "VPERMILPSYmi")>;
1734def: InstRW<[HWWriteResGroup13_1], (instregex "VPERMILPSYrm")>;
1735def: InstRW<[HWWriteResGroup13_1], (instregex "VPMOVSXBDYrm")>;
1736def: InstRW<[HWWriteResGroup13_1], (instregex "VPMOVSXBQYrm")>;
1737def: InstRW<[HWWriteResGroup13_1], (instregex "VPMOVSXWQYrm")>;
1738def: InstRW<[HWWriteResGroup13_1], (instregex "VPSHUFBYrm")>;
1739def: InstRW<[HWWriteResGroup13_1], (instregex "VPSHUFDYmi")>;
1740def: InstRW<[HWWriteResGroup13_1], (instregex "VPSHUFHWYmi")>;
1741def: InstRW<[HWWriteResGroup13_1], (instregex "VPSHUFLWYmi")>;
1742def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKHBWYrm")>;
1743def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKHDQYrm")>;
1744def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKHQDQYrm")>;
1745def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKHWDYrm")>;
1746def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKLBWYrm")>;
1747def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKLDQYrm")>;
1748def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKLQDQYrm")>;
1749def: InstRW<[HWWriteResGroup13_1], (instregex "VPUNPCKLWDYrm")>;
1750def: InstRW<[HWWriteResGroup13_1], (instregex "VSHUFPDYrmi")>;
1751def: InstRW<[HWWriteResGroup13_1], (instregex "VSHUFPSYrmi")>;
1752def: InstRW<[HWWriteResGroup13_1], (instregex "VUNPCKHPDYrm")>;
1753def: InstRW<[HWWriteResGroup13_1], (instregex "VUNPCKHPSYrm")>;
1754def: InstRW<[HWWriteResGroup13_1], (instregex "VUNPCKLPDYrm")>;
1755def: InstRW<[HWWriteResGroup13_1], (instregex "VUNPCKLPSYrm")>;
1756def: InstRW<[HWWriteResGroup13_1], (instregex "VXORPDYrm")>;
1757def: InstRW<[HWWriteResGroup13_1], (instregex "VXORPSYrm")>;
1758
1759def HWWriteResGroup13_2 : SchedWriteRes<[HWPort5,HWPort23]> {
1760 let Latency = 6;
1761 let NumMicroOps = 2;
1762 let ResourceCycles = [1,1];
1763}
1764def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PALIGNR64irm")>;
1765def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PINSRWirmi")>;
1766def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PSHUFBrm64")>;
1767def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PSHUFWmi")>;
1768def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKHBWirm")>;
1769def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKHDQirm")>;
1770def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKHWDirm")>;
1771def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKLBWirm")>;
1772def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKLDQirm")>;
1773def: InstRW<[HWWriteResGroup13_2], (instregex "MMX_PUNPCKLWDirm")>;
1774def: InstRW<[HWWriteResGroup13_2], (instregex "MOVHPDrm")>;
1775def: InstRW<[HWWriteResGroup13_2], (instregex "MOVHPSrm")>;
1776def: InstRW<[HWWriteResGroup13_2], (instregex "MOVLPDrm")>;
1777def: InstRW<[HWWriteResGroup13_2], (instregex "MOVLPSrm")>;
1778def: InstRW<[HWWriteResGroup13_2], (instregex "PINSRBrm")>;
1779def: InstRW<[HWWriteResGroup13_2], (instregex "PINSRDrm")>;
1780def: InstRW<[HWWriteResGroup13_2], (instregex "PINSRQrm")>;
1781def: InstRW<[HWWriteResGroup13_2], (instregex "PINSRWrmi")>;
1782def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXBDrm")>;
1783def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXBQrm")>;
1784def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXBWrm")>;
1785def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXDQrm")>;
1786def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXWDrm")>;
1787def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVSXWQrm")>;
1788def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXBDrm")>;
1789def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXBQrm")>;
1790def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXBWrm")>;
1791def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXDQrm")>;
1792def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXWDrm")>;
1793def: InstRW<[HWWriteResGroup13_2], (instregex "PMOVZXWQrm")>;
1794def: InstRW<[HWWriteResGroup13_2], (instregex "VMOVHPDrm")>;
1795def: InstRW<[HWWriteResGroup13_2], (instregex "VMOVHPSrm")>;
1796def: InstRW<[HWWriteResGroup13_2], (instregex "VMOVLPDrm")>;
1797def: InstRW<[HWWriteResGroup13_2], (instregex "VMOVLPSrm")>;
1798def: InstRW<[HWWriteResGroup13_2], (instregex "VPINSRBrm")>;
1799def: InstRW<[HWWriteResGroup13_2], (instregex "VPINSRDrm")>;
1800def: InstRW<[HWWriteResGroup13_2], (instregex "VPINSRQrm")>;
1801def: InstRW<[HWWriteResGroup13_2], (instregex "VPINSRWrmi")>;
1802def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXBDrm")>;
1803def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXBQrm")>;
1804def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXBWrm")>;
1805def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXDQrm")>;
1806def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXWDrm")>;
1807def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVSXWQrm")>;
1808def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXBDrm")>;
1809def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXBQrm")>;
1810def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXBWrm")>;
1811def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXDQrm")>;
1812def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXWDrm")>;
1813def: InstRW<[HWWriteResGroup13_2], (instregex "VPMOVZXWQrm")>;
1814
Gadi Haberd76f7b82017-08-28 10:04:16 +00001815def HWWriteResGroup14 : SchedWriteRes<[HWPort6,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001816 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001817 let NumMicroOps = 2;
1818 let ResourceCycles = [1,1];
1819}
1820def: InstRW<[HWWriteResGroup14], (instregex "FARJMP64")>;
1821def: InstRW<[HWWriteResGroup14], (instregex "JMP(16|32|64)m")>;
1822
1823def HWWriteResGroup15 : SchedWriteRes<[HWPort23,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001824 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001825 let NumMicroOps = 2;
1826 let ResourceCycles = [1,1];
1827}
1828def: InstRW<[HWWriteResGroup15], (instregex "BT(16|32|64)mi8")>;
1829def: InstRW<[HWWriteResGroup15], (instregex "RORX32mi")>;
1830def: InstRW<[HWWriteResGroup15], (instregex "RORX64mi")>;
1831def: InstRW<[HWWriteResGroup15], (instregex "SARX32rm")>;
1832def: InstRW<[HWWriteResGroup15], (instregex "SARX64rm")>;
1833def: InstRW<[HWWriteResGroup15], (instregex "SHLX32rm")>;
1834def: InstRW<[HWWriteResGroup15], (instregex "SHLX64rm")>;
1835def: InstRW<[HWWriteResGroup15], (instregex "SHRX32rm")>;
1836def: InstRW<[HWWriteResGroup15], (instregex "SHRX64rm")>;
1837
1838def HWWriteResGroup16 : SchedWriteRes<[HWPort23,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00001839 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00001840 let NumMicroOps = 2;
1841 let ResourceCycles = [1,1];
1842}
1843def: InstRW<[HWWriteResGroup16], (instregex "ANDN32rm")>;
1844def: InstRW<[HWWriteResGroup16], (instregex "ANDN64rm")>;
1845def: InstRW<[HWWriteResGroup16], (instregex "BLSI32rm")>;
1846def: InstRW<[HWWriteResGroup16], (instregex "BLSI64rm")>;
1847def: InstRW<[HWWriteResGroup16], (instregex "BLSMSK32rm")>;
1848def: InstRW<[HWWriteResGroup16], (instregex "BLSMSK64rm")>;
1849def: InstRW<[HWWriteResGroup16], (instregex "BLSR32rm")>;
1850def: InstRW<[HWWriteResGroup16], (instregex "BLSR64rm")>;
1851def: InstRW<[HWWriteResGroup16], (instregex "BZHI32rm")>;
1852def: InstRW<[HWWriteResGroup16], (instregex "BZHI64rm")>;
1853def: InstRW<[HWWriteResGroup16], (instregex "MMX_PABSBrm64")>;
1854def: InstRW<[HWWriteResGroup16], (instregex "MMX_PABSDrm64")>;
1855def: InstRW<[HWWriteResGroup16], (instregex "MMX_PABSWrm64")>;
1856def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDBirm")>;
1857def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDDirm")>;
1858def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDQirm")>;
1859def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDSBirm")>;
1860def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDSWirm")>;
1861def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDUSBirm")>;
1862def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDUSWirm")>;
1863def: InstRW<[HWWriteResGroup16], (instregex "MMX_PADDWirm")>;
1864def: InstRW<[HWWriteResGroup16], (instregex "MMX_PAVGBirm")>;
1865def: InstRW<[HWWriteResGroup16], (instregex "MMX_PAVGWirm")>;
1866def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPEQBirm")>;
1867def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPEQDirm")>;
1868def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPEQWirm")>;
1869def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPGTBirm")>;
1870def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPGTDirm")>;
1871def: InstRW<[HWWriteResGroup16], (instregex "MMX_PCMPGTWirm")>;
1872def: InstRW<[HWWriteResGroup16], (instregex "MMX_PMAXSWirm")>;
1873def: InstRW<[HWWriteResGroup16], (instregex "MMX_PMAXUBirm")>;
1874def: InstRW<[HWWriteResGroup16], (instregex "MMX_PMINSWirm")>;
1875def: InstRW<[HWWriteResGroup16], (instregex "MMX_PMINUBirm")>;
1876def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSIGNBrm64")>;
1877def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSIGNDrm64")>;
1878def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSIGNWrm64")>;
1879def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBBirm")>;
1880def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBDirm")>;
1881def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBQirm")>;
1882def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBSBirm")>;
1883def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBSWirm")>;
1884def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBUSBirm")>;
1885def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBUSWirm")>;
1886def: InstRW<[HWWriteResGroup16], (instregex "MMX_PSUBWirm")>;
1887def: InstRW<[HWWriteResGroup16], (instregex "MOVBE(16|32|64)rm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00001888
1889def HWWriteResGroup16_1 : SchedWriteRes<[HWPort23,HWPort15]> {
1890 let Latency = 7;
1891 let NumMicroOps = 2;
1892 let ResourceCycles = [1,1];
1893}
1894def: InstRW<[HWWriteResGroup16_1], (instregex "PABSBrm")>;
1895def: InstRW<[HWWriteResGroup16_1], (instregex "PABSDrm")>;
1896def: InstRW<[HWWriteResGroup16_1], (instregex "PABSWrm")>;
1897def: InstRW<[HWWriteResGroup16_1], (instregex "PADDBrm")>;
1898def: InstRW<[HWWriteResGroup16_1], (instregex "PADDDrm")>;
1899def: InstRW<[HWWriteResGroup16_1], (instregex "PADDQrm")>;
1900def: InstRW<[HWWriteResGroup16_1], (instregex "PADDSBrm")>;
1901def: InstRW<[HWWriteResGroup16_1], (instregex "PADDSWrm")>;
1902def: InstRW<[HWWriteResGroup16_1], (instregex "PADDUSBrm")>;
1903def: InstRW<[HWWriteResGroup16_1], (instregex "PADDUSWrm")>;
1904def: InstRW<[HWWriteResGroup16_1], (instregex "PADDWrm")>;
1905def: InstRW<[HWWriteResGroup16_1], (instregex "PAVGBrm")>;
1906def: InstRW<[HWWriteResGroup16_1], (instregex "PAVGWrm")>;
1907def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPEQBrm")>;
1908def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPEQDrm")>;
1909def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPEQQrm")>;
1910def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPEQWrm")>;
1911def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPGTBrm")>;
1912def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPGTDrm")>;
1913def: InstRW<[HWWriteResGroup16_1], (instregex "PCMPGTWrm")>;
1914def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXSBrm")>;
1915def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXSDrm")>;
1916def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXSWrm")>;
1917def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXUBrm")>;
1918def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXUDrm")>;
1919def: InstRW<[HWWriteResGroup16_1], (instregex "PMAXUWrm")>;
1920def: InstRW<[HWWriteResGroup16_1], (instregex "PMINSBrm")>;
1921def: InstRW<[HWWriteResGroup16_1], (instregex "PMINSDrm")>;
1922def: InstRW<[HWWriteResGroup16_1], (instregex "PMINSWrm")>;
1923def: InstRW<[HWWriteResGroup16_1], (instregex "PMINUBrm")>;
1924def: InstRW<[HWWriteResGroup16_1], (instregex "PMINUDrm")>;
1925def: InstRW<[HWWriteResGroup16_1], (instregex "PMINUWrm")>;
1926def: InstRW<[HWWriteResGroup16_1], (instregex "PSIGNBrm128")>;
1927def: InstRW<[HWWriteResGroup16_1], (instregex "PSIGNDrm128")>;
1928def: InstRW<[HWWriteResGroup16_1], (instregex "PSIGNWrm128")>;
1929def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBBrm")>;
1930def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBDrm")>;
1931def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBQrm")>;
1932def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBSBrm")>;
1933def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBSWrm")>;
1934def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBUSBrm")>;
1935def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBUSWrm")>;
1936def: InstRW<[HWWriteResGroup16_1], (instregex "PSUBWrm")>;
1937def: InstRW<[HWWriteResGroup16_1], (instregex "VPABSBrm")>;
1938def: InstRW<[HWWriteResGroup16_1], (instregex "VPABSDrm")>;
1939def: InstRW<[HWWriteResGroup16_1], (instregex "VPABSWrm")>;
1940def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDBrm")>;
1941def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDDrm")>;
1942def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDQrm")>;
1943def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDSBrm")>;
1944def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDSWrm")>;
1945def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDUSBrm")>;
1946def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDUSWrm")>;
1947def: InstRW<[HWWriteResGroup16_1], (instregex "VPADDWrm")>;
1948def: InstRW<[HWWriteResGroup16_1], (instregex "VPAVGBrm")>;
1949def: InstRW<[HWWriteResGroup16_1], (instregex "VPAVGWrm")>;
1950def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPEQBrm")>;
1951def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPEQDrm")>;
1952def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPEQQrm")>;
1953def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPEQWrm")>;
1954def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPGTBrm")>;
1955def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPGTDrm")>;
1956def: InstRW<[HWWriteResGroup16_1], (instregex "VPCMPGTWrm")>;
1957def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXSBrm")>;
1958def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXSDrm")>;
1959def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXSWrm")>;
1960def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXUBrm")>;
1961def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXUDrm")>;
1962def: InstRW<[HWWriteResGroup16_1], (instregex "VPMAXUWrm")>;
1963def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINSBrm")>;
1964def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINSDrm")>;
1965def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINSWrm")>;
1966def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINUBrm")>;
1967def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINUDrm")>;
1968def: InstRW<[HWWriteResGroup16_1], (instregex "VPMINUWrm")>;
1969def: InstRW<[HWWriteResGroup16_1], (instregex "VPSIGNBrm128")>;
1970def: InstRW<[HWWriteResGroup16_1], (instregex "VPSIGNDrm128")>;
1971def: InstRW<[HWWriteResGroup16_1], (instregex "VPSIGNWrm128")>;
1972def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBBrm")>;
1973def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBDrm")>;
1974def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBQrm")>;
1975def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBSBrm")>;
1976def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBSWrm")>;
1977def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBUSBrm")>;
1978def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBUSWrm")>;
1979def: InstRW<[HWWriteResGroup16_1], (instregex "VPSUBWrm")>;
1980
1981def HWWriteResGroup16_2 : SchedWriteRes<[HWPort23,HWPort15]> {
1982 let Latency = 8;
1983 let NumMicroOps = 2;
1984 let ResourceCycles = [1,1];
1985}
1986def: InstRW<[HWWriteResGroup16_2], (instregex "VPABSBYrm")>;
1987def: InstRW<[HWWriteResGroup16_2], (instregex "VPABSDYrm")>;
1988def: InstRW<[HWWriteResGroup16_2], (instregex "VPABSWYrm")>;
1989def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDBYrm")>;
1990def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDDYrm")>;
1991def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDQYrm")>;
1992def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDSBYrm")>;
1993def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDSWYrm")>;
1994def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDUSBYrm")>;
1995def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDUSWYrm")>;
1996def: InstRW<[HWWriteResGroup16_2], (instregex "VPADDWYrm")>;
1997def: InstRW<[HWWriteResGroup16_2], (instregex "VPAVGBYrm")>;
1998def: InstRW<[HWWriteResGroup16_2], (instregex "VPAVGWYrm")>;
1999def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPEQBYrm")>;
2000def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPEQDYrm")>;
2001def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPEQQYrm")>;
2002def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPEQWYrm")>;
2003def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPGTBYrm")>;
2004def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPGTDYrm")>;
2005def: InstRW<[HWWriteResGroup16_2], (instregex "VPCMPGTWYrm")>;
2006def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXSBYrm")>;
2007def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXSDYrm")>;
2008def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXSWYrm")>;
2009def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXUBYrm")>;
2010def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXUDYrm")>;
2011def: InstRW<[HWWriteResGroup16_2], (instregex "VPMAXUWYrm")>;
2012def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINSBYrm")>;
2013def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINSDYrm")>;
2014def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINSWYrm")>;
2015def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINUBYrm")>;
2016def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINUDYrm")>;
2017def: InstRW<[HWWriteResGroup16_2], (instregex "VPMINUWYrm")>;
2018def: InstRW<[HWWriteResGroup16_2], (instregex "VPSIGNBYrm256")>;
2019def: InstRW<[HWWriteResGroup16_2], (instregex "VPSIGNDYrm256")>;
2020def: InstRW<[HWWriteResGroup16_2], (instregex "VPSIGNWYrm256")>;
2021def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBBYrm")>;
2022def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBDYrm")>;
2023def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBQYrm")>;
2024def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBSBYrm")>;
2025def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBSWYrm")>;
2026def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBUSBYrm")>;
2027def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBUSWYrm")>;
2028def: InstRW<[HWWriteResGroup16_2], (instregex "VPSUBWYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002029
2030def HWWriteResGroup17 : SchedWriteRes<[HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002031 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002032 let NumMicroOps = 2;
2033 let ResourceCycles = [1,1];
2034}
2035def: InstRW<[HWWriteResGroup17], (instregex "BLENDPDrmi")>;
2036def: InstRW<[HWWriteResGroup17], (instregex "BLENDPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002037def: InstRW<[HWWriteResGroup17], (instregex "PANDNrm")>;
2038def: InstRW<[HWWriteResGroup17], (instregex "PANDrm")>;
2039def: InstRW<[HWWriteResGroup17], (instregex "PORrm")>;
2040def: InstRW<[HWWriteResGroup17], (instregex "PXORrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002041def: InstRW<[HWWriteResGroup17], (instregex "VBLENDPDrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002042def: InstRW<[HWWriteResGroup17], (instregex "VBLENDPSrmi")>;
2043def: InstRW<[HWWriteResGroup17], (instregex "VINSERTF128rm")>;
2044def: InstRW<[HWWriteResGroup17], (instregex "VINSERTI128rm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002045def: InstRW<[HWWriteResGroup17], (instregex "VPANDNrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002046def: InstRW<[HWWriteResGroup17], (instregex "VPANDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002047def: InstRW<[HWWriteResGroup17], (instregex "VPBLENDDrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002048def: InstRW<[HWWriteResGroup17], (instregex "VPORrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002049def: InstRW<[HWWriteResGroup17], (instregex "VPXORrm")>;
2050
Gadi Haber2cf601f2017-12-08 09:48:44 +00002051def HWWriteResGroup17_1 : SchedWriteRes<[HWPort23,HWPort015]> {
2052 let Latency = 6;
2053 let NumMicroOps = 2;
2054 let ResourceCycles = [1,1];
2055}
2056def: InstRW<[HWWriteResGroup17_1], (instregex "MMX_PANDNirm")>;
2057def: InstRW<[HWWriteResGroup17_1], (instregex "MMX_PANDirm")>;
2058def: InstRW<[HWWriteResGroup17_1], (instregex "MMX_PORirm")>;
2059def: InstRW<[HWWriteResGroup17_1], (instregex "MMX_PXORirm")>;
2060
2061def HWWriteResGroup17_2 : SchedWriteRes<[HWPort23,HWPort015]> {
2062 let Latency = 8;
2063 let NumMicroOps = 2;
2064 let ResourceCycles = [1,1];
2065}
2066def: InstRW<[HWWriteResGroup17_2], (instregex "VBLENDPDYrmi")>;
2067def: InstRW<[HWWriteResGroup17_2], (instregex "VBLENDPSYrmi")>;
2068def: InstRW<[HWWriteResGroup17_2], (instregex "VPANDNYrm")>;
2069def: InstRW<[HWWriteResGroup17_2], (instregex "VPANDYrm")>;
2070def: InstRW<[HWWriteResGroup17_2], (instregex "VPBLENDDYrmi")>;
2071def: InstRW<[HWWriteResGroup17_2], (instregex "VPORYrm")>;
2072def: InstRW<[HWWriteResGroup17_2], (instregex "VPXORYrm")>;
2073
Gadi Haberd76f7b82017-08-28 10:04:16 +00002074def HWWriteResGroup18 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002075 let Latency = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002076 let NumMicroOps = 2;
2077 let ResourceCycles = [1,1];
2078}
2079def: InstRW<[HWWriteResGroup18], (instregex "ADD(16|32|64)rm")>;
2080def: InstRW<[HWWriteResGroup18], (instregex "ADD8rm")>;
2081def: InstRW<[HWWriteResGroup18], (instregex "AND(16|32|64)rm")>;
2082def: InstRW<[HWWriteResGroup18], (instregex "AND8rm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002083def: InstRW<[HWWriteResGroup18], (instregex "CMP(16|32|64)mi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002084def: InstRW<[HWWriteResGroup18], (instregex "CMP(16|32|64)mr")>;
2085def: InstRW<[HWWriteResGroup18], (instregex "CMP(16|32|64)rm")>;
2086def: InstRW<[HWWriteResGroup18], (instregex "CMP8mi")>;
2087def: InstRW<[HWWriteResGroup18], (instregex "CMP8mr")>;
2088def: InstRW<[HWWriteResGroup18], (instregex "CMP8rm")>;
2089def: InstRW<[HWWriteResGroup18], (instregex "OR(16|32|64)rm")>;
2090def: InstRW<[HWWriteResGroup18], (instregex "OR8rm")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002091def: InstRW<[HWWriteResGroup18], (instregex "POP(16|32|64)r(mr)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002092def: InstRW<[HWWriteResGroup18], (instregex "SUB(16|32|64)rm")>;
2093def: InstRW<[HWWriteResGroup18], (instregex "SUB8rm")>;
Craig Topperc20b46d2017-10-01 23:53:53 +00002094def: InstRW<[HWWriteResGroup18], (instregex "TEST(16|32|64)mr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002095def: InstRW<[HWWriteResGroup18], (instregex "TEST8mi")>;
Craig Topperc20b46d2017-10-01 23:53:53 +00002096def: InstRW<[HWWriteResGroup18], (instregex "TEST8mr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002097def: InstRW<[HWWriteResGroup18], (instregex "XOR(16|32|64)rm")>;
2098def: InstRW<[HWWriteResGroup18], (instregex "XOR8rm")>;
2099
2100def HWWriteResGroup19 : SchedWriteRes<[HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002101 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002102 let NumMicroOps = 2;
2103 let ResourceCycles = [1,1];
2104}
2105def: InstRW<[HWWriteResGroup19], (instregex "SFENCE")>;
2106
2107def HWWriteResGroup20 : SchedWriteRes<[HWPort4,HWPort5,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002108 let Latency = 2;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002109 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002110 let ResourceCycles = [1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00002111}
Gadi Haberd76f7b82017-08-28 10:04:16 +00002112def: InstRW<[HWWriteResGroup20], (instregex "EXTRACTPSmr")>;
2113def: InstRW<[HWWriteResGroup20], (instregex "PEXTRBmr")>;
2114def: InstRW<[HWWriteResGroup20], (instregex "PEXTRDmr")>;
2115def: InstRW<[HWWriteResGroup20], (instregex "PEXTRQmr")>;
2116def: InstRW<[HWWriteResGroup20], (instregex "PEXTRWmr")>;
2117def: InstRW<[HWWriteResGroup20], (instregex "STMXCSR")>;
2118def: InstRW<[HWWriteResGroup20], (instregex "VEXTRACTPSmr")>;
2119def: InstRW<[HWWriteResGroup20], (instregex "VPEXTRBmr")>;
2120def: InstRW<[HWWriteResGroup20], (instregex "VPEXTRDmr")>;
2121def: InstRW<[HWWriteResGroup20], (instregex "VPEXTRQmr")>;
2122def: InstRW<[HWWriteResGroup20], (instregex "VPEXTRWmr")>;
2123def: InstRW<[HWWriteResGroup20], (instregex "VSTMXCSR")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002124
Gadi Haberd76f7b82017-08-28 10:04:16 +00002125def HWWriteResGroup21 : SchedWriteRes<[HWPort4,HWPort6,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002126 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002127 let NumMicroOps = 3;
2128 let ResourceCycles = [1,1,1];
2129}
2130def: InstRW<[HWWriteResGroup21], (instregex "FNSTCW16m")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002131
Gadi Haberd76f7b82017-08-28 10:04:16 +00002132def HWWriteResGroup22 : SchedWriteRes<[HWPort4,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002133 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002134 let NumMicroOps = 3;
2135 let ResourceCycles = [1,1,1];
2136}
2137def: InstRW<[HWWriteResGroup22], (instregex "SETAEm")>;
2138def: InstRW<[HWWriteResGroup22], (instregex "SETBm")>;
2139def: InstRW<[HWWriteResGroup22], (instregex "SETEm")>;
2140def: InstRW<[HWWriteResGroup22], (instregex "SETGEm")>;
2141def: InstRW<[HWWriteResGroup22], (instregex "SETGm")>;
2142def: InstRW<[HWWriteResGroup22], (instregex "SETLEm")>;
2143def: InstRW<[HWWriteResGroup22], (instregex "SETLm")>;
2144def: InstRW<[HWWriteResGroup22], (instregex "SETNEm")>;
2145def: InstRW<[HWWriteResGroup22], (instregex "SETNOm")>;
2146def: InstRW<[HWWriteResGroup22], (instregex "SETNPm")>;
2147def: InstRW<[HWWriteResGroup22], (instregex "SETNSm")>;
2148def: InstRW<[HWWriteResGroup22], (instregex "SETOm")>;
2149def: InstRW<[HWWriteResGroup22], (instregex "SETPm")>;
2150def: InstRW<[HWWriteResGroup22], (instregex "SETSm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002151
Gadi Haberd76f7b82017-08-28 10:04:16 +00002152def HWWriteResGroup23 : SchedWriteRes<[HWPort4,HWPort237,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002153 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002154 let NumMicroOps = 3;
2155 let ResourceCycles = [1,1,1];
2156}
2157def: InstRW<[HWWriteResGroup23], (instregex "MOVBE(32|64)mr")>;
2158
2159def HWWriteResGroup23_16 : SchedWriteRes<[HWPort06, HWPort237, HWPort4]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002160 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002161 let NumMicroOps = 3;
2162 let ResourceCycles = [1,1,1];
2163}
2164def: InstRW<[HWWriteResGroup23_16], (instregex "MOVBE16mr")>;
2165
2166def HWWriteResGroup24 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002167 let Latency = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002168 let NumMicroOps = 3;
2169 let ResourceCycles = [1,1,1];
2170}
Craig Topper391c6f92017-12-10 01:24:08 +00002171def: InstRW<[HWWriteResGroup24], (instregex "PUSH(16|32|64)r(mr)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002172def: InstRW<[HWWriteResGroup24], (instregex "PUSH64i8")>;
2173def: InstRW<[HWWriteResGroup24], (instregex "STOSB")>;
2174def: InstRW<[HWWriteResGroup24], (instregex "STOSL")>;
2175def: InstRW<[HWWriteResGroup24], (instregex "STOSQ")>;
2176def: InstRW<[HWWriteResGroup24], (instregex "STOSW")>;
2177
2178def HWWriteResGroup25 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002179 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002180 let NumMicroOps = 4;
2181 let ResourceCycles = [1,1,1,1];
2182}
2183def: InstRW<[HWWriteResGroup25], (instregex "BTC(16|32|64)mi8")>;
2184def: InstRW<[HWWriteResGroup25], (instregex "BTR(16|32|64)mi8")>;
2185def: InstRW<[HWWriteResGroup25], (instregex "BTS(16|32|64)mi8")>;
2186def: InstRW<[HWWriteResGroup25], (instregex "SAR(16|32|64)m1")>;
2187def: InstRW<[HWWriteResGroup25], (instregex "SAR(16|32|64)mi")>;
2188def: InstRW<[HWWriteResGroup25], (instregex "SAR8m1")>;
2189def: InstRW<[HWWriteResGroup25], (instregex "SAR8mi")>;
2190def: InstRW<[HWWriteResGroup25], (instregex "SHL(16|32|64)m1")>;
2191def: InstRW<[HWWriteResGroup25], (instregex "SHL(16|32|64)mi")>;
2192def: InstRW<[HWWriteResGroup25], (instregex "SHL8m1")>;
2193def: InstRW<[HWWriteResGroup25], (instregex "SHL8mi")>;
2194def: InstRW<[HWWriteResGroup25], (instregex "SHR(16|32|64)m1")>;
2195def: InstRW<[HWWriteResGroup25], (instregex "SHR(16|32|64)mi")>;
2196def: InstRW<[HWWriteResGroup25], (instregex "SHR8m1")>;
2197def: InstRW<[HWWriteResGroup25], (instregex "SHR8mi")>;
2198
2199def HWWriteResGroup26 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002200 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002201 let NumMicroOps = 4;
2202 let ResourceCycles = [1,1,1,1];
2203}
Craig Topper1a88c502017-12-10 09:14:39 +00002204def: InstRW<[HWWriteResGroup26], (instregex "ADD(16|32|64)mi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002205def: InstRW<[HWWriteResGroup26], (instregex "ADD(16|32|64)mr")>;
2206def: InstRW<[HWWriteResGroup26], (instregex "ADD8mi")>;
2207def: InstRW<[HWWriteResGroup26], (instregex "ADD8mr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002208def: InstRW<[HWWriteResGroup26], (instregex "AND(16|32|64)mi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002209def: InstRW<[HWWriteResGroup26], (instregex "AND(16|32|64)mr")>;
2210def: InstRW<[HWWriteResGroup26], (instregex "AND8mi")>;
2211def: InstRW<[HWWriteResGroup26], (instregex "AND8mr")>;
2212def: InstRW<[HWWriteResGroup26], (instregex "DEC(16|32|64)m")>;
2213def: InstRW<[HWWriteResGroup26], (instregex "DEC8m")>;
2214def: InstRW<[HWWriteResGroup26], (instregex "INC(16|32|64)m")>;
2215def: InstRW<[HWWriteResGroup26], (instregex "INC8m")>;
2216def: InstRW<[HWWriteResGroup26], (instregex "NEG(16|32|64)m")>;
2217def: InstRW<[HWWriteResGroup26], (instregex "NEG8m")>;
2218def: InstRW<[HWWriteResGroup26], (instregex "NOT(16|32|64)m")>;
2219def: InstRW<[HWWriteResGroup26], (instregex "NOT8m")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002220def: InstRW<[HWWriteResGroup26], (instregex "OR(16|32|64)mi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002221def: InstRW<[HWWriteResGroup26], (instregex "OR(16|32|64)mr")>;
2222def: InstRW<[HWWriteResGroup26], (instregex "OR8mi")>;
2223def: InstRW<[HWWriteResGroup26], (instregex "OR8mr")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002224def: InstRW<[HWWriteResGroup26], (instregex "POP(16|32|64)rmm")>;
2225def: InstRW<[HWWriteResGroup26], (instregex "PUSH(16|32|64)rmm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002226def: InstRW<[HWWriteResGroup26], (instregex "SUB(16|32|64)mi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002227def: InstRW<[HWWriteResGroup26], (instregex "SUB(16|32|64)mr")>;
2228def: InstRW<[HWWriteResGroup26], (instregex "SUB8mi")>;
2229def: InstRW<[HWWriteResGroup26], (instregex "SUB8mr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002230def: InstRW<[HWWriteResGroup26], (instregex "XOR(16|32|64)mi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002231def: InstRW<[HWWriteResGroup26], (instregex "XOR(16|32|64)mr")>;
2232def: InstRW<[HWWriteResGroup26], (instregex "XOR8mi")>;
2233def: InstRW<[HWWriteResGroup26], (instregex "XOR8mr")>;
2234
2235def HWWriteResGroup27 : SchedWriteRes<[HWPort5]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +00002236 let Latency = 2;
2237 let NumMicroOps = 2;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002238 let ResourceCycles = [2];
2239}
Gadi Haberd76f7b82017-08-28 10:04:16 +00002240def: InstRW<[HWWriteResGroup27], (instregex "BLENDVPDrr0")>;
2241def: InstRW<[HWWriteResGroup27], (instregex "BLENDVPSrr0")>;
2242def: InstRW<[HWWriteResGroup27], (instregex "MMX_PINSRWirri")>;
2243def: InstRW<[HWWriteResGroup27], (instregex "PBLENDVBrr0")>;
2244def: InstRW<[HWWriteResGroup27], (instregex "PINSRBrr")>;
2245def: InstRW<[HWWriteResGroup27], (instregex "PINSRDrr")>;
2246def: InstRW<[HWWriteResGroup27], (instregex "PINSRQrr")>;
2247def: InstRW<[HWWriteResGroup27], (instregex "PINSRWrri")>;
2248def: InstRW<[HWWriteResGroup27], (instregex "VBLENDVPDYrr")>;
2249def: InstRW<[HWWriteResGroup27], (instregex "VBLENDVPDrr")>;
2250def: InstRW<[HWWriteResGroup27], (instregex "VBLENDVPSYrr")>;
2251def: InstRW<[HWWriteResGroup27], (instregex "VBLENDVPSrr")>;
2252def: InstRW<[HWWriteResGroup27], (instregex "VPBLENDVBYrr")>;
2253def: InstRW<[HWWriteResGroup27], (instregex "VPBLENDVBrr")>;
2254def: InstRW<[HWWriteResGroup27], (instregex "VPINSRBrr")>;
2255def: InstRW<[HWWriteResGroup27], (instregex "VPINSRDrr")>;
2256def: InstRW<[HWWriteResGroup27], (instregex "VPINSRQrr")>;
2257def: InstRW<[HWWriteResGroup27], (instregex "VPINSRWrri")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002258
Gadi Haberd76f7b82017-08-28 10:04:16 +00002259def HWWriteResGroup28 : SchedWriteRes<[HWPort01]> {
2260 let Latency = 2;
2261 let NumMicroOps = 2;
2262 let ResourceCycles = [2];
2263}
2264def: InstRW<[HWWriteResGroup28], (instregex "FDECSTP")>;
2265
2266def HWWriteResGroup29 : SchedWriteRes<[HWPort06]> {
2267 let Latency = 2;
2268 let NumMicroOps = 2;
2269 let ResourceCycles = [2];
2270}
2271def: InstRW<[HWWriteResGroup29], (instregex "ROL(16|32|64)r1")>;
2272def: InstRW<[HWWriteResGroup29], (instregex "ROL(16|32|64)ri")>;
2273def: InstRW<[HWWriteResGroup29], (instregex "ROL8r1")>;
2274def: InstRW<[HWWriteResGroup29], (instregex "ROL8ri")>;
2275def: InstRW<[HWWriteResGroup29], (instregex "ROR(16|32|64)r1")>;
2276def: InstRW<[HWWriteResGroup29], (instregex "ROR(16|32|64)ri")>;
2277def: InstRW<[HWWriteResGroup29], (instregex "ROR8r1")>;
2278def: InstRW<[HWWriteResGroup29], (instregex "ROR8ri")>;
2279
2280def HWWriteResGroup30 : SchedWriteRes<[HWPort0156]> {
2281 let Latency = 2;
2282 let NumMicroOps = 2;
2283 let ResourceCycles = [2];
2284}
2285def: InstRW<[HWWriteResGroup30], (instregex "LFENCE")>;
2286def: InstRW<[HWWriteResGroup30], (instregex "MFENCE")>;
2287def: InstRW<[HWWriteResGroup30], (instregex "WAIT")>;
2288def: InstRW<[HWWriteResGroup30], (instregex "XGETBV")>;
2289
2290def HWWriteResGroup31 : SchedWriteRes<[HWPort0,HWPort5]> {
2291 let Latency = 2;
2292 let NumMicroOps = 2;
2293 let ResourceCycles = [1,1];
2294}
2295def: InstRW<[HWWriteResGroup31], (instregex "CVTPS2PDrr")>;
2296def: InstRW<[HWWriteResGroup31], (instregex "CVTSS2SDrr")>;
2297def: InstRW<[HWWriteResGroup31], (instregex "EXTRACTPSrr")>;
2298def: InstRW<[HWWriteResGroup31], (instregex "MMX_PEXTRWirri")>;
2299def: InstRW<[HWWriteResGroup31], (instregex "PEXTRBrr")>;
2300def: InstRW<[HWWriteResGroup31], (instregex "PEXTRDrr")>;
2301def: InstRW<[HWWriteResGroup31], (instregex "PEXTRQrr")>;
2302def: InstRW<[HWWriteResGroup31], (instregex "PEXTRWri")>;
2303def: InstRW<[HWWriteResGroup31], (instregex "PEXTRWrr_REV")>;
2304def: InstRW<[HWWriteResGroup31], (instregex "PSLLDrr")>;
2305def: InstRW<[HWWriteResGroup31], (instregex "PSLLQrr")>;
2306def: InstRW<[HWWriteResGroup31], (instregex "PSLLWrr")>;
2307def: InstRW<[HWWriteResGroup31], (instregex "PSRADrr")>;
2308def: InstRW<[HWWriteResGroup31], (instregex "PSRAWrr")>;
2309def: InstRW<[HWWriteResGroup31], (instregex "PSRLDrr")>;
2310def: InstRW<[HWWriteResGroup31], (instregex "PSRLQrr")>;
2311def: InstRW<[HWWriteResGroup31], (instregex "PSRLWrr")>;
2312def: InstRW<[HWWriteResGroup31], (instregex "PTESTrr")>;
2313def: InstRW<[HWWriteResGroup31], (instregex "VCVTPH2PSYrr")>;
2314def: InstRW<[HWWriteResGroup31], (instregex "VCVTPH2PSrr")>;
2315def: InstRW<[HWWriteResGroup31], (instregex "VCVTPS2PDrr")>;
2316def: InstRW<[HWWriteResGroup31], (instregex "VCVTSS2SDrr")>;
2317def: InstRW<[HWWriteResGroup31], (instregex "VEXTRACTPSrr")>;
2318def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRBrr")>;
2319def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRDrr")>;
2320def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRQrr")>;
2321def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRWri")>;
2322def: InstRW<[HWWriteResGroup31], (instregex "VPEXTRWrr_REV")>;
2323def: InstRW<[HWWriteResGroup31], (instregex "VPSLLDrr")>;
2324def: InstRW<[HWWriteResGroup31], (instregex "VPSLLQrr")>;
2325def: InstRW<[HWWriteResGroup31], (instregex "VPSLLWrr")>;
2326def: InstRW<[HWWriteResGroup31], (instregex "VPSRADrr")>;
2327def: InstRW<[HWWriteResGroup31], (instregex "VPSRAWrr")>;
2328def: InstRW<[HWWriteResGroup31], (instregex "VPSRLDrr")>;
2329def: InstRW<[HWWriteResGroup31], (instregex "VPSRLQrr")>;
2330def: InstRW<[HWWriteResGroup31], (instregex "VPSRLWrr")>;
2331def: InstRW<[HWWriteResGroup31], (instregex "VPTESTrr")>;
2332
2333def HWWriteResGroup32 : SchedWriteRes<[HWPort6,HWPort0156]> {
2334 let Latency = 2;
2335 let NumMicroOps = 2;
2336 let ResourceCycles = [1,1];
2337}
2338def: InstRW<[HWWriteResGroup32], (instregex "CLFLUSH")>;
2339
2340def HWWriteResGroup33 : SchedWriteRes<[HWPort01,HWPort015]> {
2341 let Latency = 2;
2342 let NumMicroOps = 2;
2343 let ResourceCycles = [1,1];
2344}
2345def: InstRW<[HWWriteResGroup33], (instregex "MMX_MOVDQ2Qrr")>;
2346
2347def HWWriteResGroup34 : SchedWriteRes<[HWPort06,HWPort15]> {
2348 let Latency = 2;
2349 let NumMicroOps = 2;
2350 let ResourceCycles = [1,1];
2351}
2352def: InstRW<[HWWriteResGroup34], (instregex "BEXTR32rr")>;
2353def: InstRW<[HWWriteResGroup34], (instregex "BEXTR64rr")>;
2354def: InstRW<[HWWriteResGroup34], (instregex "BSWAP(16|32|64)r")>;
2355
2356def HWWriteResGroup35 : SchedWriteRes<[HWPort06,HWPort0156]> {
2357 let Latency = 2;
2358 let NumMicroOps = 2;
2359 let ResourceCycles = [1,1];
2360}
Craig Topper1a88c502017-12-10 09:14:39 +00002361def: InstRW<[HWWriteResGroup35], (instregex "ADC(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002362def: InstRW<[HWWriteResGroup35], (instregex "ADC(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002363def: InstRW<[HWWriteResGroup35], (instregex "ADC8i8")>;
2364def: InstRW<[HWWriteResGroup35], (instregex "ADC8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002365def: InstRW<[HWWriteResGroup35], (instregex "ADC8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002366def: InstRW<[HWWriteResGroup35], (instregex "CMOVAE(16|32|64)rr")>;
2367def: InstRW<[HWWriteResGroup35], (instregex "CMOVB(16|32|64)rr")>;
2368def: InstRW<[HWWriteResGroup35], (instregex "CMOVE(16|32|64)rr")>;
2369def: InstRW<[HWWriteResGroup35], (instregex "CMOVG(16|32|64)rr")>;
2370def: InstRW<[HWWriteResGroup35], (instregex "CMOVGE(16|32|64)rr")>;
2371def: InstRW<[HWWriteResGroup35], (instregex "CMOVL(16|32|64)rr")>;
2372def: InstRW<[HWWriteResGroup35], (instregex "CMOVLE(16|32|64)rr")>;
2373def: InstRW<[HWWriteResGroup35], (instregex "CMOVNE(16|32|64)rr")>;
2374def: InstRW<[HWWriteResGroup35], (instregex "CMOVNO(16|32|64)rr")>;
2375def: InstRW<[HWWriteResGroup35], (instregex "CMOVNP(16|32|64)rr")>;
2376def: InstRW<[HWWriteResGroup35], (instregex "CMOVNS(16|32|64)rr")>;
2377def: InstRW<[HWWriteResGroup35], (instregex "CMOVO(16|32|64)rr")>;
2378def: InstRW<[HWWriteResGroup35], (instregex "CMOVP(16|32|64)rr")>;
2379def: InstRW<[HWWriteResGroup35], (instregex "CMOVS(16|32|64)rr")>;
2380def: InstRW<[HWWriteResGroup35], (instregex "CWD")>;
2381def: InstRW<[HWWriteResGroup35], (instregex "JRCXZ")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002382def: InstRW<[HWWriteResGroup35], (instregex "SBB(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002383def: InstRW<[HWWriteResGroup35], (instregex "SBB(16|32|64)rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002384def: InstRW<[HWWriteResGroup35], (instregex "SBB8i8")>;
2385def: InstRW<[HWWriteResGroup35], (instregex "SBB8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002386def: InstRW<[HWWriteResGroup35], (instregex "SBB8rr(_REV)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002387def: InstRW<[HWWriteResGroup35], (instregex "SETAr")>;
2388def: InstRW<[HWWriteResGroup35], (instregex "SETBEr")>;
2389
2390def HWWriteResGroup36 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002391 let Latency = 8;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002392 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002393 let ResourceCycles = [2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00002394}
Gadi Haberd76f7b82017-08-28 10:04:16 +00002395def: InstRW<[HWWriteResGroup36], (instregex "BLENDVPDrm0")>;
2396def: InstRW<[HWWriteResGroup36], (instregex "BLENDVPSrm0")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002397def: InstRW<[HWWriteResGroup36], (instregex "PBLENDVBrm0")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002398def: InstRW<[HWWriteResGroup36], (instregex "VBLENDVPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002399def: InstRW<[HWWriteResGroup36], (instregex "VBLENDVPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002400def: InstRW<[HWWriteResGroup36], (instregex "VMASKMOVPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002401def: InstRW<[HWWriteResGroup36], (instregex "VMASKMOVPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002402def: InstRW<[HWWriteResGroup36], (instregex "VPBLENDVBrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002403def: InstRW<[HWWriteResGroup36], (instregex "VPMASKMOVDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002404def: InstRW<[HWWriteResGroup36], (instregex "VPMASKMOVQrm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002405
Gadi Haber2cf601f2017-12-08 09:48:44 +00002406def HWWriteResGroup36_1 : SchedWriteRes<[HWPort5,HWPort23]> {
2407 let Latency = 9;
2408 let NumMicroOps = 3;
2409 let ResourceCycles = [2,1];
2410}
2411def: InstRW<[HWWriteResGroup36_1], (instregex "VBLENDVPDYrm")>;
2412def: InstRW<[HWWriteResGroup36_1], (instregex "VBLENDVPSYrm")>;
2413def: InstRW<[HWWriteResGroup36_1], (instregex "VMASKMOVPDYrm")>;
2414def: InstRW<[HWWriteResGroup36_1], (instregex "VMASKMOVPSYrm")>;
2415def: InstRW<[HWWriteResGroup36_1], (instregex "VPBLENDVBYrm")>;
2416def: InstRW<[HWWriteResGroup36_1], (instregex "VPMASKMOVDYrm")>;
2417def: InstRW<[HWWriteResGroup36_1], (instregex "VPMASKMOVQYrm")>;
2418
2419def HWWriteResGroup36_2 : SchedWriteRes<[HWPort5,HWPort23]> {
2420 let Latency = 7;
2421 let NumMicroOps = 3;
2422 let ResourceCycles = [2,1];
2423}
2424def: InstRW<[HWWriteResGroup36_2], (instregex "MMX_PACKSSDWirm")>;
2425def: InstRW<[HWWriteResGroup36_2], (instregex "MMX_PACKSSWBirm")>;
2426def: InstRW<[HWWriteResGroup36_2], (instregex "MMX_PACKUSWBirm")>;
2427
Gadi Haberd76f7b82017-08-28 10:04:16 +00002428def HWWriteResGroup37 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002429 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002430 let NumMicroOps = 3;
2431 let ResourceCycles = [1,2];
2432}
2433def: InstRW<[HWWriteResGroup37], (instregex "LEAVE64")>;
2434def: InstRW<[HWWriteResGroup37], (instregex "SCASB")>;
2435def: InstRW<[HWWriteResGroup37], (instregex "SCASL")>;
2436def: InstRW<[HWWriteResGroup37], (instregex "SCASQ")>;
2437def: InstRW<[HWWriteResGroup37], (instregex "SCASW")>;
2438
2439def HWWriteResGroup38 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002440 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002441 let NumMicroOps = 3;
2442 let ResourceCycles = [1,1,1];
2443}
2444def: InstRW<[HWWriteResGroup38], (instregex "PSLLDrm")>;
2445def: InstRW<[HWWriteResGroup38], (instregex "PSLLQrm")>;
2446def: InstRW<[HWWriteResGroup38], (instregex "PSLLWrm")>;
2447def: InstRW<[HWWriteResGroup38], (instregex "PSRADrm")>;
2448def: InstRW<[HWWriteResGroup38], (instregex "PSRAWrm")>;
2449def: InstRW<[HWWriteResGroup38], (instregex "PSRLDrm")>;
2450def: InstRW<[HWWriteResGroup38], (instregex "PSRLQrm")>;
2451def: InstRW<[HWWriteResGroup38], (instregex "PSRLWrm")>;
2452def: InstRW<[HWWriteResGroup38], (instregex "PTESTrm")>;
2453def: InstRW<[HWWriteResGroup38], (instregex "VPSLLDrm")>;
2454def: InstRW<[HWWriteResGroup38], (instregex "VPSLLQrm")>;
2455def: InstRW<[HWWriteResGroup38], (instregex "VPSLLWrm")>;
2456def: InstRW<[HWWriteResGroup38], (instregex "VPSRADrm")>;
2457def: InstRW<[HWWriteResGroup38], (instregex "VPSRAWrm")>;
2458def: InstRW<[HWWriteResGroup38], (instregex "VPSRLDrm")>;
2459def: InstRW<[HWWriteResGroup38], (instregex "VPSRLQrm")>;
2460def: InstRW<[HWWriteResGroup38], (instregex "VPSRLWrm")>;
2461def: InstRW<[HWWriteResGroup38], (instregex "VPTESTrm")>;
2462
2463def HWWriteResGroup39 : SchedWriteRes<[HWPort0,HWPort01,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002464 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002465 let NumMicroOps = 3;
2466 let ResourceCycles = [1,1,1];
2467}
2468def: InstRW<[HWWriteResGroup39], (instregex "FLDCW16m")>;
2469
2470def HWWriteResGroup40 : SchedWriteRes<[HWPort0,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002471 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002472 let NumMicroOps = 3;
2473 let ResourceCycles = [1,1,1];
2474}
2475def: InstRW<[HWWriteResGroup40], (instregex "LDMXCSR")>;
2476def: InstRW<[HWWriteResGroup40], (instregex "VLDMXCSR")>;
2477
2478def HWWriteResGroup41 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002479 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002480 let NumMicroOps = 3;
2481 let ResourceCycles = [1,1,1];
2482}
2483def: InstRW<[HWWriteResGroup41], (instregex "LRETQ")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002484def: InstRW<[HWWriteResGroup41], (instregex "RETL")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002485def: InstRW<[HWWriteResGroup41], (instregex "RETQ")>;
2486
2487def HWWriteResGroup42 : SchedWriteRes<[HWPort23,HWPort06,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002488 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002489 let NumMicroOps = 3;
2490 let ResourceCycles = [1,1,1];
2491}
2492def: InstRW<[HWWriteResGroup42], (instregex "BEXTR32rm")>;
2493def: InstRW<[HWWriteResGroup42], (instregex "BEXTR64rm")>;
2494
2495def HWWriteResGroup43 : SchedWriteRes<[HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002496 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002497 let NumMicroOps = 3;
2498 let ResourceCycles = [1,1,1];
2499}
2500def: InstRW<[HWWriteResGroup43], (instregex "ADC(16|32|64)rm")>;
2501def: InstRW<[HWWriteResGroup43], (instregex "ADC8rm")>;
2502def: InstRW<[HWWriteResGroup43], (instregex "CMOVAE(16|32|64)rm")>;
2503def: InstRW<[HWWriteResGroup43], (instregex "CMOVB(16|32|64)rm")>;
2504def: InstRW<[HWWriteResGroup43], (instregex "CMOVE(16|32|64)rm")>;
2505def: InstRW<[HWWriteResGroup43], (instregex "CMOVG(16|32|64)rm")>;
2506def: InstRW<[HWWriteResGroup43], (instregex "CMOVGE(16|32|64)rm")>;
2507def: InstRW<[HWWriteResGroup43], (instregex "CMOVL(16|32|64)rm")>;
2508def: InstRW<[HWWriteResGroup43], (instregex "CMOVLE(16|32|64)rm")>;
2509def: InstRW<[HWWriteResGroup43], (instregex "CMOVNE(16|32|64)rm")>;
2510def: InstRW<[HWWriteResGroup43], (instregex "CMOVNO(16|32|64)rm")>;
2511def: InstRW<[HWWriteResGroup43], (instregex "CMOVNP(16|32|64)rm")>;
2512def: InstRW<[HWWriteResGroup43], (instregex "CMOVNS(16|32|64)rm")>;
2513def: InstRW<[HWWriteResGroup43], (instregex "CMOVO(16|32|64)rm")>;
2514def: InstRW<[HWWriteResGroup43], (instregex "CMOVP(16|32|64)rm")>;
2515def: InstRW<[HWWriteResGroup43], (instregex "CMOVS(16|32|64)rm")>;
2516def: InstRW<[HWWriteResGroup43], (instregex "SBB(16|32|64)rm")>;
2517def: InstRW<[HWWriteResGroup43], (instregex "SBB8rm")>;
2518
2519def HWWriteResGroup44 : SchedWriteRes<[HWPort4,HWPort6,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002520 let Latency = 3;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002521 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002522 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00002523}
Gadi Haberd76f7b82017-08-28 10:04:16 +00002524def: InstRW<[HWWriteResGroup44], (instregex "CALL(16|32|64)r")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00002525
Gadi Haberd76f7b82017-08-28 10:04:16 +00002526def HWWriteResGroup45 : SchedWriteRes<[HWPort4,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002527 let Latency = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002528 let NumMicroOps = 4;
2529 let ResourceCycles = [1,1,1,1];
2530}
2531def: InstRW<[HWWriteResGroup45], (instregex "CALL64pcrel32")>;
2532def: InstRW<[HWWriteResGroup45], (instregex "SETAm")>;
2533def: InstRW<[HWWriteResGroup45], (instregex "SETBEm")>;
2534
2535def HWWriteResGroup46 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002536 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002537 let NumMicroOps = 5;
2538 let ResourceCycles = [1,1,1,2];
2539}
2540def: InstRW<[HWWriteResGroup46], (instregex "ROL(16|32|64)m1")>;
2541def: InstRW<[HWWriteResGroup46], (instregex "ROL(16|32|64)mi")>;
2542def: InstRW<[HWWriteResGroup46], (instregex "ROL8m1")>;
2543def: InstRW<[HWWriteResGroup46], (instregex "ROL8mi")>;
2544def: InstRW<[HWWriteResGroup46], (instregex "ROR(16|32|64)m1")>;
2545def: InstRW<[HWWriteResGroup46], (instregex "ROR(16|32|64)mi")>;
2546def: InstRW<[HWWriteResGroup46], (instregex "ROR8m1")>;
2547def: InstRW<[HWWriteResGroup46], (instregex "ROR8mi")>;
2548
2549def HWWriteResGroup47 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002550 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002551 let NumMicroOps = 5;
2552 let ResourceCycles = [1,1,1,2];
2553}
2554def: InstRW<[HWWriteResGroup47], (instregex "XADD(16|32|64)rm")>;
2555def: InstRW<[HWWriteResGroup47], (instregex "XADD8rm")>;
2556
2557def HWWriteResGroup48 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002558 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002559 let NumMicroOps = 5;
2560 let ResourceCycles = [1,1,1,1,1];
2561}
2562def: InstRW<[HWWriteResGroup48], (instregex "CALL(16|32|64)m")>;
2563def: InstRW<[HWWriteResGroup48], (instregex "FARCALL64")>;
2564
2565def HWWriteResGroup49 : SchedWriteRes<[HWPort0]> {
2566 let Latency = 3;
2567 let NumMicroOps = 1;
2568 let ResourceCycles = [1];
2569}
2570def: InstRW<[HWWriteResGroup49], (instregex "MOVMSKPDrr")>;
2571def: InstRW<[HWWriteResGroup49], (instregex "MOVMSKPSrr")>;
2572def: InstRW<[HWWriteResGroup49], (instregex "PMOVMSKBrr")>;
2573def: InstRW<[HWWriteResGroup49], (instregex "VMOVMSKPDYrr")>;
2574def: InstRW<[HWWriteResGroup49], (instregex "VMOVMSKPDrr")>;
2575def: InstRW<[HWWriteResGroup49], (instregex "VMOVMSKPSYrr")>;
2576def: InstRW<[HWWriteResGroup49], (instregex "VMOVMSKPSrr")>;
2577def: InstRW<[HWWriteResGroup49], (instregex "VPMOVMSKBYrr")>;
2578def: InstRW<[HWWriteResGroup49], (instregex "VPMOVMSKBrr")>;
2579
2580def HWWriteResGroup50 : SchedWriteRes<[HWPort1]> {
2581 let Latency = 3;
2582 let NumMicroOps = 1;
2583 let ResourceCycles = [1];
2584}
2585def: InstRW<[HWWriteResGroup50], (instregex "ADDPDrr")>;
2586def: InstRW<[HWWriteResGroup50], (instregex "ADDPSrr")>;
2587def: InstRW<[HWWriteResGroup50], (instregex "ADDSDrr")>;
2588def: InstRW<[HWWriteResGroup50], (instregex "ADDSSrr")>;
2589def: InstRW<[HWWriteResGroup50], (instregex "ADDSUBPDrr")>;
2590def: InstRW<[HWWriteResGroup50], (instregex "ADDSUBPSrr")>;
2591def: InstRW<[HWWriteResGroup50], (instregex "ADD_FPrST0")>;
2592def: InstRW<[HWWriteResGroup50], (instregex "ADD_FST0r")>;
2593def: InstRW<[HWWriteResGroup50], (instregex "ADD_FrST0")>;
2594def: InstRW<[HWWriteResGroup50], (instregex "BSF(16|32|64)rr")>;
2595def: InstRW<[HWWriteResGroup50], (instregex "BSR(16|32|64)rr")>;
2596def: InstRW<[HWWriteResGroup50], (instregex "CMPPDrri")>;
2597def: InstRW<[HWWriteResGroup50], (instregex "CMPPSrri")>;
Craig Topper6c659102017-12-10 09:14:37 +00002598def: InstRW<[HWWriteResGroup50], (instregex "CMPSDrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002599def: InstRW<[HWWriteResGroup50], (instregex "CMPSSrr")>;
2600def: InstRW<[HWWriteResGroup50], (instregex "COMISDrr")>;
2601def: InstRW<[HWWriteResGroup50], (instregex "COMISSrr")>;
2602def: InstRW<[HWWriteResGroup50], (instregex "CVTDQ2PSrr")>;
2603def: InstRW<[HWWriteResGroup50], (instregex "CVTPS2DQrr")>;
2604def: InstRW<[HWWriteResGroup50], (instregex "CVTTPS2DQrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002605def: InstRW<[HWWriteResGroup50], (instregex "IMUL64rr(i8)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002606def: InstRW<[HWWriteResGroup50], (instregex "IMUL8r")>;
2607def: InstRW<[HWWriteResGroup50], (instregex "LZCNT(16|32|64)rr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002608def: InstRW<[HWWriteResGroup50], (instregex "MAX(C?)PDrr")>;
2609def: InstRW<[HWWriteResGroup50], (instregex "MAX(C?)PSrr")>;
2610def: InstRW<[HWWriteResGroup50], (instregex "MAX(C?)SDrr")>;
2611def: InstRW<[HWWriteResGroup50], (instregex "MAX(C?)SSrr")>;
2612def: InstRW<[HWWriteResGroup50], (instregex "MIN(C?)PDrr")>;
2613def: InstRW<[HWWriteResGroup50], (instregex "MIN(C?)PSrr")>;
2614def: InstRW<[HWWriteResGroup50], (instregex "MIN(C?)SDrr")>;
2615def: InstRW<[HWWriteResGroup50], (instregex "MIN(C?)SSrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002616def: InstRW<[HWWriteResGroup50], (instregex "MMX_CVTPI2PSirr")>;
2617def: InstRW<[HWWriteResGroup50], (instregex "MUL8r")>;
2618def: InstRW<[HWWriteResGroup50], (instregex "PDEP32rr")>;
2619def: InstRW<[HWWriteResGroup50], (instregex "PDEP64rr")>;
2620def: InstRW<[HWWriteResGroup50], (instregex "PEXT32rr")>;
2621def: InstRW<[HWWriteResGroup50], (instregex "PEXT64rr")>;
2622def: InstRW<[HWWriteResGroup50], (instregex "POPCNT(16|32|64)rr")>;
2623def: InstRW<[HWWriteResGroup50], (instregex "SHLD(16|32|64)rri8")>;
2624def: InstRW<[HWWriteResGroup50], (instregex "SHRD(16|32|64)rri8")>;
2625def: InstRW<[HWWriteResGroup50], (instregex "SUBPDrr")>;
2626def: InstRW<[HWWriteResGroup50], (instregex "SUBPSrr")>;
2627def: InstRW<[HWWriteResGroup50], (instregex "SUBR_FPrST0")>;
2628def: InstRW<[HWWriteResGroup50], (instregex "SUBR_FST0r")>;
2629def: InstRW<[HWWriteResGroup50], (instregex "SUBR_FrST0")>;
2630def: InstRW<[HWWriteResGroup50], (instregex "SUBSDrr")>;
2631def: InstRW<[HWWriteResGroup50], (instregex "SUBSSrr")>;
2632def: InstRW<[HWWriteResGroup50], (instregex "SUB_FPrST0")>;
2633def: InstRW<[HWWriteResGroup50], (instregex "SUB_FST0r")>;
2634def: InstRW<[HWWriteResGroup50], (instregex "SUB_FrST0")>;
2635def: InstRW<[HWWriteResGroup50], (instregex "TZCNT(16|32|64)rr")>;
2636def: InstRW<[HWWriteResGroup50], (instregex "UCOMISDrr")>;
2637def: InstRW<[HWWriteResGroup50], (instregex "UCOMISSrr")>;
2638def: InstRW<[HWWriteResGroup50], (instregex "VADDPDYrr")>;
2639def: InstRW<[HWWriteResGroup50], (instregex "VADDPDrr")>;
2640def: InstRW<[HWWriteResGroup50], (instregex "VADDPSYrr")>;
2641def: InstRW<[HWWriteResGroup50], (instregex "VADDPSrr")>;
2642def: InstRW<[HWWriteResGroup50], (instregex "VADDSDrr")>;
2643def: InstRW<[HWWriteResGroup50], (instregex "VADDSSrr")>;
2644def: InstRW<[HWWriteResGroup50], (instregex "VADDSUBPDYrr")>;
2645def: InstRW<[HWWriteResGroup50], (instregex "VADDSUBPDrr")>;
2646def: InstRW<[HWWriteResGroup50], (instregex "VADDSUBPSYrr")>;
2647def: InstRW<[HWWriteResGroup50], (instregex "VADDSUBPSrr")>;
2648def: InstRW<[HWWriteResGroup50], (instregex "VCMPPDYrri")>;
2649def: InstRW<[HWWriteResGroup50], (instregex "VCMPPDrri")>;
2650def: InstRW<[HWWriteResGroup50], (instregex "VCMPPSYrri")>;
2651def: InstRW<[HWWriteResGroup50], (instregex "VCMPPSrri")>;
2652def: InstRW<[HWWriteResGroup50], (instregex "VCMPSDrr")>;
2653def: InstRW<[HWWriteResGroup50], (instregex "VCMPSSrr")>;
2654def: InstRW<[HWWriteResGroup50], (instregex "VCOMISDrr")>;
2655def: InstRW<[HWWriteResGroup50], (instregex "VCOMISSrr")>;
2656def: InstRW<[HWWriteResGroup50], (instregex "VCVTDQ2PSYrr")>;
2657def: InstRW<[HWWriteResGroup50], (instregex "VCVTDQ2PSrr")>;
2658def: InstRW<[HWWriteResGroup50], (instregex "VCVTPS2DQYrr")>;
2659def: InstRW<[HWWriteResGroup50], (instregex "VCVTPS2DQrr")>;
2660def: InstRW<[HWWriteResGroup50], (instregex "VCVTTPS2DQYrr")>;
2661def: InstRW<[HWWriteResGroup50], (instregex "VCVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002662def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)PDYrr")>;
2663def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)PDrr")>;
2664def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)PSYrr")>;
2665def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)PSrr")>;
2666def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)SDrr")>;
2667def: InstRW<[HWWriteResGroup50], (instregex "VMAX(C?)SSrr")>;
2668def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)PDYrr")>;
2669def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)PDrr")>;
2670def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)PSYrr")>;
2671def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)PSrr")>;
2672def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)SDrr")>;
2673def: InstRW<[HWWriteResGroup50], (instregex "VMIN(C?)SSrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002674def: InstRW<[HWWriteResGroup50], (instregex "VSUBPDYrr")>;
2675def: InstRW<[HWWriteResGroup50], (instregex "VSUBPDrr")>;
2676def: InstRW<[HWWriteResGroup50], (instregex "VSUBPSYrr")>;
2677def: InstRW<[HWWriteResGroup50], (instregex "VSUBPSrr")>;
2678def: InstRW<[HWWriteResGroup50], (instregex "VSUBSDrr")>;
2679def: InstRW<[HWWriteResGroup50], (instregex "VSUBSSrr")>;
2680def: InstRW<[HWWriteResGroup50], (instregex "VUCOMISDrr")>;
2681def: InstRW<[HWWriteResGroup50], (instregex "VUCOMISSrr")>;
2682
2683def HWWriteResGroup50_16 : SchedWriteRes<[HWPort1, HWPort0156]> {
2684 let Latency = 3;
2685 let NumMicroOps = 4;
2686}
Craig Topper391c6f92017-12-10 01:24:08 +00002687def: InstRW<[HWWriteResGroup50_16], (instregex "IMUL16rr(i8)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002688
2689def HWWriteResGroup50_32 : SchedWriteRes<[HWPort1, HWPort0156]> {
2690 let Latency = 3;
2691 let NumMicroOps = 3;
2692}
Craig Topper391c6f92017-12-10 01:24:08 +00002693def: InstRW<[HWWriteResGroup50_32], (instregex "IMUL32rr(i8)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002694
2695def HWWriteResGroup51 : SchedWriteRes<[HWPort5]> {
2696 let Latency = 3;
2697 let NumMicroOps = 1;
2698 let ResourceCycles = [1];
2699}
2700def: InstRW<[HWWriteResGroup51], (instregex "VBROADCASTSDYrr")>;
2701def: InstRW<[HWWriteResGroup51], (instregex "VBROADCASTSSYrr")>;
2702def: InstRW<[HWWriteResGroup51], (instregex "VEXTRACTF128rr")>;
2703def: InstRW<[HWWriteResGroup51], (instregex "VEXTRACTI128rr")>;
2704def: InstRW<[HWWriteResGroup51], (instregex "VINSERTF128rr")>;
2705def: InstRW<[HWWriteResGroup51], (instregex "VINSERTI128rr")>;
2706def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTBYrr")>;
2707def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTBrr")>;
2708def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTDYrr")>;
2709def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTQYrr")>;
2710def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTWYrr")>;
2711def: InstRW<[HWWriteResGroup51], (instregex "VPBROADCASTWrr")>;
2712def: InstRW<[HWWriteResGroup51], (instregex "VPERM2F128rr")>;
2713def: InstRW<[HWWriteResGroup51], (instregex "VPERM2I128rr")>;
2714def: InstRW<[HWWriteResGroup51], (instregex "VPERMDYrr")>;
2715def: InstRW<[HWWriteResGroup51], (instregex "VPERMPDYri")>;
2716def: InstRW<[HWWriteResGroup51], (instregex "VPERMPSYrr")>;
2717def: InstRW<[HWWriteResGroup51], (instregex "VPERMQYri")>;
2718def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXBDYrr")>;
2719def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXBQYrr")>;
2720def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXBWYrr")>;
2721def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXDQYrr")>;
2722def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXWDYrr")>;
2723def: InstRW<[HWWriteResGroup51], (instregex "VPMOVSXWQYrr")>;
2724def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXBDYrr")>;
2725def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXBQYrr")>;
2726def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXBWYrr")>;
2727def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXDQYrr")>;
2728def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXWDYrr")>;
2729def: InstRW<[HWWriteResGroup51], (instregex "VPMOVZXWQYrr")>;
2730
2731def HWWriteResGroup52 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002732 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002733 let NumMicroOps = 2;
2734 let ResourceCycles = [1,1];
2735}
2736def: InstRW<[HWWriteResGroup52], (instregex "ADDPDrm")>;
2737def: InstRW<[HWWriteResGroup52], (instregex "ADDPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002738def: InstRW<[HWWriteResGroup52], (instregex "ADDSUBPDrm")>;
2739def: InstRW<[HWWriteResGroup52], (instregex "ADDSUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002740def: InstRW<[HWWriteResGroup52], (instregex "CMPPDrmi")>;
2741def: InstRW<[HWWriteResGroup52], (instregex "CMPPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002742def: InstRW<[HWWriteResGroup52], (instregex "CVTDQ2PSrm")>;
2743def: InstRW<[HWWriteResGroup52], (instregex "CVTPS2DQrm")>;
2744def: InstRW<[HWWriteResGroup52], (instregex "CVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002745def: InstRW<[HWWriteResGroup52], (instregex "MAX(C?)PDrm")>;
2746def: InstRW<[HWWriteResGroup52], (instregex "MAX(C?)PSrm")>;
2747def: InstRW<[HWWriteResGroup52], (instregex "MIN(C?)PDrm")>;
2748def: InstRW<[HWWriteResGroup52], (instregex "MIN(C?)PSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002749def: InstRW<[HWWriteResGroup52], (instregex "SUBPDrm")>;
2750def: InstRW<[HWWriteResGroup52], (instregex "SUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002751def: InstRW<[HWWriteResGroup52], (instregex "VADDPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002752def: InstRW<[HWWriteResGroup52], (instregex "VADDPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002753def: InstRW<[HWWriteResGroup52], (instregex "VADDSUBPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002754def: InstRW<[HWWriteResGroup52], (instregex "VADDSUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002755def: InstRW<[HWWriteResGroup52], (instregex "VCMPPDrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002756def: InstRW<[HWWriteResGroup52], (instregex "VCMPPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002757def: InstRW<[HWWriteResGroup52], (instregex "VCVTDQ2PSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002758def: InstRW<[HWWriteResGroup52], (instregex "VCVTPS2DQrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002759def: InstRW<[HWWriteResGroup52], (instregex "VCVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002760def: InstRW<[HWWriteResGroup52], (instregex "VMAX(C?)PDrm")>;
2761def: InstRW<[HWWriteResGroup52], (instregex "VMAX(C?)PSrm")>;
2762def: InstRW<[HWWriteResGroup52], (instregex "VMIN(C?)PDrm")>;
2763def: InstRW<[HWWriteResGroup52], (instregex "VMIN(C?)PSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002764def: InstRW<[HWWriteResGroup52], (instregex "VSUBPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002765def: InstRW<[HWWriteResGroup52], (instregex "VSUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002766
Gadi Haber2cf601f2017-12-08 09:48:44 +00002767def HWWriteResGroup52_1 : SchedWriteRes<[HWPort1,HWPort23]> {
2768 let Latency = 10;
2769 let NumMicroOps = 2;
2770 let ResourceCycles = [1,1];
Gadi Haberd76f7b82017-08-28 10:04:16 +00002771}
Gadi Haber2cf601f2017-12-08 09:48:44 +00002772def: InstRW<[HWWriteResGroup52_1], (instregex "ADD_F32m")>;
2773def: InstRW<[HWWriteResGroup52_1], (instregex "ADD_F64m")>;
2774def: InstRW<[HWWriteResGroup52_1], (instregex "ILD_F16m")>;
2775def: InstRW<[HWWriteResGroup52_1], (instregex "ILD_F32m")>;
2776def: InstRW<[HWWriteResGroup52_1], (instregex "ILD_F64m")>;
2777def: InstRW<[HWWriteResGroup52_1], (instregex "SUBR_F32m")>;
2778def: InstRW<[HWWriteResGroup52_1], (instregex "SUBR_F64m")>;
2779def: InstRW<[HWWriteResGroup52_1], (instregex "SUB_F32m")>;
2780def: InstRW<[HWWriteResGroup52_1], (instregex "SUB_F64m")>;
2781def: InstRW<[HWWriteResGroup52_1], (instregex "VADDPDYrm")>;
2782def: InstRW<[HWWriteResGroup52_1], (instregex "VADDPSYrm")>;
2783def: InstRW<[HWWriteResGroup52_1], (instregex "VADDSUBPDYrm")>;
2784def: InstRW<[HWWriteResGroup52_1], (instregex "VADDSUBPSYrm")>;
2785def: InstRW<[HWWriteResGroup52_1], (instregex "VCMPPDYrmi")>;
2786def: InstRW<[HWWriteResGroup52_1], (instregex "VCMPPSYrmi")>;
2787def: InstRW<[HWWriteResGroup52_1], (instregex "VCVTDQ2PSYrm")>;
2788def: InstRW<[HWWriteResGroup52_1], (instregex "VCVTPS2DQYrm")>;
2789def: InstRW<[HWWriteResGroup52_1], (instregex "VCVTTPS2DQYrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002790def: InstRW<[HWWriteResGroup52_1], (instregex "VMAX(C?)PDYrm")>;
2791def: InstRW<[HWWriteResGroup52_1], (instregex "VMAX(C?)PSYrm")>;
2792def: InstRW<[HWWriteResGroup52_1], (instregex "VMIN(C?)PDYrm")>;
2793def: InstRW<[HWWriteResGroup52_1], (instregex "VMIN(C?)PSYrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002794def: InstRW<[HWWriteResGroup52_1], (instregex "VSUBPDYrm")>;
2795def: InstRW<[HWWriteResGroup52_1], (instregex "VSUBPSYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002796
2797def HWWriteResGroup53 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002798 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002799 let NumMicroOps = 2;
2800 let ResourceCycles = [1,1];
2801}
2802def: InstRW<[HWWriteResGroup53], (instregex "VPERM2F128rm")>;
2803def: InstRW<[HWWriteResGroup53], (instregex "VPERM2I128rm")>;
2804def: InstRW<[HWWriteResGroup53], (instregex "VPERMDYrm")>;
2805def: InstRW<[HWWriteResGroup53], (instregex "VPERMPDYmi")>;
2806def: InstRW<[HWWriteResGroup53], (instregex "VPERMPSYrm")>;
2807def: InstRW<[HWWriteResGroup53], (instregex "VPERMQYmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002808def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXBDYrm")>;
2809def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXBQYrm")>;
2810def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXBWYrm")>;
2811def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXDQYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002812def: InstRW<[HWWriteResGroup53], (instregex "VPMOVZXWQYrm")>;
2813
Gadi Haber2cf601f2017-12-08 09:48:44 +00002814def HWWriteResGroup53_1 : SchedWriteRes<[HWPort5,HWPort23]> {
2815 let Latency = 9;
2816 let NumMicroOps = 2;
2817 let ResourceCycles = [1,1];
2818}
2819def: InstRW<[HWWriteResGroup53_1], (instregex "VPMOVSXBWYrm")>;
2820def: InstRW<[HWWriteResGroup53_1], (instregex "VPMOVSXDQYrm")>;
2821def: InstRW<[HWWriteResGroup53_1], (instregex "VPMOVSXWDYrm")>;
2822def: InstRW<[HWWriteResGroup53_1], (instregex "VPMOVZXWDYrm")>;
2823
Gadi Haberd76f7b82017-08-28 10:04:16 +00002824def HWWriteResGroup54 : SchedWriteRes<[HWPort0156]> {
2825 let Latency = 3;
2826 let NumMicroOps = 3;
2827 let ResourceCycles = [3];
2828}
2829def: InstRW<[HWWriteResGroup54], (instregex "XADD(16|32|64)rr")>;
2830def: InstRW<[HWWriteResGroup54], (instregex "XADD8rr")>;
2831def: InstRW<[HWWriteResGroup54], (instregex "XCHG8rr")>;
2832
2833def HWWriteResGroup55 : SchedWriteRes<[HWPort0,HWPort5]> {
2834 let Latency = 3;
2835 let NumMicroOps = 3;
2836 let ResourceCycles = [2,1];
2837}
2838def: InstRW<[HWWriteResGroup55], (instregex "VPSLLVDYrr")>;
2839def: InstRW<[HWWriteResGroup55], (instregex "VPSLLVDrr")>;
2840def: InstRW<[HWWriteResGroup55], (instregex "VPSRAVDYrr")>;
2841def: InstRW<[HWWriteResGroup55], (instregex "VPSRAVDrr")>;
2842def: InstRW<[HWWriteResGroup55], (instregex "VPSRLVDYrr")>;
2843def: InstRW<[HWWriteResGroup55], (instregex "VPSRLVDrr")>;
2844
2845def HWWriteResGroup56 : SchedWriteRes<[HWPort5,HWPort15]> {
2846 let Latency = 3;
2847 let NumMicroOps = 3;
2848 let ResourceCycles = [2,1];
2849}
2850def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHADDSWrr64")>;
2851def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHADDWrr64")>;
2852def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHADDrr64")>;
2853def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHSUBDrr64")>;
2854def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHSUBSWrr64")>;
2855def: InstRW<[HWWriteResGroup56], (instregex "MMX_PHSUBWrr64")>;
2856def: InstRW<[HWWriteResGroup56], (instregex "PHADDDrr")>;
2857def: InstRW<[HWWriteResGroup56], (instregex "PHADDSWrr128")>;
2858def: InstRW<[HWWriteResGroup56], (instregex "PHADDWrr")>;
2859def: InstRW<[HWWriteResGroup56], (instregex "PHSUBDrr")>;
2860def: InstRW<[HWWriteResGroup56], (instregex "PHSUBSWrr128")>;
2861def: InstRW<[HWWriteResGroup56], (instregex "PHSUBWrr")>;
2862def: InstRW<[HWWriteResGroup56], (instregex "VPHADDDYrr")>;
2863def: InstRW<[HWWriteResGroup56], (instregex "VPHADDDrr")>;
2864def: InstRW<[HWWriteResGroup56], (instregex "VPHADDSWrr128")>;
2865def: InstRW<[HWWriteResGroup56], (instregex "VPHADDSWrr256")>;
2866def: InstRW<[HWWriteResGroup56], (instregex "VPHADDWYrr")>;
2867def: InstRW<[HWWriteResGroup56], (instregex "VPHADDWrr")>;
2868def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBDYrr")>;
2869def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBDrr")>;
2870def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBSWrr128")>;
2871def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBSWrr256")>;
2872def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBWYrr")>;
2873def: InstRW<[HWWriteResGroup56], (instregex "VPHSUBWrr")>;
2874
2875def HWWriteResGroup57 : SchedWriteRes<[HWPort5,HWPort0156]> {
2876 let Latency = 3;
2877 let NumMicroOps = 3;
2878 let ResourceCycles = [2,1];
2879}
2880def: InstRW<[HWWriteResGroup57], (instregex "MMX_PACKSSDWirr")>;
2881def: InstRW<[HWWriteResGroup57], (instregex "MMX_PACKSSWBirr")>;
2882def: InstRW<[HWWriteResGroup57], (instregex "MMX_PACKUSWBirr")>;
2883
2884def HWWriteResGroup58 : SchedWriteRes<[HWPort6,HWPort0156]> {
2885 let Latency = 3;
2886 let NumMicroOps = 3;
2887 let ResourceCycles = [1,2];
2888}
2889def: InstRW<[HWWriteResGroup58], (instregex "CLD")>;
2890
2891def HWWriteResGroup59 : SchedWriteRes<[HWPort06,HWPort0156]> {
2892 let Latency = 3;
2893 let NumMicroOps = 3;
2894 let ResourceCycles = [1,2];
2895}
2896def: InstRW<[HWWriteResGroup59], (instregex "CMOVA(16|32|64)rr")>;
2897def: InstRW<[HWWriteResGroup59], (instregex "CMOVBE(16|32|64)rr")>;
2898def: InstRW<[HWWriteResGroup59], (instregex "RCL(16|32|64)r1")>;
2899def: InstRW<[HWWriteResGroup59], (instregex "RCL(16|32|64)ri")>;
2900def: InstRW<[HWWriteResGroup59], (instregex "RCL8r1")>;
2901def: InstRW<[HWWriteResGroup59], (instregex "RCL8ri")>;
2902def: InstRW<[HWWriteResGroup59], (instregex "RCR(16|32|64)r1")>;
2903def: InstRW<[HWWriteResGroup59], (instregex "RCR(16|32|64)ri")>;
2904def: InstRW<[HWWriteResGroup59], (instregex "RCR8r1")>;
2905def: InstRW<[HWWriteResGroup59], (instregex "RCR8ri")>;
2906
2907def HWWriteResGroup60 : SchedWriteRes<[HWPort06,HWPort0156]> {
2908 let Latency = 3;
2909 let NumMicroOps = 3;
2910 let ResourceCycles = [2,1];
2911}
2912def: InstRW<[HWWriteResGroup60], (instregex "ROL(16|32|64)rCL")>;
2913def: InstRW<[HWWriteResGroup60], (instregex "ROL8rCL")>;
2914def: InstRW<[HWWriteResGroup60], (instregex "ROR(16|32|64)rCL")>;
2915def: InstRW<[HWWriteResGroup60], (instregex "ROR8rCL")>;
2916def: InstRW<[HWWriteResGroup60], (instregex "SAR(16|32|64)rCL")>;
2917def: InstRW<[HWWriteResGroup60], (instregex "SAR8rCL")>;
2918def: InstRW<[HWWriteResGroup60], (instregex "SHL(16|32|64)rCL")>;
2919def: InstRW<[HWWriteResGroup60], (instregex "SHL8rCL")>;
2920def: InstRW<[HWWriteResGroup60], (instregex "SHR(16|32|64)rCL")>;
2921def: InstRW<[HWWriteResGroup60], (instregex "SHR8rCL")>;
2922
2923def HWWriteResGroup61 : SchedWriteRes<[HWPort0,HWPort4,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002924 let Latency = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002925 let NumMicroOps = 3;
2926 let ResourceCycles = [1,1,1];
2927}
2928def: InstRW<[HWWriteResGroup61], (instregex "FNSTSWm")>;
2929
2930def HWWriteResGroup62 : SchedWriteRes<[HWPort1,HWPort4,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002931 let Latency = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002932 let NumMicroOps = 3;
2933 let ResourceCycles = [1,1,1];
2934}
2935def: InstRW<[HWWriteResGroup62], (instregex "ISTT_FP16m")>;
2936def: InstRW<[HWWriteResGroup62], (instregex "ISTT_FP32m")>;
2937def: InstRW<[HWWriteResGroup62], (instregex "ISTT_FP64m")>;
2938def: InstRW<[HWWriteResGroup62], (instregex "IST_F16m")>;
2939def: InstRW<[HWWriteResGroup62], (instregex "IST_F32m")>;
2940def: InstRW<[HWWriteResGroup62], (instregex "IST_FP16m")>;
2941def: InstRW<[HWWriteResGroup62], (instregex "IST_FP32m")>;
2942def: InstRW<[HWWriteResGroup62], (instregex "IST_FP64m")>;
2943
2944def HWWriteResGroup63 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002945 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002946 let NumMicroOps = 4;
2947 let ResourceCycles = [2,1,1];
2948}
2949def: InstRW<[HWWriteResGroup63], (instregex "VPSLLVDYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002950def: InstRW<[HWWriteResGroup63], (instregex "VPSRAVDYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002951def: InstRW<[HWWriteResGroup63], (instregex "VPSRLVDYrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002952
2953def HWWriteResGroup63_1 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
2954 let Latency = 9;
2955 let NumMicroOps = 4;
2956 let ResourceCycles = [2,1,1];
2957}
2958def: InstRW<[HWWriteResGroup63_1], (instregex "VPSLLVDrm")>;
2959def: InstRW<[HWWriteResGroup63_1], (instregex "VPSRAVDrm")>;
2960def: InstRW<[HWWriteResGroup63_1], (instregex "VPSRLVDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002961
2962def HWWriteResGroup64 : SchedWriteRes<[HWPort5,HWPort23,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00002963 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00002964 let NumMicroOps = 4;
2965 let ResourceCycles = [2,1,1];
2966}
2967def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHADDSWrm64")>;
2968def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHADDWrm64")>;
2969def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHADDrm64")>;
2970def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHSUBDrm64")>;
2971def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHSUBSWrm64")>;
2972def: InstRW<[HWWriteResGroup64], (instregex "MMX_PHSUBWrm64")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00002973
2974def HWWriteResGroup64_1 : SchedWriteRes<[HWPort5,HWPort23,HWPort15]> {
2975 let Latency = 10;
2976 let NumMicroOps = 4;
2977 let ResourceCycles = [2,1,1];
2978}
2979def: InstRW<[HWWriteResGroup64_1], (instregex "VPHADDDYrm")>;
2980def: InstRW<[HWWriteResGroup64_1], (instregex "VPHADDSWrm256")>;
2981def: InstRW<[HWWriteResGroup64_1], (instregex "VPHADDWYrm")>;
2982def: InstRW<[HWWriteResGroup64_1], (instregex "VPHSUBDYrm")>;
2983def: InstRW<[HWWriteResGroup64_1], (instregex "VPHSUBSWrm256")>;
2984def: InstRW<[HWWriteResGroup64_1], (instregex "VPHSUBWYrm")>;
2985
2986def HWWriteResGroup64_2 : SchedWriteRes<[HWPort5,HWPort23,HWPort15]> {
2987 let Latency = 9;
2988 let NumMicroOps = 4;
2989 let ResourceCycles = [2,1,1];
2990}
2991def: InstRW<[HWWriteResGroup64_2], (instregex "PHADDDrm")>;
2992def: InstRW<[HWWriteResGroup64_2], (instregex "PHADDSWrm128")>;
2993def: InstRW<[HWWriteResGroup64_2], (instregex "PHADDWrm")>;
2994def: InstRW<[HWWriteResGroup64_2], (instregex "PHSUBDrm")>;
2995def: InstRW<[HWWriteResGroup64_2], (instregex "PHSUBSWrm128")>;
2996def: InstRW<[HWWriteResGroup64_2], (instregex "PHSUBWrm")>;
2997def: InstRW<[HWWriteResGroup64_2], (instregex "VPHADDDrm")>;
2998def: InstRW<[HWWriteResGroup64_2], (instregex "VPHADDSWrm128")>;
2999def: InstRW<[HWWriteResGroup64_2], (instregex "VPHADDWrm")>;
3000def: InstRW<[HWWriteResGroup64_2], (instregex "VPHSUBDrm")>;
3001def: InstRW<[HWWriteResGroup64_2], (instregex "VPHSUBSWrm128")>;
3002def: InstRW<[HWWriteResGroup64_2], (instregex "VPHSUBWrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003003
3004def HWWriteResGroup65 : SchedWriteRes<[HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003005 let Latency = 8;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003006 let NumMicroOps = 4;
3007 let ResourceCycles = [1,1,2];
3008}
3009def: InstRW<[HWWriteResGroup65], (instregex "CMOVA(16|32|64)rm")>;
3010def: InstRW<[HWWriteResGroup65], (instregex "CMOVBE(16|32|64)rm")>;
3011
3012def HWWriteResGroup66 : SchedWriteRes<[HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003013 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003014 let NumMicroOps = 5;
3015 let ResourceCycles = [1,1,1,2];
3016}
3017def: InstRW<[HWWriteResGroup66], (instregex "RCL(16|32|64)m1")>;
3018def: InstRW<[HWWriteResGroup66], (instregex "RCL(16|32|64)mi")>;
3019def: InstRW<[HWWriteResGroup66], (instregex "RCL8m1")>;
3020def: InstRW<[HWWriteResGroup66], (instregex "RCL8mi")>;
3021def: InstRW<[HWWriteResGroup66], (instregex "RCR(16|32|64)m1")>;
3022def: InstRW<[HWWriteResGroup66], (instregex "RCR(16|32|64)mi")>;
3023def: InstRW<[HWWriteResGroup66], (instregex "RCR8m1")>;
3024def: InstRW<[HWWriteResGroup66], (instregex "RCR8mi")>;
3025
3026def HWWriteResGroup67 : SchedWriteRes<[HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003027 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003028 let NumMicroOps = 5;
3029 let ResourceCycles = [1,1,2,1];
3030}
3031def: InstRW<[HWWriteResGroup67], (instregex "ROR(16|32|64)mCL")>;
3032def: InstRW<[HWWriteResGroup67], (instregex "ROR8mCL")>;
3033
3034def HWWriteResGroup68 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003035 let Latency = 9;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003036 let NumMicroOps = 6;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003037 let ResourceCycles = [1,1,1,3];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003038}
Craig Topper1a88c502017-12-10 09:14:39 +00003039def: InstRW<[HWWriteResGroup68], (instregex "ADC(16|32|64)mi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003040def: InstRW<[HWWriteResGroup68], (instregex "ADC8mi")>;
3041def: InstRW<[HWWriteResGroup68], (instregex "ADD8mi")>;
3042def: InstRW<[HWWriteResGroup68], (instregex "AND8mi")>;
3043def: InstRW<[HWWriteResGroup68], (instregex "OR8mi")>;
3044def: InstRW<[HWWriteResGroup68], (instregex "SUB8mi")>;
3045def: InstRW<[HWWriteResGroup68], (instregex "XCHG(16|32|64)rm")>;
3046def: InstRW<[HWWriteResGroup68], (instregex "XCHG8rm")>;
3047def: InstRW<[HWWriteResGroup68], (instregex "XOR8mi")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003048
Gadi Haberd76f7b82017-08-28 10:04:16 +00003049def HWWriteResGroup69 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003050 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003051 let NumMicroOps = 6;
3052 let ResourceCycles = [1,1,1,2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003053}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003054def: InstRW<[HWWriteResGroup69], (instregex "ADC(16|32|64)mr")>;
3055def: InstRW<[HWWriteResGroup69], (instregex "ADC8mr")>;
3056def: InstRW<[HWWriteResGroup69], (instregex "CMPXCHG(16|32|64)rm")>;
3057def: InstRW<[HWWriteResGroup69], (instregex "CMPXCHG8rm")>;
3058def: InstRW<[HWWriteResGroup69], (instregex "ROL(16|32|64)mCL")>;
3059def: InstRW<[HWWriteResGroup69], (instregex "ROL8mCL")>;
3060def: InstRW<[HWWriteResGroup69], (instregex "SAR(16|32|64)mCL")>;
3061def: InstRW<[HWWriteResGroup69], (instregex "SAR8mCL")>;
Craig Topper1a88c502017-12-10 09:14:39 +00003062def: InstRW<[HWWriteResGroup69], (instregex "SBB(16|32|64)mi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003063def: InstRW<[HWWriteResGroup69], (instregex "SBB(16|32|64)mr")>;
3064def: InstRW<[HWWriteResGroup69], (instregex "SBB8mi")>;
3065def: InstRW<[HWWriteResGroup69], (instregex "SBB8mr")>;
3066def: InstRW<[HWWriteResGroup69], (instregex "SHL(16|32|64)mCL")>;
3067def: InstRW<[HWWriteResGroup69], (instregex "SHL8mCL")>;
3068def: InstRW<[HWWriteResGroup69], (instregex "SHR(16|32|64)mCL")>;
3069def: InstRW<[HWWriteResGroup69], (instregex "SHR8mCL")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003070
Gadi Haberd76f7b82017-08-28 10:04:16 +00003071def HWWriteResGroup70 : SchedWriteRes<[HWPort0,HWPort1]> {
3072 let Latency = 4;
3073 let NumMicroOps = 2;
3074 let ResourceCycles = [1,1];
3075}
3076def: InstRW<[HWWriteResGroup70], (instregex "CVTSD2SI64rr")>;
3077def: InstRW<[HWWriteResGroup70], (instregex "CVTSD2SIrr")>;
3078def: InstRW<[HWWriteResGroup70], (instregex "CVTSS2SI64rr")>;
3079def: InstRW<[HWWriteResGroup70], (instregex "CVTSS2SIrr")>;
3080def: InstRW<[HWWriteResGroup70], (instregex "CVTTSD2SI64rr")>;
3081def: InstRW<[HWWriteResGroup70], (instregex "CVTTSD2SIrr")>;
3082def: InstRW<[HWWriteResGroup70], (instregex "CVTTSS2SI64rr")>;
3083def: InstRW<[HWWriteResGroup70], (instregex "CVTTSS2SIrr")>;
3084def: InstRW<[HWWriteResGroup70], (instregex "VCVTSD2SI64rr")>;
3085def: InstRW<[HWWriteResGroup70], (instregex "VCVTSD2SIrr")>;
3086def: InstRW<[HWWriteResGroup70], (instregex "VCVTSS2SI64rr")>;
3087def: InstRW<[HWWriteResGroup70], (instregex "VCVTSS2SIrr")>;
3088def: InstRW<[HWWriteResGroup70], (instregex "VCVTTSD2SI64rr")>;
3089def: InstRW<[HWWriteResGroup70], (instregex "VCVTTSD2SIrr")>;
3090def: InstRW<[HWWriteResGroup70], (instregex "VCVTTSS2SI64rr")>;
3091def: InstRW<[HWWriteResGroup70], (instregex "VCVTTSS2SIrr")>;
3092
3093def HWWriteResGroup71 : SchedWriteRes<[HWPort0,HWPort5]> {
3094 let Latency = 4;
3095 let NumMicroOps = 2;
3096 let ResourceCycles = [1,1];
3097}
3098def: InstRW<[HWWriteResGroup71], (instregex "VCVTPS2PDYrr")>;
3099def: InstRW<[HWWriteResGroup71], (instregex "VPSLLDYrr")>;
3100def: InstRW<[HWWriteResGroup71], (instregex "VPSLLQYrr")>;
3101def: InstRW<[HWWriteResGroup71], (instregex "VPSLLWYrr")>;
3102def: InstRW<[HWWriteResGroup71], (instregex "VPSRADYrr")>;
3103def: InstRW<[HWWriteResGroup71], (instregex "VPSRAWYrr")>;
3104def: InstRW<[HWWriteResGroup71], (instregex "VPSRLDYrr")>;
3105def: InstRW<[HWWriteResGroup71], (instregex "VPSRLQYrr")>;
3106def: InstRW<[HWWriteResGroup71], (instregex "VPSRLWYrr")>;
3107def: InstRW<[HWWriteResGroup71], (instregex "VPTESTYrr")>;
3108
3109def HWWriteResGroup72 : SchedWriteRes<[HWPort0,HWPort0156]> {
3110 let Latency = 4;
3111 let NumMicroOps = 2;
3112 let ResourceCycles = [1,1];
3113}
3114def: InstRW<[HWWriteResGroup72], (instregex "FNSTSW16r")>;
3115
3116def HWWriteResGroup73 : SchedWriteRes<[HWPort1,HWPort5]> {
3117 let Latency = 4;
3118 let NumMicroOps = 2;
3119 let ResourceCycles = [1,1];
3120}
3121def: InstRW<[HWWriteResGroup73], (instregex "CVTDQ2PDrr")>;
3122def: InstRW<[HWWriteResGroup73], (instregex "CVTPD2DQrr")>;
3123def: InstRW<[HWWriteResGroup73], (instregex "CVTPD2PSrr")>;
3124def: InstRW<[HWWriteResGroup73], (instregex "CVTSD2SSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00003125def: InstRW<[HWWriteResGroup73], (instregex "CVTSI642SDrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003126def: InstRW<[HWWriteResGroup73], (instregex "CVTSI2SDrr")>;
3127def: InstRW<[HWWriteResGroup73], (instregex "CVTSI2SSrr")>;
3128def: InstRW<[HWWriteResGroup73], (instregex "CVTTPD2DQrr")>;
3129def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTPD2PIirr")>;
3130def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTPI2PDirr")>;
3131def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTPS2PIirr")>;
3132def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTTPD2PIirr")>;
3133def: InstRW<[HWWriteResGroup73], (instregex "MMX_CVTTPS2PIirr")>;
3134def: InstRW<[HWWriteResGroup73], (instregex "VCVTDQ2PDrr")>;
3135def: InstRW<[HWWriteResGroup73], (instregex "VCVTPD2DQrr")>;
3136def: InstRW<[HWWriteResGroup73], (instregex "VCVTPD2PSrr")>;
3137def: InstRW<[HWWriteResGroup73], (instregex "VCVTPS2PHrr")>;
3138def: InstRW<[HWWriteResGroup73], (instregex "VCVTSD2SSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00003139def: InstRW<[HWWriteResGroup73], (instregex "VCVTSI642SDrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003140def: InstRW<[HWWriteResGroup73], (instregex "VCVTSI2SDrr")>;
3141def: InstRW<[HWWriteResGroup73], (instregex "VCVTSI2SSrr")>;
3142def: InstRW<[HWWriteResGroup73], (instregex "VCVTTPD2DQrr")>;
3143
3144def HWWriteResGroup74 : SchedWriteRes<[HWPort1,HWPort6]> {
3145 let Latency = 4;
3146 let NumMicroOps = 2;
3147 let ResourceCycles = [1,1];
3148}
3149def: InstRW<[HWWriteResGroup74], (instregex "IMUL64r")>;
3150def: InstRW<[HWWriteResGroup74], (instregex "MUL64r")>;
3151def: InstRW<[HWWriteResGroup74], (instregex "MULX64rr")>;
3152
3153def HWWriteResGroup74_16 : SchedWriteRes<[HWPort1, HWPort0156]> {
3154 let Latency = 4;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003155 let NumMicroOps = 4;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003156}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003157def: InstRW<[HWWriteResGroup74_16], (instregex "IMUL16r")>;
3158def: InstRW<[HWWriteResGroup74_16], (instregex "MUL16r")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003159
Gadi Haberd76f7b82017-08-28 10:04:16 +00003160def HWWriteResGroup74_32 : SchedWriteRes<[HWPort1,HWPort0156]> {
3161 let Latency = 4;
3162 let NumMicroOps = 3;
3163}
3164def: InstRW<[HWWriteResGroup74_32], (instregex "IMUL32r")>;
3165def: InstRW<[HWWriteResGroup74_32], (instregex "MUL32r")>;
3166
3167def HWWriteResGroup75 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003168 let Latency = 11;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003169 let NumMicroOps = 3;
3170 let ResourceCycles = [2,1];
3171}
3172def: InstRW<[HWWriteResGroup75], (instregex "FICOM16m")>;
3173def: InstRW<[HWWriteResGroup75], (instregex "FICOM32m")>;
3174def: InstRW<[HWWriteResGroup75], (instregex "FICOMP16m")>;
3175def: InstRW<[HWWriteResGroup75], (instregex "FICOMP32m")>;
3176
3177def HWWriteResGroup76 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003178 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003179 let NumMicroOps = 3;
3180 let ResourceCycles = [1,1,1];
3181}
3182def: InstRW<[HWWriteResGroup76], (instregex "CVTSD2SI64rm")>;
3183def: InstRW<[HWWriteResGroup76], (instregex "CVTSD2SIrm")>;
3184def: InstRW<[HWWriteResGroup76], (instregex "CVTSS2SI64rm")>;
3185def: InstRW<[HWWriteResGroup76], (instregex "CVTSS2SIrm")>;
3186def: InstRW<[HWWriteResGroup76], (instregex "CVTTSD2SI64rm")>;
3187def: InstRW<[HWWriteResGroup76], (instregex "CVTTSD2SIrm")>;
3188def: InstRW<[HWWriteResGroup76], (instregex "CVTTSS2SIrm")>;
3189def: InstRW<[HWWriteResGroup76], (instregex "VCVTSD2SI64rm")>;
3190def: InstRW<[HWWriteResGroup76], (instregex "VCVTSD2SIrm")>;
3191def: InstRW<[HWWriteResGroup76], (instregex "VCVTSS2SI64rm")>;
3192def: InstRW<[HWWriteResGroup76], (instregex "VCVTSS2SIrm")>;
3193def: InstRW<[HWWriteResGroup76], (instregex "VCVTTSD2SI64rm")>;
3194def: InstRW<[HWWriteResGroup76], (instregex "VCVTTSD2SIrm")>;
3195def: InstRW<[HWWriteResGroup76], (instregex "VCVTTSS2SI64rm")>;
3196def: InstRW<[HWWriteResGroup76], (instregex "VCVTTSS2SIrm")>;
3197
3198def HWWriteResGroup77 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003199 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003200 let NumMicroOps = 3;
3201 let ResourceCycles = [1,1,1];
3202}
3203def: InstRW<[HWWriteResGroup77], (instregex "VCVTPS2PDYrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003204
3205def HWWriteResGroup77_1 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
3206 let Latency = 11;
3207 let NumMicroOps = 3;
3208 let ResourceCycles = [1,1,1];
3209}
3210def: InstRW<[HWWriteResGroup77_1], (instregex "VPTESTYrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003211
3212def HWWriteResGroup78 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003213 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003214 let NumMicroOps = 3;
3215 let ResourceCycles = [1,1,1];
3216}
3217def: InstRW<[HWWriteResGroup78], (instregex "CVTDQ2PDrm")>;
3218def: InstRW<[HWWriteResGroup78], (instregex "CVTPD2DQrm")>;
3219def: InstRW<[HWWriteResGroup78], (instregex "CVTPD2PSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003220def: InstRW<[HWWriteResGroup78], (instregex "CVTTPD2DQrm")>;
3221def: InstRW<[HWWriteResGroup78], (instregex "MMX_CVTPD2PIirm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003222def: InstRW<[HWWriteResGroup78], (instregex "MMX_CVTTPD2PIirm")>;
3223def: InstRW<[HWWriteResGroup78], (instregex "VCVTDQ2PDrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003224
3225def HWWriteResGroup78_1 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
3226 let Latency = 9;
3227 let NumMicroOps = 3;
3228 let ResourceCycles = [1,1,1];
3229}
3230def: InstRW<[HWWriteResGroup78_1], (instregex "CVTSD2SSrm")>;
3231def: InstRW<[HWWriteResGroup78_1], (instregex "MMX_CVTPI2PDirm")>;
3232def: InstRW<[HWWriteResGroup78_1], (instregex "VCVTSD2SSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003233
3234def HWWriteResGroup79 : SchedWriteRes<[HWPort1,HWPort6,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003235 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003236 let NumMicroOps = 3;
3237 let ResourceCycles = [1,1,1];
3238}
3239def: InstRW<[HWWriteResGroup79], (instregex "MULX64rm")>;
3240
3241def HWWriteResGroup80 : SchedWriteRes<[HWPort5,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003242 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003243 let NumMicroOps = 3;
3244 let ResourceCycles = [1,1,1];
3245}
3246def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCASTBYrm")>;
3247def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCASTBrm")>;
3248def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCASTWYrm")>;
3249def: InstRW<[HWWriteResGroup80], (instregex "VPBROADCASTWrm")>;
3250
3251def HWWriteResGroup81 : SchedWriteRes<[HWPort0156]> {
3252 let Latency = 4;
3253 let NumMicroOps = 4;
3254 let ResourceCycles = [4];
3255}
3256def: InstRW<[HWWriteResGroup81], (instregex "FNCLEX")>;
3257
3258def HWWriteResGroup82 : SchedWriteRes<[HWPort015,HWPort0156]> {
3259 let Latency = 4;
3260 let NumMicroOps = 4;
3261 let ResourceCycles = [1,3];
3262}
3263def: InstRW<[HWWriteResGroup82], (instregex "VZEROUPPER")>;
3264
3265def HWWriteResGroup83 : SchedWriteRes<[HWPort1,HWPort6,HWPort0156]> {
3266 let Latency = 4;
3267 let NumMicroOps = 4;
3268 let ResourceCycles = [1,1,2];
3269}
3270def: InstRW<[HWWriteResGroup83], (instregex "LAR(16|32|64)rr")>;
3271
3272def HWWriteResGroup84 : SchedWriteRes<[HWPort0,HWPort4,HWPort237,HWPort15]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003273 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003274 let NumMicroOps = 4;
3275 let ResourceCycles = [1,1,1,1];
3276}
3277def: InstRW<[HWWriteResGroup84], (instregex "VMASKMOVPDYmr")>;
3278def: InstRW<[HWWriteResGroup84], (instregex "VMASKMOVPDmr")>;
3279def: InstRW<[HWWriteResGroup84], (instregex "VMASKMOVPSYmr")>;
3280def: InstRW<[HWWriteResGroup84], (instregex "VMASKMOVPSmr")>;
3281def: InstRW<[HWWriteResGroup84], (instregex "VPMASKMOVDYmr")>;
3282def: InstRW<[HWWriteResGroup84], (instregex "VPMASKMOVDmr")>;
3283def: InstRW<[HWWriteResGroup84], (instregex "VPMASKMOVQYmr")>;
3284def: InstRW<[HWWriteResGroup84], (instregex "VPMASKMOVQmr")>;
3285
3286def HWWriteResGroup85 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003287 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003288 let NumMicroOps = 4;
3289 let ResourceCycles = [1,1,1,1];
3290}
3291def: InstRW<[HWWriteResGroup85], (instregex "VCVTPS2PHmr")>;
3292
3293def HWWriteResGroup86 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003294 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003295 let NumMicroOps = 4;
3296 let ResourceCycles = [1,1,1,1];
3297}
3298def: InstRW<[HWWriteResGroup86], (instregex "SHLD(16|32|64)mri8")>;
3299def: InstRW<[HWWriteResGroup86], (instregex "SHRD(16|32|64)mri8")>;
3300
3301def HWWriteResGroup87 : SchedWriteRes<[HWPort1,HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003302 let Latency = 9;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003303 let NumMicroOps = 5;
3304 let ResourceCycles = [1,2,1,1];
3305}
3306def: InstRW<[HWWriteResGroup87], (instregex "LAR(16|32|64)rm")>;
3307def: InstRW<[HWWriteResGroup87], (instregex "LSL(16|32|64)rm")>;
3308
3309def HWWriteResGroup88 : SchedWriteRes<[HWPort4,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003310 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003311 let NumMicroOps = 6;
3312 let ResourceCycles = [1,1,4];
3313}
3314def: InstRW<[HWWriteResGroup88], (instregex "PUSHF16")>;
3315def: InstRW<[HWWriteResGroup88], (instregex "PUSHF64")>;
3316
3317def HWWriteResGroup89 : SchedWriteRes<[HWPort0]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +00003318 let Latency = 5;
3319 let NumMicroOps = 1;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003320 let ResourceCycles = [1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003321}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003322def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMADDUBSWrr64")>;
3323def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMADDWDirr")>;
3324def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULHRSWrr64")>;
3325def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULHUWirr")>;
3326def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULHWirr")>;
3327def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULLWirr")>;
3328def: InstRW<[HWWriteResGroup89], (instregex "MMX_PMULUDQirr")>;
3329def: InstRW<[HWWriteResGroup89], (instregex "MMX_PSADBWirr")>;
3330def: InstRW<[HWWriteResGroup89], (instregex "MUL_FPrST0")>;
3331def: InstRW<[HWWriteResGroup89], (instregex "MUL_FST0r")>;
3332def: InstRW<[HWWriteResGroup89], (instregex "MUL_FrST0")>;
3333def: InstRW<[HWWriteResGroup89], (instregex "PCMPGTQrr")>;
3334def: InstRW<[HWWriteResGroup89], (instregex "PHMINPOSUWrr128")>;
3335def: InstRW<[HWWriteResGroup89], (instregex "PMADDUBSWrr")>;
3336def: InstRW<[HWWriteResGroup89], (instregex "PMADDWDrr")>;
3337def: InstRW<[HWWriteResGroup89], (instregex "PMULDQrr")>;
3338def: InstRW<[HWWriteResGroup89], (instregex "PMULHRSWrr")>;
3339def: InstRW<[HWWriteResGroup89], (instregex "PMULHUWrr")>;
3340def: InstRW<[HWWriteResGroup89], (instregex "PMULHWrr")>;
3341def: InstRW<[HWWriteResGroup89], (instregex "PMULLWrr")>;
3342def: InstRW<[HWWriteResGroup89], (instregex "PMULUDQrr")>;
3343def: InstRW<[HWWriteResGroup89], (instregex "PSADBWrr")>;
3344def: InstRW<[HWWriteResGroup89], (instregex "RCPPSr")>;
3345def: InstRW<[HWWriteResGroup89], (instregex "RCPSSr")>;
3346def: InstRW<[HWWriteResGroup89], (instregex "RSQRTPSr")>;
3347def: InstRW<[HWWriteResGroup89], (instregex "RSQRTSSr")>;
3348def: InstRW<[HWWriteResGroup89], (instregex "VPCMPGTQYrr")>;
3349def: InstRW<[HWWriteResGroup89], (instregex "VPCMPGTQrr")>;
3350def: InstRW<[HWWriteResGroup89], (instregex "VPHMINPOSUWrr128")>;
3351def: InstRW<[HWWriteResGroup89], (instregex "VPMADDUBSWYrr")>;
3352def: InstRW<[HWWriteResGroup89], (instregex "VPMADDUBSWrr")>;
3353def: InstRW<[HWWriteResGroup89], (instregex "VPMADDWDYrr")>;
3354def: InstRW<[HWWriteResGroup89], (instregex "VPMADDWDrr")>;
3355def: InstRW<[HWWriteResGroup89], (instregex "VPMULDQYrr")>;
3356def: InstRW<[HWWriteResGroup89], (instregex "VPMULDQrr")>;
3357def: InstRW<[HWWriteResGroup89], (instregex "VPMULHRSWYrr")>;
3358def: InstRW<[HWWriteResGroup89], (instregex "VPMULHRSWrr")>;
3359def: InstRW<[HWWriteResGroup89], (instregex "VPMULHUWYrr")>;
3360def: InstRW<[HWWriteResGroup89], (instregex "VPMULHUWrr")>;
3361def: InstRW<[HWWriteResGroup89], (instregex "VPMULHWYrr")>;
3362def: InstRW<[HWWriteResGroup89], (instregex "VPMULHWrr")>;
3363def: InstRW<[HWWriteResGroup89], (instregex "VPMULLWYrr")>;
3364def: InstRW<[HWWriteResGroup89], (instregex "VPMULLWrr")>;
3365def: InstRW<[HWWriteResGroup89], (instregex "VPMULUDQYrr")>;
3366def: InstRW<[HWWriteResGroup89], (instregex "VPMULUDQrr")>;
3367def: InstRW<[HWWriteResGroup89], (instregex "VPSADBWYrr")>;
3368def: InstRW<[HWWriteResGroup89], (instregex "VPSADBWrr")>;
3369def: InstRW<[HWWriteResGroup89], (instregex "VRCPPSr")>;
3370def: InstRW<[HWWriteResGroup89], (instregex "VRCPSSr")>;
3371def: InstRW<[HWWriteResGroup89], (instregex "VRSQRTPSr")>;
3372def: InstRW<[HWWriteResGroup89], (instregex "VRSQRTSSr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003373
Gadi Haberd76f7b82017-08-28 10:04:16 +00003374def HWWriteResGroup90 : SchedWriteRes<[HWPort01]> {
Michael Zuckermanf6684002017-06-28 11:23:31 +00003375 let Latency = 5;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003376 let NumMicroOps = 1;
3377 let ResourceCycles = [1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003378}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003379def: InstRW<[HWWriteResGroup90], (instregex "MULPDrr")>;
3380def: InstRW<[HWWriteResGroup90], (instregex "MULPSrr")>;
3381def: InstRW<[HWWriteResGroup90], (instregex "MULSDrr")>;
3382def: InstRW<[HWWriteResGroup90], (instregex "MULSSrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003383def: InstRW<[HWWriteResGroup90], (instregex "VMULPDYrr")>;
3384def: InstRW<[HWWriteResGroup90], (instregex "VMULPDrr")>;
3385def: InstRW<[HWWriteResGroup90], (instregex "VMULPSYrr")>;
3386def: InstRW<[HWWriteResGroup90], (instregex "VMULPSrr")>;
3387def: InstRW<[HWWriteResGroup90], (instregex "VMULSDrr")>;
3388def: InstRW<[HWWriteResGroup90], (instregex "VMULSSrr")>;
Craig Topperf82867c2017-12-13 23:11:30 +00003389def: InstRW<[HWWriteResGroup90],
3390 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)(Y)?r",
3391 "VF(N)?M(ADD|SUB)(132|213|231)S(D|S)r")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003392
Gadi Haberd76f7b82017-08-28 10:04:16 +00003393def HWWriteResGroup91 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003394 let Latency = 10;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003395 let NumMicroOps = 2;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003396 let ResourceCycles = [1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003397}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003398def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMADDUBSWrm64")>;
3399def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMADDWDirm")>;
3400def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULHRSWrm64")>;
3401def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULHUWirm")>;
3402def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULHWirm")>;
3403def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULLWirm")>;
3404def: InstRW<[HWWriteResGroup91], (instregex "MMX_PMULUDQirm")>;
3405def: InstRW<[HWWriteResGroup91], (instregex "MMX_PSADBWirm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003406def: InstRW<[HWWriteResGroup91], (instregex "RCPSSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003407def: InstRW<[HWWriteResGroup91], (instregex "RSQRTSSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003408def: InstRW<[HWWriteResGroup91], (instregex "VRCPSSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003409def: InstRW<[HWWriteResGroup91], (instregex "VRSQRTSSm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003410
Gadi Haber2cf601f2017-12-08 09:48:44 +00003411def HWWriteResGroup91_1 : SchedWriteRes<[HWPort0,HWPort23]> {
3412 let Latency = 18;
3413 let NumMicroOps = 2;
3414 let ResourceCycles = [1,1];
3415}
3416def: InstRW<[HWWriteResGroup91_1], (instregex "SQRTSSm")>;
3417def: InstRW<[HWWriteResGroup91_1], (instregex "VDIVSSrm")>;
3418
3419def HWWriteResGroup91_2 : SchedWriteRes<[HWPort0,HWPort23]> {
3420 let Latency = 11;
3421 let NumMicroOps = 2;
3422 let ResourceCycles = [1,1];
3423}
3424def: InstRW<[HWWriteResGroup91_2], (instregex "PCMPGTQrm")>;
3425def: InstRW<[HWWriteResGroup91_2], (instregex "PHMINPOSUWrm128")>;
3426def: InstRW<[HWWriteResGroup91_2], (instregex "PMADDUBSWrm")>;
3427def: InstRW<[HWWriteResGroup91_2], (instregex "PMADDWDrm")>;
3428def: InstRW<[HWWriteResGroup91_2], (instregex "PMULDQrm")>;
3429def: InstRW<[HWWriteResGroup91_2], (instregex "PMULHRSWrm")>;
3430def: InstRW<[HWWriteResGroup91_2], (instregex "PMULHUWrm")>;
3431def: InstRW<[HWWriteResGroup91_2], (instregex "PMULHWrm")>;
3432def: InstRW<[HWWriteResGroup91_2], (instregex "PMULLWrm")>;
3433def: InstRW<[HWWriteResGroup91_2], (instregex "PMULUDQrm")>;
3434def: InstRW<[HWWriteResGroup91_2], (instregex "PSADBWrm")>;
3435def: InstRW<[HWWriteResGroup91_2], (instregex "RCPPSm")>;
3436def: InstRW<[HWWriteResGroup91_2], (instregex "RSQRTPSm")>;
3437def: InstRW<[HWWriteResGroup91_2], (instregex "VPCMPGTQrm")>;
3438def: InstRW<[HWWriteResGroup91_2], (instregex "VPHMINPOSUWrm128")>;
3439def: InstRW<[HWWriteResGroup91_2], (instregex "VPMADDUBSWrm")>;
3440def: InstRW<[HWWriteResGroup91_2], (instregex "VPMADDWDrm")>;
3441def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULDQrm")>;
3442def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULHRSWrm")>;
3443def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULHUWrm")>;
3444def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULHWrm")>;
3445def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULLWrm")>;
3446def: InstRW<[HWWriteResGroup91_2], (instregex "VPMULUDQrm")>;
3447def: InstRW<[HWWriteResGroup91_2], (instregex "VPSADBWrm")>;
3448def: InstRW<[HWWriteResGroup91_2], (instregex "VRCPPSm")>;
3449def: InstRW<[HWWriteResGroup91_2], (instregex "VRSQRTPSm")>;
3450
3451def HWWriteResGroup91_3 : SchedWriteRes<[HWPort0,HWPort23]> {
3452 let Latency = 12;
3453 let NumMicroOps = 2;
3454 let ResourceCycles = [1,1];
3455}
3456def: InstRW<[HWWriteResGroup91_3], (instregex "MUL_F32m")>;
3457def: InstRW<[HWWriteResGroup91_3], (instregex "MUL_F64m")>;
3458def: InstRW<[HWWriteResGroup91_3], (instregex "VPCMPGTQYrm")>;
3459def: InstRW<[HWWriteResGroup91_3], (instregex "VPMADDUBSWYrm")>;
3460def: InstRW<[HWWriteResGroup91_3], (instregex "VPMADDWDYrm")>;
3461def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULDQYrm")>;
3462def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULHRSWYrm")>;
3463def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULHUWYrm")>;
3464def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULHWYrm")>;
3465def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULLWYrm")>;
3466def: InstRW<[HWWriteResGroup91_3], (instregex "VPMULUDQYrm")>;
3467def: InstRW<[HWWriteResGroup91_3], (instregex "VPSADBWYrm")>;
3468
Gadi Haberd76f7b82017-08-28 10:04:16 +00003469def HWWriteResGroup92 : SchedWriteRes<[HWPort01,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003470 let Latency = 11;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003471 let NumMicroOps = 2;
3472 let ResourceCycles = [1,1];
3473}
3474def: InstRW<[HWWriteResGroup92], (instregex "MULPDrm")>;
3475def: InstRW<[HWWriteResGroup92], (instregex "MULPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003476def: InstRW<[HWWriteResGroup92], (instregex "VMULPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003477def: InstRW<[HWWriteResGroup92], (instregex "VMULPSrm")>;
Craig Topperf82867c2017-12-13 23:11:30 +00003478def: InstRW<[HWWriteResGroup92],
3479 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003480
3481def HWWriteResGroup92_1 : SchedWriteRes<[HWPort01,HWPort23]> {
3482 let Latency = 12;
3483 let NumMicroOps = 2;
3484 let ResourceCycles = [1,1];
3485}
Gadi Haber2cf601f2017-12-08 09:48:44 +00003486def: InstRW<[HWWriteResGroup92_1], (instregex "VMULPDYrm")>;
3487def: InstRW<[HWWriteResGroup92_1], (instregex "VMULPSYrm")>;
Craig Topperf82867c2017-12-13 23:11:30 +00003488def: InstRW<[HWWriteResGroup92_1],
3489 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)Ym")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003490
3491def HWWriteResGroup92_2 : SchedWriteRes<[HWPort01,HWPort23]> {
3492 let Latency = 10;
3493 let NumMicroOps = 2;
3494 let ResourceCycles = [1,1];
3495}
3496def: InstRW<[HWWriteResGroup92_2], (instregex "MULSDrm")>;
3497def: InstRW<[HWWriteResGroup92_2], (instregex "MULSSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003498def: InstRW<[HWWriteResGroup92_2], (instregex "VMULSDrm")>;
3499def: InstRW<[HWWriteResGroup92_2], (instregex "VMULSSrm")>;
Craig Topperf82867c2017-12-13 23:11:30 +00003500def: InstRW<[HWWriteResGroup92_2],
3501 (instregex "VF(N)?M(ADD|SUB)(132|213|231)S(D|S)m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003502
3503def HWWriteResGroup93 : SchedWriteRes<[HWPort1,HWPort5]> {
3504 let Latency = 5;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003505 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003506 let ResourceCycles = [1,2];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003507}
Craig Toppera0be5a02017-12-10 19:47:56 +00003508def: InstRW<[HWWriteResGroup93], (instregex "CVTSI642SSrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003509def: InstRW<[HWWriteResGroup93], (instregex "HADDPDrr")>;
3510def: InstRW<[HWWriteResGroup93], (instregex "HADDPSrr")>;
3511def: InstRW<[HWWriteResGroup93], (instregex "HSUBPDrr")>;
3512def: InstRW<[HWWriteResGroup93], (instregex "HSUBPSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00003513def: InstRW<[HWWriteResGroup93], (instregex "VCVTSI642SSrr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003514def: InstRW<[HWWriteResGroup93], (instregex "VHADDPDYrr")>;
3515def: InstRW<[HWWriteResGroup93], (instregex "VHADDPDrr")>;
3516def: InstRW<[HWWriteResGroup93], (instregex "VHADDPSYrr")>;
3517def: InstRW<[HWWriteResGroup93], (instregex "VHADDPSrr")>;
3518def: InstRW<[HWWriteResGroup93], (instregex "VHSUBPDYrr")>;
3519def: InstRW<[HWWriteResGroup93], (instregex "VHSUBPDrr")>;
3520def: InstRW<[HWWriteResGroup93], (instregex "VHSUBPSYrr")>;
3521def: InstRW<[HWWriteResGroup93], (instregex "VHSUBPSrr")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003522
Gadi Haberd76f7b82017-08-28 10:04:16 +00003523def HWWriteResGroup94 : SchedWriteRes<[HWPort1,HWPort6,HWPort06]> {
3524 let Latency = 5;
3525 let NumMicroOps = 3;
3526 let ResourceCycles = [1,1,1];
3527}
3528def: InstRW<[HWWriteResGroup94], (instregex "STR(16|32|64)r")>;
3529
3530def HWWriteResGroup95 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> {
3531 let Latency = 5;
3532 let NumMicroOps = 3;
3533 let ResourceCycles = [1,1,1];
3534}
3535def: InstRW<[HWWriteResGroup95], (instregex "MULX32rr")>;
3536
3537def HWWriteResGroup96 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003538 let Latency = 11;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003539 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003540 let ResourceCycles = [1,2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003541}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003542def: InstRW<[HWWriteResGroup96], (instregex "HADDPDrm")>;
3543def: InstRW<[HWWriteResGroup96], (instregex "HADDPSrm")>;
3544def: InstRW<[HWWriteResGroup96], (instregex "HSUBPDrm")>;
3545def: InstRW<[HWWriteResGroup96], (instregex "HSUBPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003546def: InstRW<[HWWriteResGroup96], (instregex "VHADDPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003547def: InstRW<[HWWriteResGroup96], (instregex "VHADDPSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003548def: InstRW<[HWWriteResGroup96], (instregex "VHSUBPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003549def: InstRW<[HWWriteResGroup96], (instregex "VHSUBPSrm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003550
Gadi Haber2cf601f2017-12-08 09:48:44 +00003551def HWWriteResGroup96_1 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
3552 let Latency = 12;
3553 let NumMicroOps = 4;
3554 let ResourceCycles = [1,2,1];
3555}
3556def: InstRW<[HWWriteResGroup96_1], (instregex "VHADDPDYrm")>;
3557def: InstRW<[HWWriteResGroup96_1], (instregex "VHADDPSYrm")>;
3558def: InstRW<[HWWriteResGroup96_1], (instregex "VHSUBPDYrm")>;
3559def: InstRW<[HWWriteResGroup96_1], (instregex "VHSUBPSYrm")>;
3560
Gadi Haberd76f7b82017-08-28 10:04:16 +00003561def HWWriteResGroup97 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003562 let Latency = 10;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003563 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003564 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003565}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003566def: InstRW<[HWWriteResGroup97], (instregex "CVTTSS2SI64rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003567
Gadi Haberd76f7b82017-08-28 10:04:16 +00003568def HWWriteResGroup98 : SchedWriteRes<[HWPort1,HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003569 let Latency = 10;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003570 let NumMicroOps = 4;
3571 let ResourceCycles = [1,1,1,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003572}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003573def: InstRW<[HWWriteResGroup98], (instregex "MULX32rm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003574
Gadi Haberd76f7b82017-08-28 10:04:16 +00003575def HWWriteResGroup99 : SchedWriteRes<[HWPort6,HWPort0156]> {
3576 let Latency = 5;
3577 let NumMicroOps = 5;
3578 let ResourceCycles = [1,4];
3579}
3580def: InstRW<[HWWriteResGroup99], (instregex "PAUSE")>;
3581
3582def HWWriteResGroup100 : SchedWriteRes<[HWPort06,HWPort0156]> {
3583 let Latency = 5;
3584 let NumMicroOps = 5;
3585 let ResourceCycles = [1,4];
3586}
3587def: InstRW<[HWWriteResGroup100], (instregex "XSETBV")>;
3588
3589def HWWriteResGroup101 : SchedWriteRes<[HWPort06,HWPort0156]> {
3590 let Latency = 5;
3591 let NumMicroOps = 5;
3592 let ResourceCycles = [2,3];
3593}
3594def: InstRW<[HWWriteResGroup101], (instregex "CMPXCHG(16|32|64)rr")>;
3595def: InstRW<[HWWriteResGroup101], (instregex "CMPXCHG8rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003596
3597def HWWriteResGroup102 : SchedWriteRes<[HWPort1,HWPort5]> {
3598 let Latency = 6;
3599 let NumMicroOps = 2;
3600 let ResourceCycles = [1,1];
3601}
3602def: InstRW<[HWWriteResGroup102], (instregex "VCVTDQ2PDYrr")>;
3603def: InstRW<[HWWriteResGroup102], (instregex "VCVTPD2DQYrr")>;
3604def: InstRW<[HWWriteResGroup102], (instregex "VCVTPD2PSYrr")>;
3605def: InstRW<[HWWriteResGroup102], (instregex "VCVTPS2PHYrr")>;
3606def: InstRW<[HWWriteResGroup102], (instregex "VCVTTPD2DQYrr")>;
3607
3608def HWWriteResGroup103 : SchedWriteRes<[HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003609 let Latency = 13;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003610 let NumMicroOps = 3;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003611 let ResourceCycles = [2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003612}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003613def: InstRW<[HWWriteResGroup103], (instregex "ADD_FI16m")>;
3614def: InstRW<[HWWriteResGroup103], (instregex "ADD_FI32m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003615def: InstRW<[HWWriteResGroup103], (instregex "SUBR_FI16m")>;
3616def: InstRW<[HWWriteResGroup103], (instregex "SUBR_FI32m")>;
3617def: InstRW<[HWWriteResGroup103], (instregex "SUB_FI16m")>;
3618def: InstRW<[HWWriteResGroup103], (instregex "SUB_FI32m")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003619def: InstRW<[HWWriteResGroup103], (instregex "VROUNDYPDm")>;
3620def: InstRW<[HWWriteResGroup103], (instregex "VROUNDYPSm")>;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003621
Gadi Haber2cf601f2017-12-08 09:48:44 +00003622def HWWriteResGroup103_1 : SchedWriteRes<[HWPort1,HWPort23]> {
3623 let Latency = 12;
3624 let NumMicroOps = 3;
3625 let ResourceCycles = [2,1];
3626}
3627def: InstRW<[HWWriteResGroup103_1], (instregex "ROUNDPDm")>;
3628def: InstRW<[HWWriteResGroup103_1], (instregex "ROUNDPSm")>;
3629def: InstRW<[HWWriteResGroup103_1], (instregex "ROUNDSDm")>;
3630def: InstRW<[HWWriteResGroup103_1], (instregex "ROUNDSSm")>;
3631def: InstRW<[HWWriteResGroup103_1], (instregex "VROUNDPDm")>;
3632def: InstRW<[HWWriteResGroup103_1], (instregex "VROUNDPSm")>;
3633def: InstRW<[HWWriteResGroup103_1], (instregex "VROUNDSDm")>;
3634def: InstRW<[HWWriteResGroup103_1], (instregex "VROUNDSSm")>;
3635
Gadi Haberd76f7b82017-08-28 10:04:16 +00003636def HWWriteResGroup104 : SchedWriteRes<[HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003637 let Latency = 12;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003638 let NumMicroOps = 3;
3639 let ResourceCycles = [1,1,1];
3640}
3641def: InstRW<[HWWriteResGroup104], (instregex "VCVTDQ2PDYrm")>;
3642
3643def HWWriteResGroup105 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> {
3644 let Latency = 6;
3645 let NumMicroOps = 4;
3646 let ResourceCycles = [1,1,2];
3647}
3648def: InstRW<[HWWriteResGroup105], (instregex "SHLD(16|32|64)rrCL")>;
3649def: InstRW<[HWWriteResGroup105], (instregex "SHRD(16|32|64)rrCL")>;
3650
3651def HWWriteResGroup106 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort237]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003652 let Latency = 7;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003653 let NumMicroOps = 4;
3654 let ResourceCycles = [1,1,1,1];
3655}
3656def: InstRW<[HWWriteResGroup106], (instregex "VCVTPS2PHYmr")>;
3657
3658def HWWriteResGroup107 : SchedWriteRes<[HWPort1,HWPort6,HWPort06,HWPort0156]> {
3659 let Latency = 6;
3660 let NumMicroOps = 4;
3661 let ResourceCycles = [1,1,1,1];
3662}
3663def: InstRW<[HWWriteResGroup107], (instregex "SLDT(16|32|64)r")>;
3664
3665def HWWriteResGroup108 : SchedWriteRes<[HWPort6,HWPort0156]> {
3666 let Latency = 6;
3667 let NumMicroOps = 6;
3668 let ResourceCycles = [1,5];
3669}
3670def: InstRW<[HWWriteResGroup108], (instregex "STD")>;
3671
3672def HWWriteResGroup109 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003673 let Latency = 12;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003674 let NumMicroOps = 6;
3675 let ResourceCycles = [1,1,1,1,2];
3676}
3677def: InstRW<[HWWriteResGroup109], (instregex "SHLD(16|32|64)mrCL")>;
3678def: InstRW<[HWWriteResGroup109], (instregex "SHRD(16|32|64)mrCL")>;
3679
3680def HWWriteResGroup110 : SchedWriteRes<[HWPort5]> {
3681 let Latency = 7;
3682 let NumMicroOps = 1;
3683 let ResourceCycles = [1];
3684}
3685def: InstRW<[HWWriteResGroup110], (instregex "AESDECLASTrr")>;
3686def: InstRW<[HWWriteResGroup110], (instregex "AESDECrr")>;
3687def: InstRW<[HWWriteResGroup110], (instregex "AESENCLASTrr")>;
3688def: InstRW<[HWWriteResGroup110], (instregex "AESENCrr")>;
3689def: InstRW<[HWWriteResGroup110], (instregex "VAESDECLASTrr")>;
3690def: InstRW<[HWWriteResGroup110], (instregex "VAESDECrr")>;
3691def: InstRW<[HWWriteResGroup110], (instregex "VAESENCLASTrr")>;
3692def: InstRW<[HWWriteResGroup110], (instregex "VAESENCrr")>;
3693
3694def HWWriteResGroup111 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003695 let Latency = 13;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003696 let NumMicroOps = 2;
3697 let ResourceCycles = [1,1];
3698}
3699def: InstRW<[HWWriteResGroup111], (instregex "AESDECLASTrm")>;
3700def: InstRW<[HWWriteResGroup111], (instregex "AESDECrm")>;
3701def: InstRW<[HWWriteResGroup111], (instregex "AESENCLASTrm")>;
3702def: InstRW<[HWWriteResGroup111], (instregex "AESENCrm")>;
3703def: InstRW<[HWWriteResGroup111], (instregex "VAESDECLASTrm")>;
3704def: InstRW<[HWWriteResGroup111], (instregex "VAESDECrm")>;
3705def: InstRW<[HWWriteResGroup111], (instregex "VAESENCLASTrm")>;
3706def: InstRW<[HWWriteResGroup111], (instregex "VAESENCrm")>;
3707
3708def HWWriteResGroup112 : SchedWriteRes<[HWPort0,HWPort5]> {
3709 let Latency = 7;
3710 let NumMicroOps = 3;
3711 let ResourceCycles = [1,2];
3712}
3713def: InstRW<[HWWriteResGroup112], (instregex "MPSADBWrri")>;
3714def: InstRW<[HWWriteResGroup112], (instregex "VMPSADBWYrri")>;
3715def: InstRW<[HWWriteResGroup112], (instregex "VMPSADBWrri")>;
3716
3717def HWWriteResGroup113 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003718 let Latency = 13;
Michael Zuckermanf6684002017-06-28 11:23:31 +00003719 let NumMicroOps = 4;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003720 let ResourceCycles = [1,2,1];
Michael Zuckermanf6684002017-06-28 11:23:31 +00003721}
Gadi Haberd76f7b82017-08-28 10:04:16 +00003722def: InstRW<[HWWriteResGroup113], (instregex "MPSADBWrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003723def: InstRW<[HWWriteResGroup113], (instregex "VMPSADBWrmi")>;
3724
Gadi Haber2cf601f2017-12-08 09:48:44 +00003725def HWWriteResGroup113_1 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
3726 let Latency = 14;
3727 let NumMicroOps = 4;
3728 let ResourceCycles = [1,2,1];
3729}
3730def: InstRW<[HWWriteResGroup113_1], (instregex "VMPSADBWYrmi")>;
3731
Gadi Haberd76f7b82017-08-28 10:04:16 +00003732def HWWriteResGroup114 : SchedWriteRes<[HWPort6,HWPort06,HWPort15,HWPort0156]> {
3733 let Latency = 7;
3734 let NumMicroOps = 7;
3735 let ResourceCycles = [2,2,1,2];
3736}
3737def: InstRW<[HWWriteResGroup114], (instregex "LOOP")>;
3738
3739def HWWriteResGroup115 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003740 let Latency = 15;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003741 let NumMicroOps = 3;
3742 let ResourceCycles = [1,1,1];
3743}
3744def: InstRW<[HWWriteResGroup115], (instregex "MUL_FI16m")>;
3745def: InstRW<[HWWriteResGroup115], (instregex "MUL_FI32m")>;
3746
3747def HWWriteResGroup116 : SchedWriteRes<[HWPort0,HWPort1,HWPort5]> {
3748 let Latency = 9;
3749 let NumMicroOps = 3;
3750 let ResourceCycles = [1,1,1];
3751}
3752def: InstRW<[HWWriteResGroup116], (instregex "DPPDrri")>;
3753def: InstRW<[HWWriteResGroup116], (instregex "VDPPDrri")>;
3754
3755def HWWriteResGroup117 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003756 let Latency = 15;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003757 let NumMicroOps = 4;
3758 let ResourceCycles = [1,1,1,1];
3759}
3760def: InstRW<[HWWriteResGroup117], (instregex "DPPDrmi")>;
3761def: InstRW<[HWWriteResGroup117], (instregex "VDPPDrmi")>;
3762
3763def HWWriteResGroup118 : SchedWriteRes<[HWPort0]> {
3764 let Latency = 10;
3765 let NumMicroOps = 2;
3766 let ResourceCycles = [2];
3767}
3768def: InstRW<[HWWriteResGroup118], (instregex "PMULLDrr")>;
3769def: InstRW<[HWWriteResGroup118], (instregex "VPMULLDYrr")>;
3770def: InstRW<[HWWriteResGroup118], (instregex "VPMULLDrr")>;
3771
3772def HWWriteResGroup119 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003773 let Latency = 16;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003774 let NumMicroOps = 3;
3775 let ResourceCycles = [2,1];
3776}
3777def: InstRW<[HWWriteResGroup119], (instregex "PMULLDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003778def: InstRW<[HWWriteResGroup119], (instregex "VPMULLDrm")>;
3779
Gadi Haber2cf601f2017-12-08 09:48:44 +00003780def HWWriteResGroup119_1 : SchedWriteRes<[HWPort0,HWPort23]> {
3781 let Latency = 17;
3782 let NumMicroOps = 3;
3783 let ResourceCycles = [2,1];
3784}
3785def: InstRW<[HWWriteResGroup119_1], (instregex "VPMULLDYrm")>;
3786
Gadi Haberd76f7b82017-08-28 10:04:16 +00003787def HWWriteResGroup120 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003788 let Latency = 16;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003789 let NumMicroOps = 10;
3790 let ResourceCycles = [1,1,1,4,1,2];
3791}
3792def: InstRW<[HWWriteResGroup120], (instregex "RCL(16|32|64)mCL")>;
3793def: InstRW<[HWWriteResGroup120], (instregex "RCL8mCL")>;
3794
3795def HWWriteResGroup121 : SchedWriteRes<[HWPort0]> {
3796 let Latency = 11;
3797 let NumMicroOps = 1;
3798 let ResourceCycles = [1];
3799}
3800def: InstRW<[HWWriteResGroup121], (instregex "DIVPSrr")>;
3801def: InstRW<[HWWriteResGroup121], (instregex "DIVSSrr")>;
3802
3803def HWWriteResGroup122 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003804 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003805 let NumMicroOps = 2;
3806 let ResourceCycles = [1,1];
3807}
3808def: InstRW<[HWWriteResGroup122], (instregex "DIVPSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003809
3810def HWWriteResGroup122_1 : SchedWriteRes<[HWPort0,HWPort23]> {
3811 let Latency = 16;
3812 let NumMicroOps = 2;
3813 let ResourceCycles = [1,1];
3814}
3815def: InstRW<[HWWriteResGroup122_1], (instregex "DIVSSrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003816
3817def HWWriteResGroup123 : SchedWriteRes<[HWPort0]> {
3818 let Latency = 11;
3819 let NumMicroOps = 3;
3820 let ResourceCycles = [3];
3821}
3822def: InstRW<[HWWriteResGroup123], (instregex "PCMPISTRIrr")>;
3823def: InstRW<[HWWriteResGroup123], (instregex "PCMPISTRM128rr")>;
3824def: InstRW<[HWWriteResGroup123], (instregex "VPCMPISTRIrr")>;
3825def: InstRW<[HWWriteResGroup123], (instregex "VPCMPISTRM128rr")>;
3826
3827def HWWriteResGroup124 : SchedWriteRes<[HWPort0,HWPort5]> {
3828 let Latency = 11;
3829 let NumMicroOps = 3;
3830 let ResourceCycles = [2,1];
3831}
3832def: InstRW<[HWWriteResGroup124], (instregex "PCLMULQDQrr")>;
3833def: InstRW<[HWWriteResGroup124], (instregex "VPCLMULQDQrr")>;
3834
3835def HWWriteResGroup125 : SchedWriteRes<[HWPort0,HWPort015]> {
3836 let Latency = 11;
3837 let NumMicroOps = 3;
3838 let ResourceCycles = [2,1];
3839}
3840def: InstRW<[HWWriteResGroup125], (instregex "VRCPPSYr")>;
3841def: InstRW<[HWWriteResGroup125], (instregex "VRSQRTPSYr")>;
3842
3843def HWWriteResGroup126 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003844 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003845 let NumMicroOps = 4;
3846 let ResourceCycles = [3,1];
3847}
3848def: InstRW<[HWWriteResGroup126], (instregex "PCMPISTRIrm")>;
3849def: InstRW<[HWWriteResGroup126], (instregex "PCMPISTRM128rm")>;
3850def: InstRW<[HWWriteResGroup126], (instregex "VPCMPISTRIrm")>;
3851def: InstRW<[HWWriteResGroup126], (instregex "VPCMPISTRM128rm")>;
3852
3853def HWWriteResGroup127 : SchedWriteRes<[HWPort0,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003854 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003855 let NumMicroOps = 4;
3856 let ResourceCycles = [2,1,1];
3857}
3858def: InstRW<[HWWriteResGroup127], (instregex "PCLMULQDQrm")>;
3859def: InstRW<[HWWriteResGroup127], (instregex "VPCLMULQDQrm")>;
3860
3861def HWWriteResGroup128 : SchedWriteRes<[HWPort0,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003862 let Latency = 18;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003863 let NumMicroOps = 4;
3864 let ResourceCycles = [2,1,1];
3865}
3866def: InstRW<[HWWriteResGroup128], (instregex "VRCPPSYm")>;
3867def: InstRW<[HWWriteResGroup128], (instregex "VRSQRTPSYm")>;
3868
3869def HWWriteResGroup129 : SchedWriteRes<[HWPort1,HWPort06,HWPort0156]> {
3870 let Latency = 11;
3871 let NumMicroOps = 7;
3872 let ResourceCycles = [2,2,3];
3873}
3874def: InstRW<[HWWriteResGroup129], (instregex "RCL(16|32|64)rCL")>;
3875def: InstRW<[HWWriteResGroup129], (instregex "RCR(16|32|64)rCL")>;
3876
3877def HWWriteResGroup130 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> {
3878 let Latency = 11;
3879 let NumMicroOps = 9;
3880 let ResourceCycles = [1,4,1,3];
3881}
3882def: InstRW<[HWWriteResGroup130], (instregex "RCL8rCL")>;
3883
3884def HWWriteResGroup131 : SchedWriteRes<[HWPort06,HWPort0156]> {
3885 let Latency = 11;
3886 let NumMicroOps = 11;
3887 let ResourceCycles = [2,9];
3888}
3889def: InstRW<[HWWriteResGroup131], (instregex "LOOPE")>;
3890def: InstRW<[HWWriteResGroup131], (instregex "LOOPNE")>;
3891
3892def HWWriteResGroup132 : SchedWriteRes<[HWPort4,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003893 let Latency = 17;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003894 let NumMicroOps = 14;
3895 let ResourceCycles = [1,1,1,4,2,5];
3896}
3897def: InstRW<[HWWriteResGroup132], (instregex "CMPXCHG8B")>;
3898
3899def HWWriteResGroup133 : SchedWriteRes<[HWPort0]> {
3900 let Latency = 13;
3901 let NumMicroOps = 1;
3902 let ResourceCycles = [1];
3903}
3904def: InstRW<[HWWriteResGroup133], (instregex "SQRTPSr")>;
3905def: InstRW<[HWWriteResGroup133], (instregex "SQRTSSr")>;
3906def: InstRW<[HWWriteResGroup133], (instregex "VDIVPSrr")>;
3907def: InstRW<[HWWriteResGroup133], (instregex "VDIVSSrr")>;
3908
3909def HWWriteResGroup134 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003910 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003911 let NumMicroOps = 2;
3912 let ResourceCycles = [1,1];
3913}
Gadi Haber2cf601f2017-12-08 09:48:44 +00003914def: InstRW<[HWWriteResGroup134], (instregex "DIVSDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003915def: InstRW<[HWWriteResGroup134], (instregex "SQRTPSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003916def: InstRW<[HWWriteResGroup134], (instregex "VDIVPSrm")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00003917def: InstRW<[HWWriteResGroup134], (instregex "VSQRTSSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003918
3919def HWWriteResGroup135 : SchedWriteRes<[HWPort1,HWPort23,HWPort237,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003920 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003921 let NumMicroOps = 11;
3922 let ResourceCycles = [2,1,1,3,1,3];
3923}
3924def: InstRW<[HWWriteResGroup135], (instregex "RCR(16|32|64)mCL")>;
3925def: InstRW<[HWWriteResGroup135], (instregex "RCR8mCL")>;
3926
3927def HWWriteResGroup136 : SchedWriteRes<[HWPort0]> {
3928 let Latency = 14;
3929 let NumMicroOps = 1;
3930 let ResourceCycles = [1];
3931}
3932def: InstRW<[HWWriteResGroup136], (instregex "DIVPDrr")>;
3933def: InstRW<[HWWriteResGroup136], (instregex "DIVSDrr")>;
3934def: InstRW<[HWWriteResGroup136], (instregex "VSQRTPSr")>;
3935def: InstRW<[HWWriteResGroup136], (instregex "VSQRTSSr")>;
3936
3937def HWWriteResGroup137 : SchedWriteRes<[HWPort5]> {
3938 let Latency = 14;
3939 let NumMicroOps = 2;
3940 let ResourceCycles = [2];
3941}
3942def: InstRW<[HWWriteResGroup137], (instregex "AESIMCrr")>;
3943def: InstRW<[HWWriteResGroup137], (instregex "VAESIMCrr")>;
3944
3945def HWWriteResGroup138 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003946 let Latency = 20;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003947 let NumMicroOps = 2;
3948 let ResourceCycles = [1,1];
3949}
3950def: InstRW<[HWWriteResGroup138], (instregex "DIVPDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003951def: InstRW<[HWWriteResGroup138], (instregex "VSQRTPSm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003952
3953def HWWriteResGroup139 : SchedWriteRes<[HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003954 let Latency = 20;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003955 let NumMicroOps = 3;
3956 let ResourceCycles = [2,1];
3957}
3958def: InstRW<[HWWriteResGroup139], (instregex "AESIMCrm")>;
3959def: InstRW<[HWWriteResGroup139], (instregex "VAESIMCrm")>;
3960
3961def HWWriteResGroup140 : SchedWriteRes<[HWPort0,HWPort1,HWPort5]> {
3962 let Latency = 14;
3963 let NumMicroOps = 4;
3964 let ResourceCycles = [2,1,1];
3965}
3966def: InstRW<[HWWriteResGroup140], (instregex "DPPSrri")>;
3967def: InstRW<[HWWriteResGroup140], (instregex "VDPPSYrri")>;
3968def: InstRW<[HWWriteResGroup140], (instregex "VDPPSrri")>;
3969
3970def HWWriteResGroup141 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003971 let Latency = 20;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003972 let NumMicroOps = 5;
3973 let ResourceCycles = [2,1,1,1];
3974}
3975def: InstRW<[HWWriteResGroup141], (instregex "DPPSrmi")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003976def: InstRW<[HWWriteResGroup141], (instregex "VDPPSrmi")>;
3977
Gadi Haber2cf601f2017-12-08 09:48:44 +00003978def HWWriteResGroup141_1 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort23]> {
3979 let Latency = 21;
3980 let NumMicroOps = 5;
3981 let ResourceCycles = [2,1,1,1];
3982}
3983def: InstRW<[HWWriteResGroup141_1], (instregex "VDPPSYrmi")>;
3984
Gadi Haberd76f7b82017-08-28 10:04:16 +00003985def HWWriteResGroup142 : SchedWriteRes<[HWPort1,HWPort06,HWPort15,HWPort0156]> {
3986 let Latency = 14;
3987 let NumMicroOps = 10;
3988 let ResourceCycles = [2,3,1,4];
3989}
3990def: InstRW<[HWWriteResGroup142], (instregex "RCR8rCL")>;
3991
3992def HWWriteResGroup143 : SchedWriteRes<[HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00003993 let Latency = 19;
Gadi Haberd76f7b82017-08-28 10:04:16 +00003994 let NumMicroOps = 15;
3995 let ResourceCycles = [1,14];
3996}
3997def: InstRW<[HWWriteResGroup143], (instregex "POPF16")>;
3998
3999def HWWriteResGroup144 : SchedWriteRes<[HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004000 let Latency = 21;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004001 let NumMicroOps = 8;
4002 let ResourceCycles = [1,1,1,1,1,1,2];
4003}
4004def: InstRW<[HWWriteResGroup144], (instregex "INSB")>;
4005def: InstRW<[HWWriteResGroup144], (instregex "INSL")>;
4006def: InstRW<[HWWriteResGroup144], (instregex "INSW")>;
4007
4008def HWWriteResGroup145 : SchedWriteRes<[HWPort5]> {
4009 let Latency = 16;
4010 let NumMicroOps = 16;
4011 let ResourceCycles = [16];
4012}
4013def: InstRW<[HWWriteResGroup145], (instregex "VZEROALL")>;
4014
4015def HWWriteResGroup146 : SchedWriteRes<[HWPort0,HWPort4,HWPort5,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004016 let Latency = 22;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004017 let NumMicroOps = 19;
4018 let ResourceCycles = [2,1,4,1,1,4,6];
4019}
4020def: InstRW<[HWWriteResGroup146], (instregex "CMPXCHG16B")>;
4021
4022def HWWriteResGroup147 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156]> {
4023 let Latency = 17;
4024 let NumMicroOps = 15;
4025 let ResourceCycles = [2,1,2,4,2,4];
4026}
4027def: InstRW<[HWWriteResGroup147], (instregex "XCH_F")>;
4028
4029def HWWriteResGroup148 : SchedWriteRes<[HWPort0,HWPort5,HWPort0156]> {
4030 let Latency = 18;
4031 let NumMicroOps = 8;
4032 let ResourceCycles = [4,3,1];
4033}
4034def: InstRW<[HWWriteResGroup148], (instregex "PCMPESTRIrr")>;
4035def: InstRW<[HWWriteResGroup148], (instregex "VPCMPESTRIrr")>;
4036
4037def HWWriteResGroup149 : SchedWriteRes<[HWPort5,HWPort6,HWPort06,HWPort0156]> {
4038 let Latency = 18;
4039 let NumMicroOps = 8;
4040 let ResourceCycles = [1,1,1,5];
4041}
4042def: InstRW<[HWWriteResGroup149], (instregex "CPUID")>;
4043def: InstRW<[HWWriteResGroup149], (instregex "RDTSC")>;
4044
4045def HWWriteResGroup150 : SchedWriteRes<[HWPort0,HWPort5,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004046 let Latency = 24;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004047 let NumMicroOps = 9;
4048 let ResourceCycles = [4,3,1,1];
4049}
4050def: InstRW<[HWWriteResGroup150], (instregex "PCMPESTRIrm")>;
4051def: InstRW<[HWWriteResGroup150], (instregex "VPCMPESTRIrm")>;
4052
4053def HWWriteResGroup151 : SchedWriteRes<[HWPort6,HWPort23,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004054 let Latency = 23;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004055 let NumMicroOps = 19;
4056 let ResourceCycles = [3,1,15];
4057}
Craig Topper391c6f92017-12-10 01:24:08 +00004058def: InstRW<[HWWriteResGroup151], (instregex "XRSTOR(64)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004059
4060def HWWriteResGroup152 : SchedWriteRes<[HWPort0,HWPort5,HWPort015,HWPort0156]> {
4061 let Latency = 19;
4062 let NumMicroOps = 9;
4063 let ResourceCycles = [4,3,1,1];
4064}
4065def: InstRW<[HWWriteResGroup152], (instregex "PCMPESTRM128rr")>;
4066def: InstRW<[HWWriteResGroup152], (instregex "VPCMPESTRM128rr")>;
4067
4068def HWWriteResGroup153 : SchedWriteRes<[HWPort0,HWPort5,HWPort23,HWPort015,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004069 let Latency = 25;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004070 let NumMicroOps = 10;
4071 let ResourceCycles = [4,3,1,1,1];
4072}
4073def: InstRW<[HWWriteResGroup153], (instregex "PCMPESTRM128rm")>;
4074def: InstRW<[HWWriteResGroup153], (instregex "VPCMPESTRM128rm")>;
4075
4076def HWWriteResGroup154 : SchedWriteRes<[HWPort0]> {
4077 let Latency = 20;
4078 let NumMicroOps = 1;
4079 let ResourceCycles = [1];
4080}
4081def: InstRW<[HWWriteResGroup154], (instregex "DIV_FPrST0")>;
4082def: InstRW<[HWWriteResGroup154], (instregex "DIV_FST0r")>;
4083def: InstRW<[HWWriteResGroup154], (instregex "DIV_FrST0")>;
4084def: InstRW<[HWWriteResGroup154], (instregex "SQRTPDr")>;
4085def: InstRW<[HWWriteResGroup154], (instregex "SQRTSDr")>;
4086def: InstRW<[HWWriteResGroup154], (instregex "VDIVPDrr")>;
4087def: InstRW<[HWWriteResGroup154], (instregex "VDIVSDrr")>;
4088
4089def HWWriteResGroup155 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004090 let Latency = 27;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004091 let NumMicroOps = 2;
4092 let ResourceCycles = [1,1];
4093}
4094def: InstRW<[HWWriteResGroup155], (instregex "DIVR_F32m")>;
4095def: InstRW<[HWWriteResGroup155], (instregex "DIVR_F64m")>;
Gadi Haber2cf601f2017-12-08 09:48:44 +00004096def: InstRW<[HWWriteResGroup155], (instregex "VSQRTPDm")>;
4097
4098def HWWriteResGroup155_1 : SchedWriteRes<[HWPort0,HWPort23]> {
4099 let Latency = 26;
4100 let NumMicroOps = 2;
4101 let ResourceCycles = [1,1];
4102}
4103def: InstRW<[HWWriteResGroup155_1], (instregex "SQRTPDm")>;
4104def: InstRW<[HWWriteResGroup155_1], (instregex "VDIVPDrm")>;
4105def: InstRW<[HWWriteResGroup155_1], (instregex "VSQRTSDm")>;
4106
4107def HWWriteResGroup155_2 : SchedWriteRes<[HWPort0,HWPort23]> {
4108 let Latency = 25;
4109 let NumMicroOps = 2;
4110 let ResourceCycles = [1,1];
4111}
4112def: InstRW<[HWWriteResGroup155_2], (instregex "SQRTSDm")>;
4113def: InstRW<[HWWriteResGroup155_2], (instregex "VDIVSDrm")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004114
4115def HWWriteResGroup156 : SchedWriteRes<[HWPort5,HWPort6,HWPort0156]> {
4116 let Latency = 20;
4117 let NumMicroOps = 10;
4118 let ResourceCycles = [1,2,7];
4119}
4120def: InstRW<[HWWriteResGroup156], (instregex "MWAITrr")>;
4121
4122def HWWriteResGroup157 : SchedWriteRes<[HWPort0]> {
4123 let Latency = 21;
4124 let NumMicroOps = 1;
4125 let ResourceCycles = [1];
4126}
4127def: InstRW<[HWWriteResGroup157], (instregex "VSQRTPDr")>;
4128def: InstRW<[HWWriteResGroup157], (instregex "VSQRTSDr")>;
4129
Gadi Haberd76f7b82017-08-28 10:04:16 +00004130def HWWriteResGroup159 : SchedWriteRes<[HWPort0,HWPort015]> {
4131 let Latency = 21;
4132 let NumMicroOps = 3;
4133 let ResourceCycles = [2,1];
4134}
4135def: InstRW<[HWWriteResGroup159], (instregex "VDIVPSYrr")>;
4136def: InstRW<[HWWriteResGroup159], (instregex "VSQRTPSYr")>;
4137
4138def HWWriteResGroup160 : SchedWriteRes<[HWPort0,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004139 let Latency = 28;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004140 let NumMicroOps = 4;
4141 let ResourceCycles = [2,1,1];
4142}
4143def: InstRW<[HWWriteResGroup160], (instregex "VDIVPSYrm")>;
4144def: InstRW<[HWWriteResGroup160], (instregex "VSQRTPSYm")>;
4145
4146def HWWriteResGroup161 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004147 let Latency = 30;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004148 let NumMicroOps = 3;
4149 let ResourceCycles = [1,1,1];
4150}
4151def: InstRW<[HWWriteResGroup161], (instregex "DIVR_FI16m")>;
4152def: InstRW<[HWWriteResGroup161], (instregex "DIVR_FI32m")>;
4153
4154def HWWriteResGroup162 : SchedWriteRes<[HWPort0]> {
4155 let Latency = 24;
4156 let NumMicroOps = 1;
4157 let ResourceCycles = [1];
4158}
4159def: InstRW<[HWWriteResGroup162], (instregex "DIVR_FPrST0")>;
4160def: InstRW<[HWWriteResGroup162], (instregex "DIVR_FST0r")>;
4161def: InstRW<[HWWriteResGroup162], (instregex "DIVR_FrST0")>;
4162
4163def HWWriteResGroup163 : SchedWriteRes<[HWPort0,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004164 let Latency = 31;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004165 let NumMicroOps = 2;
4166 let ResourceCycles = [1,1];
4167}
4168def: InstRW<[HWWriteResGroup163], (instregex "DIV_F32m")>;
4169def: InstRW<[HWWriteResGroup163], (instregex "DIV_F64m")>;
4170
4171def HWWriteResGroup164 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004172 let Latency = 30;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004173 let NumMicroOps = 27;
4174 let ResourceCycles = [1,5,1,1,19];
4175}
4176def: InstRW<[HWWriteResGroup164], (instregex "XSAVE64")>;
4177
4178def HWWriteResGroup165 : SchedWriteRes<[HWPort4,HWPort6,HWPort23,HWPort237,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004179 let Latency = 31;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004180 let NumMicroOps = 28;
4181 let ResourceCycles = [1,6,1,1,19];
4182}
Craig Topper391c6f92017-12-10 01:24:08 +00004183def: InstRW<[HWWriteResGroup165], (instregex "XSAVE(OPT)?")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004184
4185def HWWriteResGroup166 : SchedWriteRes<[HWPort0,HWPort1,HWPort23]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004186 let Latency = 34;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004187 let NumMicroOps = 3;
4188 let ResourceCycles = [1,1,1];
4189}
4190def: InstRW<[HWWriteResGroup166], (instregex "DIV_FI16m")>;
4191def: InstRW<[HWWriteResGroup166], (instregex "DIV_FI32m")>;
4192
4193def HWWriteResGroup167 : SchedWriteRes<[HWPort0,HWPort5,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004194 let Latency = 34;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004195 let NumMicroOps = 11;
4196 let ResourceCycles = [2,7,1,1];
4197}
4198def: InstRW<[HWWriteResGroup167], (instregex "AESKEYGENASSIST128rm")>;
4199def: InstRW<[HWWriteResGroup167], (instregex "VAESKEYGENASSIST128rm")>;
4200
4201def HWWriteResGroup168 : SchedWriteRes<[HWPort0,HWPort5,HWPort015]> {
4202 let Latency = 29;
4203 let NumMicroOps = 11;
4204 let ResourceCycles = [2,7,2];
4205}
4206def: InstRW<[HWWriteResGroup168], (instregex "AESKEYGENASSIST128rr")>;
4207def: InstRW<[HWWriteResGroup168], (instregex "VAESKEYGENASSIST128rr")>;
4208
4209def HWWriteResGroup170 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004210 let Latency = 35;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004211 let NumMicroOps = 23;
4212 let ResourceCycles = [1,5,3,4,10];
4213}
Craig Topper8ade4642017-12-10 09:14:41 +00004214def: InstRW<[HWWriteResGroup170], (instregex "IN(16|32)ri")>;
4215def: InstRW<[HWWriteResGroup170], (instregex "IN(16|32)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004216def: InstRW<[HWWriteResGroup170], (instregex "IN8ri")>;
4217def: InstRW<[HWWriteResGroup170], (instregex "IN8rr")>;
4218
4219def HWWriteResGroup171 : SchedWriteRes<[HWPort5,HWPort6,HWPort23,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004220 let Latency = 36;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004221 let NumMicroOps = 23;
4222 let ResourceCycles = [1,5,2,1,4,10];
4223}
Craig Topper8ade4642017-12-10 09:14:41 +00004224def: InstRW<[HWWriteResGroup171], (instregex "OUT(16|32)ir")>;
4225def: InstRW<[HWWriteResGroup171], (instregex "OUT(16|32)rr")>;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004226def: InstRW<[HWWriteResGroup171], (instregex "OUT8ir")>;
4227def: InstRW<[HWWriteResGroup171], (instregex "OUT8rr")>;
4228
4229def HWWriteResGroup172 : SchedWriteRes<[HWPort01,HWPort15,HWPort015,HWPort0156]> {
4230 let Latency = 31;
4231 let NumMicroOps = 31;
4232 let ResourceCycles = [8,1,21,1];
4233}
4234def: InstRW<[HWWriteResGroup172], (instregex "MMX_EMMS")>;
4235
4236def HWWriteResGroup173 : SchedWriteRes<[HWPort0,HWPort015]> {
4237 let Latency = 35;
4238 let NumMicroOps = 3;
4239 let ResourceCycles = [2,1];
4240}
4241def: InstRW<[HWWriteResGroup173], (instregex "VDIVPDYrr")>;
4242def: InstRW<[HWWriteResGroup173], (instregex "VSQRTPDYr")>;
4243
4244def HWWriteResGroup174 : SchedWriteRes<[HWPort0,HWPort23,HWPort015]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004245 let Latency = 42;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004246 let NumMicroOps = 4;
4247 let ResourceCycles = [2,1,1];
4248}
4249def: InstRW<[HWWriteResGroup174], (instregex "VDIVPDYrm")>;
4250def: InstRW<[HWWriteResGroup174], (instregex "VSQRTPDYm")>;
4251
4252def HWWriteResGroup175 : SchedWriteRes<[HWPort1,HWPort4,HWPort5,HWPort6,HWPort23,HWPort237,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004253 let Latency = 41;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004254 let NumMicroOps = 18;
4255 let ResourceCycles = [1,1,2,3,1,1,1,8];
4256}
4257def: InstRW<[HWWriteResGroup175], (instregex "VMCLEARm")>;
4258
4259def HWWriteResGroup176 : SchedWriteRes<[HWPort5,HWPort0156]> {
4260 let Latency = 42;
4261 let NumMicroOps = 22;
4262 let ResourceCycles = [2,20];
4263}
4264def: InstRW<[HWWriteResGroup176], (instregex "RDTSCP")>;
4265
4266def HWWriteResGroup177 : SchedWriteRes<[HWPort0,HWPort01,HWPort23,HWPort05,HWPort06,HWPort015,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004267 let Latency = 61;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004268 let NumMicroOps = 64;
4269 let ResourceCycles = [2,2,8,1,10,2,39];
4270}
4271def: InstRW<[HWWriteResGroup177], (instregex "FLDENVm")>;
4272def: InstRW<[HWWriteResGroup177], (instregex "FLDENVm")>;
4273
4274def HWWriteResGroup178 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004275 let Latency = 64;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004276 let NumMicroOps = 88;
4277 let ResourceCycles = [4,4,31,1,2,1,45];
4278}
4279def: InstRW<[HWWriteResGroup178], (instregex "FXRSTOR64")>;
4280
4281def HWWriteResGroup179 : SchedWriteRes<[HWPort0,HWPort6,HWPort23,HWPort05,HWPort06,HWPort15,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004282 let Latency = 64;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004283 let NumMicroOps = 90;
4284 let ResourceCycles = [4,2,33,1,2,1,47];
4285}
4286def: InstRW<[HWWriteResGroup179], (instregex "FXRSTOR")>;
4287
4288def HWWriteResGroup180 : SchedWriteRes<[HWPort5,HWPort01,HWPort0156]> {
4289 let Latency = 75;
4290 let NumMicroOps = 15;
4291 let ResourceCycles = [6,3,6];
4292}
4293def: InstRW<[HWWriteResGroup180], (instregex "FNINIT")>;
4294
4295def HWWriteResGroup181 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort01,HWPort0156]> {
4296 let Latency = 98;
4297 let NumMicroOps = 32;
4298 let ResourceCycles = [7,7,3,3,1,11];
4299}
4300def: InstRW<[HWWriteResGroup181], (instregex "DIV(16|32|64)r")>;
4301
4302def HWWriteResGroup182 : SchedWriteRes<[HWPort0,HWPort1,HWPort5,HWPort6,HWPort06,HWPort0156]> {
4303 let Latency = 112;
4304 let NumMicroOps = 66;
4305 let ResourceCycles = [4,2,4,8,14,34];
4306}
4307def: InstRW<[HWWriteResGroup182], (instregex "IDIV(16|32|64)r")>;
4308
4309def HWWriteResGroup183 : SchedWriteRes<[HWPort0,HWPort1,HWPort4,HWPort5,HWPort6,HWPort237,HWPort06,HWPort0156]> {
Gadi Haber2cf601f2017-12-08 09:48:44 +00004310 let Latency = 115;
Gadi Haberd76f7b82017-08-28 10:04:16 +00004311 let NumMicroOps = 100;
4312 let ResourceCycles = [9,9,11,8,1,11,21,30];
4313}
4314def: InstRW<[HWWriteResGroup183], (instregex "FSTENVm")>;
4315def: InstRW<[HWWriteResGroup183], (instregex "FSTENVm")>;
Quentin Colombet95e05312014-08-18 17:55:59 +00004316
Gadi Haber2cf601f2017-12-08 09:48:44 +00004317def HWWriteResGroup184 : SchedWriteRes<[HWPort0, HWPort5, HWPort15, HWPort015, HWPort06, HWPort23]> {
4318 let Latency = 26;
4319 let NumMicroOps = 12;
4320 let ResourceCycles = [2,2,1,3,2,2];
4321}
4322def: InstRW<[HWWriteResGroup184], (instregex "VGATHERDPDrm")>;
4323def: InstRW<[HWWriteResGroup184], (instregex "VPGATHERDQrm")>;
4324def: InstRW<[HWWriteResGroup184], (instregex "VPGATHERDDrm")>;
4325
4326def HWWriteResGroup185 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4327 let Latency = 24;
4328 let NumMicroOps = 22;
4329 let ResourceCycles = [5,3,4,1,5,4];
4330}
4331def: InstRW<[HWWriteResGroup185], (instregex "VGATHERQPDYrm")>;
4332def: InstRW<[HWWriteResGroup185], (instregex "VPGATHERQQYrm")>;
4333
4334def HWWriteResGroup186 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4335 let Latency = 28;
4336 let NumMicroOps = 22;
4337 let ResourceCycles = [5,3,4,1,5,4];
4338}
4339def: InstRW<[HWWriteResGroup186], (instregex "VPGATHERQDYrm")>;
4340
4341def HWWriteResGroup187 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4342 let Latency = 25;
4343 let NumMicroOps = 22;
4344 let ResourceCycles = [5,3,4,1,5,4];
4345}
4346def: InstRW<[HWWriteResGroup187], (instregex "VPGATHERQDrm")>;
4347
4348def HWWriteResGroup188 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4349 let Latency = 27;
4350 let NumMicroOps = 20;
4351 let ResourceCycles = [3,3,4,1,5,4];
4352}
4353def: InstRW<[HWWriteResGroup188], (instregex "VGATHERDPDYrm")>;
4354def: InstRW<[HWWriteResGroup188], (instregex "VPGATHERDQYrm")>;
4355
4356def HWWriteResGroup189 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4357 let Latency = 27;
4358 let NumMicroOps = 34;
4359 let ResourceCycles = [5,3,8,1,9,8];
4360}
4361def: InstRW<[HWWriteResGroup189], (instregex "VGATHERDPSYrm")>;
4362def: InstRW<[HWWriteResGroup189], (instregex "VPGATHERDDYrm")>;
4363
4364def HWWriteResGroup190 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4365 let Latency = 23;
4366 let NumMicroOps = 14;
4367 let ResourceCycles = [3,3,2,1,3,2];
4368}
4369def: InstRW<[HWWriteResGroup190], (instregex "VGATHERQPDrm")>;
4370def: InstRW<[HWWriteResGroup190], (instregex "VPGATHERQQrm")>;
4371
4372def HWWriteResGroup191 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4373 let Latency = 28;
4374 let NumMicroOps = 15;
4375 let ResourceCycles = [3,3,2,1,4,2];
4376}
4377def: InstRW<[HWWriteResGroup191], (instregex "VGATHERQPSYrm")>;
4378
4379def HWWriteResGroup192 : SchedWriteRes<[HWPort0, HWPort5, HWPort06, HWPort15, HWPort015, HWPort23]> {
4380 let Latency = 25;
4381 let NumMicroOps = 15;
4382 let ResourceCycles = [3,3,2,1,4,2];
4383}
4384def: InstRW<[HWWriteResGroup192], (instregex "VGATHERQPSrm")>;
4385def: InstRW<[HWWriteResGroup192], (instregex "VGATHERDPSrm")>;
4386
Nadav Roteme7b6a8a2013-03-28 22:34:46 +00004387} // SchedModel