Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1 | //===-- BUFInstructions.td - Buffer Instruction Defintions ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">; |
| 11 | def MUBUFAddr64 : ComplexPattern<i64, 7, "SelectMUBUFAddr64">; |
| 12 | def MUBUFAddr64Atomic : ComplexPattern<i64, 5, "SelectMUBUFAddr64">; |
| 13 | |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 14 | def MUBUFScratchOffen : ComplexPattern<i64, 4, "SelectMUBUFScratchOffen", [], [SDNPWantParent]>; |
| 15 | def MUBUFScratchOffset : ComplexPattern<i64, 3, "SelectMUBUFScratchOffset", [], [SDNPWantParent], 20>; |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 16 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 17 | def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">; |
| 18 | def MUBUFOffsetNoGLC : ComplexPattern<i64, 3, "SelectMUBUFOffset">; |
| 19 | def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">; |
| 20 | def MUBUFIntrinsicOffset : ComplexPattern<i32, 2, "SelectMUBUFIntrinsicOffset">; |
| 21 | def MUBUFIntrinsicVOffset : ComplexPattern<i32, 3, "SelectMUBUFIntrinsicVOffset">; |
| 22 | |
| 23 | class MubufLoad <SDPatternOperator op> : PatFrag < |
| 24 | (ops node:$ptr), (op node:$ptr), [{ |
| 25 | auto const AS = cast<MemSDNode>(N)->getAddressSpace(); |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 26 | return AS == AMDGPUASI.GLOBAL_ADDRESS || |
| 27 | AS == AMDGPUASI.CONSTANT_ADDRESS; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 28 | }]>; |
| 29 | |
| 30 | def mubuf_load : MubufLoad <load>; |
| 31 | def mubuf_az_extloadi8 : MubufLoad <az_extloadi8>; |
| 32 | def mubuf_sextloadi8 : MubufLoad <sextloadi8>; |
| 33 | def mubuf_az_extloadi16 : MubufLoad <az_extloadi16>; |
| 34 | def mubuf_sextloadi16 : MubufLoad <sextloadi16>; |
| 35 | def mubuf_load_atomic : MubufLoad <atomic_load>; |
| 36 | |
| 37 | def BUFAddrKind { |
| 38 | int Offset = 0; |
| 39 | int OffEn = 1; |
| 40 | int IdxEn = 2; |
| 41 | int BothEn = 3; |
| 42 | int Addr64 = 4; |
| 43 | } |
| 44 | |
| 45 | class getAddrName<int addrKind> { |
| 46 | string ret = |
| 47 | !if(!eq(addrKind, BUFAddrKind.Offset), "offset", |
| 48 | !if(!eq(addrKind, BUFAddrKind.OffEn), "offen", |
| 49 | !if(!eq(addrKind, BUFAddrKind.IdxEn), "idxen", |
| 50 | !if(!eq(addrKind, BUFAddrKind.BothEn), "bothen", |
| 51 | !if(!eq(addrKind, BUFAddrKind.Addr64), "addr64", |
| 52 | ""))))); |
| 53 | } |
| 54 | |
| 55 | class MUBUFAddr64Table <bit is_addr64, string suffix = ""> { |
| 56 | bit IsAddr64 = is_addr64; |
| 57 | string OpName = NAME # suffix; |
| 58 | } |
| 59 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 60 | class MUBUFLdsTable <bit is_lds, string suffix> { |
| 61 | bit IsLds = is_lds; |
| 62 | string OpName = NAME # suffix; |
| 63 | } |
| 64 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 65 | class MTBUFAddr64Table <bit is_addr64, string suffix = ""> { |
| 66 | bit IsAddr64 = is_addr64; |
| 67 | string OpName = NAME # suffix; |
| 68 | } |
| 69 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 70 | //===----------------------------------------------------------------------===// |
| 71 | // MTBUF classes |
| 72 | //===----------------------------------------------------------------------===// |
| 73 | |
| 74 | class MTBUF_Pseudo <string opName, dag outs, dag ins, |
| 75 | string asmOps, list<dag> pattern=[]> : |
| 76 | InstSI<outs, ins, "", pattern>, |
| 77 | SIMCInstr<opName, SIEncodingFamily.NONE> { |
| 78 | |
| 79 | let isPseudo = 1; |
| 80 | let isCodeGenOnly = 1; |
Matt Arsenault | 10c17ca | 2016-10-06 10:13:23 +0000 | [diff] [blame] | 81 | let Size = 8; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 82 | let UseNamedOperandTable = 1; |
| 83 | |
| 84 | string Mnemonic = opName; |
| 85 | string AsmOperands = asmOps; |
| 86 | |
| 87 | let VM_CNT = 1; |
| 88 | let EXP_CNT = 1; |
| 89 | let MTBUF = 1; |
| 90 | let Uses = [EXEC]; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 91 | let hasSideEffects = 0; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 92 | let SchedRW = [WriteVMEM]; |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 93 | |
| 94 | let AsmMatchConverter = "cvtMtbuf"; |
| 95 | |
| 96 | bits<1> offen = 0; |
| 97 | bits<1> idxen = 0; |
| 98 | bits<1> addr64 = 0; |
| 99 | bits<1> has_vdata = 1; |
| 100 | bits<1> has_vaddr = 1; |
| 101 | bits<1> has_glc = 1; |
| 102 | bits<1> glc_value = 0; // the value for glc if no such operand |
| 103 | bits<4> dfmt_value = 1; // the value for dfmt if no such operand |
| 104 | bits<3> nfmt_value = 0; // the value for nfmt if no such operand |
| 105 | bits<1> has_srsrc = 1; |
| 106 | bits<1> has_soffset = 1; |
| 107 | bits<1> has_offset = 1; |
| 108 | bits<1> has_slc = 1; |
| 109 | bits<1> has_tfe = 1; |
| 110 | bits<1> has_dfmt = 1; |
| 111 | bits<1> has_nfmt = 1; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame] | 114 | class MTBUF_Real <MTBUF_Pseudo ps> : |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 115 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> { |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 116 | |
| 117 | let isPseudo = 0; |
| 118 | let isCodeGenOnly = 0; |
| 119 | |
| 120 | // copy relevant pseudo op flags |
| 121 | let SubtargetPredicate = ps.SubtargetPredicate; |
| 122 | let AsmMatchConverter = ps.AsmMatchConverter; |
| 123 | let Constraints = ps.Constraints; |
| 124 | let DisableEncoding = ps.DisableEncoding; |
| 125 | let TSFlags = ps.TSFlags; |
| 126 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 127 | bits<12> offset; |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 128 | bits<1> glc; |
| 129 | bits<4> dfmt; |
| 130 | bits<3> nfmt; |
| 131 | bits<8> vaddr; |
| 132 | bits<8> vdata; |
| 133 | bits<7> srsrc; |
| 134 | bits<1> slc; |
| 135 | bits<1> tfe; |
| 136 | bits<8> soffset; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 137 | } |
| 138 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 139 | class getMTBUFInsDA<list<RegisterClass> vdataList, |
| 140 | list<RegisterClass> vaddrList=[]> { |
| 141 | RegisterClass vdataClass = !if(!empty(vdataList), ?, !head(vdataList)); |
| 142 | RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList)); |
| 143 | dag InsNoData = !if(!empty(vaddrList), |
| 144 | (ins SReg_128:$srsrc, SCSrc_b32:$soffset, |
| 145 | offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc, slc:$slc, tfe:$tfe), |
| 146 | (ins vaddrClass:$vaddr, SReg_128:$srsrc, SCSrc_b32:$soffset, |
| 147 | offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc, slc:$slc, tfe:$tfe) |
| 148 | ); |
| 149 | dag InsData = !if(!empty(vaddrList), |
| 150 | (ins vdataClass:$vdata, SReg_128:$srsrc, |
| 151 | SCSrc_b32:$soffset, offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc, |
| 152 | slc:$slc, tfe:$tfe), |
| 153 | (ins vdataClass:$vdata, vaddrClass:$vaddr, SReg_128:$srsrc, |
| 154 | SCSrc_b32:$soffset, offset:$offset, DFMT:$dfmt, NFMT:$nfmt, GLC:$glc, |
| 155 | slc:$slc, tfe:$tfe) |
| 156 | ); |
| 157 | dag ret = !if(!empty(vdataList), InsNoData, InsData); |
| 158 | } |
| 159 | |
| 160 | class getMTBUFIns<int addrKind, list<RegisterClass> vdataList=[]> { |
| 161 | dag ret = |
| 162 | !if(!eq(addrKind, BUFAddrKind.Offset), getMTBUFInsDA<vdataList>.ret, |
| 163 | !if(!eq(addrKind, BUFAddrKind.OffEn), getMTBUFInsDA<vdataList, [VGPR_32]>.ret, |
| 164 | !if(!eq(addrKind, BUFAddrKind.IdxEn), getMTBUFInsDA<vdataList, [VGPR_32]>.ret, |
| 165 | !if(!eq(addrKind, BUFAddrKind.BothEn), getMTBUFInsDA<vdataList, [VReg_64]>.ret, |
| 166 | !if(!eq(addrKind, BUFAddrKind.Addr64), getMTBUFInsDA<vdataList, [VReg_64]>.ret, |
| 167 | (ins)))))); |
| 168 | } |
| 169 | |
| 170 | class getMTBUFAsmOps<int addrKind> { |
| 171 | string Pfx = |
| 172 | !if(!eq(addrKind, BUFAddrKind.Offset), "off, $srsrc, $dfmt, $nfmt, $soffset", |
| 173 | !if(!eq(addrKind, BUFAddrKind.OffEn), |
| 174 | "$vaddr, $srsrc, $dfmt, $nfmt, $soffset offen", |
| 175 | !if(!eq(addrKind, BUFAddrKind.IdxEn), |
| 176 | "$vaddr, $srsrc, $dfmt, $nfmt, $soffset idxen", |
| 177 | !if(!eq(addrKind, BUFAddrKind.BothEn), |
| 178 | "$vaddr, $srsrc, $dfmt, $nfmt, $soffset idxen offen", |
| 179 | !if(!eq(addrKind, BUFAddrKind.Addr64), |
| 180 | "$vaddr, $srsrc, $dfmt, $nfmt, $soffset addr64", |
| 181 | ""))))); |
| 182 | string ret = Pfx # "$offset"; |
| 183 | } |
| 184 | |
| 185 | class MTBUF_SetupAddr<int addrKind> { |
| 186 | bits<1> offen = !if(!eq(addrKind, BUFAddrKind.OffEn), 1, |
| 187 | !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0)); |
| 188 | |
| 189 | bits<1> idxen = !if(!eq(addrKind, BUFAddrKind.IdxEn), 1, |
| 190 | !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0)); |
| 191 | |
| 192 | bits<1> addr64 = !if(!eq(addrKind, BUFAddrKind.Addr64), 1, 0); |
| 193 | |
| 194 | bits<1> has_vaddr = !if(!eq(addrKind, BUFAddrKind.Offset), 0, 1); |
| 195 | } |
| 196 | |
| 197 | class MTBUF_Load_Pseudo <string opName, |
| 198 | int addrKind, |
| 199 | RegisterClass vdataClass, |
| 200 | list<dag> pattern=[], |
| 201 | // Workaround bug bz30254 |
| 202 | int addrKindCopy = addrKind> |
| 203 | : MTBUF_Pseudo<opName, |
| 204 | (outs vdataClass:$vdata), |
| 205 | getMTBUFIns<addrKindCopy>.ret, |
| 206 | " $vdata, " # getMTBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe", |
| 207 | pattern>, |
| 208 | MTBUF_SetupAddr<addrKindCopy> { |
| 209 | let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 210 | let mayLoad = 1; |
| 211 | let mayStore = 0; |
| 212 | } |
| 213 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 214 | multiclass MTBUF_Pseudo_Loads<string opName, RegisterClass vdataClass, |
| 215 | ValueType load_vt = i32, |
| 216 | SDPatternOperator ld = null_frag> { |
| 217 | |
| 218 | def _OFFSET : MTBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass, |
| 219 | [(set load_vt:$vdata, |
| 220 | (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, i16:$offset, i8:$dfmt, |
| 221 | i8:$nfmt, i1:$glc, i1:$slc, i1:$tfe)))]>, |
| 222 | MTBUFAddr64Table<0>; |
| 223 | |
| 224 | def _ADDR64 : MTBUF_Load_Pseudo <opName, BUFAddrKind.Addr64, vdataClass, |
| 225 | [(set load_vt:$vdata, |
| 226 | (ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, |
| 227 | i8:$dfmt, i8:$nfmt, i1:$glc, i1:$slc, i1:$tfe)))]>, |
| 228 | MTBUFAddr64Table<1>; |
| 229 | |
| 230 | def _OFFEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 231 | def _IDXEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 232 | def _BOTHEN : MTBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 233 | |
| 234 | let DisableWQM = 1 in { |
| 235 | def _OFFSET_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass>; |
| 236 | def _OFFEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 237 | def _IDXEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 238 | def _BOTHEN_exact : MTBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 239 | } |
| 240 | } |
| 241 | |
| 242 | class MTBUF_Store_Pseudo <string opName, |
| 243 | int addrKind, |
| 244 | RegisterClass vdataClass, |
| 245 | list<dag> pattern=[], |
| 246 | // Workaround bug bz30254 |
| 247 | int addrKindCopy = addrKind, |
| 248 | RegisterClass vdataClassCopy = vdataClass> |
| 249 | : MTBUF_Pseudo<opName, |
| 250 | (outs), |
| 251 | getMTBUFIns<addrKindCopy, [vdataClassCopy]>.ret, |
| 252 | " $vdata, " # getMTBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe", |
| 253 | pattern>, |
| 254 | MTBUF_SetupAddr<addrKindCopy> { |
| 255 | let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 256 | let mayLoad = 0; |
| 257 | let mayStore = 1; |
| 258 | } |
| 259 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 260 | multiclass MTBUF_Pseudo_Stores<string opName, RegisterClass vdataClass, |
| 261 | ValueType store_vt = i32, |
| 262 | SDPatternOperator st = null_frag> { |
| 263 | |
| 264 | def _OFFSET : MTBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass, |
| 265 | [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset, |
| 266 | i16:$offset, i8:$dfmt, i8:$nfmt, i1:$glc, |
| 267 | i1:$slc, i1:$tfe))]>, |
| 268 | MTBUFAddr64Table<0>; |
| 269 | |
| 270 | def _ADDR64 : MTBUF_Store_Pseudo <opName, BUFAddrKind.Addr64, vdataClass, |
| 271 | [(st store_vt:$vdata, (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 272 | i16:$offset, i8:$dfmt, i8:$nfmt, i1:$glc, |
| 273 | i1:$slc, i1:$tfe))]>, |
| 274 | MTBUFAddr64Table<1>; |
| 275 | |
| 276 | def _OFFEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 277 | def _IDXEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 278 | def _BOTHEN : MTBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 279 | |
| 280 | let DisableWQM = 1 in { |
| 281 | def _OFFSET_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass>; |
| 282 | def _OFFEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 283 | def _IDXEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 284 | def _BOTHEN_exact : MTBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 285 | } |
| 286 | } |
| 287 | |
| 288 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 289 | //===----------------------------------------------------------------------===// |
| 290 | // MUBUF classes |
| 291 | //===----------------------------------------------------------------------===// |
| 292 | |
| 293 | class MUBUF_Pseudo <string opName, dag outs, dag ins, |
| 294 | string asmOps, list<dag> pattern=[]> : |
| 295 | InstSI<outs, ins, "", pattern>, |
| 296 | SIMCInstr<opName, SIEncodingFamily.NONE> { |
| 297 | |
| 298 | let isPseudo = 1; |
| 299 | let isCodeGenOnly = 1; |
Matt Arsenault | 10c17ca | 2016-10-06 10:13:23 +0000 | [diff] [blame] | 300 | let Size = 8; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 301 | let UseNamedOperandTable = 1; |
| 302 | |
| 303 | string Mnemonic = opName; |
| 304 | string AsmOperands = asmOps; |
| 305 | |
| 306 | let VM_CNT = 1; |
| 307 | let EXP_CNT = 1; |
| 308 | let MUBUF = 1; |
| 309 | let Uses = [EXEC]; |
| 310 | let hasSideEffects = 0; |
| 311 | let SchedRW = [WriteVMEM]; |
| 312 | |
| 313 | let AsmMatchConverter = "cvtMubuf"; |
| 314 | |
| 315 | bits<1> offen = 0; |
| 316 | bits<1> idxen = 0; |
| 317 | bits<1> addr64 = 0; |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 318 | bits<1> lds = 0; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 319 | bits<1> has_vdata = 1; |
| 320 | bits<1> has_vaddr = 1; |
| 321 | bits<1> has_glc = 1; |
| 322 | bits<1> glc_value = 0; // the value for glc if no such operand |
| 323 | bits<1> has_srsrc = 1; |
| 324 | bits<1> has_soffset = 1; |
| 325 | bits<1> has_offset = 1; |
| 326 | bits<1> has_slc = 1; |
| 327 | bits<1> has_tfe = 1; |
| 328 | } |
| 329 | |
| 330 | class MUBUF_Real <bits<7> op, MUBUF_Pseudo ps> : |
| 331 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []> { |
| 332 | |
| 333 | let isPseudo = 0; |
| 334 | let isCodeGenOnly = 0; |
| 335 | |
| 336 | // copy relevant pseudo op flags |
| 337 | let SubtargetPredicate = ps.SubtargetPredicate; |
| 338 | let AsmMatchConverter = ps.AsmMatchConverter; |
| 339 | let Constraints = ps.Constraints; |
| 340 | let DisableEncoding = ps.DisableEncoding; |
| 341 | let TSFlags = ps.TSFlags; |
| 342 | |
| 343 | bits<12> offset; |
| 344 | bits<1> glc; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 345 | bits<8> vaddr; |
| 346 | bits<8> vdata; |
| 347 | bits<7> srsrc; |
| 348 | bits<1> slc; |
| 349 | bits<1> tfe; |
| 350 | bits<8> soffset; |
| 351 | } |
| 352 | |
| 353 | |
| 354 | // For cache invalidation instructions. |
| 355 | class MUBUF_Invalidate <string opName, SDPatternOperator node> : |
| 356 | MUBUF_Pseudo<opName, (outs), (ins), "", [(node)]> { |
| 357 | |
| 358 | let AsmMatchConverter = ""; |
| 359 | |
| 360 | let hasSideEffects = 1; |
| 361 | let mayStore = 1; |
| 362 | |
| 363 | // Set everything to 0. |
| 364 | let offen = 0; |
| 365 | let idxen = 0; |
| 366 | let addr64 = 0; |
| 367 | let has_vdata = 0; |
| 368 | let has_vaddr = 0; |
| 369 | let has_glc = 0; |
| 370 | let glc_value = 0; |
| 371 | let has_srsrc = 0; |
| 372 | let has_soffset = 0; |
| 373 | let has_offset = 0; |
| 374 | let has_slc = 0; |
| 375 | let has_tfe = 0; |
| 376 | } |
| 377 | |
| 378 | class getMUBUFInsDA<list<RegisterClass> vdataList, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 379 | list<RegisterClass> vaddrList=[], |
| 380 | bit isLds = 0> { |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 381 | RegisterClass vdataClass = !if(!empty(vdataList), ?, !head(vdataList)); |
| 382 | RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList)); |
| 383 | dag InsNoData = !if(!empty(vaddrList), |
| 384 | (ins SReg_128:$srsrc, SCSrc_b32:$soffset, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 385 | offset:$offset, GLC:$glc, slc:$slc), |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 386 | (ins vaddrClass:$vaddr, SReg_128:$srsrc, SCSrc_b32:$soffset, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 387 | offset:$offset, GLC:$glc, slc:$slc) |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 388 | ); |
| 389 | dag InsData = !if(!empty(vaddrList), |
| 390 | (ins vdataClass:$vdata, SReg_128:$srsrc, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 391 | SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc), |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 392 | (ins vdataClass:$vdata, vaddrClass:$vaddr, SReg_128:$srsrc, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 393 | SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc) |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 394 | ); |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 395 | dag ret = !con( |
| 396 | !if(!empty(vdataList), InsNoData, InsData), |
| 397 | !if(isLds, (ins), (ins tfe:$tfe)) |
| 398 | ); |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 399 | } |
| 400 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 401 | class getMUBUFIns<int addrKind, list<RegisterClass> vdataList=[], bit isLds = 0> { |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 402 | dag ret = |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 403 | !if(!eq(addrKind, BUFAddrKind.Offset), getMUBUFInsDA<vdataList, [], isLds>.ret, |
| 404 | !if(!eq(addrKind, BUFAddrKind.OffEn), getMUBUFInsDA<vdataList, [VGPR_32], isLds>.ret, |
| 405 | !if(!eq(addrKind, BUFAddrKind.IdxEn), getMUBUFInsDA<vdataList, [VGPR_32], isLds>.ret, |
| 406 | !if(!eq(addrKind, BUFAddrKind.BothEn), getMUBUFInsDA<vdataList, [VReg_64], isLds>.ret, |
| 407 | !if(!eq(addrKind, BUFAddrKind.Addr64), getMUBUFInsDA<vdataList, [VReg_64], isLds>.ret, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 408 | (ins)))))); |
| 409 | } |
| 410 | |
| 411 | class getMUBUFAsmOps<int addrKind> { |
| 412 | string Pfx = |
| 413 | !if(!eq(addrKind, BUFAddrKind.Offset), "off, $srsrc, $soffset", |
| 414 | !if(!eq(addrKind, BUFAddrKind.OffEn), "$vaddr, $srsrc, $soffset offen", |
| 415 | !if(!eq(addrKind, BUFAddrKind.IdxEn), "$vaddr, $srsrc, $soffset idxen", |
| 416 | !if(!eq(addrKind, BUFAddrKind.BothEn), "$vaddr, $srsrc, $soffset idxen offen", |
| 417 | !if(!eq(addrKind, BUFAddrKind.Addr64), "$vaddr, $srsrc, $soffset addr64", |
| 418 | ""))))); |
| 419 | string ret = Pfx # "$offset"; |
| 420 | } |
| 421 | |
Matt Arsenault | f3dd863 | 2016-11-01 00:55:14 +0000 | [diff] [blame] | 422 | class MUBUF_SetupAddr<int addrKind> { |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 423 | bits<1> offen = !if(!eq(addrKind, BUFAddrKind.OffEn), 1, |
| 424 | !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0)); |
| 425 | |
| 426 | bits<1> idxen = !if(!eq(addrKind, BUFAddrKind.IdxEn), 1, |
| 427 | !if(!eq(addrKind, BUFAddrKind.BothEn), 1 , 0)); |
| 428 | |
| 429 | bits<1> addr64 = !if(!eq(addrKind, BUFAddrKind.Addr64), 1, 0); |
| 430 | |
| 431 | bits<1> has_vaddr = !if(!eq(addrKind, BUFAddrKind.Offset), 0, 1); |
| 432 | } |
| 433 | |
| 434 | class MUBUF_Load_Pseudo <string opName, |
| 435 | int addrKind, |
| 436 | RegisterClass vdataClass, |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 437 | bit HasTiedDest = 0, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 438 | bit isLds = 0, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 439 | list<dag> pattern=[], |
| 440 | // Workaround bug bz30254 |
| 441 | int addrKindCopy = addrKind> |
| 442 | : MUBUF_Pseudo<opName, |
| 443 | (outs vdataClass:$vdata), |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 444 | !con(getMUBUFIns<addrKindCopy, [], isLds>.ret, |
| 445 | !if(HasTiedDest, (ins vdataClass:$vdata_in), (ins))), |
| 446 | " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc" # |
| 447 | !if(isLds, " lds", "$tfe"), |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 448 | pattern>, |
| 449 | MUBUF_SetupAddr<addrKindCopy> { |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 450 | let PseudoInstr = opName # !if(isLds, "_lds", "") # |
| 451 | "_" # getAddrName<addrKindCopy>.ret; |
Dmitry Preobrazhensky | d98c97b | 2018-03-12 17:29:24 +0000 | [diff] [blame] | 452 | let AsmMatchConverter = !if(isLds, "cvtMubufLds", "cvtMubuf"); |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 453 | |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 454 | let Constraints = !if(HasTiedDest, "$vdata = $vdata_in", ""); |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 455 | let mayLoad = 1; |
| 456 | let mayStore = 0; |
Konstantin Zhuravlyov | 070d88e | 2017-07-21 21:05:45 +0000 | [diff] [blame] | 457 | let maybeAtomic = 1; |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 458 | let Uses = !if(isLds, [EXEC, M0], [EXEC]); |
| 459 | let has_tfe = !if(isLds, 0, 1); |
| 460 | let lds = isLds; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 461 | } |
| 462 | |
| 463 | // FIXME: tfe can't be an operand because it requires a separate |
| 464 | // opcode because it needs an N+1 register class dest register. |
| 465 | multiclass MUBUF_Pseudo_Loads<string opName, RegisterClass vdataClass, |
| 466 | ValueType load_vt = i32, |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 467 | SDPatternOperator ld = null_frag, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 468 | bit TiedDest = 0, |
| 469 | bit isLds = 0> { |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 470 | |
| 471 | def _OFFSET : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 472 | TiedDest, isLds, |
| 473 | !if(isLds, |
| 474 | [], |
| 475 | [(set load_vt:$vdata, |
| 476 | (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))])>, |
| 477 | MUBUFAddr64Table<0, !if(isLds, "_LDS", "")>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 478 | |
| 479 | def _ADDR64 : MUBUF_Load_Pseudo <opName, BUFAddrKind.Addr64, vdataClass, |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 480 | TiedDest, isLds, |
| 481 | !if(isLds, |
| 482 | [], |
| 483 | [(set load_vt:$vdata, |
| 484 | (ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$glc, i1:$slc, i1:$tfe)))])>, |
| 485 | MUBUFAddr64Table<1, !if(isLds, "_LDS", "")>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 486 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 487 | def _OFFEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass, TiedDest, isLds>; |
| 488 | def _IDXEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass, TiedDest, isLds>; |
| 489 | def _BOTHEN : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass, TiedDest, isLds>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 490 | |
| 491 | let DisableWQM = 1 in { |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 492 | def _OFFSET_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.Offset, vdataClass, TiedDest, isLds>; |
| 493 | def _OFFEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.OffEn, vdataClass, TiedDest, isLds>; |
| 494 | def _IDXEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass, TiedDest, isLds>; |
| 495 | def _BOTHEN_exact : MUBUF_Load_Pseudo <opName, BUFAddrKind.BothEn, vdataClass, TiedDest, isLds>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 496 | } |
| 497 | } |
| 498 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 499 | multiclass MUBUF_Pseudo_Loads_Lds<string opName, RegisterClass vdataClass, |
| 500 | ValueType load_vt = i32, |
| 501 | SDPatternOperator ld_nolds = null_frag, |
| 502 | SDPatternOperator ld_lds = null_frag> { |
| 503 | defm NAME : MUBUF_Pseudo_Loads<opName, vdataClass, load_vt, ld_nolds>; |
| 504 | defm _LDS : MUBUF_Pseudo_Loads<opName, vdataClass, load_vt, ld_lds, 0, 1>; |
| 505 | } |
| 506 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 507 | class MUBUF_Store_Pseudo <string opName, |
| 508 | int addrKind, |
| 509 | RegisterClass vdataClass, |
| 510 | list<dag> pattern=[], |
| 511 | // Workaround bug bz30254 |
| 512 | int addrKindCopy = addrKind, |
| 513 | RegisterClass vdataClassCopy = vdataClass> |
| 514 | : MUBUF_Pseudo<opName, |
| 515 | (outs), |
| 516 | getMUBUFIns<addrKindCopy, [vdataClassCopy]>.ret, |
| 517 | " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$glc$slc$tfe", |
| 518 | pattern>, |
| 519 | MUBUF_SetupAddr<addrKindCopy> { |
| 520 | let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret; |
| 521 | let mayLoad = 0; |
| 522 | let mayStore = 1; |
Konstantin Zhuravlyov | 070d88e | 2017-07-21 21:05:45 +0000 | [diff] [blame] | 523 | let maybeAtomic = 1; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 524 | } |
| 525 | |
| 526 | multiclass MUBUF_Pseudo_Stores<string opName, RegisterClass vdataClass, |
| 527 | ValueType store_vt = i32, |
| 528 | SDPatternOperator st = null_frag> { |
| 529 | |
| 530 | def _OFFSET : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass, |
| 531 | [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset, |
| 532 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>, |
| 533 | MUBUFAddr64Table<0>; |
| 534 | |
| 535 | def _ADDR64 : MUBUF_Store_Pseudo <opName, BUFAddrKind.Addr64, vdataClass, |
| 536 | [(st store_vt:$vdata, (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 537 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>, |
| 538 | MUBUFAddr64Table<1>; |
| 539 | |
| 540 | def _OFFEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 541 | def _IDXEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 542 | def _BOTHEN : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 543 | |
| 544 | let DisableWQM = 1 in { |
| 545 | def _OFFSET_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.Offset, vdataClass>; |
| 546 | def _OFFEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 547 | def _IDXEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 548 | def _BOTHEN_exact : MUBUF_Store_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 549 | } |
| 550 | } |
| 551 | |
Dmitry Preobrazhensky | d98c97b | 2018-03-12 17:29:24 +0000 | [diff] [blame] | 552 | class MUBUF_Pseudo_Store_Lds<string opName> |
| 553 | : MUBUF_Pseudo<opName, |
| 554 | (outs), |
| 555 | (ins SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, GLC:$glc, slc:$slc), |
| 556 | " $srsrc, $soffset$offset lds$glc$slc"> { |
| 557 | let mayLoad = 0; |
| 558 | let mayStore = 1; |
| 559 | let maybeAtomic = 1; |
| 560 | |
| 561 | let has_vdata = 0; |
| 562 | let has_vaddr = 0; |
| 563 | let has_tfe = 0; |
| 564 | let lds = 1; |
| 565 | |
| 566 | let Uses = [EXEC, M0]; |
| 567 | let AsmMatchConverter = "cvtMubufLds"; |
| 568 | } |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 569 | |
| 570 | class getMUBUFAtomicInsDA<RegisterClass vdataClass, bit vdata_in, |
| 571 | list<RegisterClass> vaddrList=[]> { |
| 572 | RegisterClass vaddrClass = !if(!empty(vaddrList), ?, !head(vaddrList)); |
| 573 | dag ret = !if(vdata_in, |
| 574 | !if(!empty(vaddrList), |
| 575 | (ins vdataClass:$vdata_in, |
| 576 | SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc), |
| 577 | (ins vdataClass:$vdata_in, vaddrClass:$vaddr, |
| 578 | SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc) |
| 579 | ), |
| 580 | !if(!empty(vaddrList), |
| 581 | (ins vdataClass:$vdata, |
| 582 | SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc), |
| 583 | (ins vdataClass:$vdata, vaddrClass:$vaddr, |
| 584 | SReg_128:$srsrc, SCSrc_b32:$soffset, offset:$offset, slc:$slc) |
| 585 | )); |
| 586 | } |
| 587 | |
| 588 | class getMUBUFAtomicIns<int addrKind, |
| 589 | RegisterClass vdataClass, |
| 590 | bit vdata_in, |
| 591 | // Workaround bug bz30254 |
| 592 | RegisterClass vdataClassCopy=vdataClass> { |
| 593 | dag ret = |
| 594 | !if(!eq(addrKind, BUFAddrKind.Offset), |
| 595 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in>.ret, |
| 596 | !if(!eq(addrKind, BUFAddrKind.OffEn), |
| 597 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret, |
| 598 | !if(!eq(addrKind, BUFAddrKind.IdxEn), |
| 599 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VGPR_32]>.ret, |
| 600 | !if(!eq(addrKind, BUFAddrKind.BothEn), |
| 601 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret, |
| 602 | !if(!eq(addrKind, BUFAddrKind.Addr64), |
| 603 | getMUBUFAtomicInsDA<vdataClassCopy, vdata_in, [VReg_64]>.ret, |
| 604 | (ins)))))); |
| 605 | } |
| 606 | |
| 607 | class MUBUF_Atomic_Pseudo<string opName, |
| 608 | int addrKind, |
| 609 | dag outs, |
| 610 | dag ins, |
| 611 | string asmOps, |
| 612 | list<dag> pattern=[], |
| 613 | // Workaround bug bz30254 |
| 614 | int addrKindCopy = addrKind> |
| 615 | : MUBUF_Pseudo<opName, outs, ins, asmOps, pattern>, |
| 616 | MUBUF_SetupAddr<addrKindCopy> { |
| 617 | let mayStore = 1; |
| 618 | let mayLoad = 1; |
| 619 | let hasPostISelHook = 1; |
| 620 | let hasSideEffects = 1; |
| 621 | let DisableWQM = 1; |
| 622 | let has_glc = 0; |
| 623 | let has_tfe = 0; |
Konstantin Zhuravlyov | 070d88e | 2017-07-21 21:05:45 +0000 | [diff] [blame] | 624 | let maybeAtomic = 1; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 625 | } |
| 626 | |
| 627 | class MUBUF_AtomicNoRet_Pseudo<string opName, int addrKind, |
| 628 | RegisterClass vdataClass, |
| 629 | list<dag> pattern=[], |
| 630 | // Workaround bug bz30254 |
| 631 | int addrKindCopy = addrKind, |
| 632 | RegisterClass vdataClassCopy = vdataClass> |
| 633 | : MUBUF_Atomic_Pseudo<opName, addrKindCopy, |
| 634 | (outs), |
| 635 | getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 0>.ret, |
| 636 | " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # "$slc", |
| 637 | pattern>, |
| 638 | AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 0> { |
| 639 | let PseudoInstr = opName # "_" # getAddrName<addrKindCopy>.ret; |
| 640 | let glc_value = 0; |
| 641 | let AsmMatchConverter = "cvtMubufAtomic"; |
| 642 | } |
| 643 | |
| 644 | class MUBUF_AtomicRet_Pseudo<string opName, int addrKind, |
| 645 | RegisterClass vdataClass, |
| 646 | list<dag> pattern=[], |
| 647 | // Workaround bug bz30254 |
| 648 | int addrKindCopy = addrKind, |
| 649 | RegisterClass vdataClassCopy = vdataClass> |
| 650 | : MUBUF_Atomic_Pseudo<opName, addrKindCopy, |
| 651 | (outs vdataClassCopy:$vdata), |
| 652 | getMUBUFAtomicIns<addrKindCopy, vdataClassCopy, 1>.ret, |
| 653 | " $vdata, " # getMUBUFAsmOps<addrKindCopy>.ret # " glc$slc", |
| 654 | pattern>, |
| 655 | AtomicNoRet<opName # "_" # getAddrName<addrKindCopy>.ret, 1> { |
| 656 | let PseudoInstr = opName # "_rtn_" # getAddrName<addrKindCopy>.ret; |
| 657 | let glc_value = 1; |
| 658 | let Constraints = "$vdata = $vdata_in"; |
| 659 | let DisableEncoding = "$vdata_in"; |
| 660 | let AsmMatchConverter = "cvtMubufAtomicReturn"; |
| 661 | } |
| 662 | |
| 663 | multiclass MUBUF_Pseudo_Atomics <string opName, |
| 664 | RegisterClass vdataClass, |
| 665 | ValueType vdataType, |
| 666 | SDPatternOperator atomic> { |
| 667 | |
| 668 | def _OFFSET : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass>, |
| 669 | MUBUFAddr64Table <0>; |
| 670 | def _ADDR64 : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass>, |
| 671 | MUBUFAddr64Table <1>; |
| 672 | def _OFFEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 673 | def _IDXEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 674 | def _BOTHEN : MUBUF_AtomicNoRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
| 675 | |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 676 | def _OFFSET_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Offset, vdataClass, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 677 | [(set vdataType:$vdata, |
| 678 | (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset, i1:$slc), |
| 679 | vdataType:$vdata_in))]>, |
| 680 | MUBUFAddr64Table <0, "_RTN">; |
| 681 | |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 682 | def _ADDR64_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.Addr64, vdataClass, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 683 | [(set vdataType:$vdata, |
| 684 | (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i32:$soffset, i16:$offset, i1:$slc), |
| 685 | vdataType:$vdata_in))]>, |
| 686 | MUBUFAddr64Table <1, "_RTN">; |
| 687 | |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 688 | def _OFFEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.OffEn, vdataClass>; |
| 689 | def _IDXEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.IdxEn, vdataClass>; |
| 690 | def _BOTHEN_RTN : MUBUF_AtomicRet_Pseudo <opName, BUFAddrKind.BothEn, vdataClass>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 691 | } |
| 692 | |
| 693 | |
| 694 | //===----------------------------------------------------------------------===// |
| 695 | // MUBUF Instructions |
| 696 | //===----------------------------------------------------------------------===// |
| 697 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 698 | defm BUFFER_LOAD_FORMAT_X : MUBUF_Pseudo_Loads_Lds < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 699 | "buffer_load_format_x", VGPR_32 |
| 700 | >; |
| 701 | defm BUFFER_LOAD_FORMAT_XY : MUBUF_Pseudo_Loads < |
| 702 | "buffer_load_format_xy", VReg_64 |
| 703 | >; |
| 704 | defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Pseudo_Loads < |
| 705 | "buffer_load_format_xyz", VReg_96 |
| 706 | >; |
| 707 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Pseudo_Loads < |
| 708 | "buffer_load_format_xyzw", VReg_128 |
| 709 | >; |
| 710 | defm BUFFER_STORE_FORMAT_X : MUBUF_Pseudo_Stores < |
| 711 | "buffer_store_format_x", VGPR_32 |
| 712 | >; |
| 713 | defm BUFFER_STORE_FORMAT_XY : MUBUF_Pseudo_Stores < |
| 714 | "buffer_store_format_xy", VReg_64 |
| 715 | >; |
| 716 | defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Pseudo_Stores < |
| 717 | "buffer_store_format_xyz", VReg_96 |
| 718 | >; |
| 719 | defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Pseudo_Stores < |
| 720 | "buffer_store_format_xyzw", VReg_128 |
| 721 | >; |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 722 | |
Changpeng Fang | 29fcf88 | 2018-02-01 18:41:33 +0000 | [diff] [blame] | 723 | let SubtargetPredicate = HasUnpackedD16VMem, D16 = 1 in { |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 724 | defm BUFFER_LOAD_FORMAT_D16_X_gfx80 : MUBUF_Pseudo_Loads < |
| 725 | "buffer_load_format_d16_x", VGPR_32 |
| 726 | >; |
| 727 | defm BUFFER_LOAD_FORMAT_D16_XY_gfx80 : MUBUF_Pseudo_Loads < |
| 728 | "buffer_load_format_d16_xy", VReg_64 |
| 729 | >; |
| 730 | defm BUFFER_LOAD_FORMAT_D16_XYZ_gfx80 : MUBUF_Pseudo_Loads < |
| 731 | "buffer_load_format_d16_xyz", VReg_96 |
| 732 | >; |
| 733 | defm BUFFER_LOAD_FORMAT_D16_XYZW_gfx80 : MUBUF_Pseudo_Loads < |
| 734 | "buffer_load_format_d16_xyzw", VReg_128 |
| 735 | >; |
| 736 | defm BUFFER_STORE_FORMAT_D16_X_gfx80 : MUBUF_Pseudo_Stores < |
| 737 | "buffer_store_format_d16_x", VGPR_32 |
| 738 | >; |
| 739 | defm BUFFER_STORE_FORMAT_D16_XY_gfx80 : MUBUF_Pseudo_Stores < |
| 740 | "buffer_store_format_d16_xy", VReg_64 |
| 741 | >; |
| 742 | defm BUFFER_STORE_FORMAT_D16_XYZ_gfx80 : MUBUF_Pseudo_Stores < |
| 743 | "buffer_store_format_d16_xyz", VReg_96 |
| 744 | >; |
| 745 | defm BUFFER_STORE_FORMAT_D16_XYZW_gfx80 : MUBUF_Pseudo_Stores < |
| 746 | "buffer_store_format_d16_xyzw", VReg_128 |
| 747 | >; |
| 748 | } // End HasUnpackedD16VMem. |
| 749 | |
Changpeng Fang | 29fcf88 | 2018-02-01 18:41:33 +0000 | [diff] [blame] | 750 | let SubtargetPredicate = HasPackedD16VMem, D16 = 1 in { |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 751 | defm BUFFER_LOAD_FORMAT_D16_X : MUBUF_Pseudo_Loads < |
| 752 | "buffer_load_format_d16_x", VGPR_32 |
| 753 | >; |
| 754 | defm BUFFER_LOAD_FORMAT_D16_XY : MUBUF_Pseudo_Loads < |
| 755 | "buffer_load_format_d16_xy", VGPR_32 |
| 756 | >; |
| 757 | defm BUFFER_LOAD_FORMAT_D16_XYZ : MUBUF_Pseudo_Loads < |
| 758 | "buffer_load_format_d16_xyz", VReg_64 |
| 759 | >; |
| 760 | defm BUFFER_LOAD_FORMAT_D16_XYZW : MUBUF_Pseudo_Loads < |
| 761 | "buffer_load_format_d16_xyzw", VReg_64 |
| 762 | >; |
| 763 | defm BUFFER_STORE_FORMAT_D16_X : MUBUF_Pseudo_Stores < |
| 764 | "buffer_store_format_d16_x", VGPR_32 |
| 765 | >; |
| 766 | defm BUFFER_STORE_FORMAT_D16_XY : MUBUF_Pseudo_Stores < |
| 767 | "buffer_store_format_d16_xy", VGPR_32 |
| 768 | >; |
| 769 | defm BUFFER_STORE_FORMAT_D16_XYZ : MUBUF_Pseudo_Stores < |
| 770 | "buffer_store_format_d16_xyz", VReg_64 |
| 771 | >; |
| 772 | defm BUFFER_STORE_FORMAT_D16_XYZW : MUBUF_Pseudo_Stores < |
| 773 | "buffer_store_format_d16_xyzw", VReg_64 |
| 774 | >; |
| 775 | } // End HasPackedD16VMem. |
| 776 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 777 | defm BUFFER_LOAD_UBYTE : MUBUF_Pseudo_Loads_Lds < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 778 | "buffer_load_ubyte", VGPR_32, i32, mubuf_az_extloadi8 |
| 779 | >; |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 780 | defm BUFFER_LOAD_SBYTE : MUBUF_Pseudo_Loads_Lds < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 781 | "buffer_load_sbyte", VGPR_32, i32, mubuf_sextloadi8 |
| 782 | >; |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 783 | defm BUFFER_LOAD_USHORT : MUBUF_Pseudo_Loads_Lds < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 784 | "buffer_load_ushort", VGPR_32, i32, mubuf_az_extloadi16 |
| 785 | >; |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 786 | defm BUFFER_LOAD_SSHORT : MUBUF_Pseudo_Loads_Lds < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 787 | "buffer_load_sshort", VGPR_32, i32, mubuf_sextloadi16 |
| 788 | >; |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 789 | defm BUFFER_LOAD_DWORD : MUBUF_Pseudo_Loads_Lds < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 790 | "buffer_load_dword", VGPR_32, i32, mubuf_load |
| 791 | >; |
| 792 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Pseudo_Loads < |
| 793 | "buffer_load_dwordx2", VReg_64, v2i32, mubuf_load |
| 794 | >; |
Artem Tamazov | 73f1ab2 | 2016-10-07 15:53:16 +0000 | [diff] [blame] | 795 | defm BUFFER_LOAD_DWORDX3 : MUBUF_Pseudo_Loads < |
| 796 | "buffer_load_dwordx3", VReg_96, untyped, mubuf_load |
| 797 | >; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 798 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Pseudo_Loads < |
| 799 | "buffer_load_dwordx4", VReg_128, v4i32, mubuf_load |
| 800 | >; |
| 801 | defm BUFFER_STORE_BYTE : MUBUF_Pseudo_Stores < |
| 802 | "buffer_store_byte", VGPR_32, i32, truncstorei8_global |
| 803 | >; |
| 804 | defm BUFFER_STORE_SHORT : MUBUF_Pseudo_Stores < |
| 805 | "buffer_store_short", VGPR_32, i32, truncstorei16_global |
| 806 | >; |
| 807 | defm BUFFER_STORE_DWORD : MUBUF_Pseudo_Stores < |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 808 | "buffer_store_dword", VGPR_32, i32, store_global |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 809 | >; |
| 810 | defm BUFFER_STORE_DWORDX2 : MUBUF_Pseudo_Stores < |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 811 | "buffer_store_dwordx2", VReg_64, v2i32, store_global |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 812 | >; |
Artem Tamazov | 73f1ab2 | 2016-10-07 15:53:16 +0000 | [diff] [blame] | 813 | defm BUFFER_STORE_DWORDX3 : MUBUF_Pseudo_Stores < |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 814 | "buffer_store_dwordx3", VReg_96, untyped, store_global |
Artem Tamazov | 73f1ab2 | 2016-10-07 15:53:16 +0000 | [diff] [blame] | 815 | >; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 816 | defm BUFFER_STORE_DWORDX4 : MUBUF_Pseudo_Stores < |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 817 | "buffer_store_dwordx4", VReg_128, v4i32, store_global |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 818 | >; |
| 819 | defm BUFFER_ATOMIC_SWAP : MUBUF_Pseudo_Atomics < |
| 820 | "buffer_atomic_swap", VGPR_32, i32, atomic_swap_global |
| 821 | >; |
| 822 | defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Pseudo_Atomics < |
| 823 | "buffer_atomic_cmpswap", VReg_64, v2i32, null_frag |
| 824 | >; |
| 825 | defm BUFFER_ATOMIC_ADD : MUBUF_Pseudo_Atomics < |
| 826 | "buffer_atomic_add", VGPR_32, i32, atomic_add_global |
| 827 | >; |
| 828 | defm BUFFER_ATOMIC_SUB : MUBUF_Pseudo_Atomics < |
| 829 | "buffer_atomic_sub", VGPR_32, i32, atomic_sub_global |
| 830 | >; |
| 831 | defm BUFFER_ATOMIC_SMIN : MUBUF_Pseudo_Atomics < |
| 832 | "buffer_atomic_smin", VGPR_32, i32, atomic_min_global |
| 833 | >; |
| 834 | defm BUFFER_ATOMIC_UMIN : MUBUF_Pseudo_Atomics < |
| 835 | "buffer_atomic_umin", VGPR_32, i32, atomic_umin_global |
| 836 | >; |
| 837 | defm BUFFER_ATOMIC_SMAX : MUBUF_Pseudo_Atomics < |
| 838 | "buffer_atomic_smax", VGPR_32, i32, atomic_max_global |
| 839 | >; |
| 840 | defm BUFFER_ATOMIC_UMAX : MUBUF_Pseudo_Atomics < |
| 841 | "buffer_atomic_umax", VGPR_32, i32, atomic_umax_global |
| 842 | >; |
| 843 | defm BUFFER_ATOMIC_AND : MUBUF_Pseudo_Atomics < |
| 844 | "buffer_atomic_and", VGPR_32, i32, atomic_and_global |
| 845 | >; |
| 846 | defm BUFFER_ATOMIC_OR : MUBUF_Pseudo_Atomics < |
| 847 | "buffer_atomic_or", VGPR_32, i32, atomic_or_global |
| 848 | >; |
| 849 | defm BUFFER_ATOMIC_XOR : MUBUF_Pseudo_Atomics < |
| 850 | "buffer_atomic_xor", VGPR_32, i32, atomic_xor_global |
| 851 | >; |
| 852 | defm BUFFER_ATOMIC_INC : MUBUF_Pseudo_Atomics < |
| 853 | "buffer_atomic_inc", VGPR_32, i32, atomic_inc_global |
| 854 | >; |
| 855 | defm BUFFER_ATOMIC_DEC : MUBUF_Pseudo_Atomics < |
| 856 | "buffer_atomic_dec", VGPR_32, i32, atomic_dec_global |
| 857 | >; |
| 858 | defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Pseudo_Atomics < |
| 859 | "buffer_atomic_swap_x2", VReg_64, i64, atomic_swap_global |
| 860 | >; |
| 861 | defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Pseudo_Atomics < |
| 862 | "buffer_atomic_cmpswap_x2", VReg_128, v2i64, null_frag |
| 863 | >; |
| 864 | defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Pseudo_Atomics < |
| 865 | "buffer_atomic_add_x2", VReg_64, i64, atomic_add_global |
| 866 | >; |
| 867 | defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Pseudo_Atomics < |
| 868 | "buffer_atomic_sub_x2", VReg_64, i64, atomic_sub_global |
| 869 | >; |
| 870 | defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Pseudo_Atomics < |
| 871 | "buffer_atomic_smin_x2", VReg_64, i64, atomic_min_global |
| 872 | >; |
| 873 | defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Pseudo_Atomics < |
| 874 | "buffer_atomic_umin_x2", VReg_64, i64, atomic_umin_global |
| 875 | >; |
| 876 | defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Pseudo_Atomics < |
| 877 | "buffer_atomic_smax_x2", VReg_64, i64, atomic_max_global |
| 878 | >; |
| 879 | defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Pseudo_Atomics < |
| 880 | "buffer_atomic_umax_x2", VReg_64, i64, atomic_umax_global |
| 881 | >; |
| 882 | defm BUFFER_ATOMIC_AND_X2 : MUBUF_Pseudo_Atomics < |
| 883 | "buffer_atomic_and_x2", VReg_64, i64, atomic_and_global |
| 884 | >; |
| 885 | defm BUFFER_ATOMIC_OR_X2 : MUBUF_Pseudo_Atomics < |
| 886 | "buffer_atomic_or_x2", VReg_64, i64, atomic_or_global |
| 887 | >; |
| 888 | defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Pseudo_Atomics < |
| 889 | "buffer_atomic_xor_x2", VReg_64, i64, atomic_xor_global |
| 890 | >; |
| 891 | defm BUFFER_ATOMIC_INC_X2 : MUBUF_Pseudo_Atomics < |
| 892 | "buffer_atomic_inc_x2", VReg_64, i64, atomic_inc_global |
| 893 | >; |
| 894 | defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Pseudo_Atomics < |
| 895 | "buffer_atomic_dec_x2", VReg_64, i64, atomic_dec_global |
| 896 | >; |
| 897 | |
Dmitry Preobrazhensky | d98c97b | 2018-03-12 17:29:24 +0000 | [diff] [blame] | 898 | let SubtargetPredicate = isVI in { |
| 899 | def BUFFER_STORE_LDS_DWORD : MUBUF_Pseudo_Store_Lds <"buffer_store_lds_dword">; |
| 900 | } |
| 901 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 902 | let SubtargetPredicate = isSI in { // isn't on CI & VI |
| 903 | /* |
| 904 | defm BUFFER_ATOMIC_RSUB : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub">; |
| 905 | defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap">; |
| 906 | defm BUFFER_ATOMIC_FMIN : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin">; |
| 907 | defm BUFFER_ATOMIC_FMAX : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax">; |
| 908 | defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_rsub_x2">; |
| 909 | defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fcmpswap_x2">; |
| 910 | defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmin_x2">; |
| 911 | defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Pseudo_Atomics <"buffer_atomic_fmax_x2">; |
| 912 | */ |
| 913 | |
| 914 | def BUFFER_WBINVL1_SC : MUBUF_Invalidate <"buffer_wbinvl1_sc", |
| 915 | int_amdgcn_buffer_wbinvl1_sc>; |
| 916 | } |
| 917 | |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 918 | let SubtargetPredicate = HasD16LoadStore in { |
| 919 | |
| 920 | defm BUFFER_LOAD_UBYTE_D16 : MUBUF_Pseudo_Loads < |
Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 921 | "buffer_load_ubyte_d16", VGPR_32, i32, null_frag, 1 |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 922 | >; |
| 923 | |
| 924 | defm BUFFER_LOAD_UBYTE_D16_HI : MUBUF_Pseudo_Loads < |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 925 | "buffer_load_ubyte_d16_hi", VGPR_32, i32, null_frag, 1 |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 926 | >; |
| 927 | |
| 928 | defm BUFFER_LOAD_SBYTE_D16 : MUBUF_Pseudo_Loads < |
Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 929 | "buffer_load_sbyte_d16", VGPR_32, i32, null_frag, 1 |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 930 | >; |
| 931 | |
| 932 | defm BUFFER_LOAD_SBYTE_D16_HI : MUBUF_Pseudo_Loads < |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 933 | "buffer_load_sbyte_d16_hi", VGPR_32, i32, null_frag, 1 |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 934 | >; |
| 935 | |
| 936 | defm BUFFER_LOAD_SHORT_D16 : MUBUF_Pseudo_Loads < |
Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 937 | "buffer_load_short_d16", VGPR_32, i32, null_frag, 1 |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 938 | >; |
| 939 | |
| 940 | defm BUFFER_LOAD_SHORT_D16_HI : MUBUF_Pseudo_Loads < |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 941 | "buffer_load_short_d16_hi", VGPR_32, i32, null_frag, 1 |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 942 | >; |
| 943 | |
| 944 | defm BUFFER_STORE_BYTE_D16_HI : MUBUF_Pseudo_Stores < |
| 945 | "buffer_store_byte_d16_hi", VGPR_32, i32 |
| 946 | >; |
| 947 | |
| 948 | defm BUFFER_STORE_SHORT_D16_HI : MUBUF_Pseudo_Stores < |
| 949 | "buffer_store_short_d16_hi", VGPR_32, i32 |
| 950 | >; |
| 951 | |
| 952 | } // End HasD16LoadStore |
| 953 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 954 | def BUFFER_WBINVL1 : MUBUF_Invalidate <"buffer_wbinvl1", |
| 955 | int_amdgcn_buffer_wbinvl1>; |
| 956 | |
| 957 | //===----------------------------------------------------------------------===// |
| 958 | // MTBUF Instructions |
| 959 | //===----------------------------------------------------------------------===// |
| 960 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 961 | defm TBUFFER_LOAD_FORMAT_X : MTBUF_Pseudo_Loads <"tbuffer_load_format_x", VGPR_32>; |
| 962 | defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Pseudo_Loads <"tbuffer_load_format_xy", VReg_64>; |
| 963 | defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Pseudo_Loads <"tbuffer_load_format_xyz", VReg_128>; |
| 964 | defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Pseudo_Loads <"tbuffer_load_format_xyzw", VReg_128>; |
| 965 | defm TBUFFER_STORE_FORMAT_X : MTBUF_Pseudo_Stores <"tbuffer_store_format_x", VGPR_32>; |
| 966 | defm TBUFFER_STORE_FORMAT_XY : MTBUF_Pseudo_Stores <"tbuffer_store_format_xy", VReg_64>; |
| 967 | defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Pseudo_Stores <"tbuffer_store_format_xyz", VReg_128>; |
| 968 | defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Pseudo_Stores <"tbuffer_store_format_xyzw", VReg_128>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 969 | |
Changpeng Fang | 29fcf88 | 2018-02-01 18:41:33 +0000 | [diff] [blame] | 970 | let SubtargetPredicate = HasUnpackedD16VMem, D16 = 1 in { |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 971 | defm TBUFFER_LOAD_FORMAT_D16_X_gfx80 : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_x", VGPR_32>; |
| 972 | defm TBUFFER_LOAD_FORMAT_D16_XY_gfx80 : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xy", VReg_64>; |
| 973 | defm TBUFFER_LOAD_FORMAT_D16_XYZ_gfx80 : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xyz", VReg_96>; |
| 974 | defm TBUFFER_LOAD_FORMAT_D16_XYZW_gfx80 : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xyzw", VReg_128>; |
| 975 | defm TBUFFER_STORE_FORMAT_D16_X_gfx80 : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_x", VGPR_32>; |
| 976 | defm TBUFFER_STORE_FORMAT_D16_XY_gfx80 : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xy", VReg_64>; |
| 977 | defm TBUFFER_STORE_FORMAT_D16_XYZ_gfx80 : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xyz", VReg_96>; |
| 978 | defm TBUFFER_STORE_FORMAT_D16_XYZW_gfx80 : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xyzw", VReg_128>; |
| 979 | } // End HasUnpackedD16VMem. |
| 980 | |
Changpeng Fang | 29fcf88 | 2018-02-01 18:41:33 +0000 | [diff] [blame] | 981 | let SubtargetPredicate = HasPackedD16VMem, D16 = 1 in { |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 982 | defm TBUFFER_LOAD_FORMAT_D16_X : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_x", VGPR_32>; |
| 983 | defm TBUFFER_LOAD_FORMAT_D16_XY : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xy", VGPR_32>; |
| 984 | defm TBUFFER_LOAD_FORMAT_D16_XYZ : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xyz", VReg_64>; |
| 985 | defm TBUFFER_LOAD_FORMAT_D16_XYZW : MTBUF_Pseudo_Loads <"tbuffer_load_format_d16_xyzw", VReg_64>; |
| 986 | defm TBUFFER_STORE_FORMAT_D16_X : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_x", VGPR_32>; |
| 987 | defm TBUFFER_STORE_FORMAT_D16_XY : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xy", VGPR_32>; |
| 988 | defm TBUFFER_STORE_FORMAT_D16_XYZ : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xyz", VReg_64>; |
| 989 | defm TBUFFER_STORE_FORMAT_D16_XYZW : MTBUF_Pseudo_Stores <"tbuffer_store_format_d16_xyzw", VReg_64>; |
| 990 | } // End HasPackedD16VMem. |
| 991 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 992 | let SubtargetPredicate = isCIVI in { |
| 993 | |
| 994 | //===----------------------------------------------------------------------===// |
| 995 | // Instruction definitions for CI and newer. |
| 996 | //===----------------------------------------------------------------------===// |
| 997 | // Remaining instructions: |
| 998 | // BUFFER_LOAD_DWORDX3 |
| 999 | // BUFFER_STORE_DWORDX3 |
| 1000 | |
| 1001 | def BUFFER_WBINVL1_VOL : MUBUF_Invalidate <"buffer_wbinvl1_vol", |
| 1002 | int_amdgcn_buffer_wbinvl1_vol>; |
| 1003 | |
| 1004 | } // End let SubtargetPredicate = isCIVI |
| 1005 | |
| 1006 | //===----------------------------------------------------------------------===// |
| 1007 | // MUBUF Patterns |
| 1008 | //===----------------------------------------------------------------------===// |
| 1009 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1010 | //===----------------------------------------------------------------------===// |
| 1011 | // buffer_load/store_format patterns |
| 1012 | //===----------------------------------------------------------------------===// |
| 1013 | |
| 1014 | multiclass MUBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt, |
| 1015 | string opcode> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1016 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1017 | (vt (name v4i32:$rsrc, 0, |
| 1018 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 1019 | imm:$glc, imm:$slc)), |
| 1020 | (!cast<MUBUF_Pseudo>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset), |
| 1021 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1022 | >; |
| 1023 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1024 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1025 | (vt (name v4i32:$rsrc, i32:$vindex, |
| 1026 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 1027 | imm:$glc, imm:$slc)), |
| 1028 | (!cast<MUBUF_Pseudo>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset), |
| 1029 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1030 | >; |
| 1031 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1032 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1033 | (vt (name v4i32:$rsrc, 0, |
| 1034 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 1035 | imm:$glc, imm:$slc)), |
| 1036 | (!cast<MUBUF_Pseudo>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset), |
| 1037 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1038 | >; |
| 1039 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1040 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1041 | (vt (name v4i32:$rsrc, i32:$vindex, |
| 1042 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 1043 | imm:$glc, imm:$slc)), |
| 1044 | (!cast<MUBUF_Pseudo>(opcode # _BOTHEN) |
| 1045 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 1046 | $rsrc, $soffset, (as_i16imm $offset), |
| 1047 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1048 | >; |
| 1049 | } |
| 1050 | |
Tom Stellard | 6f9ef14 | 2016-12-20 17:19:44 +0000 | [diff] [blame] | 1051 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, f32, "BUFFER_LOAD_FORMAT_X">; |
| 1052 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, v2f32, "BUFFER_LOAD_FORMAT_XY">; |
| 1053 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, v4f32, "BUFFER_LOAD_FORMAT_XYZW">; |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 1054 | |
| 1055 | let SubtargetPredicate = HasUnpackedD16VMem in { |
| 1056 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, f16, "BUFFER_LOAD_FORMAT_D16_X_gfx80">; |
| 1057 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format_d16, v2i32, "BUFFER_LOAD_FORMAT_D16_XY_gfx80">; |
| 1058 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format_d16, v4i32, "BUFFER_LOAD_FORMAT_D16_XYZW_gfx80">; |
| 1059 | } // End HasUnpackedD16VMem. |
| 1060 | |
| 1061 | let SubtargetPredicate = HasPackedD16VMem in { |
| 1062 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, f16, "BUFFER_LOAD_FORMAT_D16_X">; |
| 1063 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format, v2f16, "BUFFER_LOAD_FORMAT_D16_XY">; |
| 1064 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format_d16, i32, "BUFFER_LOAD_FORMAT_D16_XY">; |
| 1065 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load_format_d16, v2i32, "BUFFER_LOAD_FORMAT_D16_XYZW">; |
| 1066 | } // End HasPackedD16VMem. |
| 1067 | |
Tom Stellard | 6f9ef14 | 2016-12-20 17:19:44 +0000 | [diff] [blame] | 1068 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, f32, "BUFFER_LOAD_DWORD">; |
| 1069 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, v2f32, "BUFFER_LOAD_DWORDX2">; |
| 1070 | defm : MUBUF_LoadIntrinsicPat<SIbuffer_load, v4f32, "BUFFER_LOAD_DWORDX4">; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1071 | |
| 1072 | multiclass MUBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt, |
| 1073 | string opcode> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1074 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1075 | (name vt:$vdata, v4i32:$rsrc, 0, |
| 1076 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 1077 | imm:$glc, imm:$slc), |
| 1078 | (!cast<MUBUF_Pseudo>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset, (as_i16imm $offset), |
| 1079 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1080 | >; |
| 1081 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1082 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1083 | (name vt:$vdata, v4i32:$rsrc, i32:$vindex, |
| 1084 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 1085 | imm:$glc, imm:$slc), |
| 1086 | (!cast<MUBUF_Pseudo>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset, |
| 1087 | (as_i16imm $offset), (as_i1imm $glc), |
| 1088 | (as_i1imm $slc), 0) |
| 1089 | >; |
| 1090 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1091 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1092 | (name vt:$vdata, v4i32:$rsrc, 0, |
| 1093 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 1094 | imm:$glc, imm:$slc), |
| 1095 | (!cast<MUBUF_Pseudo>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset, |
| 1096 | (as_i16imm $offset), (as_i1imm $glc), |
| 1097 | (as_i1imm $slc), 0) |
| 1098 | >; |
| 1099 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1100 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1101 | (name vt:$vdata, v4i32:$rsrc, i32:$vindex, |
| 1102 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 1103 | imm:$glc, imm:$slc), |
| 1104 | (!cast<MUBUF_Pseudo>(opcode # _BOTHEN_exact) |
| 1105 | $vdata, |
| 1106 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 1107 | $rsrc, $soffset, (as_i16imm $offset), |
| 1108 | (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1109 | >; |
| 1110 | } |
| 1111 | |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 1112 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format, f32, "BUFFER_STORE_FORMAT_X">; |
| 1113 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format, v2f32, "BUFFER_STORE_FORMAT_XY">; |
| 1114 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format, v4f32, "BUFFER_STORE_FORMAT_XYZW">; |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 1115 | |
| 1116 | let SubtargetPredicate = HasUnpackedD16VMem in { |
| 1117 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, f16, "BUFFER_STORE_FORMAT_D16_X_gfx80">; |
| 1118 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, v2i32, "BUFFER_STORE_FORMAT_D16_XY_gfx80">; |
| 1119 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, v4i32, "BUFFER_STORE_FORMAT_D16_XYZW_gfx80">; |
| 1120 | } // End HasUnpackedD16VMem. |
| 1121 | |
| 1122 | let SubtargetPredicate = HasPackedD16VMem in { |
| 1123 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, f16, "BUFFER_STORE_FORMAT_D16_X">; |
| 1124 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, v2f16, "BUFFER_STORE_FORMAT_D16_XY">; |
| 1125 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, i32, "BUFFER_STORE_FORMAT_D16_XY">; |
| 1126 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store_format_d16, v2i32, "BUFFER_STORE_FORMAT_D16_XYZW">; |
| 1127 | } // End HasPackedD16VMem. |
| 1128 | |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 1129 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store, f32, "BUFFER_STORE_DWORD">; |
| 1130 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store, v2f32, "BUFFER_STORE_DWORDX2">; |
| 1131 | defm : MUBUF_StoreIntrinsicPat<SIbuffer_store, v4f32, "BUFFER_STORE_DWORDX4">; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1132 | |
| 1133 | //===----------------------------------------------------------------------===// |
| 1134 | // buffer_atomic patterns |
| 1135 | //===----------------------------------------------------------------------===// |
| 1136 | |
| 1137 | multiclass BufferAtomicPatterns<SDPatternOperator name, string opcode> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1138 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1139 | (name i32:$vdata_in, v4i32:$rsrc, 0, |
| 1140 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 1141 | imm:$slc), |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1142 | (!cast<MUBUF_Pseudo>(opcode # _OFFSET_RTN) $vdata_in, $rsrc, $soffset, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1143 | (as_i16imm $offset), (as_i1imm $slc)) |
| 1144 | >; |
| 1145 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1146 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1147 | (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex, |
| 1148 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 1149 | imm:$slc), |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1150 | (!cast<MUBUF_Pseudo>(opcode # _IDXEN_RTN) $vdata_in, $vindex, $rsrc, $soffset, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1151 | (as_i16imm $offset), (as_i1imm $slc)) |
| 1152 | >; |
| 1153 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1154 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1155 | (name i32:$vdata_in, v4i32:$rsrc, 0, |
| 1156 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 1157 | imm:$slc), |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1158 | (!cast<MUBUF_Pseudo>(opcode # _OFFEN_RTN) $vdata_in, $voffset, $rsrc, $soffset, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1159 | (as_i16imm $offset), (as_i1imm $slc)) |
| 1160 | >; |
| 1161 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1162 | def : GCNPat< |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1163 | (name i32:$vdata_in, v4i32:$rsrc, i32:$vindex, |
| 1164 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 1165 | imm:$slc), |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1166 | (!cast<MUBUF_Pseudo>(opcode # _BOTHEN_RTN) |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1167 | $vdata_in, |
| 1168 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 1169 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)) |
| 1170 | >; |
| 1171 | } |
| 1172 | |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 1173 | defm : BufferAtomicPatterns<SIbuffer_atomic_swap, "BUFFER_ATOMIC_SWAP">; |
| 1174 | defm : BufferAtomicPatterns<SIbuffer_atomic_add, "BUFFER_ATOMIC_ADD">; |
| 1175 | defm : BufferAtomicPatterns<SIbuffer_atomic_sub, "BUFFER_ATOMIC_SUB">; |
| 1176 | defm : BufferAtomicPatterns<SIbuffer_atomic_smin, "BUFFER_ATOMIC_SMIN">; |
| 1177 | defm : BufferAtomicPatterns<SIbuffer_atomic_umin, "BUFFER_ATOMIC_UMIN">; |
| 1178 | defm : BufferAtomicPatterns<SIbuffer_atomic_smax, "BUFFER_ATOMIC_SMAX">; |
| 1179 | defm : BufferAtomicPatterns<SIbuffer_atomic_umax, "BUFFER_ATOMIC_UMAX">; |
| 1180 | defm : BufferAtomicPatterns<SIbuffer_atomic_and, "BUFFER_ATOMIC_AND">; |
| 1181 | defm : BufferAtomicPatterns<SIbuffer_atomic_or, "BUFFER_ATOMIC_OR">; |
| 1182 | defm : BufferAtomicPatterns<SIbuffer_atomic_xor, "BUFFER_ATOMIC_XOR">; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1183 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1184 | def : GCNPat< |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 1185 | (SIbuffer_atomic_cmpswap |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1186 | i32:$data, i32:$cmp, v4i32:$rsrc, 0, |
| 1187 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 1188 | imm:$slc), |
| 1189 | (EXTRACT_SUBREG |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1190 | (BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1191 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 1192 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 1193 | sub0) |
| 1194 | >; |
| 1195 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1196 | def : GCNPat< |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 1197 | (SIbuffer_atomic_cmpswap |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1198 | i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex, |
| 1199 | (MUBUFIntrinsicOffset i32:$soffset, i16:$offset), |
| 1200 | imm:$slc), |
| 1201 | (EXTRACT_SUBREG |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1202 | (BUFFER_ATOMIC_CMPSWAP_IDXEN_RTN |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1203 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 1204 | $vindex, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 1205 | sub0) |
| 1206 | >; |
| 1207 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1208 | def : GCNPat< |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 1209 | (SIbuffer_atomic_cmpswap |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1210 | i32:$data, i32:$cmp, v4i32:$rsrc, 0, |
| 1211 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 1212 | imm:$slc), |
| 1213 | (EXTRACT_SUBREG |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1214 | (BUFFER_ATOMIC_CMPSWAP_OFFEN_RTN |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1215 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 1216 | $voffset, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 1217 | sub0) |
| 1218 | >; |
| 1219 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1220 | def : GCNPat< |
Marek Olsak | 5cec641 | 2017-11-09 01:52:48 +0000 | [diff] [blame] | 1221 | (SIbuffer_atomic_cmpswap |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1222 | i32:$data, i32:$cmp, v4i32:$rsrc, i32:$vindex, |
| 1223 | (MUBUFIntrinsicVOffset i32:$soffset, i16:$offset, i32:$voffset), |
| 1224 | imm:$slc), |
| 1225 | (EXTRACT_SUBREG |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1226 | (BUFFER_ATOMIC_CMPSWAP_BOTHEN_RTN |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1227 | (REG_SEQUENCE VReg_64, $data, sub0, $cmp, sub1), |
| 1228 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 1229 | $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $slc)), |
| 1230 | sub0) |
| 1231 | >; |
| 1232 | |
| 1233 | |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1234 | class MUBUFLoad_PatternADDR64 <MUBUF_Pseudo Instr_ADDR64, ValueType vt, |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1235 | PatFrag constant_ld> : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1236 | (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 1237 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))), |
| 1238 | (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, $glc, $slc, $tfe) |
| 1239 | >; |
| 1240 | |
| 1241 | multiclass MUBUFLoad_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET, |
| 1242 | ValueType vt, PatFrag atomic_ld> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1243 | def : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1244 | (vt (atomic_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 1245 | i16:$offset, i1:$slc))), |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1246 | (Instr_ADDR64 $vaddr, $srsrc, $soffset, $offset, 0, $slc, 0) |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1247 | >; |
| 1248 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1249 | def : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1250 | (vt (atomic_ld (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset))), |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1251 | (Instr_OFFSET $rsrc, $soffset, (as_i16imm $offset), 0, 0, 0) |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1252 | >; |
| 1253 | } |
| 1254 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1255 | let SubtargetPredicate = isSICI in { |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1256 | def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>; |
| 1257 | def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>; |
| 1258 | def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>; |
| 1259 | def : MUBUFLoad_PatternADDR64 <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1260 | |
| 1261 | defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORD_ADDR64, BUFFER_LOAD_DWORD_OFFSET, i32, mubuf_load_atomic>; |
| 1262 | defm : MUBUFLoad_Atomic_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, BUFFER_LOAD_DWORDX2_OFFSET, i64, mubuf_load_atomic>; |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1263 | } // End SubtargetPredicate = isSICI |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1264 | |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1265 | multiclass MUBUFLoad_Pattern <MUBUF_Pseudo Instr_OFFSET, ValueType vt, |
| 1266 | PatFrag ld> { |
| 1267 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1268 | def : GCNPat < |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1269 | (vt (ld (MUBUFOffset v4i32:$srsrc, i32:$soffset, |
| 1270 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe))), |
| 1271 | (Instr_OFFSET $srsrc, $soffset, $offset, $glc, $slc, $tfe) |
| 1272 | >; |
| 1273 | } |
| 1274 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1275 | let OtherPredicates = [Has16BitInsts] in { |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1276 | |
| 1277 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_OFFSET, i16, sextloadi8_constant>; |
| 1278 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_OFFSET, i16, az_extloadi8_constant>; |
| 1279 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_OFFSET, i16, mubuf_sextloadi8>; |
| 1280 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_OFFSET, i16, mubuf_az_extloadi8>; |
| 1281 | |
Matt Arsenault | 65ca292a | 2017-09-07 05:37:34 +0000 | [diff] [blame] | 1282 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_OFFSET, i16, mubuf_load>; |
| 1283 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1284 | } // End OtherPredicates = [Has16BitInsts] |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1285 | |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1286 | multiclass MUBUFScratchLoadPat <MUBUF_Pseudo InstrOffen, |
| 1287 | MUBUF_Pseudo InstrOffset, |
| 1288 | ValueType vt, PatFrag ld> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1289 | def : GCNPat < |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1290 | (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr, |
| 1291 | i32:$soffset, u16imm:$offset))), |
| 1292 | (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0) |
| 1293 | >; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1294 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1295 | def : GCNPat < |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1296 | (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset))), |
| 1297 | (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0) |
| 1298 | >; |
| 1299 | } |
| 1300 | |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 1301 | // XXX - Is it possible to have a complex pattern in a PatFrag? |
| 1302 | multiclass MUBUFScratchLoadPat_Hi16 <MUBUF_Pseudo InstrOffen, |
| 1303 | MUBUF_Pseudo InstrOffset, |
| 1304 | ValueType vt, PatFrag ld> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1305 | def : GCNPat < |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 1306 | (build_vector vt:$lo, (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr, |
| 1307 | i32:$soffset, u16imm:$offset)))), |
| 1308 | (v2i16 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0, $lo)) |
| 1309 | >; |
| 1310 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1311 | def : GCNPat < |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 1312 | (build_vector f16:$lo, (f16 (bitconvert (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr, |
| 1313 | i32:$soffset, u16imm:$offset)))))), |
| 1314 | (v2f16 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0, $lo)) |
| 1315 | >; |
| 1316 | |
| 1317 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1318 | def : GCNPat < |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 1319 | (build_vector vt:$lo, (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset)))), |
| 1320 | (v2i16 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0, $lo)) |
| 1321 | >; |
| 1322 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1323 | def : GCNPat < |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 1324 | (build_vector f16:$lo, (f16 (bitconvert (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset)))))), |
| 1325 | (v2f16 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0, $lo)) |
| 1326 | >; |
| 1327 | } |
| 1328 | |
Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 1329 | multiclass MUBUFScratchLoadPat_Lo16 <MUBUF_Pseudo InstrOffen, |
| 1330 | MUBUF_Pseudo InstrOffset, |
| 1331 | ValueType vt, PatFrag ld> { |
| 1332 | def : GCNPat < |
| 1333 | (build_vector (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr, |
| 1334 | i32:$soffset, u16imm:$offset))), |
| 1335 | (vt (Hi16Elt vt:$hi))), |
| 1336 | (v2i16 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0, $hi)) |
| 1337 | >; |
| 1338 | |
| 1339 | def : GCNPat < |
| 1340 | (build_vector (f16 (bitconvert (vt (ld (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr, |
| 1341 | i32:$soffset, u16imm:$offset))))), |
| 1342 | (f16 (Hi16Elt f16:$hi))), |
| 1343 | (v2f16 (InstrOffen $vaddr, $srsrc, $soffset, $offset, 0, 0, 0, $hi)) |
| 1344 | >; |
| 1345 | |
| 1346 | def : GCNPat < |
| 1347 | (build_vector (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset))), |
| 1348 | (vt (Hi16Elt vt:$hi))), |
| 1349 | (v2i16 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0, $hi)) |
| 1350 | >; |
| 1351 | |
| 1352 | def : GCNPat < |
| 1353 | (build_vector (f16 (bitconvert (vt (ld (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, u16imm:$offset))))), |
| 1354 | (f16 (Hi16Elt f16:$hi))), |
| 1355 | (v2f16 (InstrOffset $srsrc, $soffset, $offset, 0, 0, 0, $hi)) |
| 1356 | >; |
| 1357 | } |
| 1358 | |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1359 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, BUFFER_LOAD_SBYTE_OFFSET, i32, sextloadi8_private>; |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 1360 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, BUFFER_LOAD_UBYTE_OFFSET, i32, az_extloadi8_private>; |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1361 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, BUFFER_LOAD_SBYTE_OFFSET, i16, sextloadi8_private>; |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 1362 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, BUFFER_LOAD_UBYTE_OFFSET, i16, az_extloadi8_private>; |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1363 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, BUFFER_LOAD_SSHORT_OFFSET, i32, sextloadi16_private>; |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 1364 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, BUFFER_LOAD_USHORT_OFFSET, i32, az_extloadi16_private>; |
Matt Arsenault | 65ca292a | 2017-09-07 05:37:34 +0000 | [diff] [blame] | 1365 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, BUFFER_LOAD_USHORT_OFFSET, i16, load_private>; |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1366 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, BUFFER_LOAD_DWORD_OFFSET, i32, load_private>; |
| 1367 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, BUFFER_LOAD_DWORDX2_OFFSET, v2i32, load_private>; |
| 1368 | defm : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, BUFFER_LOAD_DWORDX4_OFFSET, v4i32, load_private>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1369 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1370 | let OtherPredicates = [HasD16LoadStore] in { |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 1371 | defm : MUBUFScratchLoadPat_Hi16<BUFFER_LOAD_SHORT_D16_HI_OFFEN, BUFFER_LOAD_SHORT_D16_HI_OFFSET, i16, load_private>; |
| 1372 | defm : MUBUFScratchLoadPat_Hi16<BUFFER_LOAD_UBYTE_D16_HI_OFFEN, BUFFER_LOAD_UBYTE_D16_HI_OFFSET, i16, az_extloadi8_private>; |
| 1373 | defm : MUBUFScratchLoadPat_Hi16<BUFFER_LOAD_SBYTE_D16_HI_OFFEN, BUFFER_LOAD_SBYTE_D16_HI_OFFSET, i16, sextloadi8_private>; |
Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 1374 | |
| 1375 | defm : MUBUFScratchLoadPat_Lo16<BUFFER_LOAD_SHORT_D16_OFFEN, BUFFER_LOAD_SHORT_D16_OFFSET, i16, load_private>; |
| 1376 | defm : MUBUFScratchLoadPat_Lo16<BUFFER_LOAD_UBYTE_D16_OFFEN, BUFFER_LOAD_UBYTE_D16_OFFSET, i16, az_extloadi8_private>; |
| 1377 | defm : MUBUFScratchLoadPat_Lo16<BUFFER_LOAD_SBYTE_D16_OFFEN, BUFFER_LOAD_SBYTE_D16_OFFSET, i16, sextloadi8_private>; |
Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 1378 | } |
| 1379 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1380 | // BUFFER_LOAD_DWORD*, addr64=0 |
| 1381 | multiclass MUBUF_Load_Dword <ValueType vt, |
| 1382 | MUBUF_Pseudo offset, |
| 1383 | MUBUF_Pseudo offen, |
| 1384 | MUBUF_Pseudo idxen, |
| 1385 | MUBUF_Pseudo bothen> { |
| 1386 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1387 | def : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1388 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset, |
| 1389 | imm:$offset, 0, 0, imm:$glc, imm:$slc, |
| 1390 | imm:$tfe)), |
| 1391 | (offset $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), |
| 1392 | (as_i1imm $slc), (as_i1imm $tfe)) |
| 1393 | >; |
| 1394 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1395 | def : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1396 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, |
| 1397 | imm:$offset, 1, 0, imm:$glc, imm:$slc, |
| 1398 | imm:$tfe)), |
| 1399 | (offen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), |
| 1400 | (as_i1imm $tfe)) |
| 1401 | >; |
| 1402 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1403 | def : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1404 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, |
| 1405 | imm:$offset, 0, 1, imm:$glc, imm:$slc, |
| 1406 | imm:$tfe)), |
| 1407 | (idxen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), |
| 1408 | (as_i1imm $slc), (as_i1imm $tfe)) |
| 1409 | >; |
| 1410 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1411 | def : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1412 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset, |
| 1413 | imm:$offset, 1, 1, imm:$glc, imm:$slc, |
| 1414 | imm:$tfe)), |
| 1415 | (bothen $vaddr, $rsrc, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), |
| 1416 | (as_i1imm $tfe)) |
| 1417 | >; |
| 1418 | } |
| 1419 | |
| 1420 | defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN, |
| 1421 | BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>; |
| 1422 | defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN, |
| 1423 | BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>; |
| 1424 | defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN, |
| 1425 | BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>; |
| 1426 | |
| 1427 | multiclass MUBUFStore_Atomic_Pattern <MUBUF_Pseudo Instr_ADDR64, MUBUF_Pseudo Instr_OFFSET, |
| 1428 | ValueType vt, PatFrag atomic_st> { |
| 1429 | // Store follows atomic op convention so address is forst |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1430 | def : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1431 | (atomic_st (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i32:$soffset, |
| 1432 | i16:$offset, i1:$slc), vt:$val), |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1433 | (Instr_ADDR64 $val, $vaddr, $srsrc, $soffset, $offset, 0, $slc, 0) |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1434 | >; |
| 1435 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1436 | def : GCNPat < |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1437 | (atomic_st (MUBUFOffsetNoGLC v4i32:$rsrc, i32:$soffset, i16:$offset), vt:$val), |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1438 | (Instr_OFFSET $val, $rsrc, $soffset, (as_i16imm $offset), 0, 0, 0) |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1439 | >; |
| 1440 | } |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1441 | let SubtargetPredicate = isSICI in { |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 1442 | defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORD_ADDR64, BUFFER_STORE_DWORD_OFFSET, i32, store_atomic_global>; |
| 1443 | defm : MUBUFStore_Atomic_Pattern <BUFFER_STORE_DWORDX2_ADDR64, BUFFER_STORE_DWORDX2_OFFSET, i64, store_atomic_global>; |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1444 | } // End Predicates = isSICI |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1445 | |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1446 | |
| 1447 | multiclass MUBUFStore_Pattern <MUBUF_Pseudo Instr_OFFSET, ValueType vt, |
| 1448 | PatFrag st> { |
| 1449 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1450 | def : GCNPat < |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1451 | (st vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset, |
| 1452 | i16:$offset, i1:$glc, i1:$slc, i1:$tfe)), |
| 1453 | (Instr_OFFSET $vdata, $srsrc, $soffset, $offset, $glc, $slc, $tfe) |
| 1454 | >; |
| 1455 | } |
| 1456 | |
| 1457 | defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE_OFFSET, i16, truncstorei8_global>; |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 1458 | defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT_OFFSET, i16, store_global>; |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 1459 | |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1460 | multiclass MUBUFScratchStorePat <MUBUF_Pseudo InstrOffen, |
| 1461 | MUBUF_Pseudo InstrOffset, |
| 1462 | ValueType vt, PatFrag st> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1463 | def : GCNPat < |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1464 | (st vt:$value, (MUBUFScratchOffen v4i32:$srsrc, i32:$vaddr, |
| 1465 | i32:$soffset, u16imm:$offset)), |
| 1466 | (InstrOffen $value, $vaddr, $srsrc, $soffset, $offset, 0, 0, 0) |
| 1467 | >; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1468 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1469 | def : GCNPat < |
Matt Arsenault | 0774ea2 | 2017-04-24 19:40:59 +0000 | [diff] [blame] | 1470 | (st vt:$value, (MUBUFScratchOffset v4i32:$srsrc, i32:$soffset, |
| 1471 | u16imm:$offset)), |
| 1472 | (InstrOffset $value, $srsrc, $soffset, $offset, 0, 0, 0) |
| 1473 | >; |
| 1474 | } |
| 1475 | |
| 1476 | defm : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, BUFFER_STORE_BYTE_OFFSET, i32, truncstorei8_private>; |
| 1477 | defm : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, BUFFER_STORE_SHORT_OFFSET, i32, truncstorei16_private>; |
| 1478 | defm : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, BUFFER_STORE_BYTE_OFFSET, i16, truncstorei8_private>; |
| 1479 | defm : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, BUFFER_STORE_SHORT_OFFSET, i16, store_private>; |
| 1480 | defm : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, BUFFER_STORE_DWORD_OFFSET, i32, store_private>; |
| 1481 | defm : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, BUFFER_STORE_DWORDX2_OFFSET, v2i32, store_private>; |
| 1482 | defm : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, BUFFER_STORE_DWORDX4_OFFSET, v4i32, store_private>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1483 | |
Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 1484 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1485 | let OtherPredicates = [HasD16LoadStore] in { |
Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 1486 | // Hiding the extract high pattern in the PatFrag seems to not |
| 1487 | // automatically increase the complexity. |
| 1488 | let AddedComplexity = 1 in { |
Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 1489 | defm : MUBUFScratchStorePat <BUFFER_STORE_SHORT_D16_HI_OFFEN, BUFFER_STORE_SHORT_D16_HI_OFFSET, i32, store_hi16_private>; |
| 1490 | defm : MUBUFScratchStorePat <BUFFER_STORE_BYTE_D16_HI_OFFEN, BUFFER_STORE_BYTE_D16_HI_OFFSET, i32, truncstorei8_hi16_private>; |
Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 1491 | } |
| 1492 | } |
| 1493 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1494 | //===----------------------------------------------------------------------===// |
| 1495 | // MTBUF Patterns |
| 1496 | //===----------------------------------------------------------------------===// |
| 1497 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1498 | //===----------------------------------------------------------------------===// |
| 1499 | // tbuffer_load/store_format patterns |
| 1500 | //===----------------------------------------------------------------------===// |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1501 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1502 | multiclass MTBUF_LoadIntrinsicPat<SDPatternOperator name, ValueType vt, |
| 1503 | string opcode> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1504 | def : GCNPat< |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1505 | (vt (name v4i32:$rsrc, 0, 0, i32:$soffset, imm:$offset, |
| 1506 | imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)), |
| 1507 | (!cast<MTBUF_Pseudo>(opcode # _OFFSET) $rsrc, $soffset, (as_i16imm $offset), |
| 1508 | (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1509 | >; |
| 1510 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1511 | def : GCNPat< |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1512 | (vt (name v4i32:$rsrc, i32:$vindex, 0, i32:$soffset, imm:$offset, |
| 1513 | imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)), |
| 1514 | (!cast<MTBUF_Pseudo>(opcode # _IDXEN) $vindex, $rsrc, $soffset, (as_i16imm $offset), |
| 1515 | (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1516 | >; |
| 1517 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1518 | def : GCNPat< |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1519 | (vt (name v4i32:$rsrc, 0, i32:$voffset, i32:$soffset, imm:$offset, |
| 1520 | imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)), |
| 1521 | (!cast<MTBUF_Pseudo>(opcode # _OFFEN) $voffset, $rsrc, $soffset, (as_i16imm $offset), |
| 1522 | (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1523 | >; |
| 1524 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1525 | def : GCNPat< |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1526 | (vt (name v4i32:$rsrc, i32:$vindex, i32:$voffset, i32:$soffset, imm:$offset, |
| 1527 | imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc)), |
| 1528 | (!cast<MTBUF_Pseudo>(opcode # _BOTHEN) |
| 1529 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 1530 | $rsrc, $soffset, (as_i16imm $offset), |
| 1531 | (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1532 | >; |
| 1533 | } |
| 1534 | |
| 1535 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, i32, "TBUFFER_LOAD_FORMAT_X">; |
| 1536 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v2i32, "TBUFFER_LOAD_FORMAT_XY">; |
| 1537 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v4i32, "TBUFFER_LOAD_FORMAT_XYZW">; |
| 1538 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, f32, "TBUFFER_LOAD_FORMAT_X">; |
| 1539 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v2f32, "TBUFFER_LOAD_FORMAT_XY">; |
| 1540 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v4f32, "TBUFFER_LOAD_FORMAT_XYZW">; |
| 1541 | |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 1542 | let SubtargetPredicate = HasUnpackedD16VMem in { |
| 1543 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, f16, "TBUFFER_LOAD_FORMAT_D16_X_gfx80">; |
| 1544 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load_d16, v2i32, "TBUFFER_LOAD_FORMAT_D16_XY_gfx80">; |
| 1545 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load_d16, v4i32, "TBUFFER_LOAD_FORMAT_D16_XYZW_gfx80">; |
| 1546 | } // End HasUnpackedD16VMem. |
| 1547 | |
| 1548 | let SubtargetPredicate = HasPackedD16VMem in { |
| 1549 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, f16, "TBUFFER_LOAD_FORMAT_D16_X">; |
| 1550 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load, v2f16, "TBUFFER_LOAD_FORMAT_D16_XY">; |
| 1551 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load_d16, i32, "TBUFFER_LOAD_FORMAT_D16_XY">; |
| 1552 | defm : MTBUF_LoadIntrinsicPat<SItbuffer_load_d16, v2i32, "TBUFFER_LOAD_FORMAT_D16_XYZW">; |
| 1553 | } // End HasPackedD16VMem. |
| 1554 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1555 | multiclass MTBUF_StoreIntrinsicPat<SDPatternOperator name, ValueType vt, |
| 1556 | string opcode> { |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1557 | def : GCNPat< |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1558 | (name vt:$vdata, v4i32:$rsrc, 0, 0, i32:$soffset, imm:$offset, |
| 1559 | imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc), |
| 1560 | (!cast<MTBUF_Pseudo>(opcode # _OFFSET_exact) $vdata, $rsrc, $soffset, |
| 1561 | (as_i16imm $offset), (as_i8imm $dfmt), |
| 1562 | (as_i8imm $nfmt), (as_i1imm $glc), |
| 1563 | (as_i1imm $slc), 0) |
| 1564 | >; |
| 1565 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1566 | def : GCNPat< |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1567 | (name vt:$vdata, v4i32:$rsrc, i32:$vindex, 0, i32:$soffset, imm:$offset, |
| 1568 | imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc), |
| 1569 | (!cast<MTBUF_Pseudo>(opcode # _IDXEN_exact) $vdata, $vindex, $rsrc, $soffset, |
| 1570 | (as_i16imm $offset), (as_i8imm $dfmt), |
| 1571 | (as_i8imm $nfmt), (as_i1imm $glc), |
| 1572 | (as_i1imm $slc), 0) |
| 1573 | >; |
| 1574 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1575 | def : GCNPat< |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1576 | (name vt:$vdata, v4i32:$rsrc, 0, i32:$voffset, i32:$soffset, imm:$offset, |
| 1577 | imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc), |
| 1578 | (!cast<MTBUF_Pseudo>(opcode # _OFFEN_exact) $vdata, $voffset, $rsrc, $soffset, |
| 1579 | (as_i16imm $offset), (as_i8imm $dfmt), |
| 1580 | (as_i8imm $nfmt), (as_i1imm $glc), |
| 1581 | (as_i1imm $slc), 0) |
| 1582 | >; |
| 1583 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 1584 | def : GCNPat< |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1585 | (name vt:$vdata, v4i32:$rsrc, i32:$vindex, i32:$voffset, i32:$soffset, |
| 1586 | imm:$offset, imm:$dfmt, imm:$nfmt, imm:$glc, imm:$slc), |
| 1587 | (!cast<MTBUF_Pseudo>(opcode # _BOTHEN_exact) |
| 1588 | $vdata, |
| 1589 | (REG_SEQUENCE VReg_64, $vindex, sub0, $voffset, sub1), |
| 1590 | $rsrc, $soffset, (as_i16imm $offset), |
| 1591 | (as_i8imm $dfmt), (as_i8imm $nfmt), (as_i1imm $glc), (as_i1imm $slc), 0) |
| 1592 | >; |
| 1593 | } |
| 1594 | |
| 1595 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, i32, "TBUFFER_STORE_FORMAT_X">; |
| 1596 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v2i32, "TBUFFER_STORE_FORMAT_XY">; |
| 1597 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_x3, v4i32, "TBUFFER_STORE_FORMAT_XYZ">; |
| 1598 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v4i32, "TBUFFER_STORE_FORMAT_XYZW">; |
| 1599 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, f32, "TBUFFER_STORE_FORMAT_X">; |
| 1600 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v2f32, "TBUFFER_STORE_FORMAT_XY">; |
| 1601 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_x3, v4f32, "TBUFFER_STORE_FORMAT_XYZ">; |
| 1602 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store, v4f32, "TBUFFER_STORE_FORMAT_XYZW">; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1603 | |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 1604 | let SubtargetPredicate = HasUnpackedD16VMem in { |
| 1605 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, f16, "TBUFFER_STORE_FORMAT_D16_X_gfx80">; |
| 1606 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, v2i32, "TBUFFER_STORE_FORMAT_D16_XY_gfx80">; |
| 1607 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, v4i32, "TBUFFER_STORE_FORMAT_D16_XYZW_gfx80">; |
| 1608 | } // End HasUnpackedD16VMem. |
| 1609 | |
| 1610 | let SubtargetPredicate = HasPackedD16VMem in { |
| 1611 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, f16, "TBUFFER_STORE_FORMAT_D16_X">; |
| 1612 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, v2f16, "TBUFFER_STORE_FORMAT_D16_XY">; |
| 1613 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, i32, "TBUFFER_STORE_FORMAT_D16_XY">; |
| 1614 | defm : MTBUF_StoreIntrinsicPat<SItbuffer_store_d16, v2i32, "TBUFFER_STORE_FORMAT_D16_XYZW">; |
| 1615 | } // End HasPackedD16VMem. |
| 1616 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1617 | //===----------------------------------------------------------------------===// |
| 1618 | // Target instructions, move to the appropriate target TD file |
| 1619 | //===----------------------------------------------------------------------===// |
| 1620 | |
| 1621 | //===----------------------------------------------------------------------===// |
| 1622 | // SI |
| 1623 | //===----------------------------------------------------------------------===// |
| 1624 | |
| 1625 | class MUBUF_Real_si <bits<7> op, MUBUF_Pseudo ps> : |
| 1626 | MUBUF_Real<op, ps>, |
| 1627 | Enc64, |
| 1628 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> { |
| 1629 | let AssemblerPredicate=isSICI; |
| 1630 | let DecoderNamespace="SICI"; |
| 1631 | |
| 1632 | let Inst{11-0} = !if(ps.has_offset, offset, ?); |
| 1633 | let Inst{12} = ps.offen; |
| 1634 | let Inst{13} = ps.idxen; |
| 1635 | let Inst{14} = !if(ps.has_glc, glc, ps.glc_value); |
| 1636 | let Inst{15} = ps.addr64; |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1637 | let Inst{16} = !if(ps.lds, 1, 0); |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1638 | let Inst{24-18} = op; |
| 1639 | let Inst{31-26} = 0x38; //encoding |
| 1640 | let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?); |
| 1641 | let Inst{47-40} = !if(ps.has_vdata, vdata, ?); |
| 1642 | let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?); |
| 1643 | let Inst{54} = !if(ps.has_slc, slc, ?); |
| 1644 | let Inst{55} = !if(ps.has_tfe, tfe, ?); |
| 1645 | let Inst{63-56} = !if(ps.has_soffset, soffset, ?); |
| 1646 | } |
| 1647 | |
| 1648 | multiclass MUBUF_Real_AllAddr_si<bits<7> op> { |
| 1649 | def _OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>; |
| 1650 | def _ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64")>; |
| 1651 | def _OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>; |
| 1652 | def _IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>; |
| 1653 | def _BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>; |
| 1654 | } |
| 1655 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1656 | multiclass MUBUF_Real_AllAddr_Lds_si<bits<7> op> { |
| 1657 | |
| 1658 | def _OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>, |
| 1659 | MUBUFLdsTable<0, "_OFFSET_si">; |
| 1660 | def _ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64")>, |
| 1661 | MUBUFLdsTable<0, "_ADDR64_si">; |
| 1662 | def _OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>, |
| 1663 | MUBUFLdsTable<0, "_OFFEN_si">; |
| 1664 | def _IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>, |
| 1665 | MUBUFLdsTable<0, "_IDXEN_si">; |
| 1666 | def _BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>, |
| 1667 | MUBUFLdsTable<0, "_BOTHEN_si">; |
| 1668 | |
| 1669 | def _LDS_OFFSET_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_OFFSET")>, |
| 1670 | MUBUFLdsTable<1, "_OFFSET_si">; |
| 1671 | def _LDS_ADDR64_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_ADDR64")>, |
| 1672 | MUBUFLdsTable<1, "_ADDR64_si">; |
| 1673 | def _LDS_OFFEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_OFFEN")>, |
| 1674 | MUBUFLdsTable<1, "_OFFEN_si">; |
| 1675 | def _LDS_IDXEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_IDXEN")>, |
| 1676 | MUBUFLdsTable<1, "_IDXEN_si">; |
| 1677 | def _LDS_BOTHEN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_BOTHEN")>, |
| 1678 | MUBUFLdsTable<1, "_BOTHEN_si">; |
| 1679 | } |
| 1680 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1681 | multiclass MUBUF_Real_Atomic_si<bits<7> op> : MUBUF_Real_AllAddr_si<op> { |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1682 | def _OFFSET_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET_RTN")>; |
| 1683 | def _ADDR64_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_ADDR64_RTN")>; |
| 1684 | def _OFFEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN_RTN")>; |
| 1685 | def _IDXEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN_RTN")>; |
| 1686 | def _BOTHEN_RTN_si : MUBUF_Real_si <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN_RTN")>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1687 | } |
| 1688 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1689 | defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_Lds_si <0x00>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1690 | defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_si <0x01>; |
| 1691 | defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x02>; |
| 1692 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x03>; |
| 1693 | defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_si <0x04>; |
| 1694 | defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_si <0x05>; |
| 1695 | defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_si <0x06>; |
| 1696 | defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_si <0x07>; |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1697 | defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_Lds_si <0x08>; |
| 1698 | defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_Lds_si <0x09>; |
| 1699 | defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_Lds_si <0x0a>; |
| 1700 | defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_Lds_si <0x0b>; |
| 1701 | defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_Lds_si <0x0c>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1702 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_si <0x0d>; |
| 1703 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_si <0x0e>; |
Artem Tamazov | 73f1ab2 | 2016-10-07 15:53:16 +0000 | [diff] [blame] | 1704 | defm BUFFER_LOAD_DWORDX3 : MUBUF_Real_AllAddr_si <0x0f>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1705 | defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_si <0x18>; |
| 1706 | defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_si <0x1a>; |
| 1707 | defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_si <0x1c>; |
| 1708 | defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_si <0x1d>; |
| 1709 | defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_si <0x1e>; |
Artem Tamazov | 73f1ab2 | 2016-10-07 15:53:16 +0000 | [diff] [blame] | 1710 | defm BUFFER_STORE_DWORDX3 : MUBUF_Real_AllAddr_si <0x1f>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1711 | |
| 1712 | defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_si <0x30>; |
| 1713 | defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_si <0x31>; |
| 1714 | defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_si <0x32>; |
| 1715 | defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_si <0x33>; |
| 1716 | //defm BUFFER_ATOMIC_RSUB : MUBUF_Real_Atomic_si <0x34>; // isn't on CI & VI |
| 1717 | defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_si <0x35>; |
| 1718 | defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_si <0x36>; |
| 1719 | defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_si <0x37>; |
| 1720 | defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_si <0x38>; |
| 1721 | defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_si <0x39>; |
| 1722 | defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_si <0x3a>; |
| 1723 | defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_si <0x3b>; |
| 1724 | defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_si <0x3c>; |
| 1725 | defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_si <0x3d>; |
| 1726 | |
| 1727 | //defm BUFFER_ATOMIC_FCMPSWAP : MUBUF_Real_Atomic_si <0x3e>; // isn't on VI |
| 1728 | //defm BUFFER_ATOMIC_FMIN : MUBUF_Real_Atomic_si <0x3f>; // isn't on VI |
| 1729 | //defm BUFFER_ATOMIC_FMAX : MUBUF_Real_Atomic_si <0x40>; // isn't on VI |
| 1730 | defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_si <0x50>; |
| 1731 | defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_si <0x51>; |
| 1732 | defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_si <0x52>; |
| 1733 | defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_si <0x53>; |
| 1734 | //defm BUFFER_ATOMIC_RSUB_X2 : MUBUF_Real_Atomic_si <0x54>; // isn't on CI & VI |
| 1735 | defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_si <0x55>; |
| 1736 | defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_si <0x56>; |
| 1737 | defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_si <0x57>; |
| 1738 | defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_si <0x58>; |
| 1739 | defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_si <0x59>; |
| 1740 | defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_si <0x5a>; |
| 1741 | defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_si <0x5b>; |
| 1742 | defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_si <0x5c>; |
| 1743 | defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_si <0x5d>; |
Tom Stellard | b133fbb | 2016-10-27 23:05:31 +0000 | [diff] [blame] | 1744 | // FIXME: Need to handle hazard for BUFFER_ATOMIC_FCMPSWAP_X2 on CI. |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1745 | //defm BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_Real_Atomic_si <0x5e">; // isn't on VI |
| 1746 | //defm BUFFER_ATOMIC_FMIN_X2 : MUBUF_Real_Atomic_si <0x5f>; // isn't on VI |
| 1747 | //defm BUFFER_ATOMIC_FMAX_X2 : MUBUF_Real_Atomic_si <0x60>; // isn't on VI |
| 1748 | |
| 1749 | def BUFFER_WBINVL1_SC_si : MUBUF_Real_si <0x70, BUFFER_WBINVL1_SC>; |
| 1750 | def BUFFER_WBINVL1_si : MUBUF_Real_si <0x71, BUFFER_WBINVL1>; |
| 1751 | |
| 1752 | class MTBUF_Real_si <bits<3> op, MTBUF_Pseudo ps> : |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame] | 1753 | MTBUF_Real<ps>, |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1754 | Enc64, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1755 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.SI> { |
| 1756 | let AssemblerPredicate=isSICI; |
| 1757 | let DecoderNamespace="SICI"; |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame] | 1758 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1759 | let Inst{11-0} = !if(ps.has_offset, offset, ?); |
| 1760 | let Inst{12} = ps.offen; |
| 1761 | let Inst{13} = ps.idxen; |
| 1762 | let Inst{14} = !if(ps.has_glc, glc, ps.glc_value); |
| 1763 | let Inst{15} = ps.addr64; |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame] | 1764 | let Inst{18-16} = op; |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1765 | let Inst{22-19} = !if(ps.has_dfmt, dfmt, ps.dfmt_value); |
| 1766 | let Inst{25-23} = !if(ps.has_nfmt, nfmt, ps.nfmt_value); |
| 1767 | let Inst{31-26} = 0x3a; //encoding |
| 1768 | let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?); |
| 1769 | let Inst{47-40} = !if(ps.has_vdata, vdata, ?); |
| 1770 | let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?); |
| 1771 | let Inst{54} = !if(ps.has_slc, slc, ?); |
| 1772 | let Inst{55} = !if(ps.has_tfe, tfe, ?); |
| 1773 | let Inst{63-56} = !if(ps.has_soffset, soffset, ?); |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1774 | } |
| 1775 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1776 | multiclass MTBUF_Real_AllAddr_si<bits<3> op> { |
| 1777 | def _OFFSET_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_OFFSET")>; |
| 1778 | def _ADDR64_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_ADDR64")>; |
| 1779 | def _OFFEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_OFFEN")>; |
| 1780 | def _IDXEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_IDXEN")>; |
| 1781 | def _BOTHEN_si : MTBUF_Real_si <op, !cast<MTBUF_Pseudo>(NAME#"_BOTHEN")>; |
| 1782 | } |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1783 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1784 | defm TBUFFER_LOAD_FORMAT_X : MTBUF_Real_AllAddr_si <0>; |
| 1785 | defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Real_AllAddr_si <1>; |
| 1786 | //defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Real_AllAddr_si <2>; |
| 1787 | defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Real_AllAddr_si <3>; |
| 1788 | defm TBUFFER_STORE_FORMAT_X : MTBUF_Real_AllAddr_si <4>; |
| 1789 | defm TBUFFER_STORE_FORMAT_XY : MTBUF_Real_AllAddr_si <5>; |
| 1790 | defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Real_AllAddr_si <6>; |
| 1791 | defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Real_AllAddr_si <7>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1792 | |
| 1793 | //===----------------------------------------------------------------------===// |
| 1794 | // CI |
| 1795 | //===----------------------------------------------------------------------===// |
| 1796 | |
| 1797 | class MUBUF_Real_ci <bits<7> op, MUBUF_Pseudo ps> : |
| 1798 | MUBUF_Real_si<op, ps> { |
| 1799 | let AssemblerPredicate=isCIOnly; |
| 1800 | let DecoderNamespace="CI"; |
| 1801 | } |
| 1802 | |
| 1803 | def BUFFER_WBINVL1_VOL_ci : MUBUF_Real_ci <0x70, BUFFER_WBINVL1_VOL>; |
| 1804 | |
| 1805 | |
| 1806 | //===----------------------------------------------------------------------===// |
| 1807 | // VI |
| 1808 | //===----------------------------------------------------------------------===// |
| 1809 | |
| 1810 | class MUBUF_Real_vi <bits<7> op, MUBUF_Pseudo ps> : |
| 1811 | MUBUF_Real<op, ps>, |
| 1812 | Enc64, |
| 1813 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> { |
| 1814 | let AssemblerPredicate=isVI; |
| 1815 | let DecoderNamespace="VI"; |
| 1816 | |
| 1817 | let Inst{11-0} = !if(ps.has_offset, offset, ?); |
| 1818 | let Inst{12} = ps.offen; |
| 1819 | let Inst{13} = ps.idxen; |
| 1820 | let Inst{14} = !if(ps.has_glc, glc, ps.glc_value); |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1821 | let Inst{16} = !if(ps.lds, 1, 0); |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1822 | let Inst{17} = !if(ps.has_slc, slc, ?); |
| 1823 | let Inst{24-18} = op; |
| 1824 | let Inst{31-26} = 0x38; //encoding |
| 1825 | let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?); |
| 1826 | let Inst{47-40} = !if(ps.has_vdata, vdata, ?); |
| 1827 | let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?); |
| 1828 | let Inst{55} = !if(ps.has_tfe, tfe, ?); |
| 1829 | let Inst{63-56} = !if(ps.has_soffset, soffset, ?); |
| 1830 | } |
| 1831 | |
| 1832 | multiclass MUBUF_Real_AllAddr_vi<bits<7> op> { |
| 1833 | def _OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>; |
| 1834 | def _OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>; |
| 1835 | def _IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>; |
| 1836 | def _BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>; |
| 1837 | } |
| 1838 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1839 | multiclass MUBUF_Real_AllAddr_Lds_vi<bits<7> op> { |
| 1840 | |
| 1841 | def _OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>, |
| 1842 | MUBUFLdsTable<0, "_OFFSET_vi">; |
| 1843 | def _OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>, |
| 1844 | MUBUFLdsTable<0, "_OFFEN_vi">; |
| 1845 | def _IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>, |
| 1846 | MUBUFLdsTable<0, "_IDXEN_vi">; |
| 1847 | def _BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>, |
| 1848 | MUBUFLdsTable<0, "_BOTHEN_vi">; |
| 1849 | |
| 1850 | def _LDS_OFFSET_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_OFFSET")>, |
| 1851 | MUBUFLdsTable<1, "_OFFSET_vi">; |
| 1852 | def _LDS_OFFEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_OFFEN")>, |
| 1853 | MUBUFLdsTable<1, "_OFFEN_vi">; |
| 1854 | def _LDS_IDXEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_IDXEN")>, |
| 1855 | MUBUFLdsTable<1, "_IDXEN_vi">; |
| 1856 | def _LDS_BOTHEN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_LDS_BOTHEN")>, |
| 1857 | MUBUFLdsTable<1, "_BOTHEN_vi">; |
| 1858 | } |
| 1859 | |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 1860 | class MUBUF_Real_gfx80 <bits<7> op, MUBUF_Pseudo ps> : |
| 1861 | MUBUF_Real<op, ps>, |
| 1862 | Enc64, |
| 1863 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.GFX80> { |
| 1864 | let AssemblerPredicate=HasUnpackedD16VMem; |
| 1865 | let DecoderNamespace="GFX80_UNPACKED"; |
| 1866 | |
| 1867 | let Inst{11-0} = !if(ps.has_offset, offset, ?); |
| 1868 | let Inst{12} = ps.offen; |
| 1869 | let Inst{13} = ps.idxen; |
| 1870 | let Inst{14} = !if(ps.has_glc, glc, ps.glc_value); |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1871 | let Inst{16} = !if(ps.lds, 1, 0); |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 1872 | let Inst{17} = !if(ps.has_slc, slc, ?); |
| 1873 | let Inst{24-18} = op; |
| 1874 | let Inst{31-26} = 0x38; //encoding |
| 1875 | let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?); |
| 1876 | let Inst{47-40} = !if(ps.has_vdata, vdata, ?); |
| 1877 | let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?); |
| 1878 | let Inst{55} = !if(ps.has_tfe, tfe, ?); |
| 1879 | let Inst{63-56} = !if(ps.has_soffset, soffset, ?); |
| 1880 | } |
| 1881 | |
| 1882 | multiclass MUBUF_Real_AllAddr_gfx80<bits<7> op> { |
Changpeng Fang | ba6240c | 2018-01-18 22:57:57 +0000 | [diff] [blame] | 1883 | def _OFFSET_gfx80 : MUBUF_Real_gfx80 <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET")>; |
| 1884 | def _OFFEN_gfx80 : MUBUF_Real_gfx80 <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN")>; |
| 1885 | def _IDXEN_gfx80 : MUBUF_Real_gfx80 <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN")>; |
| 1886 | def _BOTHEN_gfx80 : MUBUF_Real_gfx80 <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN")>; |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 1887 | } |
| 1888 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1889 | multiclass MUBUF_Real_Atomic_vi<bits<7> op> : |
| 1890 | MUBUF_Real_AllAddr_vi<op> { |
Matt Arsenault | e5456ce | 2017-07-20 21:06:04 +0000 | [diff] [blame] | 1891 | def _OFFSET_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFSET_RTN")>; |
| 1892 | def _OFFEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_OFFEN_RTN")>; |
| 1893 | def _IDXEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_IDXEN_RTN")>; |
| 1894 | def _BOTHEN_RTN_vi : MUBUF_Real_vi <op, !cast<MUBUF_Pseudo>(NAME#"_BOTHEN_RTN")>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1895 | } |
| 1896 | |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1897 | defm BUFFER_LOAD_FORMAT_X : MUBUF_Real_AllAddr_Lds_vi <0x00>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1898 | defm BUFFER_LOAD_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x01>; |
| 1899 | defm BUFFER_LOAD_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x02>; |
| 1900 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x03>; |
| 1901 | defm BUFFER_STORE_FORMAT_X : MUBUF_Real_AllAddr_vi <0x04>; |
| 1902 | defm BUFFER_STORE_FORMAT_XY : MUBUF_Real_AllAddr_vi <0x05>; |
| 1903 | defm BUFFER_STORE_FORMAT_XYZ : MUBUF_Real_AllAddr_vi <0x06>; |
| 1904 | defm BUFFER_STORE_FORMAT_XYZW : MUBUF_Real_AllAddr_vi <0x07>; |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 1905 | let SubtargetPredicate = HasUnpackedD16VMem in { |
| 1906 | defm BUFFER_LOAD_FORMAT_D16_X_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x08>; |
| 1907 | defm BUFFER_LOAD_FORMAT_D16_XY_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x09>; |
| 1908 | defm BUFFER_LOAD_FORMAT_D16_XYZ_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0a>; |
| 1909 | defm BUFFER_LOAD_FORMAT_D16_XYZW_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0b>; |
| 1910 | defm BUFFER_STORE_FORMAT_D16_X_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0c>; |
| 1911 | defm BUFFER_STORE_FORMAT_D16_XY_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0d>; |
| 1912 | defm BUFFER_STORE_FORMAT_D16_XYZ_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0e>; |
| 1913 | defm BUFFER_STORE_FORMAT_D16_XYZW_gfx80 : MUBUF_Real_AllAddr_gfx80 <0x0f>; |
| 1914 | } // End HasUnpackedD16VMem. |
| 1915 | let SubtargetPredicate = HasPackedD16VMem in { |
| 1916 | defm BUFFER_LOAD_FORMAT_D16_X : MUBUF_Real_AllAddr_vi <0x08>; |
| 1917 | defm BUFFER_LOAD_FORMAT_D16_XY : MUBUF_Real_AllAddr_vi <0x09>; |
| 1918 | defm BUFFER_LOAD_FORMAT_D16_XYZ : MUBUF_Real_AllAddr_vi <0x0a>; |
| 1919 | defm BUFFER_LOAD_FORMAT_D16_XYZW : MUBUF_Real_AllAddr_vi <0x0b>; |
| 1920 | defm BUFFER_STORE_FORMAT_D16_X : MUBUF_Real_AllAddr_vi <0x0c>; |
| 1921 | defm BUFFER_STORE_FORMAT_D16_XY : MUBUF_Real_AllAddr_vi <0x0d>; |
| 1922 | defm BUFFER_STORE_FORMAT_D16_XYZ : MUBUF_Real_AllAddr_vi <0x0e>; |
| 1923 | defm BUFFER_STORE_FORMAT_D16_XYZW : MUBUF_Real_AllAddr_vi <0x0f>; |
| 1924 | } // End HasPackedD16VMem. |
Dmitry Preobrazhensky | d6e1a94 | 2018-02-21 13:13:48 +0000 | [diff] [blame] | 1925 | defm BUFFER_LOAD_UBYTE : MUBUF_Real_AllAddr_Lds_vi <0x10>; |
| 1926 | defm BUFFER_LOAD_SBYTE : MUBUF_Real_AllAddr_Lds_vi <0x11>; |
| 1927 | defm BUFFER_LOAD_USHORT : MUBUF_Real_AllAddr_Lds_vi <0x12>; |
| 1928 | defm BUFFER_LOAD_SSHORT : MUBUF_Real_AllAddr_Lds_vi <0x13>; |
| 1929 | defm BUFFER_LOAD_DWORD : MUBUF_Real_AllAddr_Lds_vi <0x14>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1930 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Real_AllAddr_vi <0x15>; |
Artem Tamazov | 73f1ab2 | 2016-10-07 15:53:16 +0000 | [diff] [blame] | 1931 | defm BUFFER_LOAD_DWORDX3 : MUBUF_Real_AllAddr_vi <0x16>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1932 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Real_AllAddr_vi <0x17>; |
| 1933 | defm BUFFER_STORE_BYTE : MUBUF_Real_AllAddr_vi <0x18>; |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 1934 | defm BUFFER_STORE_BYTE_D16_HI : MUBUF_Real_AllAddr_vi <0x19>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1935 | defm BUFFER_STORE_SHORT : MUBUF_Real_AllAddr_vi <0x1a>; |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 1936 | defm BUFFER_STORE_SHORT_D16_HI : MUBUF_Real_AllAddr_vi <0x1b>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1937 | defm BUFFER_STORE_DWORD : MUBUF_Real_AllAddr_vi <0x1c>; |
| 1938 | defm BUFFER_STORE_DWORDX2 : MUBUF_Real_AllAddr_vi <0x1d>; |
Artem Tamazov | 73f1ab2 | 2016-10-07 15:53:16 +0000 | [diff] [blame] | 1939 | defm BUFFER_STORE_DWORDX3 : MUBUF_Real_AllAddr_vi <0x1e>; |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1940 | defm BUFFER_STORE_DWORDX4 : MUBUF_Real_AllAddr_vi <0x1f>; |
| 1941 | |
Matt Arsenault | ed6e8f0 | 2017-09-01 18:36:06 +0000 | [diff] [blame] | 1942 | defm BUFFER_LOAD_UBYTE_D16 : MUBUF_Real_AllAddr_vi <0x20>; |
| 1943 | defm BUFFER_LOAD_UBYTE_D16_HI : MUBUF_Real_AllAddr_vi <0x21>; |
| 1944 | defm BUFFER_LOAD_SBYTE_D16 : MUBUF_Real_AllAddr_vi <0x22>; |
| 1945 | defm BUFFER_LOAD_SBYTE_D16_HI : MUBUF_Real_AllAddr_vi <0x23>; |
| 1946 | defm BUFFER_LOAD_SHORT_D16 : MUBUF_Real_AllAddr_vi <0x24>; |
| 1947 | defm BUFFER_LOAD_SHORT_D16_HI : MUBUF_Real_AllAddr_vi <0x25>; |
| 1948 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1949 | defm BUFFER_ATOMIC_SWAP : MUBUF_Real_Atomic_vi <0x40>; |
| 1950 | defm BUFFER_ATOMIC_CMPSWAP : MUBUF_Real_Atomic_vi <0x41>; |
| 1951 | defm BUFFER_ATOMIC_ADD : MUBUF_Real_Atomic_vi <0x42>; |
| 1952 | defm BUFFER_ATOMIC_SUB : MUBUF_Real_Atomic_vi <0x43>; |
| 1953 | defm BUFFER_ATOMIC_SMIN : MUBUF_Real_Atomic_vi <0x44>; |
| 1954 | defm BUFFER_ATOMIC_UMIN : MUBUF_Real_Atomic_vi <0x45>; |
| 1955 | defm BUFFER_ATOMIC_SMAX : MUBUF_Real_Atomic_vi <0x46>; |
| 1956 | defm BUFFER_ATOMIC_UMAX : MUBUF_Real_Atomic_vi <0x47>; |
| 1957 | defm BUFFER_ATOMIC_AND : MUBUF_Real_Atomic_vi <0x48>; |
| 1958 | defm BUFFER_ATOMIC_OR : MUBUF_Real_Atomic_vi <0x49>; |
| 1959 | defm BUFFER_ATOMIC_XOR : MUBUF_Real_Atomic_vi <0x4a>; |
| 1960 | defm BUFFER_ATOMIC_INC : MUBUF_Real_Atomic_vi <0x4b>; |
| 1961 | defm BUFFER_ATOMIC_DEC : MUBUF_Real_Atomic_vi <0x4c>; |
| 1962 | |
| 1963 | defm BUFFER_ATOMIC_SWAP_X2 : MUBUF_Real_Atomic_vi <0x60>; |
| 1964 | defm BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_Real_Atomic_vi <0x61>; |
| 1965 | defm BUFFER_ATOMIC_ADD_X2 : MUBUF_Real_Atomic_vi <0x62>; |
| 1966 | defm BUFFER_ATOMIC_SUB_X2 : MUBUF_Real_Atomic_vi <0x63>; |
| 1967 | defm BUFFER_ATOMIC_SMIN_X2 : MUBUF_Real_Atomic_vi <0x64>; |
| 1968 | defm BUFFER_ATOMIC_UMIN_X2 : MUBUF_Real_Atomic_vi <0x65>; |
| 1969 | defm BUFFER_ATOMIC_SMAX_X2 : MUBUF_Real_Atomic_vi <0x66>; |
| 1970 | defm BUFFER_ATOMIC_UMAX_X2 : MUBUF_Real_Atomic_vi <0x67>; |
| 1971 | defm BUFFER_ATOMIC_AND_X2 : MUBUF_Real_Atomic_vi <0x68>; |
| 1972 | defm BUFFER_ATOMIC_OR_X2 : MUBUF_Real_Atomic_vi <0x69>; |
| 1973 | defm BUFFER_ATOMIC_XOR_X2 : MUBUF_Real_Atomic_vi <0x6a>; |
| 1974 | defm BUFFER_ATOMIC_INC_X2 : MUBUF_Real_Atomic_vi <0x6b>; |
| 1975 | defm BUFFER_ATOMIC_DEC_X2 : MUBUF_Real_Atomic_vi <0x6c>; |
| 1976 | |
Dmitry Preobrazhensky | d98c97b | 2018-03-12 17:29:24 +0000 | [diff] [blame] | 1977 | def BUFFER_STORE_LDS_DWORD_vi : MUBUF_Real_vi <0x3d, BUFFER_STORE_LDS_DWORD>; |
| 1978 | |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1979 | def BUFFER_WBINVL1_vi : MUBUF_Real_vi <0x3e, BUFFER_WBINVL1>; |
| 1980 | def BUFFER_WBINVL1_VOL_vi : MUBUF_Real_vi <0x3f, BUFFER_WBINVL1_VOL>; |
| 1981 | |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame] | 1982 | class MTBUF_Real_vi <bits<4> op, MTBUF_Pseudo ps> : |
| 1983 | MTBUF_Real<ps>, |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1984 | Enc64, |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 1985 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.VI> { |
| 1986 | let AssemblerPredicate=isVI; |
| 1987 | let DecoderNamespace="VI"; |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame] | 1988 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1989 | let Inst{11-0} = !if(ps.has_offset, offset, ?); |
| 1990 | let Inst{12} = ps.offen; |
| 1991 | let Inst{13} = ps.idxen; |
| 1992 | let Inst{14} = !if(ps.has_glc, glc, ps.glc_value); |
Valery Pykhtin | fbf2d93 | 2016-09-23 21:21:21 +0000 | [diff] [blame] | 1993 | let Inst{18-15} = op; |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 1994 | let Inst{22-19} = !if(ps.has_dfmt, dfmt, ps.dfmt_value); |
| 1995 | let Inst{25-23} = !if(ps.has_nfmt, nfmt, ps.nfmt_value); |
| 1996 | let Inst{31-26} = 0x3a; //encoding |
| 1997 | let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?); |
| 1998 | let Inst{47-40} = !if(ps.has_vdata, vdata, ?); |
| 1999 | let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?); |
| 2000 | let Inst{54} = !if(ps.has_slc, slc, ?); |
| 2001 | let Inst{55} = !if(ps.has_tfe, tfe, ?); |
| 2002 | let Inst{63-56} = !if(ps.has_soffset, soffset, ?); |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 2003 | } |
| 2004 | |
David Stuttard | 70e8bc1 | 2017-06-22 16:29:22 +0000 | [diff] [blame] | 2005 | multiclass MTBUF_Real_AllAddr_vi<bits<4> op> { |
| 2006 | def _OFFSET_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_OFFSET")>; |
| 2007 | def _OFFEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_OFFEN")>; |
| 2008 | def _IDXEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_IDXEN")>; |
| 2009 | def _BOTHEN_vi : MTBUF_Real_vi <op, !cast<MTBUF_Pseudo>(NAME#"_BOTHEN")>; |
| 2010 | } |
Valery Pykhtin | b66e5eb | 2016-09-10 13:09:16 +0000 | [diff] [blame] | 2011 | |
Changpeng Fang | 44dfa1d | 2018-01-12 21:12:19 +0000 | [diff] [blame] | 2012 | class MTBUF_Real_gfx80 <bits<4> op, MTBUF_Pseudo ps> : |
| 2013 | MTBUF_Real<ps>, |
| 2014 | Enc64, |
| 2015 | SIMCInstr<ps.PseudoInstr, SIEncodingFamily.GFX80> { |
| 2016 | let AssemblerPredicate=HasUnpackedD16VMem; |
| 2017 | let DecoderNamespace="GFX80_UNPACKED"; |
| 2018 | |
| 2019 | let Inst{11-0} = !if(ps.has_offset, offset, ?); |
| 2020 | let Inst{12} = ps.offen; |
| 2021 | let Inst{13} = ps.idxen; |
| 2022 | let Inst{14} = !if(ps.has_glc, glc, ps.glc_value); |
| 2023 | let Inst{18-15} = op; |
| 2024 | let Inst{22-19} = !if(ps.has_dfmt, dfmt, ps.dfmt_value); |
| 2025 | let Inst{25-23} = !if(ps.has_nfmt, nfmt, ps.nfmt_value); |
| 2026 | let Inst{31-26} = 0x3a; //encoding |
| 2027 | let Inst{39-32} = !if(ps.has_vaddr, vaddr, ?); |
| 2028 | let Inst{47-40} = !if(ps.has_vdata, vdata, ?); |
| 2029 | let Inst{52-48} = !if(ps.has_srsrc, srsrc{6-2}, ?); |
| 2030 | let Inst{54} = !if(ps.has_slc, slc, ?); |
| 2031 | let Inst{55} = !if(ps.has_tfe, tfe, ?); |
| 2032 | let Inst{63-56} = !if(ps.has_soffset, soffset, ?); |
| 2033 | } |
| 2034 | |
| 2035 | multiclass MTBUF_Real_AllAddr_gfx80<bits<4> op> { |
| 2036 | def _OFFSET_gfx80 : MTBUF_Real_gfx80 <op, !cast<MTBUF_Pseudo>(NAME#"_OFFSET")>; |
| 2037 | def _OFFEN_gfx80 : MTBUF_Real_gfx80 <op, !cast<MTBUF_Pseudo>(NAME#"_OFFEN")>; |
| 2038 | def _IDXEN_gfx80 : MTBUF_Real_gfx80 <op, !cast<MTBUF_Pseudo>(NAME#"_IDXEN")>; |
| 2039 | def _BOTHEN_gfx80 : MTBUF_Real_gfx80 <op, !cast<MTBUF_Pseudo>(NAME#"_BOTHEN")>; |
| 2040 | } |
| 2041 | |
| 2042 | defm TBUFFER_LOAD_FORMAT_X : MTBUF_Real_AllAddr_vi <0x00>; |
| 2043 | defm TBUFFER_LOAD_FORMAT_XY : MTBUF_Real_AllAddr_vi <0x01>; |
| 2044 | defm TBUFFER_LOAD_FORMAT_XYZ : MTBUF_Real_AllAddr_vi <0x02>; |
| 2045 | defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Real_AllAddr_vi <0x03>; |
| 2046 | defm TBUFFER_STORE_FORMAT_X : MTBUF_Real_AllAddr_vi <0x04>; |
| 2047 | defm TBUFFER_STORE_FORMAT_XY : MTBUF_Real_AllAddr_vi <0x05>; |
| 2048 | defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Real_AllAddr_vi <0x06>; |
| 2049 | defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Real_AllAddr_vi <0x07>; |
| 2050 | let SubtargetPredicate = HasUnpackedD16VMem in { |
| 2051 | defm TBUFFER_LOAD_FORMAT_D16_X_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x08>; |
| 2052 | defm TBUFFER_LOAD_FORMAT_D16_XY_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x09>; |
| 2053 | defm TBUFFER_LOAD_FORMAT_D16_XYZ_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0a>; |
| 2054 | defm TBUFFER_LOAD_FORMAT_D16_XYZW_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0b>; |
| 2055 | defm TBUFFER_STORE_FORMAT_D16_X_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0c>; |
| 2056 | defm TBUFFER_STORE_FORMAT_D16_XY_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0d>; |
| 2057 | defm TBUFFER_STORE_FORMAT_D16_XYZ_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0e>; |
| 2058 | defm TBUFFER_STORE_FORMAT_D16_XYZW_gfx80 : MTBUF_Real_AllAddr_gfx80 <0x0f>; |
| 2059 | } // End HasUnpackedD16VMem. |
| 2060 | let SubtargetPredicate = HasPackedD16VMem in { |
| 2061 | defm TBUFFER_LOAD_FORMAT_D16_X : MTBUF_Real_AllAddr_vi <0x08>; |
| 2062 | defm TBUFFER_LOAD_FORMAT_D16_XY : MTBUF_Real_AllAddr_vi <0x09>; |
| 2063 | defm TBUFFER_LOAD_FORMAT_D16_XYZ : MTBUF_Real_AllAddr_vi <0x0a>; |
| 2064 | defm TBUFFER_LOAD_FORMAT_D16_XYZW : MTBUF_Real_AllAddr_vi <0x0b>; |
| 2065 | defm TBUFFER_STORE_FORMAT_D16_X : MTBUF_Real_AllAddr_vi <0x0c>; |
| 2066 | defm TBUFFER_STORE_FORMAT_D16_XY : MTBUF_Real_AllAddr_vi <0x0d>; |
| 2067 | defm TBUFFER_STORE_FORMAT_D16_XYZ : MTBUF_Real_AllAddr_vi <0x0e>; |
| 2068 | defm TBUFFER_STORE_FORMAT_D16_XYZW : MTBUF_Real_AllAddr_vi <0x0f>; |
| 2069 | } // End HasUnpackedD16VMem. |