blob: 93495d66ae70d9d4a613e5d449f70249a82ac90c [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000013#include "ARM.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "ARMFrameLowering.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000015#include "ARMTargetMachine.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000016#include "ARMTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000017#include "ARMTargetTransformInfo.h"
Evan Chengad3aac712007-05-16 02:01:49 +000018#include "llvm/CodeGen/Passes.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000019#include "llvm/IR/Function.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000020#include "llvm/IR/LegacyPassManager.h"
Bill Wendling354ff9e2011-09-27 22:14:12 +000021#include "llvm/MC/MCAsmInfo.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000022#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000023#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000024#include "llvm/Support/TargetRegistry.h"
Evan Cheng10043e22007-01-19 07:51:42 +000025#include "llvm/Target/TargetOptions.h"
Devang Patel76c85632011-10-17 17:17:43 +000026#include "llvm/Transforms/Scalar.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027using namespace llvm;
28
Evan Chengf066b2f2011-08-25 01:00:36 +000029static cl::opt<bool>
Silviu Baranga82dd6ac2013-03-15 18:28:25 +000030DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden,
31 cl::desc("Inhibit optimization of S->D register accesses on A15"),
32 cl::init(false));
33
Tim Northoverb4ddc082014-05-30 10:09:59 +000034static cl::opt<bool>
35EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden,
36 cl::desc("Run SimplifyCFG after expanding atomic operations"
37 " to make use of cmpxchg flow-based information"),
38 cl::init(true));
39
Renato Golin4c871392015-03-26 18:38:04 +000040static cl::opt<bool>
41EnableARMLoadStoreOpt("arm-load-store-opt", cl::Hidden,
42 cl::desc("Enable ARM load/store optimization pass"),
43 cl::init(true));
44
Ahmed Bougachab96444e2015-04-11 00:06:36 +000045// FIXME: Unify control over GlobalMerge.
46static cl::opt<cl::boolOrDefault>
47EnableGlobalMerge("arm-global-merge", cl::Hidden,
48 cl::desc("Enable the global merge pass"));
49
Jim Grosbachf24f9d92009-08-11 15:33:49 +000050extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000051 // Register the target.
Christian Pirkerdc9ff752014-04-01 15:19:30 +000052 RegisterTargetMachine<ARMLETargetMachine> X(TheARMLETarget);
53 RegisterTargetMachine<ARMBETargetMachine> Y(TheARMBETarget);
54 RegisterTargetMachine<ThumbLETargetMachine> A(TheThumbLETarget);
55 RegisterTargetMachine<ThumbBETargetMachine> B(TheThumbBETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000056}
Douglas Gregor1b731d52009-06-16 20:12:29 +000057
Aditya Nandakumara2719322014-11-13 09:26:31 +000058static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
59 if (TT.isOSBinFormatMachO())
60 return make_unique<TargetLoweringObjectFileMachO>();
61 if (TT.isOSWindows())
62 return make_unique<TargetLoweringObjectFileCOFF>();
63 return make_unique<ARMElfTargetObjectFile>();
64}
65
Eric Christopher661f2d12014-12-18 02:20:58 +000066static ARMBaseTargetMachine::ARMABI
67computeTargetABI(const Triple &TT, StringRef CPU,
68 const TargetOptions &Options) {
Eric Christopher6e30cd92015-01-14 00:50:31 +000069 if (Options.MCOptions.getABIName().startswith("aapcs"))
Eric Christopher661f2d12014-12-18 02:20:58 +000070 return ARMBaseTargetMachine::ARM_ABI_AAPCS;
Eric Christopher6e30cd92015-01-14 00:50:31 +000071 else if (Options.MCOptions.getABIName().startswith("apcs"))
Eric Christopher661f2d12014-12-18 02:20:58 +000072 return ARMBaseTargetMachine::ARM_ABI_APCS;
73
Eric Christopher6e30cd92015-01-14 00:50:31 +000074 assert(Options.MCOptions.getABIName().empty() &&
75 "Unknown target-abi option!");
Eric Christopher661f2d12014-12-18 02:20:58 +000076
77 ARMBaseTargetMachine::ARMABI TargetABI =
78 ARMBaseTargetMachine::ARM_ABI_UNKNOWN;
79
80 // FIXME: This is duplicated code from the front end and should be unified.
81 if (TT.isOSBinFormatMachO()) {
82 if (TT.getEnvironment() == llvm::Triple::EABI ||
Daniel Sandersfbdab432015-07-06 16:33:18 +000083 (TT.getOS() == llvm::Triple::UnknownOS && TT.isOSBinFormatMachO()) ||
Eric Christopher661f2d12014-12-18 02:20:58 +000084 CPU.startswith("cortex-m")) {
85 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
86 } else {
87 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
88 }
89 } else if (TT.isOSWindows()) {
90 // FIXME: this is invalid for WindowsCE
91 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
92 } else {
93 // Select the default based on the platform.
94 switch (TT.getEnvironment()) {
95 case llvm::Triple::Android:
96 case llvm::Triple::GNUEABI:
97 case llvm::Triple::GNUEABIHF:
98 case llvm::Triple::EABIHF:
99 case llvm::Triple::EABI:
100 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
101 break;
102 case llvm::Triple::GNU:
103 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
104 break;
105 default:
Daniel Sandersfbdab432015-07-06 16:33:18 +0000106 if (TT.isOSNetBSD())
107 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
Eric Christopher661f2d12014-12-18 02:20:58 +0000108 else
109 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
110 break;
111 }
112 }
113
114 return TargetABI;
115}
116
Daniel Sandersed64d622015-06-11 15:34:59 +0000117static std::string computeDataLayout(const Triple &TT, StringRef CPU,
Mehdi Amini93e1ea12015-03-12 00:07:24 +0000118 const TargetOptions &Options,
Eric Christopher8b770652015-01-26 19:03:15 +0000119 bool isLittle) {
Daniel Sandersed64d622015-06-11 15:34:59 +0000120 auto ABI = computeTargetABI(TT, CPU, Options);
Eric Christopher8b770652015-01-26 19:03:15 +0000121 std::string Ret = "";
122
123 if (isLittle)
124 // Little endian.
125 Ret += "e";
126 else
127 // Big endian.
128 Ret += "E";
129
Daniel Sandersed64d622015-06-11 15:34:59 +0000130 Ret += DataLayout::getManglingComponent(TT);
Eric Christopher8b770652015-01-26 19:03:15 +0000131
132 // Pointers are 32 bits and aligned to 32 bits.
133 Ret += "-p:32:32";
134
135 // ABIs other than APCS have 64 bit integers with natural alignment.
136 if (ABI != ARMBaseTargetMachine::ARM_ABI_APCS)
137 Ret += "-i64:64";
138
139 // We have 64 bits floats. The APCS ABI requires them to be aligned to 32
140 // bits, others to 64 bits. We always try to align to 64 bits.
141 if (ABI == ARMBaseTargetMachine::ARM_ABI_APCS)
142 Ret += "-f64:32:64";
143
144 // We have 128 and 64 bit vectors. The APCS ABI aligns them to 32 bits, others
145 // to 64. We always ty to give them natural alignment.
146 if (ABI == ARMBaseTargetMachine::ARM_ABI_APCS)
147 Ret += "-v64:32:64-v128:32:128";
148 else
149 Ret += "-v128:64:128";
150
151 // Try to align aggregates to 32 bits (the default is 64 bits, which has no
152 // particular hardware support on 32-bit ARM).
153 Ret += "-a:0:32";
154
155 // Integer registers are 32 bits.
156 Ret += "-n32";
157
158 // The stack is 128 bit aligned on NaCl, 64 bit aligned on AAPCS and 32 bit
159 // aligned everywhere else.
Daniel Sandersed64d622015-06-11 15:34:59 +0000160 if (TT.isOSNaCl())
Eric Christopher8b770652015-01-26 19:03:15 +0000161 Ret += "-S128";
162 else if (ABI == ARMBaseTargetMachine::ARM_ABI_AAPCS)
163 Ret += "-S64";
164 else
165 Ret += "-S32";
166
167 return Ret;
168}
169
Evan Cheng9f830142007-02-23 03:14:31 +0000170/// TargetMachine ctor - Create an ARM architecture model.
171///
Daniel Sanders3e5de882015-06-11 19:41:26 +0000172ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, const Triple &TT,
Evan Cheng2129f592011-07-19 06:37:02 +0000173 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000174 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000175 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000176 CodeGenOpt::Level OL, bool isLittle)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000177 : LLVMTargetMachine(T, computeDataLayout(TT, CPU, Options, isLittle), TT,
178 CPU, FS, Options, RM, CM, OL),
179 TargetABI(computeTargetABI(TT, CPU, Options)),
Daniel Sandersc81f4502015-06-16 15:44:21 +0000180 TLOF(createTLOF(getTargetTriple())),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000181 Subtarget(TT, CPU, FS, *this, isLittle), isLittle(isLittle) {
Tim Northoverf1c31b92013-12-18 14:18:36 +0000182
183 // Default to triple-appropriate float ABI
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000184 if (Options.FloatABIType == FloatABI::Default)
Tim Northover44594ad2013-12-18 09:27:33 +0000185 this->Options.FloatABIType =
186 Subtarget.isTargetHardFloat() ? FloatABI::Hard : FloatABI::Soft;
Evan Cheng66cff402008-10-30 16:10:54 +0000187}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000188
Reid Kleckner357600e2014-11-20 23:37:18 +0000189ARMBaseTargetMachine::~ARMBaseTargetMachine() {}
190
Eric Christopher3faf2f12014-10-06 06:45:36 +0000191const ARMSubtarget *
192ARMBaseTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +0000193 Attribute CPUAttr = F.getFnAttribute("target-cpu");
194 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000195
196 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
197 ? CPUAttr.getValueAsString().str()
198 : TargetCPU;
199 std::string FS = !FSAttr.hasAttribute(Attribute::None)
200 ? FSAttr.getValueAsString().str()
201 : TargetFS;
202
203 // FIXME: This is related to the code below to reset the target options,
204 // we need to know whether or not the soft float flag is set on the
205 // function before we can generate a subtarget. We also need to use
206 // it as a key for the subtarget since that can be the only difference
207 // between two functions.
Eric Christopher824f42f2015-05-12 01:26:05 +0000208 bool SoftFloat =
209 F.hasFnAttribute("use-soft-float") &&
210 F.getFnAttribute("use-soft-float").getValueAsString() == "true";
211 // If the soft float attribute is set on the function turn on the soft float
212 // subtarget feature.
213 if (SoftFloat)
214 FS += FS.empty() ? "+soft-float" : ",+soft-float";
Eric Christopher3faf2f12014-10-06 06:45:36 +0000215
Eric Christopher824f42f2015-05-12 01:26:05 +0000216 auto &I = SubtargetMap[CPU + FS];
Eric Christopher3faf2f12014-10-06 06:45:36 +0000217 if (!I) {
218 // This needs to be done before we create a new subtarget since any
219 // creation will depend on the TM and the code generation flags on the
220 // function that reside in TargetOptions.
221 resetTargetOptions(F);
Daniel Sandersc81f4502015-06-16 15:44:21 +0000222 I = llvm::make_unique<ARMSubtarget>(TargetTriple, CPU, FS, *this, isLittle);
Eric Christopher3faf2f12014-10-06 06:45:36 +0000223 }
224 return I.get();
225}
226
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000227TargetIRAnalysis ARMBaseTargetMachine::getTargetIRAnalysis() {
228 return TargetIRAnalysis(
229 [this](Function &F) { return TargetTransformInfo(ARMTTIImpl(this, F)); });
Chandler Carruth664e3542013-01-07 01:37:14 +0000230}
231
232
David Blaikiea379b1812011-12-20 02:50:00 +0000233void ARMTargetMachine::anchor() { }
234
Daniel Sanders3e5de882015-06-11 19:41:26 +0000235ARMTargetMachine::ARMTargetMachine(const Target &T, const Triple &TT,
236 StringRef CPU, StringRef FS,
237 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000238 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000239 CodeGenOpt::Level OL, bool isLittle)
240 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000241 initAsmInfo();
Evan Cheng5190f092010-08-11 07:17:46 +0000242 if (!Subtarget.hasARMOps())
243 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
244 "support ARM mode execution!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000245}
246
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000247void ARMLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000248
Daniel Sanders3e5de882015-06-11 19:41:26 +0000249ARMLETargetMachine::ARMLETargetMachine(const Target &T, const Triple &TT,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000250 StringRef CPU, StringRef FS,
251 const TargetOptions &Options,
252 Reloc::Model RM, CodeModel::Model CM,
253 CodeGenOpt::Level OL)
254 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000255
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000256void ARMBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000257
Daniel Sanders3e5de882015-06-11 19:41:26 +0000258ARMBETargetMachine::ARMBETargetMachine(const Target &T, const Triple &TT,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000259 StringRef CPU, StringRef FS,
260 const TargetOptions &Options,
261 Reloc::Model RM, CodeModel::Model CM,
262 CodeGenOpt::Level OL)
263 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000264
David Blaikiea379b1812011-12-20 02:50:00 +0000265void ThumbTargetMachine::anchor() { }
266
Daniel Sanders3e5de882015-06-11 19:41:26 +0000267ThumbTargetMachine::ThumbTargetMachine(const Target &T, const Triple &TT,
Evan Cheng2129f592011-07-19 06:37:02 +0000268 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000269 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000270 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000271 CodeGenOpt::Level OL, bool isLittle)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000272 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000273 initAsmInfo();
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000274}
275
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000276void ThumbLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000277
Daniel Sanders3e5de882015-06-11 19:41:26 +0000278ThumbLETargetMachine::ThumbLETargetMachine(const Target &T, const Triple &TT,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000279 StringRef CPU, StringRef FS,
280 const TargetOptions &Options,
281 Reloc::Model RM, CodeModel::Model CM,
282 CodeGenOpt::Level OL)
283 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000284
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000285void ThumbBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000286
Daniel Sanders3e5de882015-06-11 19:41:26 +0000287ThumbBETargetMachine::ThumbBETargetMachine(const Target &T, const Triple &TT,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000288 StringRef CPU, StringRef FS,
289 const TargetOptions &Options,
290 Reloc::Model RM, CodeModel::Model CM,
291 CodeGenOpt::Level OL)
292 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000293
Andrew Trickccb67362012-02-03 05:12:41 +0000294namespace {
295/// ARM Code Generator Pass Configuration Options.
296class ARMPassConfig : public TargetPassConfig {
297public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000298 ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
299 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000300
301 ARMBaseTargetMachine &getARMTargetMachine() const {
302 return getTM<ARMBaseTargetMachine>();
303 }
304
Tim Northoverb4ddc082014-05-30 10:09:59 +0000305 void addIRPasses() override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000306 bool addPreISel() override;
307 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000308 void addPreRegAlloc() override;
309 void addPreSched2() override;
310 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000311};
312} // namespace
313
Andrew Trickf8ea1082012-02-04 02:56:59 +0000314TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
315 return new ARMPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000316}
317
Tim Northoverb4ddc082014-05-30 10:09:59 +0000318void ARMPassConfig::addIRPasses() {
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000319 if (TM->Options.ThreadModel == ThreadModel::Single)
320 addPass(createLowerAtomicPass());
321 else
Robin Morisset59c23cd2014-08-21 21:50:01 +0000322 addPass(createAtomicExpandPass(TM));
Tim Northoverc882eb02014-04-03 11:44:58 +0000323
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000324 // Cmpxchg instructions are often used with a subsequent comparison to
325 // determine whether it succeeded. We can exploit existing control-flow in
326 // ldrex/strex loops to simplify this, but it needs tidying up.
Akira Hatanaka4a616192015-06-08 18:50:43 +0000327 if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy)
328 addPass(createCFGSimplificationPass(-1, [this](const Function &F) {
329 const auto &ST = this->TM->getSubtarget<ARMSubtarget>(F);
330 return ST.hasAnyDataBarrier() && !ST.isThumb1Only();
331 }));
Tim Northoverb4ddc082014-05-30 10:09:59 +0000332
333 TargetPassConfig::addIRPasses();
Hao Liu2cd34bb2015-06-26 02:45:36 +0000334
335 // Match interleaved memory accesses to ldN/stN intrinsics.
336 if (TM->getOptLevel() != CodeGenOpt::None)
337 addPass(createInterleavedAccessPass(TM));
Tim Northoverb4ddc082014-05-30 10:09:59 +0000338}
339
340bool ARMPassConfig::addPreISel() {
Ahmed Bougacha82076412015-06-04 20:39:23 +0000341 if ((TM->getOptLevel() != CodeGenOpt::None &&
Ahmed Bougachab96444e2015-04-11 00:06:36 +0000342 EnableGlobalMerge == cl::BOU_UNSET) ||
Ahmed Bougacha82076412015-06-04 20:39:23 +0000343 EnableGlobalMerge == cl::BOU_TRUE) {
Eric Christophered47b222015-02-23 19:28:45 +0000344 // FIXME: This is using the thumb1 only constant value for
345 // maximal global offset for merging globals. We may want
346 // to look into using the old value for non-thumb1 code of
347 // 4095 based on the TargetMachine, but this starts to become
348 // tricky when doing code gen per function.
Ahmed Bougacha82076412015-06-04 20:39:23 +0000349 bool OnlyOptimizeForSize = (TM->getOptLevel() < CodeGenOpt::Aggressive) &&
350 (EnableGlobalMerge == cl::BOU_UNSET);
351 addPass(createGlobalMergePass(TM, 127, OnlyOptimizeForSize));
352 }
Anton Korobeynikov19edda02010-07-24 21:52:08 +0000353
354 return false;
355}
356
Andrew Trickccb67362012-02-03 05:12:41 +0000357bool ARMPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000358 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
Jush Lu47172a02012-09-27 05:21:41 +0000359
Daniel Sandersc81f4502015-06-16 15:44:21 +0000360 if (TM->getTargetTriple().isOSBinFormatELF() && TM->Options.EnableFastISel)
Jush Lu47172a02012-09-27 05:21:41 +0000361 addPass(createARMGlobalBaseRegPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000362 return false;
363}
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000364
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000365void ARMPassConfig::addPreRegAlloc() {
Renato Golin4c871392015-03-26 18:38:04 +0000366 if (getOptLevel() != CodeGenOpt::None) {
Matthias Braunb2f23882014-12-11 23:18:03 +0000367 addPass(createMLxExpansionPass());
Renato Golin4c871392015-03-26 18:38:04 +0000368
369 if (EnableARMLoadStoreOpt)
370 addPass(createARMLoadStoreOptimizationPass(/* pre-register alloc */ true));
371
372 if (!DisableA15SDOptimization)
373 addPass(createA15SDOptimizerPass());
Silviu Baranga82dd6ac2013-03-15 18:28:25 +0000374 }
Evan Cheng185c9ef2009-06-13 09:12:55 +0000375}
376
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000377void ARMPassConfig::addPreSched2() {
Evan Chengecb29082011-11-16 08:38:26 +0000378 if (getOptLevel() != CodeGenOpt::None) {
Renato Golin4c871392015-03-26 18:38:04 +0000379 if (EnableARMLoadStoreOpt)
380 addPass(createARMLoadStoreOptimizationPass());
381
Eric Christopher7e70aba2015-03-07 00:12:22 +0000382 addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher7ae11c62010-11-11 20:50:14 +0000383 }
Evan Chengce5a8ca2009-09-30 08:53:01 +0000384
Evan Cheng207b2462009-11-06 23:52:48 +0000385 // Expand some pseudo instructions into multiple instructions to allow
386 // proper scheduling.
Matthias Braunb2f23882014-12-11 23:18:03 +0000387 addPass(createARMExpandPseudoPass());
Evan Cheng207b2462009-11-06 23:52:48 +0000388
Evan Chengecb29082011-11-16 08:38:26 +0000389 if (getOptLevel() != CodeGenOpt::None) {
Eric Christopher63b44882015-03-05 00:23:40 +0000390 // in v8, IfConversion depends on Thumb instruction widths
Akira Hatanaka4a616192015-06-08 18:50:43 +0000391 addPass(createThumb2SizeReductionPass([this](const Function &F) {
392 return this->TM->getSubtarget<ARMSubtarget>(F).restrictIT();
393 }));
394
395 addPass(createIfConverter([this](const Function &F) {
396 return !this->TM->getSubtarget<ARMSubtarget>(F).isThumb1Only();
397 }));
Renato Golin4c871392015-03-26 18:38:04 +0000398 }
Eric Christopher63b44882015-03-05 00:23:40 +0000399 addPass(createThumb2ITBlockPass());
Evan Chengce5a8ca2009-09-30 08:53:01 +0000400}
401
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000402void ARMPassConfig::addPreEmitPass() {
Eric Christopher63b44882015-03-05 00:23:40 +0000403 addPass(createThumb2SizeReductionPass());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000404
Eric Christopher63b44882015-03-05 00:23:40 +0000405 // Constant island pass work on unbundled instructions.
Akira Hatanaka4a616192015-06-08 18:50:43 +0000406 addPass(createUnpackMachineBundles([this](const Function &F) {
407 return this->TM->getSubtarget<ARMSubtarget>(F).isThumb2();
408 }));
Evan Cheng0f9cce72009-07-10 01:54:42 +0000409
Davide Italiano141b28912015-05-20 21:40:38 +0000410 // Don't optimize barriers at -O0.
411 if (getOptLevel() != CodeGenOpt::None)
412 addPass(createARMOptimizeBarriersPass());
413
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000414 addPass(createARMConstantIslandPass());
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000415}