Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 13 | #include "ARM.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 14 | #include "ARMFrameLowering.h" |
Chandler Carruth | d990388 | 2015-01-14 11:23:27 +0000 | [diff] [blame] | 15 | #include "ARMTargetMachine.h" |
Aditya Nandakumar | a271932 | 2014-11-13 09:26:31 +0000 | [diff] [blame] | 16 | #include "ARMTargetObjectFile.h" |
Chandler Carruth | 93dcdc4 | 2015-01-31 11:17:59 +0000 | [diff] [blame] | 17 | #include "ARMTargetTransformInfo.h" |
Evan Cheng | ad3aac71 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/Passes.h" |
Eric Christopher | 3faf2f1 | 2014-10-06 06:45:36 +0000 | [diff] [blame] | 19 | #include "llvm/IR/Function.h" |
Chandler Carruth | 30d69c2 | 2015-02-13 10:01:29 +0000 | [diff] [blame] | 20 | #include "llvm/IR/LegacyPassManager.h" |
Bill Wendling | 354ff9e | 2011-09-27 22:14:12 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCAsmInfo.h" |
Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 22 | #include "llvm/Support/CommandLine.h" |
David Greene | a31f96c | 2009-07-14 20:18:05 +0000 | [diff] [blame] | 23 | #include "llvm/Support/FormattedStream.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 24 | #include "llvm/Support/TargetRegistry.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetOptions.h" |
Devang Patel | 76c8563 | 2011-10-17 17:17:43 +0000 | [diff] [blame] | 26 | #include "llvm/Transforms/Scalar.h" |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 27 | using namespace llvm; |
| 28 | |
Evan Cheng | f066b2f | 2011-08-25 01:00:36 +0000 | [diff] [blame] | 29 | static cl::opt<bool> |
Silviu Baranga | 82dd6ac | 2013-03-15 18:28:25 +0000 | [diff] [blame] | 30 | DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden, |
| 31 | cl::desc("Inhibit optimization of S->D register accesses on A15"), |
| 32 | cl::init(false)); |
| 33 | |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 34 | static cl::opt<bool> |
| 35 | EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden, |
| 36 | cl::desc("Run SimplifyCFG after expanding atomic operations" |
| 37 | " to make use of cmpxchg flow-based information"), |
| 38 | cl::init(true)); |
| 39 | |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 40 | extern "C" void LLVMInitializeARMTarget() { |
Daniel Dunbar | 5680b4f | 2009-07-25 06:49:55 +0000 | [diff] [blame] | 41 | // Register the target. |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 42 | RegisterTargetMachine<ARMLETargetMachine> X(TheARMLETarget); |
| 43 | RegisterTargetMachine<ARMBETargetMachine> Y(TheARMBETarget); |
| 44 | RegisterTargetMachine<ThumbLETargetMachine> A(TheThumbLETarget); |
| 45 | RegisterTargetMachine<ThumbBETargetMachine> B(TheThumbBETarget); |
Daniel Dunbar | 5680b4f | 2009-07-25 06:49:55 +0000 | [diff] [blame] | 46 | } |
Douglas Gregor | 1b731d5 | 2009-06-16 20:12:29 +0000 | [diff] [blame] | 47 | |
Aditya Nandakumar | a271932 | 2014-11-13 09:26:31 +0000 | [diff] [blame] | 48 | static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) { |
| 49 | if (TT.isOSBinFormatMachO()) |
| 50 | return make_unique<TargetLoweringObjectFileMachO>(); |
| 51 | if (TT.isOSWindows()) |
| 52 | return make_unique<TargetLoweringObjectFileCOFF>(); |
| 53 | return make_unique<ARMElfTargetObjectFile>(); |
| 54 | } |
| 55 | |
Eric Christopher | 661f2d1 | 2014-12-18 02:20:58 +0000 | [diff] [blame] | 56 | static ARMBaseTargetMachine::ARMABI |
| 57 | computeTargetABI(const Triple &TT, StringRef CPU, |
| 58 | const TargetOptions &Options) { |
Eric Christopher | 6e30cd9 | 2015-01-14 00:50:31 +0000 | [diff] [blame] | 59 | if (Options.MCOptions.getABIName().startswith("aapcs")) |
Eric Christopher | 661f2d1 | 2014-12-18 02:20:58 +0000 | [diff] [blame] | 60 | return ARMBaseTargetMachine::ARM_ABI_AAPCS; |
Eric Christopher | 6e30cd9 | 2015-01-14 00:50:31 +0000 | [diff] [blame] | 61 | else if (Options.MCOptions.getABIName().startswith("apcs")) |
Eric Christopher | 661f2d1 | 2014-12-18 02:20:58 +0000 | [diff] [blame] | 62 | return ARMBaseTargetMachine::ARM_ABI_APCS; |
| 63 | |
Eric Christopher | 6e30cd9 | 2015-01-14 00:50:31 +0000 | [diff] [blame] | 64 | assert(Options.MCOptions.getABIName().empty() && |
| 65 | "Unknown target-abi option!"); |
Eric Christopher | 661f2d1 | 2014-12-18 02:20:58 +0000 | [diff] [blame] | 66 | |
| 67 | ARMBaseTargetMachine::ARMABI TargetABI = |
| 68 | ARMBaseTargetMachine::ARM_ABI_UNKNOWN; |
| 69 | |
| 70 | // FIXME: This is duplicated code from the front end and should be unified. |
| 71 | if (TT.isOSBinFormatMachO()) { |
| 72 | if (TT.getEnvironment() == llvm::Triple::EABI || |
| 73 | (TT.getOS() == llvm::Triple::UnknownOS && |
| 74 | TT.getObjectFormat() == llvm::Triple::MachO) || |
| 75 | CPU.startswith("cortex-m")) { |
| 76 | TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS; |
| 77 | } else { |
| 78 | TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS; |
| 79 | } |
| 80 | } else if (TT.isOSWindows()) { |
| 81 | // FIXME: this is invalid for WindowsCE |
| 82 | TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS; |
| 83 | } else { |
| 84 | // Select the default based on the platform. |
| 85 | switch (TT.getEnvironment()) { |
| 86 | case llvm::Triple::Android: |
| 87 | case llvm::Triple::GNUEABI: |
| 88 | case llvm::Triple::GNUEABIHF: |
| 89 | case llvm::Triple::EABIHF: |
| 90 | case llvm::Triple::EABI: |
| 91 | TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS; |
| 92 | break; |
| 93 | case llvm::Triple::GNU: |
| 94 | TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS; |
| 95 | break; |
| 96 | default: |
| 97 | if (TT.getOS() == llvm::Triple::NetBSD) |
| 98 | TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS; |
| 99 | else |
| 100 | TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS; |
| 101 | break; |
| 102 | } |
| 103 | } |
| 104 | |
| 105 | return TargetABI; |
| 106 | } |
| 107 | |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 108 | static std::string computeDataLayout(const Triple &TT, |
| 109 | ARMBaseTargetMachine::ARMABI ABI, |
| 110 | bool isLittle) { |
| 111 | std::string Ret = ""; |
| 112 | |
| 113 | if (isLittle) |
| 114 | // Little endian. |
| 115 | Ret += "e"; |
| 116 | else |
| 117 | // Big endian. |
| 118 | Ret += "E"; |
| 119 | |
| 120 | Ret += DataLayout::getManglingComponent(TT); |
| 121 | |
| 122 | // Pointers are 32 bits and aligned to 32 bits. |
| 123 | Ret += "-p:32:32"; |
| 124 | |
| 125 | // ABIs other than APCS have 64 bit integers with natural alignment. |
| 126 | if (ABI != ARMBaseTargetMachine::ARM_ABI_APCS) |
| 127 | Ret += "-i64:64"; |
| 128 | |
| 129 | // We have 64 bits floats. The APCS ABI requires them to be aligned to 32 |
| 130 | // bits, others to 64 bits. We always try to align to 64 bits. |
| 131 | if (ABI == ARMBaseTargetMachine::ARM_ABI_APCS) |
| 132 | Ret += "-f64:32:64"; |
| 133 | |
| 134 | // We have 128 and 64 bit vectors. The APCS ABI aligns them to 32 bits, others |
| 135 | // to 64. We always ty to give them natural alignment. |
| 136 | if (ABI == ARMBaseTargetMachine::ARM_ABI_APCS) |
| 137 | Ret += "-v64:32:64-v128:32:128"; |
| 138 | else |
| 139 | Ret += "-v128:64:128"; |
| 140 | |
| 141 | // Try to align aggregates to 32 bits (the default is 64 bits, which has no |
| 142 | // particular hardware support on 32-bit ARM). |
| 143 | Ret += "-a:0:32"; |
| 144 | |
| 145 | // Integer registers are 32 bits. |
| 146 | Ret += "-n32"; |
| 147 | |
| 148 | // The stack is 128 bit aligned on NaCl, 64 bit aligned on AAPCS and 32 bit |
| 149 | // aligned everywhere else. |
| 150 | if (TT.isOSNaCl()) |
| 151 | Ret += "-S128"; |
| 152 | else if (ABI == ARMBaseTargetMachine::ARM_ABI_AAPCS) |
| 153 | Ret += "-S64"; |
| 154 | else |
| 155 | Ret += "-S32"; |
| 156 | |
| 157 | return Ret; |
| 158 | } |
| 159 | |
Evan Cheng | 9f83014 | 2007-02-23 03:14:31 +0000 | [diff] [blame] | 160 | /// TargetMachine ctor - Create an ARM architecture model. |
| 161 | /// |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 162 | ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT, |
| 163 | StringRef CPU, StringRef FS, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 164 | const TargetOptions &Options, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 165 | Reloc::Model RM, CodeModel::Model CM, |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 166 | CodeGenOpt::Level OL, bool isLittle) |
| 167 | : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL), |
Eric Christopher | 661f2d1 | 2014-12-18 02:20:58 +0000 | [diff] [blame] | 168 | TargetABI(computeTargetABI(Triple(TT), CPU, Options)), |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 169 | DL(computeDataLayout(Triple(TT), TargetABI, isLittle)), |
Aditya Nandakumar | a271932 | 2014-11-13 09:26:31 +0000 | [diff] [blame] | 170 | TLOF(createTLOF(Triple(getTargetTriple()))), |
Eric Christopher | 3faf2f1 | 2014-10-06 06:45:36 +0000 | [diff] [blame] | 171 | Subtarget(TT, CPU, FS, *this, isLittle), isLittle(isLittle) { |
Tim Northover | f1c31b9 | 2013-12-18 14:18:36 +0000 | [diff] [blame] | 172 | |
| 173 | // Default to triple-appropriate float ABI |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 174 | if (Options.FloatABIType == FloatABI::Default) |
Tim Northover | 44594ad | 2013-12-18 09:27:33 +0000 | [diff] [blame] | 175 | this->Options.FloatABIType = |
| 176 | Subtarget.isTargetHardFloat() ? FloatABI::Hard : FloatABI::Soft; |
Evan Cheng | 66cff40 | 2008-10-30 16:10:54 +0000 | [diff] [blame] | 177 | } |
Rafael Espindola | ffdc24b | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 178 | |
Reid Kleckner | 357600e | 2014-11-20 23:37:18 +0000 | [diff] [blame] | 179 | ARMBaseTargetMachine::~ARMBaseTargetMachine() {} |
| 180 | |
Eric Christopher | 3faf2f1 | 2014-10-06 06:45:36 +0000 | [diff] [blame] | 181 | const ARMSubtarget * |
| 182 | ARMBaseTargetMachine::getSubtargetImpl(const Function &F) const { |
Duncan P. N. Exon Smith | 2cff9e1 | 2015-02-14 02:24:44 +0000 | [diff] [blame^] | 183 | Attribute CPUAttr = F.getFnAttribute("target-cpu"); |
| 184 | Attribute FSAttr = F.getFnAttribute("target-features"); |
Eric Christopher | 3faf2f1 | 2014-10-06 06:45:36 +0000 | [diff] [blame] | 185 | |
| 186 | std::string CPU = !CPUAttr.hasAttribute(Attribute::None) |
| 187 | ? CPUAttr.getValueAsString().str() |
| 188 | : TargetCPU; |
| 189 | std::string FS = !FSAttr.hasAttribute(Attribute::None) |
| 190 | ? FSAttr.getValueAsString().str() |
| 191 | : TargetFS; |
| 192 | |
| 193 | // FIXME: This is related to the code below to reset the target options, |
| 194 | // we need to know whether or not the soft float flag is set on the |
| 195 | // function before we can generate a subtarget. We also need to use |
| 196 | // it as a key for the subtarget since that can be the only difference |
| 197 | // between two functions. |
Duncan P. N. Exon Smith | 2cff9e1 | 2015-02-14 02:24:44 +0000 | [diff] [blame^] | 198 | Attribute SFAttr = F.getFnAttribute("use-soft-float"); |
Eric Christopher | 3faf2f1 | 2014-10-06 06:45:36 +0000 | [diff] [blame] | 199 | bool SoftFloat = !SFAttr.hasAttribute(Attribute::None) |
| 200 | ? SFAttr.getValueAsString() == "true" |
| 201 | : Options.UseSoftFloat; |
| 202 | |
| 203 | auto &I = SubtargetMap[CPU + FS + (SoftFloat ? "use-soft-float=true" |
| 204 | : "use-soft-float=false")]; |
| 205 | if (!I) { |
| 206 | // This needs to be done before we create a new subtarget since any |
| 207 | // creation will depend on the TM and the code generation flags on the |
| 208 | // function that reside in TargetOptions. |
| 209 | resetTargetOptions(F); |
| 210 | I = llvm::make_unique<ARMSubtarget>(TargetTriple, CPU, FS, *this, isLittle); |
| 211 | } |
| 212 | return I.get(); |
| 213 | } |
| 214 | |
Chandler Carruth | 8b04c0d | 2015-02-01 13:20:00 +0000 | [diff] [blame] | 215 | TargetIRAnalysis ARMBaseTargetMachine::getTargetIRAnalysis() { |
| 216 | return TargetIRAnalysis( |
| 217 | [this](Function &F) { return TargetTransformInfo(ARMTTIImpl(this, F)); }); |
Chandler Carruth | 664e354 | 2013-01-07 01:37:14 +0000 | [diff] [blame] | 218 | } |
| 219 | |
| 220 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 221 | void ARMTargetMachine::anchor() { } |
| 222 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 223 | ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT, StringRef CPU, |
| 224 | StringRef FS, const TargetOptions &Options, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 225 | Reloc::Model RM, CodeModel::Model CM, |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 226 | CodeGenOpt::Level OL, bool isLittle) |
| 227 | : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) { |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 228 | initAsmInfo(); |
Evan Cheng | 5190f09 | 2010-08-11 07:17:46 +0000 | [diff] [blame] | 229 | if (!Subtarget.hasARMOps()) |
| 230 | report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not " |
| 231 | "support ARM mode execution!"); |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 232 | } |
| 233 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 234 | void ARMLETargetMachine::anchor() { } |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 235 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 236 | ARMLETargetMachine::ARMLETargetMachine(const Target &T, StringRef TT, |
| 237 | StringRef CPU, StringRef FS, |
| 238 | const TargetOptions &Options, |
| 239 | Reloc::Model RM, CodeModel::Model CM, |
| 240 | CodeGenOpt::Level OL) |
| 241 | : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {} |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 242 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 243 | void ARMBETargetMachine::anchor() { } |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 244 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 245 | ARMBETargetMachine::ARMBETargetMachine(const Target &T, StringRef TT, |
| 246 | StringRef CPU, StringRef FS, |
| 247 | const TargetOptions &Options, |
| 248 | Reloc::Model RM, CodeModel::Model CM, |
| 249 | CodeGenOpt::Level OL) |
| 250 | : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 251 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 252 | void ThumbTargetMachine::anchor() { } |
| 253 | |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 254 | ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT, |
| 255 | StringRef CPU, StringRef FS, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 256 | const TargetOptions &Options, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 257 | Reloc::Model RM, CodeModel::Model CM, |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 258 | CodeGenOpt::Level OL, bool isLittle) |
| 259 | : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, |
| 260 | isLittle) { |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 261 | initAsmInfo(); |
Anton Korobeynikov | 99152f3 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 262 | } |
| 263 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 264 | void ThumbLETargetMachine::anchor() { } |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 265 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 266 | ThumbLETargetMachine::ThumbLETargetMachine(const Target &T, StringRef TT, |
| 267 | StringRef CPU, StringRef FS, |
| 268 | const TargetOptions &Options, |
| 269 | Reloc::Model RM, CodeModel::Model CM, |
| 270 | CodeGenOpt::Level OL) |
| 271 | : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {} |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 272 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 273 | void ThumbBETargetMachine::anchor() { } |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 274 | |
Eric Christopher | 80b24ef | 2014-06-26 19:30:02 +0000 | [diff] [blame] | 275 | ThumbBETargetMachine::ThumbBETargetMachine(const Target &T, StringRef TT, |
| 276 | StringRef CPU, StringRef FS, |
| 277 | const TargetOptions &Options, |
| 278 | Reloc::Model RM, CodeModel::Model CM, |
| 279 | CodeGenOpt::Level OL) |
| 280 | : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 281 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 282 | namespace { |
| 283 | /// ARM Code Generator Pass Configuration Options. |
| 284 | class ARMPassConfig : public TargetPassConfig { |
| 285 | public: |
Andrew Trick | f8ea108 | 2012-02-04 02:56:59 +0000 | [diff] [blame] | 286 | ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM) |
| 287 | : TargetPassConfig(TM, PM) {} |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 288 | |
| 289 | ARMBaseTargetMachine &getARMTargetMachine() const { |
| 290 | return getTM<ARMBaseTargetMachine>(); |
| 291 | } |
| 292 | |
| 293 | const ARMSubtarget &getARMSubtarget() const { |
| 294 | return *getARMTargetMachine().getSubtargetImpl(); |
| 295 | } |
| 296 | |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 297 | void addIRPasses() override; |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 298 | bool addPreISel() override; |
| 299 | bool addInstSelector() override; |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 300 | void addPreRegAlloc() override; |
| 301 | void addPreSched2() override; |
| 302 | void addPreEmitPass() override; |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 303 | }; |
| 304 | } // namespace |
| 305 | |
Andrew Trick | f8ea108 | 2012-02-04 02:56:59 +0000 | [diff] [blame] | 306 | TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) { |
| 307 | return new ARMPassConfig(this, PM); |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 308 | } |
| 309 | |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 310 | void ARMPassConfig::addIRPasses() { |
Jonathan Roelofs | 5e98ff9 | 2014-08-21 14:35:47 +0000 | [diff] [blame] | 311 | if (TM->Options.ThreadModel == ThreadModel::Single) |
| 312 | addPass(createLowerAtomicPass()); |
| 313 | else |
Robin Morisset | 59c23cd | 2014-08-21 21:50:01 +0000 | [diff] [blame] | 314 | addPass(createAtomicExpandPass(TM)); |
Tim Northover | c882eb0 | 2014-04-03 11:44:58 +0000 | [diff] [blame] | 315 | |
Eric Christopher | c40e5ed | 2014-06-19 21:03:04 +0000 | [diff] [blame] | 316 | // Cmpxchg instructions are often used with a subsequent comparison to |
| 317 | // determine whether it succeeded. We can exploit existing control-flow in |
| 318 | // ldrex/strex loops to simplify this, but it needs tidying up. |
| 319 | const ARMSubtarget *Subtarget = &getARMSubtarget(); |
| 320 | if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only()) |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 321 | if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy) |
| 322 | addPass(createCFGSimplificationPass()); |
Tim Northover | b4ddc08 | 2014-05-30 10:09:59 +0000 | [diff] [blame] | 323 | |
| 324 | TargetPassConfig::addIRPasses(); |
| 325 | } |
| 326 | |
| 327 | bool ARMPassConfig::addPreISel() { |
Tim Northover | f804c17 | 2014-02-18 11:17:29 +0000 | [diff] [blame] | 328 | if (TM->getOptLevel() != CodeGenOpt::None) |
Bill Wendling | 7a639ea | 2013-06-19 21:07:11 +0000 | [diff] [blame] | 329 | addPass(createGlobalMergePass(TM)); |
Anton Korobeynikov | 19edda0 | 2010-07-24 21:52:08 +0000 | [diff] [blame] | 330 | |
| 331 | return false; |
| 332 | } |
| 333 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 334 | bool ARMPassConfig::addInstSelector() { |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 335 | addPass(createARMISelDag(getARMTargetMachine(), getOptLevel())); |
Jush Lu | 47172a0 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 336 | |
| 337 | const ARMSubtarget *Subtarget = &getARMSubtarget(); |
| 338 | if (Subtarget->isTargetELF() && !Subtarget->isThumb1Only() && |
| 339 | TM->Options.EnableFastISel) |
| 340 | addPass(createARMGlobalBaseRegPass()); |
Chris Lattner | 12e9730 | 2006-09-04 04:14:57 +0000 | [diff] [blame] | 341 | return false; |
| 342 | } |
Rafael Espindola | f7d4a99 | 2006-09-19 15:49:25 +0000 | [diff] [blame] | 343 | |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 344 | void ARMPassConfig::addPreRegAlloc() { |
James Molloy | f6419cf | 2014-06-16 16:42:53 +0000 | [diff] [blame] | 345 | if (getOptLevel() != CodeGenOpt::None) |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 346 | addPass(createARMLoadStoreOptimizationPass(true)); |
Silviu Baranga | 91ddaa1 | 2013-07-29 09:25:50 +0000 | [diff] [blame] | 347 | if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA9()) |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 348 | addPass(createMLxExpansionPass()); |
Silviu Baranga | 82dd6ac | 2013-03-15 18:28:25 +0000 | [diff] [blame] | 349 | // Since the A15SDOptimizer pass can insert VDUP instructions, it can only be |
| 350 | // enabled when NEON is available. |
| 351 | if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA15() && |
| 352 | getARMSubtarget().hasNEON() && !DisableA15SDOptimization) { |
| 353 | addPass(createA15SDOptimizerPass()); |
| 354 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 355 | } |
| 356 | |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 357 | void ARMPassConfig::addPreSched2() { |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 358 | if (getOptLevel() != CodeGenOpt::None) { |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 359 | addPass(createARMLoadStoreOptimizationPass()); |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 360 | |
Silviu Baranga | dc45336 | 2013-03-27 12:38:44 +0000 | [diff] [blame] | 361 | if (getARMSubtarget().hasNEON()) |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 362 | addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass)); |
Eric Christopher | 7ae11c6 | 2010-11-11 20:50:14 +0000 | [diff] [blame] | 363 | } |
Evan Cheng | ce5a8ca | 2009-09-30 08:53:01 +0000 | [diff] [blame] | 364 | |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 365 | // Expand some pseudo instructions into multiple instructions to allow |
| 366 | // proper scheduling. |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 367 | addPass(createARMExpandPseudoPass()); |
Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 368 | |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 369 | if (getOptLevel() != CodeGenOpt::None) { |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 370 | if (!getARMSubtarget().isThumb1Only()) { |
| 371 | // in v8, IfConversion depends on Thumb instruction widths |
Weiming Zhao | 0da5cc0 | 2013-11-13 18:29:49 +0000 | [diff] [blame] | 372 | if (getARMSubtarget().restrictIT() && |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 373 | !getARMSubtarget().prefers32BitThumb()) |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 374 | addPass(createThumb2SizeReductionPass()); |
| 375 | addPass(&IfConverterID); |
Joey Gouly | a5153cb | 2013-09-09 14:21:49 +0000 | [diff] [blame] | 376 | } |
Evan Cheng | f128bdc | 2010-06-16 07:35:02 +0000 | [diff] [blame] | 377 | } |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 378 | if (getARMSubtarget().isThumb2()) |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 379 | addPass(createThumb2ITBlockPass()); |
Evan Cheng | ce5a8ca | 2009-09-30 08:53:01 +0000 | [diff] [blame] | 380 | } |
| 381 | |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 382 | void ARMPassConfig::addPreEmitPass() { |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 383 | if (getARMSubtarget().isThumb2()) { |
| 384 | if (!getARMSubtarget().prefers32BitThumb()) |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 385 | addPass(createThumb2SizeReductionPass()); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 386 | |
| 387 | // Constant island pass work on unbundled instructions. |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 388 | addPass(&UnpackMachineBundlesID); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 389 | } |
Evan Cheng | 0f9cce7 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 390 | |
Matthias Braun | b2f2388 | 2014-12-11 23:18:03 +0000 | [diff] [blame] | 391 | addPass(createARMOptimizeBarriersPass()); |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 392 | addPass(createARMConstantIslandPass()); |
Rafael Espindola | f7d4a99 | 2006-09-19 15:49:25 +0000 | [diff] [blame] | 393 | } |