blob: 11fbb5c3e303fa93ca201069dd184d0fc3d3e52a [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000013#include "ARM.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "ARMFrameLowering.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000015#include "ARMTargetMachine.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000016#include "ARMTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000017#include "ARMTargetTransformInfo.h"
Evan Chengad3aac712007-05-16 02:01:49 +000018#include "llvm/CodeGen/Passes.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000019#include "llvm/IR/Function.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000020#include "llvm/IR/LegacyPassManager.h"
Bill Wendling354ff9e2011-09-27 22:14:12 +000021#include "llvm/MC/MCAsmInfo.h"
Evan Cheng62c7b5b2010-12-05 22:04:16 +000022#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000023#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000024#include "llvm/Support/TargetRegistry.h"
Evan Cheng10043e22007-01-19 07:51:42 +000025#include "llvm/Target/TargetOptions.h"
Devang Patel76c85632011-10-17 17:17:43 +000026#include "llvm/Transforms/Scalar.h"
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027using namespace llvm;
28
Evan Chengf066b2f2011-08-25 01:00:36 +000029static cl::opt<bool>
Silviu Baranga82dd6ac2013-03-15 18:28:25 +000030DisableA15SDOptimization("disable-a15-sd-optimization", cl::Hidden,
31 cl::desc("Inhibit optimization of S->D register accesses on A15"),
32 cl::init(false));
33
Tim Northoverb4ddc082014-05-30 10:09:59 +000034static cl::opt<bool>
35EnableAtomicTidy("arm-atomic-cfg-tidy", cl::Hidden,
36 cl::desc("Run SimplifyCFG after expanding atomic operations"
37 " to make use of cmpxchg flow-based information"),
38 cl::init(true));
39
Jim Grosbachf24f9d92009-08-11 15:33:49 +000040extern "C" void LLVMInitializeARMTarget() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000041 // Register the target.
Christian Pirkerdc9ff752014-04-01 15:19:30 +000042 RegisterTargetMachine<ARMLETargetMachine> X(TheARMLETarget);
43 RegisterTargetMachine<ARMBETargetMachine> Y(TheARMBETarget);
44 RegisterTargetMachine<ThumbLETargetMachine> A(TheThumbLETarget);
45 RegisterTargetMachine<ThumbBETargetMachine> B(TheThumbBETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000046}
Douglas Gregor1b731d52009-06-16 20:12:29 +000047
Aditya Nandakumara2719322014-11-13 09:26:31 +000048static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
49 if (TT.isOSBinFormatMachO())
50 return make_unique<TargetLoweringObjectFileMachO>();
51 if (TT.isOSWindows())
52 return make_unique<TargetLoweringObjectFileCOFF>();
53 return make_unique<ARMElfTargetObjectFile>();
54}
55
Eric Christopher661f2d12014-12-18 02:20:58 +000056static ARMBaseTargetMachine::ARMABI
57computeTargetABI(const Triple &TT, StringRef CPU,
58 const TargetOptions &Options) {
Eric Christopher6e30cd92015-01-14 00:50:31 +000059 if (Options.MCOptions.getABIName().startswith("aapcs"))
Eric Christopher661f2d12014-12-18 02:20:58 +000060 return ARMBaseTargetMachine::ARM_ABI_AAPCS;
Eric Christopher6e30cd92015-01-14 00:50:31 +000061 else if (Options.MCOptions.getABIName().startswith("apcs"))
Eric Christopher661f2d12014-12-18 02:20:58 +000062 return ARMBaseTargetMachine::ARM_ABI_APCS;
63
Eric Christopher6e30cd92015-01-14 00:50:31 +000064 assert(Options.MCOptions.getABIName().empty() &&
65 "Unknown target-abi option!");
Eric Christopher661f2d12014-12-18 02:20:58 +000066
67 ARMBaseTargetMachine::ARMABI TargetABI =
68 ARMBaseTargetMachine::ARM_ABI_UNKNOWN;
69
70 // FIXME: This is duplicated code from the front end and should be unified.
71 if (TT.isOSBinFormatMachO()) {
72 if (TT.getEnvironment() == llvm::Triple::EABI ||
73 (TT.getOS() == llvm::Triple::UnknownOS &&
74 TT.getObjectFormat() == llvm::Triple::MachO) ||
75 CPU.startswith("cortex-m")) {
76 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
77 } else {
78 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
79 }
80 } else if (TT.isOSWindows()) {
81 // FIXME: this is invalid for WindowsCE
82 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
83 } else {
84 // Select the default based on the platform.
85 switch (TT.getEnvironment()) {
86 case llvm::Triple::Android:
87 case llvm::Triple::GNUEABI:
88 case llvm::Triple::GNUEABIHF:
89 case llvm::Triple::EABIHF:
90 case llvm::Triple::EABI:
91 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
92 break;
93 case llvm::Triple::GNU:
94 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
95 break;
96 default:
97 if (TT.getOS() == llvm::Triple::NetBSD)
98 TargetABI = ARMBaseTargetMachine::ARM_ABI_APCS;
99 else
100 TargetABI = ARMBaseTargetMachine::ARM_ABI_AAPCS;
101 break;
102 }
103 }
104
105 return TargetABI;
106}
107
Eric Christopher8b770652015-01-26 19:03:15 +0000108static std::string computeDataLayout(const Triple &TT,
109 ARMBaseTargetMachine::ARMABI ABI,
110 bool isLittle) {
111 std::string Ret = "";
112
113 if (isLittle)
114 // Little endian.
115 Ret += "e";
116 else
117 // Big endian.
118 Ret += "E";
119
120 Ret += DataLayout::getManglingComponent(TT);
121
122 // Pointers are 32 bits and aligned to 32 bits.
123 Ret += "-p:32:32";
124
125 // ABIs other than APCS have 64 bit integers with natural alignment.
126 if (ABI != ARMBaseTargetMachine::ARM_ABI_APCS)
127 Ret += "-i64:64";
128
129 // We have 64 bits floats. The APCS ABI requires them to be aligned to 32
130 // bits, others to 64 bits. We always try to align to 64 bits.
131 if (ABI == ARMBaseTargetMachine::ARM_ABI_APCS)
132 Ret += "-f64:32:64";
133
134 // We have 128 and 64 bit vectors. The APCS ABI aligns them to 32 bits, others
135 // to 64. We always ty to give them natural alignment.
136 if (ABI == ARMBaseTargetMachine::ARM_ABI_APCS)
137 Ret += "-v64:32:64-v128:32:128";
138 else
139 Ret += "-v128:64:128";
140
141 // Try to align aggregates to 32 bits (the default is 64 bits, which has no
142 // particular hardware support on 32-bit ARM).
143 Ret += "-a:0:32";
144
145 // Integer registers are 32 bits.
146 Ret += "-n32";
147
148 // The stack is 128 bit aligned on NaCl, 64 bit aligned on AAPCS and 32 bit
149 // aligned everywhere else.
150 if (TT.isOSNaCl())
151 Ret += "-S128";
152 else if (ABI == ARMBaseTargetMachine::ARM_ABI_AAPCS)
153 Ret += "-S64";
154 else
155 Ret += "-S32";
156
157 return Ret;
158}
159
Evan Cheng9f830142007-02-23 03:14:31 +0000160/// TargetMachine ctor - Create an ARM architecture model.
161///
Evan Cheng2129f592011-07-19 06:37:02 +0000162ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
163 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000164 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000165 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000166 CodeGenOpt::Level OL, bool isLittle)
167 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Eric Christopher661f2d12014-12-18 02:20:58 +0000168 TargetABI(computeTargetABI(Triple(TT), CPU, Options)),
Eric Christopher8b770652015-01-26 19:03:15 +0000169 DL(computeDataLayout(Triple(TT), TargetABI, isLittle)),
Aditya Nandakumara2719322014-11-13 09:26:31 +0000170 TLOF(createTLOF(Triple(getTargetTriple()))),
Eric Christopher3faf2f12014-10-06 06:45:36 +0000171 Subtarget(TT, CPU, FS, *this, isLittle), isLittle(isLittle) {
Tim Northoverf1c31b92013-12-18 14:18:36 +0000172
173 // Default to triple-appropriate float ABI
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000174 if (Options.FloatABIType == FloatABI::Default)
Tim Northover44594ad2013-12-18 09:27:33 +0000175 this->Options.FloatABIType =
176 Subtarget.isTargetHardFloat() ? FloatABI::Hard : FloatABI::Soft;
Evan Cheng66cff402008-10-30 16:10:54 +0000177}
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000178
Reid Kleckner357600e2014-11-20 23:37:18 +0000179ARMBaseTargetMachine::~ARMBaseTargetMachine() {}
180
Eric Christopher3faf2f12014-10-06 06:45:36 +0000181const ARMSubtarget *
182ARMBaseTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +0000183 Attribute CPUAttr = F.getFnAttribute("target-cpu");
184 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000185
186 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
187 ? CPUAttr.getValueAsString().str()
188 : TargetCPU;
189 std::string FS = !FSAttr.hasAttribute(Attribute::None)
190 ? FSAttr.getValueAsString().str()
191 : TargetFS;
192
193 // FIXME: This is related to the code below to reset the target options,
194 // we need to know whether or not the soft float flag is set on the
195 // function before we can generate a subtarget. We also need to use
196 // it as a key for the subtarget since that can be the only difference
197 // between two functions.
Duncan P. N. Exon Smith2cff9e12015-02-14 02:24:44 +0000198 Attribute SFAttr = F.getFnAttribute("use-soft-float");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000199 bool SoftFloat = !SFAttr.hasAttribute(Attribute::None)
200 ? SFAttr.getValueAsString() == "true"
201 : Options.UseSoftFloat;
202
203 auto &I = SubtargetMap[CPU + FS + (SoftFloat ? "use-soft-float=true"
204 : "use-soft-float=false")];
205 if (!I) {
206 // This needs to be done before we create a new subtarget since any
207 // creation will depend on the TM and the code generation flags on the
208 // function that reside in TargetOptions.
209 resetTargetOptions(F);
210 I = llvm::make_unique<ARMSubtarget>(TargetTriple, CPU, FS, *this, isLittle);
211 }
212 return I.get();
213}
214
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000215TargetIRAnalysis ARMBaseTargetMachine::getTargetIRAnalysis() {
216 return TargetIRAnalysis(
217 [this](Function &F) { return TargetTransformInfo(ARMTTIImpl(this, F)); });
Chandler Carruth664e3542013-01-07 01:37:14 +0000218}
219
220
David Blaikiea379b1812011-12-20 02:50:00 +0000221void ARMTargetMachine::anchor() { }
222
Eric Christopher80b24ef2014-06-26 19:30:02 +0000223ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT, StringRef CPU,
224 StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000225 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000226 CodeGenOpt::Level OL, bool isLittle)
227 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000228 initAsmInfo();
Evan Cheng5190f092010-08-11 07:17:46 +0000229 if (!Subtarget.hasARMOps())
230 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
231 "support ARM mode execution!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000232}
233
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000234void ARMLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000235
Eric Christopher80b24ef2014-06-26 19:30:02 +0000236ARMLETargetMachine::ARMLETargetMachine(const Target &T, StringRef TT,
237 StringRef CPU, StringRef FS,
238 const TargetOptions &Options,
239 Reloc::Model RM, CodeModel::Model CM,
240 CodeGenOpt::Level OL)
241 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000242
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000243void ARMBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000244
Eric Christopher80b24ef2014-06-26 19:30:02 +0000245ARMBETargetMachine::ARMBETargetMachine(const Target &T, StringRef TT,
246 StringRef CPU, StringRef FS,
247 const TargetOptions &Options,
248 Reloc::Model RM, CodeModel::Model CM,
249 CodeGenOpt::Level OL)
250 : ARMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000251
David Blaikiea379b1812011-12-20 02:50:00 +0000252void ThumbTargetMachine::anchor() { }
253
Evan Cheng2129f592011-07-19 06:37:02 +0000254ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
255 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000256 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000257 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher80b24ef2014-06-26 19:30:02 +0000258 CodeGenOpt::Level OL, bool isLittle)
259 : ARMBaseTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL,
260 isLittle) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000261 initAsmInfo();
Anton Korobeynikov99152f32009-06-26 21:28:53 +0000262}
263
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000264void ThumbLETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000265
Eric Christopher80b24ef2014-06-26 19:30:02 +0000266ThumbLETargetMachine::ThumbLETargetMachine(const Target &T, StringRef TT,
267 StringRef CPU, StringRef FS,
268 const TargetOptions &Options,
269 Reloc::Model RM, CodeModel::Model CM,
270 CodeGenOpt::Level OL)
271 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000272
Christian Pirkerdc9ff752014-04-01 15:19:30 +0000273void ThumbBETargetMachine::anchor() { }
Christian Pirker2a111602014-03-28 14:35:30 +0000274
Eric Christopher80b24ef2014-06-26 19:30:02 +0000275ThumbBETargetMachine::ThumbBETargetMachine(const Target &T, StringRef TT,
276 StringRef CPU, StringRef FS,
277 const TargetOptions &Options,
278 Reloc::Model RM, CodeModel::Model CM,
279 CodeGenOpt::Level OL)
280 : ThumbTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Christian Pirker2a111602014-03-28 14:35:30 +0000281
Andrew Trickccb67362012-02-03 05:12:41 +0000282namespace {
283/// ARM Code Generator Pass Configuration Options.
284class ARMPassConfig : public TargetPassConfig {
285public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000286 ARMPassConfig(ARMBaseTargetMachine *TM, PassManagerBase &PM)
287 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000288
289 ARMBaseTargetMachine &getARMTargetMachine() const {
290 return getTM<ARMBaseTargetMachine>();
291 }
292
293 const ARMSubtarget &getARMSubtarget() const {
294 return *getARMTargetMachine().getSubtargetImpl();
295 }
296
Tim Northoverb4ddc082014-05-30 10:09:59 +0000297 void addIRPasses() override;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000298 bool addPreISel() override;
299 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000300 void addPreRegAlloc() override;
301 void addPreSched2() override;
302 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000303};
304} // namespace
305
Andrew Trickf8ea1082012-02-04 02:56:59 +0000306TargetPassConfig *ARMBaseTargetMachine::createPassConfig(PassManagerBase &PM) {
307 return new ARMPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000308}
309
Tim Northoverb4ddc082014-05-30 10:09:59 +0000310void ARMPassConfig::addIRPasses() {
Jonathan Roelofs5e98ff92014-08-21 14:35:47 +0000311 if (TM->Options.ThreadModel == ThreadModel::Single)
312 addPass(createLowerAtomicPass());
313 else
Robin Morisset59c23cd2014-08-21 21:50:01 +0000314 addPass(createAtomicExpandPass(TM));
Tim Northoverc882eb02014-04-03 11:44:58 +0000315
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000316 // Cmpxchg instructions are often used with a subsequent comparison to
317 // determine whether it succeeded. We can exploit existing control-flow in
318 // ldrex/strex loops to simplify this, but it needs tidying up.
319 const ARMSubtarget *Subtarget = &getARMSubtarget();
320 if (Subtarget->hasAnyDataBarrier() && !Subtarget->isThumb1Only())
Tim Northoverb4ddc082014-05-30 10:09:59 +0000321 if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy)
322 addPass(createCFGSimplificationPass());
Tim Northoverb4ddc082014-05-30 10:09:59 +0000323
324 TargetPassConfig::addIRPasses();
325}
326
327bool ARMPassConfig::addPreISel() {
Tim Northoverf804c172014-02-18 11:17:29 +0000328 if (TM->getOptLevel() != CodeGenOpt::None)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000329 addPass(createGlobalMergePass(TM));
Anton Korobeynikov19edda02010-07-24 21:52:08 +0000330
331 return false;
332}
333
Andrew Trickccb67362012-02-03 05:12:41 +0000334bool ARMPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000335 addPass(createARMISelDag(getARMTargetMachine(), getOptLevel()));
Jush Lu47172a02012-09-27 05:21:41 +0000336
337 const ARMSubtarget *Subtarget = &getARMSubtarget();
338 if (Subtarget->isTargetELF() && !Subtarget->isThumb1Only() &&
339 TM->Options.EnableFastISel)
340 addPass(createARMGlobalBaseRegPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000341 return false;
342}
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000343
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000344void ARMPassConfig::addPreRegAlloc() {
James Molloyf6419cf2014-06-16 16:42:53 +0000345 if (getOptLevel() != CodeGenOpt::None)
Matthias Braunb2f23882014-12-11 23:18:03 +0000346 addPass(createARMLoadStoreOptimizationPass(true));
Silviu Baranga91ddaa12013-07-29 09:25:50 +0000347 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA9())
Matthias Braunb2f23882014-12-11 23:18:03 +0000348 addPass(createMLxExpansionPass());
Silviu Baranga82dd6ac2013-03-15 18:28:25 +0000349 // Since the A15SDOptimizer pass can insert VDUP instructions, it can only be
350 // enabled when NEON is available.
351 if (getOptLevel() != CodeGenOpt::None && getARMSubtarget().isCortexA15() &&
352 getARMSubtarget().hasNEON() && !DisableA15SDOptimization) {
353 addPass(createA15SDOptimizerPass());
354 }
Evan Cheng185c9ef2009-06-13 09:12:55 +0000355}
356
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000357void ARMPassConfig::addPreSched2() {
Evan Chengecb29082011-11-16 08:38:26 +0000358 if (getOptLevel() != CodeGenOpt::None) {
Matthias Braunb2f23882014-12-11 23:18:03 +0000359 addPass(createARMLoadStoreOptimizationPass());
James Molloy92a15072014-05-16 14:11:38 +0000360
Silviu Barangadc453362013-03-27 12:38:44 +0000361 if (getARMSubtarget().hasNEON())
Matthias Braunb2f23882014-12-11 23:18:03 +0000362 addPass(createExecutionDependencyFixPass(&ARM::DPRRegClass));
Eric Christopher7ae11c62010-11-11 20:50:14 +0000363 }
Evan Chengce5a8ca2009-09-30 08:53:01 +0000364
Evan Cheng207b2462009-11-06 23:52:48 +0000365 // Expand some pseudo instructions into multiple instructions to allow
366 // proper scheduling.
Matthias Braunb2f23882014-12-11 23:18:03 +0000367 addPass(createARMExpandPseudoPass());
Evan Cheng207b2462009-11-06 23:52:48 +0000368
Evan Chengecb29082011-11-16 08:38:26 +0000369 if (getOptLevel() != CodeGenOpt::None) {
Joey Goulya5153cb2013-09-09 14:21:49 +0000370 if (!getARMSubtarget().isThumb1Only()) {
371 // in v8, IfConversion depends on Thumb instruction widths
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000372 if (getARMSubtarget().restrictIT() &&
Joey Goulya5153cb2013-09-09 14:21:49 +0000373 !getARMSubtarget().prefers32BitThumb())
Matthias Braunb2f23882014-12-11 23:18:03 +0000374 addPass(createThumb2SizeReductionPass());
375 addPass(&IfConverterID);
Joey Goulya5153cb2013-09-09 14:21:49 +0000376 }
Evan Chengf128bdc2010-06-16 07:35:02 +0000377 }
Andrew Trickccb67362012-02-03 05:12:41 +0000378 if (getARMSubtarget().isThumb2())
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000379 addPass(createThumb2ITBlockPass());
Evan Chengce5a8ca2009-09-30 08:53:01 +0000380}
381
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000382void ARMPassConfig::addPreEmitPass() {
Andrew Trickccb67362012-02-03 05:12:41 +0000383 if (getARMSubtarget().isThumb2()) {
384 if (!getARMSubtarget().prefers32BitThumb())
Matthias Braunb2f23882014-12-11 23:18:03 +0000385 addPass(createThumb2SizeReductionPass());
Evan Cheng7fae11b2011-12-14 02:11:42 +0000386
387 // Constant island pass work on unbundled instructions.
Matthias Braunb2f23882014-12-11 23:18:03 +0000388 addPass(&UnpackMachineBundlesID);
Evan Cheng7fae11b2011-12-14 02:11:42 +0000389 }
Evan Cheng0f9cce72009-07-10 01:54:42 +0000390
Matthias Braunb2f23882014-12-11 23:18:03 +0000391 addPass(createARMOptimizeBarriersPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000392 addPass(createARMConstantIslandPass());
Rafael Espindolaf7d4a992006-09-19 15:49:25 +0000393}