blob: 82b510b9a5db3df23c2515e56b6f9d079b74fb81 [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Logan Chien8cbb80d2013-10-28 17:51:12 +000010#include "ARMFPUName.h"
Amara Emerson52cfb6a2013-10-03 09:31:51 +000011#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Logan Chien439e8f92013-12-11 17:16:25 +000013#include "MCTargetDesc/ARMArchName.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/ARMBaseInfo.h"
15#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach5c932b22011-08-22 18:50:36 +000016#include "llvm/ADT/BitVector.h"
David Peixotto52303f62013-12-19 22:41:56 +000017#include "llvm/ADT/MapVector.h"
Benjamin Kramerdebe69f2011-07-08 21:06:23 +000018#include "llvm/ADT/OwningPtr.h"
Evan Cheng11424442011-07-26 00:24:13 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000020#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000021#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000022#include "llvm/ADT/StringSwitch.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000023#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000025#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCContext.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000027#include "llvm/MC/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000028#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/MC/MCExpr.h"
30#include "llvm/MC/MCInst.h"
31#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000032#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCAsmLexer.h"
34#include "llvm/MC/MCParser/MCAsmParser.h"
35#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
36#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000037#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000038#include "llvm/MC/MCStreamer.h"
39#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000040#include "llvm/MC/MCSymbol.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000041#include "llvm/MC/MCTargetAsmParser.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000042#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000043#include "llvm/Support/ARMEHABI.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000044#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000045#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Support/MathExtras.h"
47#include "llvm/Support/SourceMgr.h"
48#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +0000132 MCSubtargetInfo &STI;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000133 MCAsmParser &Parser;
Joey Gouly0e76fa72013-09-12 10:28:05 +0000134 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000135 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000136 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000137
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000138 ARMTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
167 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000168 void forwardITPosition() {
169 if (!inITBlock()) return;
170 // Move to the next instruction in the IT block, if there is one. If not,
171 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000172 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000173 if (++ITState.CurPosition == 5 - TZ)
174 ITState.CurPosition = ~0U; // Done with the IT block after this.
175 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000176
177
Kevin Enderbyccab3172009-09-15 00:27:25 +0000178 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000179 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
180
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000181 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
182 return Parser.Note(L, Msg, Ranges);
183 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000184 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000185 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 return Parser.Warning(L, Msg, Ranges);
187 }
188 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000189 ArrayRef<SMRange> Ranges = None) {
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 return Parser.Error(L, Msg, Ranges);
191 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000192
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000193 int tryParseRegister();
194 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d6022d2011-07-26 20:41:24 +0000195 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000196 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachd3595712011-08-03 23:50:40 +0000197 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000198 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
199 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000200 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
201 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000202 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000204 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000205 bool parseDirectiveThumbFunc(SMLoc L);
206 bool parseDirectiveCode(SMLoc L);
207 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000208 bool parseDirectiveReq(StringRef Name, SMLoc L);
209 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000210 bool parseDirectiveArch(SMLoc L);
211 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000212 bool parseDirectiveCPU(SMLoc L);
213 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000214 bool parseDirectiveFnStart(SMLoc L);
215 bool parseDirectiveFnEnd(SMLoc L);
216 bool parseDirectiveCantUnwind(SMLoc L);
217 bool parseDirectivePersonality(SMLoc L);
218 bool parseDirectiveHandlerData(SMLoc L);
219 bool parseDirectiveSetFP(SMLoc L);
220 bool parseDirectivePad(SMLoc L);
221 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000222 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000223 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000224 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000225 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000226 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000227 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000228 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000229 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000230 bool parseDirectiveArchExtension(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000231
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000232 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000233 bool &CarrySetting, unsigned &ProcessorIMod,
234 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000235 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
236 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000237 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000238
Evan Cheng4d1ca962011-07-08 01:53:10 +0000239 bool isThumb() const {
240 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000241 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000242 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000243 bool isThumbOne() const {
Evan Cheng91111d22011-07-09 05:47:46 +0000244 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000245 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000246 bool isThumbTwo() const {
247 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
248 }
Tim Northovera2292d02013-06-10 23:20:58 +0000249 bool hasThumb() const {
250 return STI.getFeatureBits() & ARM::HasV4TOps;
251 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000252 bool hasV6Ops() const {
253 return STI.getFeatureBits() & ARM::HasV6Ops;
254 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000255 bool hasV6MOps() const {
256 return STI.getFeatureBits() & ARM::HasV6MOps;
257 }
James Molloy21efa7d2011-09-28 14:21:38 +0000258 bool hasV7Ops() const {
259 return STI.getFeatureBits() & ARM::HasV7Ops;
260 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000261 bool hasV8Ops() const {
262 return STI.getFeatureBits() & ARM::HasV8Ops;
263 }
Tim Northovera2292d02013-06-10 23:20:58 +0000264 bool hasARM() const {
265 return !(STI.getFeatureBits() & ARM::FeatureNoARM);
266 }
267
Evan Cheng284b4672011-07-08 22:36:29 +0000268 void SwitchMode() {
Evan Cheng91111d22011-07-09 05:47:46 +0000269 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
270 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000271 }
James Molloy21efa7d2011-09-28 14:21:38 +0000272 bool isMClass() const {
273 return STI.getFeatureBits() & ARM::FeatureMClass;
274 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000275
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000276 /// @name Auto-generated Match Functions
277 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000278
Chris Lattner3e4582a2010-09-06 19:11:01 +0000279#define GET_ASSEMBLER_HEADER
280#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000281
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000282 /// }
283
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000284 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000285 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000286 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000287 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbach861e49c2011-02-12 01:34:40 +0000288 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach48399582011-10-12 17:34:41 +0000289 OperandMatchResultTy parseCoprocOptionOperand(
290 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000291 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000292 SmallVectorImpl<MCParsedAsmOperand*>&);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000293 OperandMatchResultTy parseInstSyncBarrierOptOperand(
294 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000295 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000296 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach2d6ef442011-07-25 20:14:50 +0000297 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopescdd20af2011-02-18 19:49:06 +0000298 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach27c1e252011-07-21 17:23:04 +0000299 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
300 StringRef Op, int Low, int High);
301 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
302 return parsePKHImm(O, "lsl", 0, 31);
303 }
304 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
305 return parsePKHImm(O, "asr", 1, 32);
306 }
Jim Grosbach0a547702011-07-22 17:44:50 +0000307 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000308 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach833b9d32011-07-27 20:15:40 +0000309 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach864b6092011-07-28 21:34:26 +0000310 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachd3595712011-08-03 23:50:40 +0000311 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach1d9d5e92011-08-10 21:56:18 +0000312 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbache7fbce72011-10-03 23:38:36 +0000313 OperandMatchResultTy parseFPImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000314 OperandMatchResultTy parseVectorList(SmallVectorImpl<MCParsedAsmOperand*>&);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000315 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
316 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000317
318 // Asm Match Converter Methods
Chad Rosier451ef132012-08-31 22:12:31 +0000319 void cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +0000320 const SmallVectorImpl<MCParsedAsmOperand*> &);
Mihai Popaad18d3c2013-08-09 10:38:32 +0000321 void cvtThumbBranches(MCInst &Inst,
322 const SmallVectorImpl<MCParsedAsmOperand*> &);
323
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000324 bool validateInstruction(MCInst &Inst,
325 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachafad0532011-11-10 23:42:14 +0000326 bool processInstruction(MCInst &Inst,
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000327 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach7283da92011-08-16 21:12:37 +0000328 bool shouldOmitCCOutOperand(StringRef Mnemonic,
329 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Joey Goulye8602552013-07-19 16:34:16 +0000330 bool shouldOmitPredicateOperand(StringRef Mnemonic,
331 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000332public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000333 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000334 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000335 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000336 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000337 Match_RequiresThumb2,
338#define GET_OPERAND_DIAGNOSTIC_TYPES
339#include "ARMGenAsmMatcher.inc"
340
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000341 };
342
Joey Gouly0e76fa72013-09-12 10:28:05 +0000343 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser,
344 const MCInstrInfo &MII)
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000345 : MCTargetAsmParser(), STI(_STI), Parser(_Parser), MII(MII), UC(_Parser) {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000346 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000347
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000348 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000349 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000350
Evan Cheng4d1ca962011-07-08 01:53:10 +0000351 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000352 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000353
354 // Not in an ITBlock to start with.
355 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000356
357 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000358 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000359
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000360 // Implementation of the MCTargetAsmParser interface:
361 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
Chad Rosierf0e87202012-10-25 20:41:34 +0000362 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
363 SMLoc NameLoc,
Jim Grosbachedaa35a2011-07-26 18:25:39 +0000364 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000365 bool ParseDirective(AsmToken DirectiveID);
366
Jim Grosbach231e7aa2013-02-06 06:00:11 +0000367 unsigned validateTargetOperandClass(MCParsedAsmOperand *Op, unsigned Kind);
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000368 unsigned checkTargetMatchPredicate(MCInst &Inst);
369
Chad Rosier49963552012-10-13 00:26:04 +0000370 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000371 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +0000372 MCStreamer &Out, unsigned &ErrorInfo,
373 bool MatchingInlineAsm);
Tim Northover1744d0a2013-10-25 12:49:50 +0000374 void onLabelParsed(MCSymbol *Symbol);
Kevin Enderbyccab3172009-09-15 00:27:25 +0000375};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000376} // end anonymous namespace
377
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000378namespace {
379
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000380/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000381/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000382class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000383 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000384 k_CondCode,
385 k_CCOut,
386 k_ITCondMask,
387 k_CoprocNum,
388 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000389 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000390 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000391 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000392 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000393 k_Memory,
394 k_PostIndexRegister,
395 k_MSRMask,
396 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000397 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000398 k_Register,
399 k_RegisterList,
400 k_DPRRegisterList,
401 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000402 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000403 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000404 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000405 k_ShiftedRegister,
406 k_ShiftedImmediate,
407 k_ShifterImmediate,
408 k_RotateImmediate,
409 k_BitfieldDescriptor,
410 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000411 } Kind;
412
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000413 SMLoc StartLoc, EndLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000414 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000415
Eric Christopher8996c5d2013-03-15 00:42:55 +0000416 struct CCOp {
417 ARMCC::CondCodes Val;
418 };
419
420 struct CopOp {
421 unsigned Val;
422 };
423
424 struct CoprocOptionOp {
425 unsigned Val;
426 };
427
428 struct ITMaskOp {
429 unsigned Mask:4;
430 };
431
432 struct MBOptOp {
433 ARM_MB::MemBOpt Val;
434 };
435
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000436 struct ISBOptOp {
437 ARM_ISB::InstSyncBOpt Val;
438 };
439
Eric Christopher8996c5d2013-03-15 00:42:55 +0000440 struct IFlagsOp {
441 ARM_PROC::IFlags Val;
442 };
443
444 struct MMaskOp {
445 unsigned Val;
446 };
447
448 struct TokOp {
449 const char *Data;
450 unsigned Length;
451 };
452
453 struct RegOp {
454 unsigned RegNum;
455 };
456
457 // A vector register list is a sequential list of 1 to 4 registers.
458 struct VectorListOp {
459 unsigned RegNum;
460 unsigned Count;
461 unsigned LaneIndex;
462 bool isDoubleSpaced;
463 };
464
465 struct VectorIndexOp {
466 unsigned Val;
467 };
468
469 struct ImmOp {
470 const MCExpr *Val;
471 };
472
473 /// Combined record for all forms of ARM address expressions.
474 struct MemoryOp {
475 unsigned BaseRegNum;
476 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
477 // was specified.
478 const MCConstantExpr *OffsetImm; // Offset immediate value
479 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
480 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
481 unsigned ShiftImm; // shift for OffsetReg.
482 unsigned Alignment; // 0 = no alignment specified
483 // n = alignment in bytes (2, 4, 8, 16, or 32)
484 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
485 };
486
487 struct PostIdxRegOp {
488 unsigned RegNum;
489 bool isAdd;
490 ARM_AM::ShiftOpc ShiftTy;
491 unsigned ShiftImm;
492 };
493
494 struct ShifterImmOp {
495 bool isASR;
496 unsigned Imm;
497 };
498
499 struct RegShiftedRegOp {
500 ARM_AM::ShiftOpc ShiftTy;
501 unsigned SrcReg;
502 unsigned ShiftReg;
503 unsigned ShiftImm;
504 };
505
506 struct RegShiftedImmOp {
507 ARM_AM::ShiftOpc ShiftTy;
508 unsigned SrcReg;
509 unsigned ShiftImm;
510 };
511
512 struct RotImmOp {
513 unsigned Imm;
514 };
515
516 struct BitfieldOp {
517 unsigned LSB;
518 unsigned Width;
519 };
520
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000521 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000522 struct CCOp CC;
523 struct CopOp Cop;
524 struct CoprocOptionOp CoprocOption;
525 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000526 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000527 struct ITMaskOp ITMask;
528 struct IFlagsOp IFlags;
529 struct MMaskOp MMask;
530 struct TokOp Tok;
531 struct RegOp Reg;
532 struct VectorListOp VectorList;
533 struct VectorIndexOp VectorIndex;
534 struct ImmOp Imm;
535 struct MemoryOp Memory;
536 struct PostIdxRegOp PostIdxReg;
537 struct ShifterImmOp ShifterImm;
538 struct RegShiftedRegOp RegShiftedReg;
539 struct RegShiftedImmOp RegShiftedImm;
540 struct RotImmOp RotImm;
541 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000542 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000543
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000544 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
545public:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000546 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
547 Kind = o.Kind;
548 StartLoc = o.StartLoc;
549 EndLoc = o.EndLoc;
550 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000551 case k_CondCode:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000552 CC = o.CC;
553 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000554 case k_ITCondMask:
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000555 ITMask = o.ITMask;
556 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000557 case k_Token:
Daniel Dunbard8042b72010-08-11 06:36:53 +0000558 Tok = o.Tok;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000559 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000560 case k_CCOut:
561 case k_Register:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000562 Reg = o.Reg;
563 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000564 case k_RegisterList:
565 case k_DPRRegisterList:
566 case k_SPRRegisterList:
Bill Wendling0ab0f672010-11-18 21:50:54 +0000567 Registers = o.Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000568 break;
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000569 case k_VectorList:
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000570 case k_VectorListAllLanes:
Jim Grosbach04945c42011-12-02 00:35:16 +0000571 case k_VectorListIndexed:
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000572 VectorList = o.VectorList;
573 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000574 case k_CoprocNum:
575 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000576 Cop = o.Cop;
577 break;
Jim Grosbach48399582011-10-12 17:34:41 +0000578 case k_CoprocOption:
579 CoprocOption = o.CoprocOption;
580 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000581 case k_Immediate:
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000582 Imm = o.Imm;
583 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000584 case k_MemBarrierOpt:
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000585 MBOpt = o.MBOpt;
586 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000587 case k_InstSyncBarrierOpt:
588 ISBOpt = o.ISBOpt;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000589 case k_Memory:
Jim Grosbach871dff72011-10-11 15:59:20 +0000590 Memory = o.Memory;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000591 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000592 case k_PostIndexRegister:
Jim Grosbachd3595712011-08-03 23:50:40 +0000593 PostIdxReg = o.PostIdxReg;
594 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000595 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000596 MMask = o.MMask;
597 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000598 case k_ProcIFlags:
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000599 IFlags = o.IFlags;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000600 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000601 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000602 ShifterImm = o.ShifterImm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000603 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000604 case k_ShiftedRegister:
Jim Grosbachac798e12011-07-25 20:49:51 +0000605 RegShiftedReg = o.RegShiftedReg;
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000606 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000607 case k_ShiftedImmediate:
Jim Grosbachac798e12011-07-25 20:49:51 +0000608 RegShiftedImm = o.RegShiftedImm;
Owen Andersonb595ed02011-07-21 18:54:16 +0000609 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000610 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +0000611 RotImm = o.RotImm;
612 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000613 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +0000614 Bitfield = o.Bitfield;
615 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000616 case k_VectorIndex:
617 VectorIndex = o.VectorIndex;
618 break;
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000619 }
620 }
Jim Grosbach624bcc72010-10-29 14:46:02 +0000621
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000622 /// getStartLoc - Get the location of the first token of this operand.
623 SMLoc getStartLoc() const { return StartLoc; }
624 /// getEndLoc - Get the location of the last token of this operand.
625 SMLoc getEndLoc() const { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000626 /// getLocRange - Get the range between the first and last token of this
627 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000628 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
629
Daniel Dunbard8042b72010-08-11 06:36:53 +0000630 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000631 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000632 return CC.Val;
633 }
634
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000635 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000636 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000637 return Cop.Val;
638 }
639
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000640 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000641 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000642 return StringRef(Tok.Data, Tok.Length);
643 }
644
645 unsigned getReg() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000646 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000647 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000648 }
649
Bill Wendlingbed94652010-11-09 23:28:44 +0000650 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000651 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
652 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000653 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000654 }
655
Kevin Enderbyf5079942009-10-13 22:19:02 +0000656 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000657 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000658 return Imm.Val;
659 }
660
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000661 unsigned getVectorIndex() const {
662 assert(Kind == k_VectorIndex && "Invalid access!");
663 return VectorIndex.Val;
664 }
665
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000666 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000667 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000668 return MBOpt.Val;
669 }
670
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000671 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
672 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
673 return ISBOpt.Val;
674 }
675
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000676 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000677 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000678 return IFlags.Val;
679 }
680
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000681 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000682 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000683 return MMask.Val;
684 }
685
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000686 bool isCoprocNum() const { return Kind == k_CoprocNum; }
687 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000688 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000689 bool isCondCode() const { return Kind == k_CondCode; }
690 bool isCCOut() const { return Kind == k_CCOut; }
691 bool isITMask() const { return Kind == k_ITCondMask; }
692 bool isITCondCode() const { return Kind == k_CondCode; }
693 bool isImm() const { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000694 // checks whether this operand is an unsigned offset which fits is a field
695 // of specified width and scaled by a specific number of bits
696 template<unsigned width, unsigned scale>
697 bool isUnsignedOffset() const {
698 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000699 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000700 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
701 int64_t Val = CE->getValue();
702 int64_t Align = 1LL << scale;
703 int64_t Max = Align * ((1LL << width) - 1);
704 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
705 }
706 return false;
707 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000708 // checks whether this operand is an signed offset which fits is a field
709 // of specified width and scaled by a specific number of bits
710 template<unsigned width, unsigned scale>
711 bool isSignedOffset() const {
712 if (!isImm()) return false;
713 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
714 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
715 int64_t Val = CE->getValue();
716 int64_t Align = 1LL << scale;
717 int64_t Max = Align * ((1LL << (width-1)) - 1);
718 int64_t Min = -Align * (1LL << (width-1));
719 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
720 }
721 return false;
722 }
723
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000724 // checks whether this operand is a memory operand computed as an offset
725 // applied to PC. the offset may have 8 bits of magnitude and is represented
726 // with two bits of shift. textually it may be either [pc, #imm], #imm or
727 // relocable expression...
728 bool isThumbMemPC() const {
729 int64_t Val = 0;
730 if (isImm()) {
731 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
732 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
733 if (!CE) return false;
734 Val = CE->getValue();
735 }
736 else if (isMem()) {
737 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
738 if(Memory.BaseRegNum != ARM::PC) return false;
739 Val = Memory.OffsetImm->getValue();
740 }
741 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000742 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000743 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000744 bool isFPImm() const {
745 if (!isImm()) return false;
746 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
747 if (!CE) return false;
748 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
749 return Val != -1;
750 }
Jim Grosbachea231912011-12-22 22:19:05 +0000751 bool isFBits16() const {
752 if (!isImm()) return false;
753 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
754 if (!CE) return false;
755 int64_t Value = CE->getValue();
756 return Value >= 0 && Value <= 16;
757 }
758 bool isFBits32() const {
759 if (!isImm()) return false;
760 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
761 if (!CE) return false;
762 int64_t Value = CE->getValue();
763 return Value >= 1 && Value <= 32;
764 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000765 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000766 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000767 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
768 if (!CE) return false;
769 int64_t Value = CE->getValue();
770 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
771 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000772 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000773 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000774 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
775 if (!CE) return false;
776 int64_t Value = CE->getValue();
777 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
778 }
779 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000780 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000781 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
782 if (!CE) return false;
783 int64_t Value = CE->getValue();
784 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
785 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000786 bool isImm0_508s4Neg() const {
787 if (!isImm()) return false;
788 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
789 if (!CE) return false;
790 int64_t Value = -CE->getValue();
791 // explicitly exclude zero. we want that to use the normal 0_508 version.
792 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
793 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000794 bool isImm0_239() const {
795 if (!isImm()) return false;
796 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
797 if (!CE) return false;
798 int64_t Value = CE->getValue();
799 return Value >= 0 && Value < 240;
800 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000801 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000802 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000803 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
804 if (!CE) return false;
805 int64_t Value = CE->getValue();
806 return Value >= 0 && Value < 256;
807 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000808 bool isImm0_4095() const {
809 if (!isImm()) return false;
810 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
811 if (!CE) return false;
812 int64_t Value = CE->getValue();
813 return Value >= 0 && Value < 4096;
814 }
815 bool isImm0_4095Neg() const {
816 if (!isImm()) return false;
817 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
818 if (!CE) return false;
819 int64_t Value = -CE->getValue();
820 return Value > 0 && Value < 4096;
821 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000822 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000823 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000824 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
825 if (!CE) return false;
826 int64_t Value = CE->getValue();
827 return Value >= 0 && Value < 2;
828 }
829 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000830 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000831 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
832 if (!CE) return false;
833 int64_t Value = CE->getValue();
834 return Value >= 0 && Value < 4;
835 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000836 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000837 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000838 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
839 if (!CE) return false;
840 int64_t Value = CE->getValue();
841 return Value >= 0 && Value < 8;
842 }
843 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000844 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
846 if (!CE) return false;
847 int64_t Value = CE->getValue();
848 return Value >= 0 && Value < 16;
849 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000850 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000851 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000852 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
853 if (!CE) return false;
854 int64_t Value = CE->getValue();
855 return Value >= 0 && Value < 32;
856 }
Jim Grosbach00326402011-12-08 01:30:04 +0000857 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000858 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000859 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
860 if (!CE) return false;
861 int64_t Value = CE->getValue();
862 return Value >= 0 && Value < 64;
863 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000864 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000865 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000866 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
867 if (!CE) return false;
868 int64_t Value = CE->getValue();
869 return Value == 8;
870 }
871 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000872 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000873 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
874 if (!CE) return false;
875 int64_t Value = CE->getValue();
876 return Value == 16;
877 }
878 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000879 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000880 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
881 if (!CE) return false;
882 int64_t Value = CE->getValue();
883 return Value == 32;
884 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000885 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000886 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000887 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
888 if (!CE) return false;
889 int64_t Value = CE->getValue();
890 return Value > 0 && Value <= 8;
891 }
892 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000893 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000894 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
895 if (!CE) return false;
896 int64_t Value = CE->getValue();
897 return Value > 0 && Value <= 16;
898 }
899 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000900 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000901 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
902 if (!CE) return false;
903 int64_t Value = CE->getValue();
904 return Value > 0 && Value <= 32;
905 }
906 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000907 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000908 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
909 if (!CE) return false;
910 int64_t Value = CE->getValue();
911 return Value > 0 && Value <= 64;
912 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000913 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000914 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000915 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
916 if (!CE) return false;
917 int64_t Value = CE->getValue();
918 return Value > 0 && Value < 8;
919 }
920 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000921 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000922 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
923 if (!CE) return false;
924 int64_t Value = CE->getValue();
925 return Value > 0 && Value < 16;
926 }
927 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000928 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000929 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
930 if (!CE) return false;
931 int64_t Value = CE->getValue();
932 return Value > 0 && Value < 32;
933 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000934 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000935 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000936 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
937 if (!CE) return false;
938 int64_t Value = CE->getValue();
939 return Value > 0 && Value < 17;
940 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000941 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000942 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000943 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
944 if (!CE) return false;
945 int64_t Value = CE->getValue();
946 return Value > 0 && Value < 33;
947 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000948 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000949 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000950 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
951 if (!CE) return false;
952 int64_t Value = CE->getValue();
953 return Value >= 0 && Value < 33;
954 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000955 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000956 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000957 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
958 if (!CE) return false;
959 int64_t Value = CE->getValue();
960 return Value >= 0 && Value < 65536;
961 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000962 bool isImm256_65535Expr() const {
963 if (!isImm()) return false;
964 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
965 // If it's not a constant expression, it'll generate a fixup and be
966 // handled later.
967 if (!CE) return true;
968 int64_t Value = CE->getValue();
969 return Value >= 256 && Value < 65536;
970 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000971 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000972 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000973 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
974 // If it's not a constant expression, it'll generate a fixup and be
975 // handled later.
976 if (!CE) return true;
977 int64_t Value = CE->getValue();
978 return Value >= 0 && Value < 65536;
979 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000980 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000981 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000982 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
983 if (!CE) return false;
984 int64_t Value = CE->getValue();
985 return Value >= 0 && Value <= 0xffffff;
986 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000987 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000988 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000989 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
990 if (!CE) return false;
991 int64_t Value = CE->getValue();
992 return Value > 0 && Value < 33;
993 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000994 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000995 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000996 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
997 if (!CE) return false;
998 int64_t Value = CE->getValue();
999 return Value >= 0 && Value < 32;
1000 }
1001 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001002 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001003 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1004 if (!CE) return false;
1005 int64_t Value = CE->getValue();
1006 return Value > 0 && Value <= 32;
1007 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001008 bool isAdrLabel() const {
1009 // If we have an immediate that's not a constant, treat it as a label
1010 // reference needing a fixup. If it is a constant, but it can't fit
1011 // into shift immediate encoding, we reject it.
1012 if (isImm() && !isa<MCConstantExpr>(getImm())) return true;
1013 else return (isARMSOImm() || isARMSOImmNeg());
1014 }
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001015 bool isARMSOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001016 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001017 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1018 if (!CE) return false;
1019 int64_t Value = CE->getValue();
1020 return ARM_AM::getSOImmVal(Value) != -1;
1021 }
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001022 bool isARMSOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001023 if (!isImm()) return false;
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001024 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1025 if (!CE) return false;
1026 int64_t Value = CE->getValue();
1027 return ARM_AM::getSOImmVal(~Value) != -1;
1028 }
Jim Grosbach30506252011-12-08 00:31:07 +00001029 bool isARMSOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001030 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001031 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1032 if (!CE) return false;
1033 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001034 // Only use this when not representable as a plain so_imm.
1035 return ARM_AM::getSOImmVal(Value) == -1 &&
1036 ARM_AM::getSOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001037 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001038 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001039 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001040 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1041 if (!CE) return false;
1042 int64_t Value = CE->getValue();
1043 return ARM_AM::getT2SOImmVal(Value) != -1;
1044 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001045 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001046 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001047 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1048 if (!CE) return false;
1049 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001050 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1051 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001052 }
Jim Grosbach30506252011-12-08 00:31:07 +00001053 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001054 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001055 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1056 if (!CE) return false;
1057 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001058 // Only use this when not representable as a plain so_imm.
1059 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1060 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001061 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001062 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001063 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001064 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1065 if (!CE) return false;
1066 int64_t Value = CE->getValue();
1067 return Value == 1 || Value == 0;
1068 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001069 bool isReg() const { return Kind == k_Register; }
1070 bool isRegList() const { return Kind == k_RegisterList; }
1071 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1072 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
1073 bool isToken() const { return Kind == k_Token; }
1074 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001075 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Chad Rosier41099832012-09-11 23:02:35 +00001076 bool isMem() const { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001077 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1078 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1079 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1080 bool isRotImm() const { return Kind == k_RotateImmediate; }
1081 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1082 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001083 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001084 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001085 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001086 bool isMemNoOffset(bool alignOK = false) const {
Chad Rosier41099832012-09-11 23:02:35 +00001087 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001088 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001089 // No offset of any kind.
Jim Grosbacha95ec992011-10-11 17:29:55 +00001090 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == 0 &&
1091 (alignOK || Memory.Alignment == 0);
1092 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001093 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001094 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001095 return false;
1096 // Base register must be PC.
1097 if (Memory.BaseRegNum != ARM::PC)
1098 return false;
1099 // Immediate offset in range [-4095, 4095].
1100 if (!Memory.OffsetImm) return true;
1101 int64_t Val = Memory.OffsetImm->getValue();
1102 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1103 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001104 bool isAlignedMemory() const {
1105 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001106 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001107 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001108 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001109 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001110 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001111 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001112 if (!Memory.OffsetImm) return true;
1113 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001114 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001115 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001116 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001117 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001118 // Immediate offset in range [-4095, 4095].
1119 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1120 if (!CE) return false;
1121 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001122 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001123 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001124 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001125 // If we have an immediate that's not a constant, treat it as a label
1126 // reference needing a fixup. If it is a constant, it's something else
1127 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001128 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001129 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001130 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001131 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001132 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001133 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001134 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001135 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001136 if (!Memory.OffsetImm) return true;
1137 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001138 // The #-0 offset is encoded as INT32_MIN, and we have to check
1139 // for this too.
1140 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001141 }
1142 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001143 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001144 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001145 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001146 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1147 // Immediate offset in range [-255, 255].
1148 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1149 if (!CE) return false;
1150 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001151 // Special case, #-0 is INT32_MIN.
1152 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001153 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001154 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001155 // If we have an immediate that's not a constant, treat it as a label
1156 // reference needing a fixup. If it is a constant, it's something else
1157 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001158 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001159 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001160 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001161 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001162 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001163 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001164 if (!Memory.OffsetImm) return true;
1165 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001166 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001167 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001168 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001169 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001170 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001171 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001172 return false;
1173 return true;
1174 }
1175 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001176 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001177 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1178 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001179 return false;
1180 return true;
1181 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001182 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001183 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001184 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001185 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001186 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001187 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001188 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001189 Memory.Alignment != 0)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001190 return false;
1191 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001192 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001193 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001194 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001195 return false;
1196 return true;
1197 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001198 bool isMemThumbRR() const {
1199 // Thumb reg+reg addressing is simple. Just two registers, a base and
1200 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001201 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001202 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001203 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001204 return isARMLowRegister(Memory.BaseRegNum) &&
1205 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001206 }
1207 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001208 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001209 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001210 return false;
1211 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001212 if (!Memory.OffsetImm) return true;
1213 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001214 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1215 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001216 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001217 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001218 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001219 return false;
1220 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001221 if (!Memory.OffsetImm) return true;
1222 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001223 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1224 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001225 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001226 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001227 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001228 return false;
1229 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001230 if (!Memory.OffsetImm) return true;
1231 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001232 return Val >= 0 && Val <= 31;
1233 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001234 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001235 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001236 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001237 return false;
1238 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001239 if (!Memory.OffsetImm) return true;
1240 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001241 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001242 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001243 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001244 // If we have an immediate that's not a constant, treat it as a label
1245 // reference needing a fixup. If it is a constant, it's something else
1246 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001247 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001248 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001249 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001250 return false;
1251 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001252 if (!Memory.OffsetImm) return true;
1253 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001254 // Special case, #-0 is INT32_MIN.
1255 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001256 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001257 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001258 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001259 return false;
1260 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001261 if (!Memory.OffsetImm) return true;
1262 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001263 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1264 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001265 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001266 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001267 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001268 // Base reg of PC isn't allowed for these encodings.
1269 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001270 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001271 if (!Memory.OffsetImm) return true;
1272 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001273 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001274 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001275 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001276 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001277 return false;
1278 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001279 if (!Memory.OffsetImm) return true;
1280 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001281 return Val >= 0 && Val < 256;
1282 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001283 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001284 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001285 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001286 // Base reg of PC isn't allowed for these encodings.
1287 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001288 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001289 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001290 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001291 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001292 }
1293 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001294 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001295 return false;
1296 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001297 if (!Memory.OffsetImm) return true;
1298 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001299 return (Val >= 0 && Val < 4096);
1300 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001301 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001302 // If we have an immediate that's not a constant, treat it as a label
1303 // reference needing a fixup. If it is a constant, it's something else
1304 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001305 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001306 return true;
1307
Chad Rosier41099832012-09-11 23:02:35 +00001308 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001309 return false;
1310 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001311 if (!Memory.OffsetImm) return true;
1312 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001313 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001314 }
1315 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001316 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001317 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1318 if (!CE) return false;
1319 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001320 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001321 }
Jim Grosbach93981412011-10-11 21:55:36 +00001322 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001323 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001324 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1325 if (!CE) return false;
1326 int64_t Val = CE->getValue();
1327 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1328 (Val == INT32_MIN);
1329 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001330
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001331 bool isMSRMask() const { return Kind == k_MSRMask; }
1332 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001333
Jim Grosbach741cd732011-10-17 22:26:03 +00001334 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001335 bool isSingleSpacedVectorList() const {
1336 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1337 }
1338 bool isDoubleSpacedVectorList() const {
1339 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1340 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001341 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001342 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001343 return VectorList.Count == 1;
1344 }
1345
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001346 bool isVecListDPair() const {
1347 if (!isSingleSpacedVectorList()) return false;
1348 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1349 .contains(VectorList.RegNum));
1350 }
1351
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001352 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001353 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001354 return VectorList.Count == 3;
1355 }
1356
Jim Grosbach846bcff2011-10-21 20:35:01 +00001357 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001358 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001359 return VectorList.Count == 4;
1360 }
1361
Jim Grosbache5307f92012-03-05 21:43:40 +00001362 bool isVecListDPairSpaced() const {
Kevin Enderby816ca272012-03-20 17:41:51 +00001363 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001364 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1365 .contains(VectorList.RegNum));
1366 }
1367
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001368 bool isVecListThreeQ() const {
1369 if (!isDoubleSpacedVectorList()) return false;
1370 return VectorList.Count == 3;
1371 }
1372
Jim Grosbach1e946a42012-01-24 00:43:12 +00001373 bool isVecListFourQ() const {
1374 if (!isDoubleSpacedVectorList()) return false;
1375 return VectorList.Count == 4;
1376 }
1377
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001378 bool isSingleSpacedVectorAllLanes() const {
1379 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1380 }
1381 bool isDoubleSpacedVectorAllLanes() const {
1382 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1383 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001384 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001385 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001386 return VectorList.Count == 1;
1387 }
1388
Jim Grosbach13a292c2012-03-06 22:01:44 +00001389 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001390 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001391 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1392 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001393 }
1394
Jim Grosbached428bc2012-03-06 23:10:38 +00001395 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001396 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001397 return VectorList.Count == 2;
1398 }
1399
Jim Grosbachb78403c2012-01-24 23:47:04 +00001400 bool isVecListThreeDAllLanes() const {
1401 if (!isSingleSpacedVectorAllLanes()) return false;
1402 return VectorList.Count == 3;
1403 }
1404
1405 bool isVecListThreeQAllLanes() const {
1406 if (!isDoubleSpacedVectorAllLanes()) return false;
1407 return VectorList.Count == 3;
1408 }
1409
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001410 bool isVecListFourDAllLanes() const {
1411 if (!isSingleSpacedVectorAllLanes()) return false;
1412 return VectorList.Count == 4;
1413 }
1414
1415 bool isVecListFourQAllLanes() const {
1416 if (!isDoubleSpacedVectorAllLanes()) return false;
1417 return VectorList.Count == 4;
1418 }
1419
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001420 bool isSingleSpacedVectorIndexed() const {
1421 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1422 }
1423 bool isDoubleSpacedVectorIndexed() const {
1424 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1425 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001426 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001427 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001428 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1429 }
1430
Jim Grosbachda511042011-12-14 23:35:06 +00001431 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001432 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001433 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1434 }
1435
1436 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001437 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001438 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1439 }
1440
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001441 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001442 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001443 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1444 }
1445
Jim Grosbachda511042011-12-14 23:35:06 +00001446 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001447 if (!isSingleSpacedVectorIndexed()) return false;
1448 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1449 }
1450
1451 bool isVecListTwoQWordIndexed() const {
1452 if (!isDoubleSpacedVectorIndexed()) return false;
1453 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1454 }
1455
1456 bool isVecListTwoQHWordIndexed() const {
1457 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001458 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1459 }
1460
1461 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001462 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001463 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1464 }
1465
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001466 bool isVecListThreeDByteIndexed() const {
1467 if (!isSingleSpacedVectorIndexed()) return false;
1468 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1469 }
1470
1471 bool isVecListThreeDHWordIndexed() const {
1472 if (!isSingleSpacedVectorIndexed()) return false;
1473 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1474 }
1475
1476 bool isVecListThreeQWordIndexed() const {
1477 if (!isDoubleSpacedVectorIndexed()) return false;
1478 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1479 }
1480
1481 bool isVecListThreeQHWordIndexed() const {
1482 if (!isDoubleSpacedVectorIndexed()) return false;
1483 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1484 }
1485
1486 bool isVecListThreeDWordIndexed() const {
1487 if (!isSingleSpacedVectorIndexed()) return false;
1488 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1489 }
1490
Jim Grosbach14952a02012-01-24 18:37:25 +00001491 bool isVecListFourDByteIndexed() const {
1492 if (!isSingleSpacedVectorIndexed()) return false;
1493 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1494 }
1495
1496 bool isVecListFourDHWordIndexed() const {
1497 if (!isSingleSpacedVectorIndexed()) return false;
1498 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1499 }
1500
1501 bool isVecListFourQWordIndexed() const {
1502 if (!isDoubleSpacedVectorIndexed()) return false;
1503 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1504 }
1505
1506 bool isVecListFourQHWordIndexed() const {
1507 if (!isDoubleSpacedVectorIndexed()) return false;
1508 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1509 }
1510
1511 bool isVecListFourDWordIndexed() const {
1512 if (!isSingleSpacedVectorIndexed()) return false;
1513 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1514 }
1515
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001516 bool isVectorIndex8() const {
1517 if (Kind != k_VectorIndex) return false;
1518 return VectorIndex.Val < 8;
1519 }
1520 bool isVectorIndex16() const {
1521 if (Kind != k_VectorIndex) return false;
1522 return VectorIndex.Val < 4;
1523 }
1524 bool isVectorIndex32() const {
1525 if (Kind != k_VectorIndex) return false;
1526 return VectorIndex.Val < 2;
1527 }
1528
Jim Grosbach741cd732011-10-17 22:26:03 +00001529 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001530 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1532 // Must be a constant.
1533 if (!CE) return false;
1534 int64_t Value = CE->getValue();
1535 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1536 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001537 return Value >= 0 && Value < 256;
1538 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001539
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001540 bool isNEONi16splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001541 if (!isImm()) return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001542 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1543 // Must be a constant.
1544 if (!CE) return false;
1545 int64_t Value = CE->getValue();
1546 // i16 value in the range [0,255] or [0x0100, 0xff00]
1547 return (Value >= 0 && Value < 256) || (Value >= 0x0100 && Value <= 0xff00);
1548 }
1549
Jim Grosbach8211c052011-10-18 00:22:00 +00001550 bool isNEONi32splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001551 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001552 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1553 // Must be a constant.
1554 if (!CE) return false;
1555 int64_t Value = CE->getValue();
1556 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X.
1557 return (Value >= 0 && Value < 256) ||
1558 (Value >= 0x0100 && Value <= 0xff00) ||
1559 (Value >= 0x010000 && Value <= 0xff0000) ||
1560 (Value >= 0x01000000 && Value <= 0xff000000);
1561 }
1562
1563 bool isNEONi32vmov() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001564 if (!isImm()) return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1566 // Must be a constant.
1567 if (!CE) return false;
1568 int64_t Value = CE->getValue();
1569 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1570 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1571 return (Value >= 0 && Value < 256) ||
1572 (Value >= 0x0100 && Value <= 0xff00) ||
1573 (Value >= 0x010000 && Value <= 0xff0000) ||
1574 (Value >= 0x01000000 && Value <= 0xff000000) ||
1575 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1576 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1577 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001578 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001579 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001580 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1581 // Must be a constant.
1582 if (!CE) return false;
1583 int64_t Value = ~CE->getValue();
1584 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1585 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
1586 return (Value >= 0 && Value < 256) ||
1587 (Value >= 0x0100 && Value <= 0xff00) ||
1588 (Value >= 0x010000 && Value <= 0xff0000) ||
1589 (Value >= 0x01000000 && Value <= 0xff000000) ||
1590 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1591 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1592 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001593
Jim Grosbache4454e02011-10-18 16:18:11 +00001594 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001595 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001596 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1597 // Must be a constant.
1598 if (!CE) return false;
1599 uint64_t Value = CE->getValue();
1600 // i64 value with each byte being either 0 or 0xff.
1601 for (unsigned i = 0; i < 8; ++i)
1602 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1603 return true;
1604 }
1605
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001606 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001607 // Add as immediates when possible. Null MCExpr = 0.
1608 if (Expr == 0)
1609 Inst.addOperand(MCOperand::CreateImm(0));
1610 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001611 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1612 else
1613 Inst.addOperand(MCOperand::CreateExpr(Expr));
1614 }
1615
Daniel Dunbard8042b72010-08-11 06:36:53 +00001616 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001617 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbard8042b72010-08-11 06:36:53 +00001618 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001619 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
1620 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001621 }
1622
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001623 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1624 assert(N == 1 && "Invalid number of operands!");
1625 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1626 }
1627
Jim Grosbach48399582011-10-12 17:34:41 +00001628 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1629 assert(N == 1 && "Invalid number of operands!");
1630 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
1631 }
1632
1633 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1634 assert(N == 1 && "Invalid number of operands!");
1635 Inst.addOperand(MCOperand::CreateImm(CoprocOption.Val));
1636 }
1637
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001638 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1639 assert(N == 1 && "Invalid number of operands!");
1640 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
1641 }
1642
1643 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1644 assert(N == 1 && "Invalid number of operands!");
1645 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
1646 }
1647
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001648 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1649 assert(N == 1 && "Invalid number of operands!");
1650 Inst.addOperand(MCOperand::CreateReg(getReg()));
1651 }
1652
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001653 void addRegOperands(MCInst &Inst, unsigned N) const {
1654 assert(N == 1 && "Invalid number of operands!");
1655 Inst.addOperand(MCOperand::CreateReg(getReg()));
1656 }
1657
Jim Grosbachac798e12011-07-25 20:49:51 +00001658 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001659 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001660 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001661 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001662 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
1663 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001664 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001665 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001666 }
1667
Jim Grosbachac798e12011-07-25 20:49:51 +00001668 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001669 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001670 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001671 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbachac798e12011-07-25 20:49:51 +00001672 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001673 // Shift of #32 is encoded as 0 where permitted
1674 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Owen Andersonb595ed02011-07-21 18:54:16 +00001675 Inst.addOperand(MCOperand::CreateImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001676 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001677 }
1678
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001679 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001680 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001681 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
1682 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001683 }
1684
Bill Wendling8d2aa032010-11-08 23:49:57 +00001685 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001686 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001687 const SmallVectorImpl<unsigned> &RegList = getRegList();
1688 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001689 I = RegList.begin(), E = RegList.end(); I != E; ++I)
1690 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001691 }
1692
Bill Wendling9898ac92010-11-17 04:32:08 +00001693 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1694 addRegListOperands(Inst, N);
1695 }
1696
1697 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1698 addRegListOperands(Inst, N);
1699 }
1700
Jim Grosbach833b9d32011-07-27 20:15:40 +00001701 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1702 assert(N == 1 && "Invalid number of operands!");
1703 // Encoded as val>>3. The printer handles display as 8, 16, 24.
1704 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
1705 }
1706
Jim Grosbach864b6092011-07-28 21:34:26 +00001707 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1708 assert(N == 1 && "Invalid number of operands!");
1709 // Munge the lsb/width into a bitfield mask.
1710 unsigned lsb = Bitfield.LSB;
1711 unsigned width = Bitfield.Width;
1712 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1713 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1714 (32 - (lsb + width)));
1715 Inst.addOperand(MCOperand::CreateImm(Mask));
1716 }
1717
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001718 void addImmOperands(MCInst &Inst, unsigned N) const {
1719 assert(N == 1 && "Invalid number of operands!");
1720 addExpr(Inst, getImm());
1721 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001722
Jim Grosbachea231912011-12-22 22:19:05 +00001723 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1724 assert(N == 1 && "Invalid number of operands!");
1725 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1726 Inst.addOperand(MCOperand::CreateImm(16 - CE->getValue()));
1727 }
1728
1729 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1730 assert(N == 1 && "Invalid number of operands!");
1731 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1732 Inst.addOperand(MCOperand::CreateImm(32 - CE->getValue()));
1733 }
1734
Jim Grosbache7fbce72011-10-03 23:38:36 +00001735 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1736 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001737 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1738 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
1739 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001740 }
1741
Jim Grosbach7db8d692011-09-08 22:07:06 +00001742 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1743 assert(N == 1 && "Invalid number of operands!");
1744 // FIXME: We really want to scale the value here, but the LDRD/STRD
1745 // instruction don't encode operands that way yet.
1746 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1747 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1748 }
1749
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001750 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1751 assert(N == 1 && "Invalid number of operands!");
1752 // The immediate is scaled by four in the encoding and is stored
1753 // in the MCInst as such. Lop off the low two bits here.
1754 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1755 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1756 }
1757
Jim Grosbach930f2f62012-04-05 20:57:13 +00001758 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1759 assert(N == 1 && "Invalid number of operands!");
1760 // The immediate is scaled by four in the encoding and is stored
1761 // in the MCInst as such. Lop off the low two bits here.
1762 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1763 Inst.addOperand(MCOperand::CreateImm(-(CE->getValue() / 4)));
1764 }
1765
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001766 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1767 assert(N == 1 && "Invalid number of operands!");
1768 // The immediate is scaled by four in the encoding and is stored
1769 // in the MCInst as such. Lop off the low two bits here.
1770 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1771 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
1772 }
1773
Jim Grosbach475c6db2011-07-25 23:09:14 +00001774 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1775 assert(N == 1 && "Invalid number of operands!");
1776 // The constant encodes as the immediate-1, and we store in the instruction
1777 // the bits as encoded, so subtract off one here.
1778 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1779 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1780 }
1781
Jim Grosbach801e0a32011-07-22 23:16:18 +00001782 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1783 assert(N == 1 && "Invalid number of operands!");
1784 // The constant encodes as the immediate-1, and we store in the instruction
1785 // the bits as encoded, so subtract off one here.
1786 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1787 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1788 }
1789
Jim Grosbach46dd4132011-08-17 21:51:27 +00001790 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1791 assert(N == 1 && "Invalid number of operands!");
1792 // The constant encodes as the immediate, except for 32, which encodes as
1793 // zero.
1794 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1795 unsigned Imm = CE->getValue();
1796 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1797 }
1798
Jim Grosbach27c1e252011-07-21 17:23:04 +00001799 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1800 assert(N == 1 && "Invalid number of operands!");
1801 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1802 // the instruction as well.
1803 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1804 int Val = CE->getValue();
1805 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1806 }
1807
Jim Grosbachb009a872011-10-28 22:36:30 +00001808 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1809 assert(N == 1 && "Invalid number of operands!");
1810 // The operand is actually a t2_so_imm, but we have its bitwise
1811 // negation in the assembly source, so twiddle it here.
1812 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1813 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1814 }
1815
Jim Grosbach30506252011-12-08 00:31:07 +00001816 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1817 assert(N == 1 && "Invalid number of operands!");
1818 // The operand is actually a t2_so_imm, but we have its
1819 // negation in the assembly source, so twiddle it here.
1820 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1821 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1822 }
1823
Jim Grosbach930f2f62012-04-05 20:57:13 +00001824 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1825 assert(N == 1 && "Invalid number of operands!");
1826 // The operand is actually an imm0_4095, but we have its
1827 // negation in the assembly source, so twiddle it here.
1828 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1829 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1830 }
1831
Mihai Popad36cbaa2013-07-03 09:21:44 +00001832 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1833 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
1834 Inst.addOperand(MCOperand::CreateImm(CE->getValue() >> 2));
1835 return;
1836 }
1837
1838 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1839 assert(SR && "Unknown value type!");
1840 Inst.addOperand(MCOperand::CreateExpr(SR));
1841 }
1842
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001843 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1844 assert(N == 1 && "Invalid number of operands!");
1845 if (isImm()) {
1846 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1847 if (CE) {
1848 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
1849 return;
1850 }
1851
1852 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1853 assert(SR && "Unknown value type!");
1854 Inst.addOperand(MCOperand::CreateExpr(SR));
1855 return;
1856 }
1857
1858 assert(isMem() && "Unknown value type!");
1859 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
1860 Inst.addOperand(MCOperand::CreateImm(Memory.OffsetImm->getValue()));
1861 }
1862
Jim Grosbach3d785ed2011-10-28 22:50:54 +00001863 void addARMSOImmNotOperands(MCInst &Inst, unsigned N) const {
1864 assert(N == 1 && "Invalid number of operands!");
1865 // The operand is actually a so_imm, but we have its bitwise
1866 // negation in the assembly source, so twiddle it here.
1867 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1868 Inst.addOperand(MCOperand::CreateImm(~CE->getValue()));
1869 }
1870
Jim Grosbach30506252011-12-08 00:31:07 +00001871 void addARMSOImmNegOperands(MCInst &Inst, unsigned N) const {
1872 assert(N == 1 && "Invalid number of operands!");
1873 // The operand is actually a so_imm, but we have its
1874 // negation in the assembly source, so twiddle it here.
1875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1876 Inst.addOperand(MCOperand::CreateImm(-CE->getValue()));
1877 }
1878
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001879 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1880 assert(N == 1 && "Invalid number of operands!");
1881 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1882 }
1883
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001884 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1885 assert(N == 1 && "Invalid number of operands!");
1886 Inst.addOperand(MCOperand::CreateImm(unsigned(getInstSyncBarrierOpt())));
1887 }
1888
Jim Grosbachd3595712011-08-03 23:50:40 +00001889 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1890 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001891 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001892 }
1893
Jim Grosbach94298a92012-01-18 22:46:46 +00001894 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1895 assert(N == 1 && "Invalid number of operands!");
1896 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbach94298a92012-01-18 22:46:46 +00001897 Inst.addOperand(MCOperand::CreateImm(Imm));
1898 }
1899
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001900 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1901 assert(N == 1 && "Invalid number of operands!");
1902 assert(isImm() && "Not an immediate!");
1903
1904 // If we have an immediate that's not a constant, treat it as a label
1905 // reference needing a fixup.
1906 if (!isa<MCConstantExpr>(getImm())) {
1907 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1908 return;
1909 }
1910
1911 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1912 int Val = CE->getValue();
1913 Inst.addOperand(MCOperand::CreateImm(Val));
1914 }
1915
Jim Grosbacha95ec992011-10-11 17:29:55 +00001916 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
1917 assert(N == 2 && "Invalid number of operands!");
1918 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1919 Inst.addOperand(MCOperand::CreateImm(Memory.Alignment));
1920 }
1921
Jim Grosbachd3595712011-08-03 23:50:40 +00001922 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1923 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00001924 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1925 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00001926 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1927 // Special case for #-0
1928 if (Val == INT32_MIN) Val = 0;
1929 if (Val < 0) Val = -Val;
1930 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1931 } else {
1932 // For register offset, we encode the shift type and negation flag
1933 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001934 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
1935 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001936 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001937 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1938 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00001939 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001940 }
1941
Jim Grosbachcd17c122011-08-04 23:01:30 +00001942 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1943 assert(N == 2 && "Invalid number of operands!");
1944 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1945 assert(CE && "non-constant AM2OffsetImm operand!");
1946 int32_t Val = CE->getValue();
1947 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1948 // Special case for #-0
1949 if (Val == INT32_MIN) Val = 0;
1950 if (Val < 0) Val = -Val;
1951 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1952 Inst.addOperand(MCOperand::CreateReg(0));
1953 Inst.addOperand(MCOperand::CreateImm(Val));
1954 }
1955
Jim Grosbach5b96b802011-08-10 20:29:19 +00001956 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1957 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00001958 // If we have an immediate that's not a constant, treat it as a label
1959 // reference needing a fixup. If it is a constant, it's something else
1960 // and we reject it.
1961 if (isImm()) {
1962 Inst.addOperand(MCOperand::CreateExpr(getImm()));
1963 Inst.addOperand(MCOperand::CreateReg(0));
1964 Inst.addOperand(MCOperand::CreateImm(0));
1965 return;
1966 }
1967
Jim Grosbach871dff72011-10-11 15:59:20 +00001968 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
1969 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001970 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1971 // Special case for #-0
1972 if (Val == INT32_MIN) Val = 0;
1973 if (Val < 0) Val = -Val;
1974 Val = ARM_AM::getAM3Opc(AddSub, Val);
1975 } else {
1976 // For register offset, we encode the shift type and negation flag
1977 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00001978 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00001979 }
Jim Grosbach871dff72011-10-11 15:59:20 +00001980 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
1981 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach5b96b802011-08-10 20:29:19 +00001982 Inst.addOperand(MCOperand::CreateImm(Val));
1983 }
1984
1985 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1986 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001987 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00001988 int32_t Val =
1989 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1990 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1991 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001992 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001993 }
1994
1995 // Constant offset.
1996 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1997 int32_t Val = CE->getValue();
1998 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1999 // Special case for #-0
2000 if (Val == INT32_MIN) Val = 0;
2001 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002002 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002003 Inst.addOperand(MCOperand::CreateReg(0));
2004 Inst.addOperand(MCOperand::CreateImm(Val));
2005 }
2006
Jim Grosbachd3595712011-08-03 23:50:40 +00002007 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2008 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002009 // If we have an immediate that's not a constant, treat it as a label
2010 // reference needing a fixup. If it is a constant, it's something else
2011 // and we reject it.
2012 if (isImm()) {
2013 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2014 Inst.addOperand(MCOperand::CreateImm(0));
2015 return;
2016 }
2017
Jim Grosbachd3595712011-08-03 23:50:40 +00002018 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002019 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002020 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2021 // Special case for #-0
2022 if (Val == INT32_MIN) Val = 0;
2023 if (Val < 0) Val = -Val;
2024 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbach871dff72011-10-11 15:59:20 +00002025 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002026 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002027 }
2028
Jim Grosbach7db8d692011-09-08 22:07:06 +00002029 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2030 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002031 // If we have an immediate that's not a constant, treat it as a label
2032 // reference needing a fixup. If it is a constant, it's something else
2033 // and we reject it.
2034 if (isImm()) {
2035 Inst.addOperand(MCOperand::CreateExpr(getImm()));
2036 Inst.addOperand(MCOperand::CreateImm(0));
2037 return;
2038 }
2039
Jim Grosbach871dff72011-10-11 15:59:20 +00002040 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2041 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002042 Inst.addOperand(MCOperand::CreateImm(Val));
2043 }
2044
Jim Grosbacha05627e2011-09-09 18:37:27 +00002045 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2046 assert(N == 2 && "Invalid number of operands!");
2047 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002048 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
2049 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002050 Inst.addOperand(MCOperand::CreateImm(Val));
2051 }
2052
Jim Grosbachd3595712011-08-03 23:50:40 +00002053 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2054 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002055 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2056 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002057 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002058 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002059
Jim Grosbach2392c532011-09-07 23:39:14 +00002060 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2061 addMemImm8OffsetOperands(Inst, N);
2062 }
2063
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002064 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002065 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002066 }
2067
2068 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2069 assert(N == 2 && "Invalid number of operands!");
2070 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002071 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002072 addExpr(Inst, getImm());
2073 Inst.addOperand(MCOperand::CreateImm(0));
2074 return;
2075 }
2076
2077 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002078 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2079 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002080 Inst.addOperand(MCOperand::CreateImm(Val));
2081 }
2082
Jim Grosbachd3595712011-08-03 23:50:40 +00002083 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2084 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002085 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002086 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002087 addExpr(Inst, getImm());
2088 Inst.addOperand(MCOperand::CreateImm(0));
2089 return;
2090 }
2091
2092 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002093 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2094 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002095 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002096 }
Bill Wendling811c9362010-11-30 07:44:32 +00002097
Jim Grosbach05541f42011-09-19 22:21:13 +00002098 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2099 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002100 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2101 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002102 }
2103
2104 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2105 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002106 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2107 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002108 }
2109
Jim Grosbachd3595712011-08-03 23:50:40 +00002110 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2111 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002112 unsigned Val =
2113 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2114 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbach871dff72011-10-11 15:59:20 +00002115 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2116 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002117 Inst.addOperand(MCOperand::CreateImm(Val));
2118 }
2119
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002120 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2121 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002122 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2123 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
2124 Inst.addOperand(MCOperand::CreateImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002125 }
2126
Jim Grosbachd3595712011-08-03 23:50:40 +00002127 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2128 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002129 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
2130 Inst.addOperand(MCOperand::CreateReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002131 }
2132
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002133 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2134 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002135 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2136 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002137 Inst.addOperand(MCOperand::CreateImm(Val));
2138 }
2139
Jim Grosbach26d35872011-08-19 18:55:51 +00002140 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2141 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002142 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
2143 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach26d35872011-08-19 18:55:51 +00002144 Inst.addOperand(MCOperand::CreateImm(Val));
2145 }
2146
Jim Grosbacha32c7532011-08-19 18:49:59 +00002147 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2148 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002149 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
2150 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002151 Inst.addOperand(MCOperand::CreateImm(Val));
2152 }
2153
Jim Grosbach23983d62011-08-19 18:13:48 +00002154 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2155 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002156 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
2157 Inst.addOperand(MCOperand::CreateReg(Memory.BaseRegNum));
Jim Grosbach23983d62011-08-19 18:13:48 +00002158 Inst.addOperand(MCOperand::CreateImm(Val));
2159 }
2160
Jim Grosbachd3595712011-08-03 23:50:40 +00002161 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2162 assert(N == 1 && "Invalid number of operands!");
2163 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2164 assert(CE && "non-constant post-idx-imm8 operand!");
2165 int Imm = CE->getValue();
2166 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002167 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002168 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
2169 Inst.addOperand(MCOperand::CreateImm(Imm));
2170 }
2171
Jim Grosbach93981412011-10-11 21:55:36 +00002172 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2173 assert(N == 1 && "Invalid number of operands!");
2174 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2175 assert(CE && "non-constant post-idx-imm8s4 operand!");
2176 int Imm = CE->getValue();
2177 bool isAdd = Imm >= 0;
2178 if (Imm == INT32_MIN) Imm = 0;
2179 // Immediate is scaled by 4.
2180 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
2181 Inst.addOperand(MCOperand::CreateImm(Imm));
2182 }
2183
Jim Grosbachd3595712011-08-03 23:50:40 +00002184 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2185 assert(N == 2 && "Invalid number of operands!");
2186 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002187 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
2188 }
2189
2190 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2191 assert(N == 2 && "Invalid number of operands!");
2192 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
2193 // The sign, shift type, and shift amount are encoded in a single operand
2194 // using the AM2 encoding helpers.
2195 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2196 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2197 PostIdxReg.ShiftTy);
2198 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002199 }
2200
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002201 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2202 assert(N == 1 && "Invalid number of operands!");
2203 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
2204 }
2205
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002206 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2207 assert(N == 1 && "Invalid number of operands!");
2208 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
2209 }
2210
Jim Grosbach182b6a02011-11-29 23:51:09 +00002211 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002212 assert(N == 1 && "Invalid number of operands!");
2213 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2214 }
2215
Jim Grosbach04945c42011-12-02 00:35:16 +00002216 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2217 assert(N == 2 && "Invalid number of operands!");
2218 Inst.addOperand(MCOperand::CreateReg(VectorList.RegNum));
2219 Inst.addOperand(MCOperand::CreateImm(VectorList.LaneIndex));
2220 }
2221
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002222 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2223 assert(N == 1 && "Invalid number of operands!");
2224 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2225 }
2226
2227 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2228 assert(N == 1 && "Invalid number of operands!");
2229 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2230 }
2231
2232 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2233 assert(N == 1 && "Invalid number of operands!");
2234 Inst.addOperand(MCOperand::CreateImm(getVectorIndex()));
2235 }
2236
Jim Grosbach741cd732011-10-17 22:26:03 +00002237 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2238 assert(N == 1 && "Invalid number of operands!");
2239 // The immediate encodes the type of constant as well as the value.
2240 // Mask in that this is an i8 splat.
2241 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2242 Inst.addOperand(MCOperand::CreateImm(CE->getValue() | 0xe00));
2243 }
2244
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002245 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2246 assert(N == 1 && "Invalid number of operands!");
2247 // The immediate encodes the type of constant as well as the value.
2248 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2249 unsigned Value = CE->getValue();
2250 if (Value >= 256)
2251 Value = (Value >> 8) | 0xa00;
2252 else
2253 Value |= 0x800;
2254 Inst.addOperand(MCOperand::CreateImm(Value));
2255 }
2256
Jim Grosbach8211c052011-10-18 00:22:00 +00002257 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2258 assert(N == 1 && "Invalid number of operands!");
2259 // The immediate encodes the type of constant as well as the value.
2260 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2261 unsigned Value = CE->getValue();
2262 if (Value >= 256 && Value <= 0xff00)
2263 Value = (Value >> 8) | 0x200;
2264 else if (Value > 0xffff && Value <= 0xff0000)
2265 Value = (Value >> 16) | 0x400;
2266 else if (Value > 0xffffff)
2267 Value = (Value >> 24) | 0x600;
2268 Inst.addOperand(MCOperand::CreateImm(Value));
2269 }
2270
2271 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2272 assert(N == 1 && "Invalid number of operands!");
2273 // The immediate encodes the type of constant as well as the value.
2274 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2275 unsigned Value = CE->getValue();
2276 if (Value >= 256 && Value <= 0xffff)
2277 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2278 else if (Value > 0xffff && Value <= 0xffffff)
2279 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2280 else if (Value > 0xffffff)
2281 Value = (Value >> 24) | 0x600;
2282 Inst.addOperand(MCOperand::CreateImm(Value));
2283 }
2284
Jim Grosbach045b6c72011-12-19 23:51:07 +00002285 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2286 assert(N == 1 && "Invalid number of operands!");
2287 // The immediate encodes the type of constant as well as the value.
2288 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2289 unsigned Value = ~CE->getValue();
2290 if (Value >= 256 && Value <= 0xffff)
2291 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2292 else if (Value > 0xffff && Value <= 0xffffff)
2293 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2294 else if (Value > 0xffffff)
2295 Value = (Value >> 24) | 0x600;
2296 Inst.addOperand(MCOperand::CreateImm(Value));
2297 }
2298
Jim Grosbache4454e02011-10-18 16:18:11 +00002299 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2300 assert(N == 1 && "Invalid number of operands!");
2301 // The immediate encodes the type of constant as well as the value.
2302 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2303 uint64_t Value = CE->getValue();
2304 unsigned Imm = 0;
2305 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2306 Imm |= (Value & 1) << i;
2307 }
2308 Inst.addOperand(MCOperand::CreateImm(Imm | 0x1e00));
2309 }
2310
Jim Grosbach602aa902011-07-13 15:34:57 +00002311 virtual void print(raw_ostream &OS) const;
Daniel Dunbarebace222010-08-11 06:37:04 +00002312
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002313 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002314 ARMOperand *Op = new ARMOperand(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002315 Op->ITMask.Mask = Mask;
2316 Op->StartLoc = S;
2317 Op->EndLoc = S;
2318 return Op;
2319 }
2320
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002321 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002322 ARMOperand *Op = new ARMOperand(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002323 Op->CC.Val = CC;
2324 Op->StartLoc = S;
2325 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002326 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002327 }
2328
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002329 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002330 ARMOperand *Op = new ARMOperand(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002331 Op->Cop.Val = CopVal;
2332 Op->StartLoc = S;
2333 Op->EndLoc = S;
2334 return Op;
2335 }
2336
2337 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002338 ARMOperand *Op = new ARMOperand(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002339 Op->Cop.Val = CopVal;
2340 Op->StartLoc = S;
2341 Op->EndLoc = S;
2342 return Op;
2343 }
2344
Jim Grosbach48399582011-10-12 17:34:41 +00002345 static ARMOperand *CreateCoprocOption(unsigned Val, SMLoc S, SMLoc E) {
2346 ARMOperand *Op = new ARMOperand(k_CoprocOption);
2347 Op->Cop.Val = Val;
2348 Op->StartLoc = S;
2349 Op->EndLoc = E;
2350 return Op;
2351 }
2352
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002353 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002354 ARMOperand *Op = new ARMOperand(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002355 Op->Reg.RegNum = RegNum;
2356 Op->StartLoc = S;
2357 Op->EndLoc = S;
2358 return Op;
2359 }
2360
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002361 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002362 ARMOperand *Op = new ARMOperand(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002363 Op->Tok.Data = Str.data();
2364 Op->Tok.Length = Str.size();
2365 Op->StartLoc = S;
2366 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002367 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002368 }
2369
Bill Wendling2063b842010-11-18 23:43:05 +00002370 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002371 ARMOperand *Op = new ARMOperand(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002372 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002373 Op->StartLoc = S;
2374 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002375 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002376 }
2377
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002378 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
2379 unsigned SrcReg,
2380 unsigned ShiftReg,
2381 unsigned ShiftImm,
2382 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002383 ARMOperand *Op = new ARMOperand(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002384 Op->RegShiftedReg.ShiftTy = ShTy;
2385 Op->RegShiftedReg.SrcReg = SrcReg;
2386 Op->RegShiftedReg.ShiftReg = ShiftReg;
2387 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002388 Op->StartLoc = S;
2389 Op->EndLoc = E;
2390 return Op;
2391 }
2392
Owen Andersonb595ed02011-07-21 18:54:16 +00002393 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
2394 unsigned SrcReg,
2395 unsigned ShiftImm,
2396 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002397 ARMOperand *Op = new ARMOperand(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002398 Op->RegShiftedImm.ShiftTy = ShTy;
2399 Op->RegShiftedImm.SrcReg = SrcReg;
2400 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002401 Op->StartLoc = S;
2402 Op->EndLoc = E;
2403 return Op;
2404 }
2405
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002406 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002407 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002408 ARMOperand *Op = new ARMOperand(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002409 Op->ShifterImm.isASR = isASR;
2410 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002411 Op->StartLoc = S;
2412 Op->EndLoc = E;
2413 return Op;
2414 }
2415
Jim Grosbach833b9d32011-07-27 20:15:40 +00002416 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002417 ARMOperand *Op = new ARMOperand(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002418 Op->RotImm.Imm = Imm;
2419 Op->StartLoc = S;
2420 Op->EndLoc = E;
2421 return Op;
2422 }
2423
Jim Grosbach864b6092011-07-28 21:34:26 +00002424 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
2425 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002426 ARMOperand *Op = new ARMOperand(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002427 Op->Bitfield.LSB = LSB;
2428 Op->Bitfield.Width = Width;
2429 Op->StartLoc = S;
2430 Op->EndLoc = E;
2431 return Op;
2432 }
2433
Bill Wendling2cae3272010-11-09 22:44:22 +00002434 static ARMOperand *
Chad Rosierfa705ee2013-07-01 20:49:23 +00002435 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned> > &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002436 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002437 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002438 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002439
Chad Rosierfa705ee2013-07-01 20:49:23 +00002440 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002441 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002442 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002443 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002444 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002445
Chad Rosierfa705ee2013-07-01 20:49:23 +00002446 // Sort based on the register encoding values.
2447 array_pod_sort(Regs.begin(), Regs.end());
2448
Bill Wendling9898ac92010-11-17 04:32:08 +00002449 ARMOperand *Op = new ARMOperand(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002450 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002451 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002452 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002453 Op->StartLoc = StartLoc;
2454 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002455 return Op;
2456 }
2457
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002458 static ARMOperand *CreateVectorList(unsigned RegNum, unsigned Count,
Jim Grosbach2f50e922011-12-15 21:44:33 +00002459 bool isDoubleSpaced, SMLoc S, SMLoc E) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002460 ARMOperand *Op = new ARMOperand(k_VectorList);
2461 Op->VectorList.RegNum = RegNum;
2462 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002463 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002464 Op->StartLoc = S;
2465 Op->EndLoc = E;
2466 return Op;
2467 }
2468
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002469 static ARMOperand *CreateVectorListAllLanes(unsigned RegNum, unsigned Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002470 bool isDoubleSpaced,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002471 SMLoc S, SMLoc E) {
2472 ARMOperand *Op = new ARMOperand(k_VectorListAllLanes);
2473 Op->VectorList.RegNum = RegNum;
2474 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002475 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002476 Op->StartLoc = S;
2477 Op->EndLoc = E;
2478 return Op;
2479 }
2480
Jim Grosbach04945c42011-12-02 00:35:16 +00002481 static ARMOperand *CreateVectorListIndexed(unsigned RegNum, unsigned Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002482 unsigned Index,
2483 bool isDoubleSpaced,
2484 SMLoc S, SMLoc E) {
Jim Grosbach04945c42011-12-02 00:35:16 +00002485 ARMOperand *Op = new ARMOperand(k_VectorListIndexed);
2486 Op->VectorList.RegNum = RegNum;
2487 Op->VectorList.Count = Count;
2488 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002489 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002490 Op->StartLoc = S;
2491 Op->EndLoc = E;
2492 return Op;
2493 }
2494
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002495 static ARMOperand *CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E,
2496 MCContext &Ctx) {
2497 ARMOperand *Op = new ARMOperand(k_VectorIndex);
2498 Op->VectorIndex.Val = Idx;
2499 Op->StartLoc = S;
2500 Op->EndLoc = E;
2501 return Op;
2502 }
2503
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002504 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002505 ARMOperand *Op = new ARMOperand(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002506 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002507 Op->StartLoc = S;
2508 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002509 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002510 }
2511
Jim Grosbachd3595712011-08-03 23:50:40 +00002512 static ARMOperand *CreateMem(unsigned BaseRegNum,
2513 const MCConstantExpr *OffsetImm,
2514 unsigned OffsetRegNum,
2515 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00002516 unsigned ShiftImm,
Jim Grosbacha95ec992011-10-11 17:29:55 +00002517 unsigned Alignment,
Jim Grosbachd3595712011-08-03 23:50:40 +00002518 bool isNegative,
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002519 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002520 ARMOperand *Op = new ARMOperand(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002521 Op->Memory.BaseRegNum = BaseRegNum;
2522 Op->Memory.OffsetImm = OffsetImm;
2523 Op->Memory.OffsetRegNum = OffsetRegNum;
2524 Op->Memory.ShiftType = ShiftType;
2525 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002526 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002527 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002528 Op->StartLoc = S;
2529 Op->EndLoc = E;
2530 return Op;
2531 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002532
Jim Grosbachc320c852011-08-05 21:28:30 +00002533 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
2534 ARM_AM::ShiftOpc ShiftTy,
2535 unsigned ShiftImm,
Jim Grosbachd3595712011-08-03 23:50:40 +00002536 SMLoc S, SMLoc E) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002537 ARMOperand *Op = new ARMOperand(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002538 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002539 Op->PostIdxReg.isAdd = isAdd;
2540 Op->PostIdxReg.ShiftTy = ShiftTy;
2541 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002542 Op->StartLoc = S;
2543 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002544 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002545 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002546
2547 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002548 ARMOperand *Op = new ARMOperand(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002549 Op->MBOpt.Val = Opt;
2550 Op->StartLoc = S;
2551 Op->EndLoc = S;
2552 return Op;
2553 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002554
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002555 static ARMOperand *CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt,
2556 SMLoc S) {
2557 ARMOperand *Op = new ARMOperand(k_InstSyncBarrierOpt);
2558 Op->ISBOpt.Val = Opt;
2559 Op->StartLoc = S;
2560 Op->EndLoc = S;
2561 return Op;
2562 }
2563
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002564 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002565 ARMOperand *Op = new ARMOperand(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002566 Op->IFlags.Val = IFlags;
2567 Op->StartLoc = S;
2568 Op->EndLoc = S;
2569 return Op;
2570 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002571
2572 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002573 ARMOperand *Op = new ARMOperand(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002574 Op->MMask.Val = MMask;
2575 Op->StartLoc = S;
2576 Op->EndLoc = S;
2577 return Op;
2578 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002579};
2580
2581} // end anonymous namespace.
2582
Jim Grosbach602aa902011-07-13 15:34:57 +00002583void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002584 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002585 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002586 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002587 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002588 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002589 OS << "<ccout " << getReg() << ">";
2590 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002591 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002592 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002593 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2594 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2595 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002596 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2597 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2598 break;
2599 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002600 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002601 OS << "<coprocessor number: " << getCoproc() << ">";
2602 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002603 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002604 OS << "<coprocessor register: " << getCoproc() << ">";
2605 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002606 case k_CoprocOption:
2607 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2608 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002609 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002610 OS << "<mask: " << getMSRMask() << ">";
2611 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002612 case k_Immediate:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002613 getImm()->print(OS);
2614 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002615 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002616 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002617 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002618 case k_InstSyncBarrierOpt:
2619 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2620 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002621 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002622 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002623 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002624 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002625 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002626 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002627 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2628 << PostIdxReg.RegNum;
2629 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2630 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2631 << PostIdxReg.ShiftImm;
2632 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002633 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002634 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002635 OS << "<ARM_PROC::";
2636 unsigned IFlags = getProcIFlags();
2637 for (int i=2; i >= 0; --i)
2638 if (IFlags & (1 << i))
2639 OS << ARM_PROC::IFlagsToString(1 << i);
2640 OS << ">";
2641 break;
2642 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002643 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002644 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002645 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002646 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002647 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2648 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002649 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002650 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002651 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002652 << RegShiftedReg.SrcReg << " "
2653 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2654 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002655 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002656 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002657 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002658 << RegShiftedImm.SrcReg << " "
2659 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2660 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002661 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002662 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002663 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2664 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002665 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002666 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2667 << ", width: " << Bitfield.Width << ">";
2668 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002669 case k_RegisterList:
2670 case k_DPRRegisterList:
2671 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002672 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002673
Bill Wendlingbed94652010-11-09 23:28:44 +00002674 const SmallVectorImpl<unsigned> &RegList = getRegList();
2675 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002676 I = RegList.begin(), E = RegList.end(); I != E; ) {
2677 OS << *I;
2678 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002679 }
2680
2681 OS << ">";
2682 break;
2683 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002684 case k_VectorList:
2685 OS << "<vector_list " << VectorList.Count << " * "
2686 << VectorList.RegNum << ">";
2687 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002688 case k_VectorListAllLanes:
2689 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2690 << VectorList.RegNum << ">";
2691 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002692 case k_VectorListIndexed:
2693 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2694 << VectorList.Count << " * " << VectorList.RegNum << ">";
2695 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002696 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002697 OS << "'" << getToken() << "'";
2698 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002699 case k_VectorIndex:
2700 OS << "<vectorindex " << getVectorIndex() << ">";
2701 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002702 }
2703}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002704
2705/// @name Auto-generated Match Functions
2706/// {
2707
2708static unsigned MatchRegisterName(StringRef Name);
2709
2710/// }
2711
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002712bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2713 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbachab5830e2011-12-14 02:16:11 +00002714 StartLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002715 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002716 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002717
2718 return (RegNo == (unsigned)-1);
2719}
2720
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002721/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002722/// and if it is a register name the token is eaten and the register number is
2723/// returned. Otherwise return -1.
2724///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002725int ARMAsmParser::tryParseRegister() {
Chris Lattner44e5981c2010-10-30 04:09:10 +00002726 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002727 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002728
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002729 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002730 unsigned RegNum = MatchRegisterName(lowerCase);
2731 if (!RegNum) {
2732 RegNum = StringSwitch<unsigned>(lowerCase)
2733 .Case("r13", ARM::SP)
2734 .Case("r14", ARM::LR)
2735 .Case("r15", ARM::PC)
2736 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002737 // Additional register name aliases for 'gas' compatibility.
2738 .Case("a1", ARM::R0)
2739 .Case("a2", ARM::R1)
2740 .Case("a3", ARM::R2)
2741 .Case("a4", ARM::R3)
2742 .Case("v1", ARM::R4)
2743 .Case("v2", ARM::R5)
2744 .Case("v3", ARM::R6)
2745 .Case("v4", ARM::R7)
2746 .Case("v5", ARM::R8)
2747 .Case("v6", ARM::R9)
2748 .Case("v7", ARM::R10)
2749 .Case("v8", ARM::R11)
2750 .Case("sb", ARM::R9)
2751 .Case("sl", ARM::R10)
2752 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002753 .Default(0);
2754 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002755 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002756 // Check for aliases registered via .req. Canonicalize to lower case.
2757 // That's more consistent since register names are case insensitive, and
2758 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2759 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002760 // If no match, return failure.
2761 if (Entry == RegisterReqs.end())
2762 return -1;
2763 Parser.Lex(); // Eat identifier token.
2764 return Entry->getValue();
2765 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002766
Chris Lattner44e5981c2010-10-30 04:09:10 +00002767 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002768
Chris Lattner44e5981c2010-10-30 04:09:10 +00002769 return RegNum;
2770}
Jim Grosbach99710a82010-11-01 16:44:21 +00002771
Jim Grosbachbb24c592011-07-13 18:49:30 +00002772// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
2773// If a recoverable error occurs, return 1. If an irrecoverable error
2774// occurs, return -1. An irrecoverable error is one where tokens have been
2775// consumed in the process of trying to parse the shifter (i.e., when it is
2776// indeed a shifter operand, but malformed).
Jim Grosbach0d6022d2011-07-26 20:41:24 +00002777int ARMAsmParser::tryParseShiftRegister(
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002778 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2779 SMLoc S = Parser.getTok().getLoc();
2780 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00002781 if (Tok.isNot(AsmToken::Identifier))
2782 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002783
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002784 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002785 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00002786 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002787 .Case("lsl", ARM_AM::lsl)
2788 .Case("lsr", ARM_AM::lsr)
2789 .Case("asr", ARM_AM::asr)
2790 .Case("ror", ARM_AM::ror)
2791 .Case("rrx", ARM_AM::rrx)
2792 .Default(ARM_AM::no_shift);
2793
2794 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00002795 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002796
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002797 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002798
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002799 // The source register for the shift has already been added to the
2800 // operand list, so we need to pop it off and combine it into the shifted
2801 // register operand instead.
Benjamin Kramer1757e7a2011-07-14 18:41:22 +00002802 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002803 if (!PrevOp->isReg())
2804 return Error(PrevOp->getStartLoc(), "shift must be of a register");
2805 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002806
2807 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002808 int64_t Imm = 0;
2809 int ShiftReg = 0;
2810 if (ShiftTy == ARM_AM::rrx) {
2811 // RRX Doesn't have an explicit shift amount. The encoder expects
2812 // the shift register to be the same as the source register. Seems odd,
2813 // but OK.
2814 ShiftReg = SrcReg;
2815 } else {
2816 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00002817 if (Parser.getTok().is(AsmToken::Hash) ||
2818 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002819 Parser.Lex(); // Eat hash.
2820 SMLoc ImmLoc = Parser.getTok().getLoc();
2821 const MCExpr *ShiftExpr = 0;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002822 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002823 Error(ImmLoc, "invalid immediate shift value");
2824 return -1;
2825 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002826 // The expression must be evaluatable as an immediate.
2827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00002828 if (!CE) {
2829 Error(ImmLoc, "invalid immediate shift value");
2830 return -1;
2831 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002832 // Range check the immediate.
2833 // lsl, ror: 0 <= imm <= 31
2834 // lsr, asr: 0 <= imm <= 32
2835 Imm = CE->getValue();
2836 if (Imm < 0 ||
2837 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
2838 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00002839 Error(ImmLoc, "immediate shift value out of range");
2840 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002841 }
Jim Grosbach21488b82011-12-22 17:37:00 +00002842 // shift by zero is a nop. Always send it through as lsl.
2843 // ('as' compatibility)
2844 if (Imm == 0)
2845 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002846 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002847 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002848 EndLoc = Parser.getTok().getEndLoc();
2849 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00002850 if (ShiftReg == -1) {
2851 Error (L, "expected immediate or register in shift operand");
2852 return -1;
2853 }
2854 } else {
2855 Error (Parser.getTok().getLoc(),
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002856 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00002857 return -1;
2858 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002859 }
2860
Owen Andersonb595ed02011-07-21 18:54:16 +00002861 if (ShiftReg && ShiftTy != ARM_AM::rrx)
2862 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00002863 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002864 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00002865 else
2866 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002867 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002868
Jim Grosbachbb24c592011-07-13 18:49:30 +00002869 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002870}
2871
2872
Bill Wendling2063b842010-11-18 23:43:05 +00002873/// Try to parse a register name. The token must be an Identifier when called.
2874/// If it's a register, an AsmOperand is created. Another AsmOperand is created
2875/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002876///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002877/// TODO this is likely to change to allow different register types and or to
2878/// parse for a specific register type.
Bill Wendling2063b842010-11-18 23:43:05 +00002879bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002880tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002881 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002882 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00002883 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00002884 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00002885
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002886 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
2887 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002888
Chris Lattner44e5981c2010-10-30 04:09:10 +00002889 const AsmToken &ExclaimTok = Parser.getTok();
2890 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00002891 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
2892 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00002893 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002894 return false;
2895 }
2896
2897 // Also check for an index operand. This is only legal for vector registers,
2898 // but that'll get caught OK in operand matching, so we don't need to
2899 // explicitly filter everything else out here.
2900 if (Parser.getTok().is(AsmToken::LBrac)) {
2901 SMLoc SIdx = Parser.getTok().getLoc();
2902 Parser.Lex(); // Eat left bracket token.
2903
2904 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002905 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00002906 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002907 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002908 if (!MCE)
2909 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002910
Jim Grosbachc8f2b782012-01-26 15:56:45 +00002911 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002912 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002913
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002914 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002915 Parser.Lex(); // Eat right bracket token.
2916
2917 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
2918 SIdx, E,
2919 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00002920 }
2921
Bill Wendling2063b842010-11-18 23:43:05 +00002922 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002923}
2924
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002925/// MatchCoprocessorOperandName - Try to parse an coprocessor related
2926/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
2927/// "c5", ...
2928static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002929 // Use the same layout as the tablegen'erated register name matcher. Ugly,
2930 // but efficient.
2931 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00002932 default: return -1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002933 case 2:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002934 if (Name[0] != CoprocOp)
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002935 return -1;
2936 switch (Name[1]) {
2937 default: return -1;
2938 case '0': return 0;
2939 case '1': return 1;
2940 case '2': return 2;
2941 case '3': return 3;
2942 case '4': return 4;
2943 case '5': return 5;
2944 case '6': return 6;
2945 case '7': return 7;
2946 case '8': return 8;
2947 case '9': return 9;
2948 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002949 case 3:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002950 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002951 return -1;
2952 switch (Name[2]) {
2953 default: return -1;
Artyom Skrobov86534432013-11-08 09:16:31 +00002954 // p10 and p11 are invalid for coproc instructions (reserved for FP/NEON)
2955 case '0': return CoprocOp == 'p'? -1: 10;
2956 case '1': return CoprocOp == 'p'? -1: 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002957 case '2': return 12;
2958 case '3': return 13;
2959 case '4': return 14;
2960 case '5': return 15;
2961 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002962 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00002963}
2964
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002965/// parseITCondCode - Try to parse a condition code for an IT instruction.
2966ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2967parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2968 SMLoc S = Parser.getTok().getLoc();
2969 const AsmToken &Tok = Parser.getTok();
2970 if (!Tok.is(AsmToken::Identifier))
2971 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00002972 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002973 .Case("eq", ARMCC::EQ)
2974 .Case("ne", ARMCC::NE)
2975 .Case("hs", ARMCC::HS)
2976 .Case("cs", ARMCC::HS)
2977 .Case("lo", ARMCC::LO)
2978 .Case("cc", ARMCC::LO)
2979 .Case("mi", ARMCC::MI)
2980 .Case("pl", ARMCC::PL)
2981 .Case("vs", ARMCC::VS)
2982 .Case("vc", ARMCC::VC)
2983 .Case("hi", ARMCC::HI)
2984 .Case("ls", ARMCC::LS)
2985 .Case("ge", ARMCC::GE)
2986 .Case("lt", ARMCC::LT)
2987 .Case("gt", ARMCC::GT)
2988 .Case("le", ARMCC::LE)
2989 .Case("al", ARMCC::AL)
2990 .Default(~0U);
2991 if (CC == ~0U)
2992 return MatchOperand_NoMatch;
2993 Parser.Lex(); // Eat the token.
2994
2995 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
2996
2997 return MatchOperand_Success;
2998}
2999
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003000/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003001/// token must be an Identifier when called, and if it is a coprocessor
3002/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003003ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003004parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003005 SMLoc S = Parser.getTok().getLoc();
3006 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003007 if (Tok.isNot(AsmToken::Identifier))
3008 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003009
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003010 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003011 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003012 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003013
3014 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003015 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003016 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003017}
3018
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003019/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003020/// token must be an Identifier when called, and if it is a coprocessor
3021/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003022ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003023parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003024 SMLoc S = Parser.getTok().getLoc();
3025 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003026 if (Tok.isNot(AsmToken::Identifier))
3027 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003028
3029 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3030 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003031 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003032
3033 Parser.Lex(); // Eat identifier token.
3034 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003035 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003036}
3037
Jim Grosbach48399582011-10-12 17:34:41 +00003038/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3039/// coproc_option : '{' imm0_255 '}'
3040ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3041parseCoprocOptionOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3042 SMLoc S = Parser.getTok().getLoc();
3043
3044 // If this isn't a '{', this isn't a coprocessor immediate operand.
3045 if (Parser.getTok().isNot(AsmToken::LCurly))
3046 return MatchOperand_NoMatch;
3047 Parser.Lex(); // Eat the '{'
3048
3049 const MCExpr *Expr;
3050 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003051 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003052 Error(Loc, "illegal expression");
3053 return MatchOperand_ParseFail;
3054 }
3055 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3056 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3057 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3058 return MatchOperand_ParseFail;
3059 }
3060 int Val = CE->getValue();
3061
3062 // Check for and consume the closing '}'
3063 if (Parser.getTok().isNot(AsmToken::RCurly))
3064 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003065 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003066 Parser.Lex(); // Eat the '}'
3067
3068 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3069 return MatchOperand_Success;
3070}
3071
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003072// For register list parsing, we need to map from raw GPR register numbering
3073// to the enumeration values. The enumeration values aren't sorted by
3074// register number due to our using "sp", "lr" and "pc" as canonical names.
3075static unsigned getNextRegister(unsigned Reg) {
3076 // If this is a GPR, we need to do it manually, otherwise we can rely
3077 // on the sort ordering of the enumeration since the other reg-classes
3078 // are sane.
3079 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3080 return Reg + 1;
3081 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003082 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003083 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3084 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3085 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3086 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3087 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3088 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3089 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3090 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3091 }
3092}
3093
Jim Grosbach85a23432011-11-11 21:27:40 +00003094// Return the low-subreg of a given Q register.
3095static unsigned getDRegFromQReg(unsigned QReg) {
3096 switch (QReg) {
3097 default: llvm_unreachable("expected a Q register!");
3098 case ARM::Q0: return ARM::D0;
3099 case ARM::Q1: return ARM::D2;
3100 case ARM::Q2: return ARM::D4;
3101 case ARM::Q3: return ARM::D6;
3102 case ARM::Q4: return ARM::D8;
3103 case ARM::Q5: return ARM::D10;
3104 case ARM::Q6: return ARM::D12;
3105 case ARM::Q7: return ARM::D14;
3106 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003107 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003108 case ARM::Q10: return ARM::D20;
3109 case ARM::Q11: return ARM::D22;
3110 case ARM::Q12: return ARM::D24;
3111 case ARM::Q13: return ARM::D26;
3112 case ARM::Q14: return ARM::D28;
3113 case ARM::Q15: return ARM::D30;
3114 }
3115}
3116
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003117/// Parse a register list.
Bill Wendling2063b842010-11-18 23:43:05 +00003118bool ARMAsmParser::
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003119parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan936b0d32010-01-19 21:44:56 +00003120 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003121 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003122 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003123 Parser.Lex(); // Eat '{' token.
3124 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003125
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003126 // Check the first register in the list to see what register class
3127 // this is a list of.
3128 int Reg = tryParseRegister();
3129 if (Reg == -1)
3130 return Error(RegLoc, "register expected");
3131
Jim Grosbach85a23432011-11-11 21:27:40 +00003132 // The reglist instructions have at most 16 registers, so reserve
3133 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003134 int EReg = 0;
3135 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003136
3137 // Allow Q regs and just interpret them as the two D sub-registers.
3138 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3139 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003140 EReg = MRI->getEncodingValue(Reg);
3141 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003142 ++Reg;
3143 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003144 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003145 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3146 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3147 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3148 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3149 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3150 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3151 else
3152 return Error(RegLoc, "invalid register in register list");
3153
Jim Grosbach85a23432011-11-11 21:27:40 +00003154 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003155 EReg = MRI->getEncodingValue(Reg);
3156 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003157
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003158 // This starts immediately after the first register token in the list,
3159 // so we can see either a comma or a minus (range separator) as a legal
3160 // next token.
3161 while (Parser.getTok().is(AsmToken::Comma) ||
3162 Parser.getTok().is(AsmToken::Minus)) {
3163 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003164 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003165 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003166 int EndReg = tryParseRegister();
3167 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003168 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003169 // Allow Q regs and just interpret them as the two D sub-registers.
3170 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3171 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003172 // If the register is the same as the start reg, there's nothing
3173 // more to do.
3174 if (Reg == EndReg)
3175 continue;
3176 // The register must be in the same register class as the first.
3177 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003178 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003179 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003180 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003181 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003182
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003183 // Add all the registers in the range to the register list.
3184 while (Reg != EndReg) {
3185 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003186 EReg = MRI->getEncodingValue(Reg);
3187 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003188 }
3189 continue;
3190 }
3191 Parser.Lex(); // Eat the comma.
3192 RegLoc = Parser.getTok().getLoc();
3193 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003194 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003195 Reg = tryParseRegister();
3196 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003197 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003198 // Allow Q regs and just interpret them as the two D sub-registers.
3199 bool isQReg = false;
3200 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3201 Reg = getDRegFromQReg(Reg);
3202 isQReg = true;
3203 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003204 // The register must be in the same register class as the first.
3205 if (!RC->contains(Reg))
3206 return Error(RegLoc, "invalid register in register list");
3207 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003208 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003209 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3210 Warning(RegLoc, "register list not in ascending order");
3211 else
3212 return Error(RegLoc, "register list not in ascending order");
3213 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003214 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003215 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3216 ") in register list");
3217 continue;
3218 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003219 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003220 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3221 Reg != OldReg + 1)
3222 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003223 EReg = MRI->getEncodingValue(Reg);
3224 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3225 if (isQReg) {
3226 EReg = MRI->getEncodingValue(++Reg);
3227 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3228 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003229 }
3230
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003231 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003232 return Error(Parser.getTok().getLoc(), "'}' expected");
3233 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003234 Parser.Lex(); // Eat '}' token.
3235
Jim Grosbach18bf3632011-12-13 21:48:29 +00003236 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003237 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003238
3239 // The ARM system instruction variants for LDM/STM have a '^' token here.
3240 if (Parser.getTok().is(AsmToken::Caret)) {
3241 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3242 Parser.Lex(); // Eat '^' token.
3243 }
3244
Bill Wendling2063b842010-11-18 23:43:05 +00003245 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003246}
3247
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003248// Helper function to parse the lane index for vector lists.
3249ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003250parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Jim Grosbach04945c42011-12-02 00:35:16 +00003251 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003252 if (Parser.getTok().is(AsmToken::LBrac)) {
3253 Parser.Lex(); // Eat the '['.
3254 if (Parser.getTok().is(AsmToken::RBrac)) {
3255 // "Dn[]" is the 'all lanes' syntax.
3256 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003257 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003258 Parser.Lex(); // Eat the ']'.
3259 return MatchOperand_Success;
3260 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003261
3262 // There's an optional '#' token here. Normally there wouldn't be, but
3263 // inline assemble puts one in, and it's friendly to accept that.
3264 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003265 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003266
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003267 const MCExpr *LaneIndex;
3268 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003269 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003270 Error(Loc, "illegal expression");
3271 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003272 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003273 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3274 if (!CE) {
3275 Error(Loc, "lane index must be empty or an integer");
3276 return MatchOperand_ParseFail;
3277 }
3278 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3279 Error(Parser.getTok().getLoc(), "']' expected");
3280 return MatchOperand_ParseFail;
3281 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003282 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003283 Parser.Lex(); // Eat the ']'.
3284 int64_t Val = CE->getValue();
3285
3286 // FIXME: Make this range check context sensitive for .8, .16, .32.
3287 if (Val < 0 || Val > 7) {
3288 Error(Parser.getTok().getLoc(), "lane index out of range");
3289 return MatchOperand_ParseFail;
3290 }
3291 Index = Val;
3292 LaneKind = IndexedLane;
3293 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003294 }
3295 LaneKind = NoLanes;
3296 return MatchOperand_Success;
3297}
3298
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003299// parse a vector register list
3300ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3301parseVectorList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003302 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003303 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003304 SMLoc S = Parser.getTok().getLoc();
3305 // As an extension (to match gas), support a plain D register or Q register
3306 // (without encosing curly braces) as a single or double entry list,
3307 // respectively.
3308 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003309 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003310 int Reg = tryParseRegister();
3311 if (Reg == -1)
3312 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003313 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003314 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003315 if (Res != MatchOperand_Success)
3316 return Res;
3317 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003318 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003319 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003320 break;
3321 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003322 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3323 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003324 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003325 case IndexedLane:
3326 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003327 LaneIndex,
3328 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003329 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003330 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003331 return MatchOperand_Success;
3332 }
3333 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3334 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003335 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003336 if (Res != MatchOperand_Success)
3337 return Res;
3338 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003339 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003340 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003341 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003342 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003343 break;
3344 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003345 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3346 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003347 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3348 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003349 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003350 case IndexedLane:
3351 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003352 LaneIndex,
3353 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003354 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003355 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003356 return MatchOperand_Success;
3357 }
3358 Error(S, "vector register expected");
3359 return MatchOperand_ParseFail;
3360 }
3361
3362 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003363 return MatchOperand_NoMatch;
3364
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003365 Parser.Lex(); // Eat '{' token.
3366 SMLoc RegLoc = Parser.getTok().getLoc();
3367
3368 int Reg = tryParseRegister();
3369 if (Reg == -1) {
3370 Error(RegLoc, "register expected");
3371 return MatchOperand_ParseFail;
3372 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003373 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003374 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003375 unsigned FirstReg = Reg;
3376 // The list is of D registers, but we also allow Q regs and just interpret
3377 // them as the two D sub-registers.
3378 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3379 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003380 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3381 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003382 ++Reg;
3383 ++Count;
3384 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003385
3386 SMLoc E;
3387 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003388 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003389
Jim Grosbache891fe82011-11-15 23:19:15 +00003390 while (Parser.getTok().is(AsmToken::Comma) ||
3391 Parser.getTok().is(AsmToken::Minus)) {
3392 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003393 if (!Spacing)
3394 Spacing = 1; // Register range implies a single spaced list.
3395 else if (Spacing == 2) {
3396 Error(Parser.getTok().getLoc(),
3397 "sequential registers in double spaced list");
3398 return MatchOperand_ParseFail;
3399 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003400 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003401 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003402 int EndReg = tryParseRegister();
3403 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003404 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003405 return MatchOperand_ParseFail;
3406 }
3407 // Allow Q regs and just interpret them as the two D sub-registers.
3408 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3409 EndReg = getDRegFromQReg(EndReg) + 1;
3410 // If the register is the same as the start reg, there's nothing
3411 // more to do.
3412 if (Reg == EndReg)
3413 continue;
3414 // The register must be in the same register class as the first.
3415 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003416 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003417 return MatchOperand_ParseFail;
3418 }
3419 // Ranges must go from low to high.
3420 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003421 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003422 return MatchOperand_ParseFail;
3423 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003424 // Parse the lane specifier if present.
3425 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003426 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003427 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3428 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003429 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003430 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003431 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003432 return MatchOperand_ParseFail;
3433 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003434
3435 // Add all the registers in the range to the register list.
3436 Count += EndReg - Reg;
3437 Reg = EndReg;
3438 continue;
3439 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003440 Parser.Lex(); // Eat the comma.
3441 RegLoc = Parser.getTok().getLoc();
3442 int OldReg = Reg;
3443 Reg = tryParseRegister();
3444 if (Reg == -1) {
3445 Error(RegLoc, "register expected");
3446 return MatchOperand_ParseFail;
3447 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003448 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003449 // It's OK to use the enumeration values directly here rather, as the
3450 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003451 //
3452 // The list is of D registers, but we also allow Q regs and just interpret
3453 // them as the two D sub-registers.
3454 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003455 if (!Spacing)
3456 Spacing = 1; // Register range implies a single spaced list.
3457 else if (Spacing == 2) {
3458 Error(RegLoc,
3459 "invalid register in double-spaced list (must be 'D' register')");
3460 return MatchOperand_ParseFail;
3461 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003462 Reg = getDRegFromQReg(Reg);
3463 if (Reg != OldReg + 1) {
3464 Error(RegLoc, "non-contiguous register range");
3465 return MatchOperand_ParseFail;
3466 }
3467 ++Reg;
3468 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003469 // Parse the lane specifier if present.
3470 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003471 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003472 SMLoc LaneLoc = Parser.getTok().getLoc();
3473 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3474 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003475 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003476 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003477 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003478 return MatchOperand_ParseFail;
3479 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003480 continue;
3481 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003482 // Normal D register.
3483 // Figure out the register spacing (single or double) of the list if
3484 // we don't know it already.
3485 if (!Spacing)
3486 Spacing = 1 + (Reg == OldReg + 2);
3487
3488 // Just check that it's contiguous and keep going.
3489 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003490 Error(RegLoc, "non-contiguous register range");
3491 return MatchOperand_ParseFail;
3492 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003493 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003494 // Parse the lane specifier if present.
3495 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003496 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003497 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003498 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003499 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003500 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003501 Error(EndLoc, "mismatched lane index in register list");
3502 return MatchOperand_ParseFail;
3503 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003504 }
3505
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003506 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003507 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003508 return MatchOperand_ParseFail;
3509 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003510 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003511 Parser.Lex(); // Eat '}' token.
3512
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003513 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003514 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003515 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003516 // composite register classes.
3517 if (Count == 2) {
3518 const MCRegisterClass *RC = (Spacing == 1) ?
3519 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3520 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3521 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3522 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003523
Jim Grosbach2f50e922011-12-15 21:44:33 +00003524 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3525 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003526 break;
3527 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003528 // Two-register operands have been converted to the
3529 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003530 if (Count == 2) {
3531 const MCRegisterClass *RC = (Spacing == 1) ?
3532 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3533 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003534 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3535 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003536 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003537 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003538 S, E));
3539 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003540 case IndexedLane:
3541 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003542 LaneIndex,
3543 (Spacing == 2),
3544 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003545 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003546 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003547 return MatchOperand_Success;
3548}
3549
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003550/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbach861e49c2011-02-12 01:34:40 +00003551ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003552parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003553 SMLoc S = Parser.getTok().getLoc();
3554 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003555 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003556
Jiangning Liu288e1af2012-08-02 08:21:27 +00003557 if (Tok.is(AsmToken::Identifier)) {
3558 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003559
Jiangning Liu288e1af2012-08-02 08:21:27 +00003560 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3561 .Case("sy", ARM_MB::SY)
3562 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003563 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003564 .Case("sh", ARM_MB::ISH)
3565 .Case("ish", ARM_MB::ISH)
3566 .Case("shst", ARM_MB::ISHST)
3567 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003568 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003569 .Case("nsh", ARM_MB::NSH)
3570 .Case("un", ARM_MB::NSH)
3571 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003572 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003573 .Case("unst", ARM_MB::NSHST)
3574 .Case("osh", ARM_MB::OSH)
3575 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003576 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003577 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003578
Joey Gouly926d3f52013-09-05 15:35:24 +00003579 // ishld, oshld, nshld and ld are only available from ARMv8.
3580 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3581 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3582 Opt = ~0U;
3583
Jiangning Liu288e1af2012-08-02 08:21:27 +00003584 if (Opt == ~0U)
3585 return MatchOperand_NoMatch;
3586
3587 Parser.Lex(); // Eat identifier token.
3588 } else if (Tok.is(AsmToken::Hash) ||
3589 Tok.is(AsmToken::Dollar) ||
3590 Tok.is(AsmToken::Integer)) {
3591 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003592 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003593 SMLoc Loc = Parser.getTok().getLoc();
3594
3595 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003596 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003597 Error(Loc, "illegal expression");
3598 return MatchOperand_ParseFail;
3599 }
3600
3601 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3602 if (!CE) {
3603 Error(Loc, "constant expression expected");
3604 return MatchOperand_ParseFail;
3605 }
3606
3607 int Val = CE->getValue();
3608 if (Val & ~0xf) {
3609 Error(Loc, "immediate value out of range");
3610 return MatchOperand_ParseFail;
3611 }
3612
3613 Opt = ARM_MB::RESERVED_0 + Val;
3614 } else
3615 return MatchOperand_ParseFail;
3616
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003617 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003618 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003619}
3620
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003621/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
3622ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3623parseInstSyncBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3624 SMLoc S = Parser.getTok().getLoc();
3625 const AsmToken &Tok = Parser.getTok();
3626 unsigned Opt;
3627
3628 if (Tok.is(AsmToken::Identifier)) {
3629 StringRef OptStr = Tok.getString();
3630
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003631 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003632 Opt = ARM_ISB::SY;
3633 else
3634 return MatchOperand_NoMatch;
3635
3636 Parser.Lex(); // Eat identifier token.
3637 } else if (Tok.is(AsmToken::Hash) ||
3638 Tok.is(AsmToken::Dollar) ||
3639 Tok.is(AsmToken::Integer)) {
3640 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003641 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003642 SMLoc Loc = Parser.getTok().getLoc();
3643
3644 const MCExpr *ISBarrierID;
3645 if (getParser().parseExpression(ISBarrierID)) {
3646 Error(Loc, "illegal expression");
3647 return MatchOperand_ParseFail;
3648 }
3649
3650 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3651 if (!CE) {
3652 Error(Loc, "constant expression expected");
3653 return MatchOperand_ParseFail;
3654 }
3655
3656 int Val = CE->getValue();
3657 if (Val & ~0xf) {
3658 Error(Loc, "immediate value out of range");
3659 return MatchOperand_ParseFail;
3660 }
3661
3662 Opt = ARM_ISB::RESERVED_0 + Val;
3663 } else
3664 return MatchOperand_ParseFail;
3665
3666 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3667 (ARM_ISB::InstSyncBOpt)Opt, S));
3668 return MatchOperand_Success;
3669}
3670
3671
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003672/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003673ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003674parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003675 SMLoc S = Parser.getTok().getLoc();
3676 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003677 if (!Tok.is(AsmToken::Identifier))
3678 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003679 StringRef IFlagsStr = Tok.getString();
3680
Owen Anderson10c5b122011-10-05 17:16:40 +00003681 // An iflags string of "none" is interpreted to mean that none of the AIF
3682 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003683 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003684 if (IFlagsStr != "none") {
3685 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3686 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3687 .Case("a", ARM_PROC::A)
3688 .Case("i", ARM_PROC::I)
3689 .Case("f", ARM_PROC::F)
3690 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003691
Owen Anderson10c5b122011-10-05 17:16:40 +00003692 // If some specific iflag is already set, it means that some letter is
3693 // present more than once, this is not acceptable.
3694 if (Flag == ~0U || (IFlags & Flag))
3695 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003696
Owen Anderson10c5b122011-10-05 17:16:40 +00003697 IFlags |= Flag;
3698 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003699 }
3700
3701 Parser.Lex(); // Eat identifier token.
3702 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3703 return MatchOperand_Success;
3704}
3705
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003706/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003707ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003708parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003709 SMLoc S = Parser.getTok().getLoc();
3710 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003711 if (!Tok.is(AsmToken::Identifier))
3712 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003713 StringRef Mask = Tok.getString();
3714
James Molloy21efa7d2011-09-28 14:21:38 +00003715 if (isMClass()) {
3716 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003717 std::string Name = Mask.lower();
3718 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003719 // Note: in the documentation:
3720 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3721 // for MSR APSR_nzcvq.
3722 // but we do make it an alias here. This is so to get the "mask encoding"
3723 // bits correct on MSR APSR writes.
3724 //
3725 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3726 // should really only be allowed when writing a special register. Note
3727 // they get dropped in the MRS instruction reading a special register as
3728 // the SYSm field is only 8 bits.
3729 //
3730 // FIXME: the _g and _nzcvqg versions are only allowed if the processor
3731 // includes the DSP extension but that is not checked.
3732 .Case("apsr", 0x800)
3733 .Case("apsr_nzcvq", 0x800)
3734 .Case("apsr_g", 0x400)
3735 .Case("apsr_nzcvqg", 0xc00)
3736 .Case("iapsr", 0x801)
3737 .Case("iapsr_nzcvq", 0x801)
3738 .Case("iapsr_g", 0x401)
3739 .Case("iapsr_nzcvqg", 0xc01)
3740 .Case("eapsr", 0x802)
3741 .Case("eapsr_nzcvq", 0x802)
3742 .Case("eapsr_g", 0x402)
3743 .Case("eapsr_nzcvqg", 0xc02)
3744 .Case("xpsr", 0x803)
3745 .Case("xpsr_nzcvq", 0x803)
3746 .Case("xpsr_g", 0x403)
3747 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003748 .Case("ipsr", 0x805)
3749 .Case("epsr", 0x806)
3750 .Case("iepsr", 0x807)
3751 .Case("msp", 0x808)
3752 .Case("psp", 0x809)
3753 .Case("primask", 0x810)
3754 .Case("basepri", 0x811)
3755 .Case("basepri_max", 0x812)
3756 .Case("faultmask", 0x813)
3757 .Case("control", 0x814)
James Molloy21efa7d2011-09-28 14:21:38 +00003758 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00003759
James Molloy21efa7d2011-09-28 14:21:38 +00003760 if (FlagsVal == ~0U)
3761 return MatchOperand_NoMatch;
3762
Kevin Enderby6c7279e2012-06-15 22:14:44 +00003763 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00003764 // basepri, basepri_max and faultmask only valid for V7m.
3765 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00003766
James Molloy21efa7d2011-09-28 14:21:38 +00003767 Parser.Lex(); // Eat identifier token.
3768 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3769 return MatchOperand_Success;
3770 }
3771
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003772 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
3773 size_t Start = 0, Next = Mask.find('_');
3774 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003775 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003776 if (Next != StringRef::npos)
3777 Flags = Mask.slice(Next+1, Mask.size());
3778
3779 // FlagsVal contains the complete mask:
3780 // 3-0: Mask
3781 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3782 unsigned FlagsVal = 0;
3783
3784 if (SpecReg == "apsr") {
3785 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00003786 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003787 .Case("g", 0x4) // same as CPSR_s
3788 .Case("nzcvqg", 0xc) // same as CPSR_fs
3789 .Default(~0U);
3790
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003791 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003792 if (!Flags.empty())
3793 return MatchOperand_NoMatch;
3794 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00003795 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00003796 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003797 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00003798 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
3799 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00003800 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003801 for (int i = 0, e = Flags.size(); i != e; ++i) {
3802 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
3803 .Case("c", 1)
3804 .Case("x", 2)
3805 .Case("s", 4)
3806 .Case("f", 8)
3807 .Default(~0U);
3808
3809 // If some specific flag is already set, it means that some letter is
3810 // present more than once, this is not acceptable.
3811 if (FlagsVal == ~0U || (FlagsVal & Flag))
3812 return MatchOperand_NoMatch;
3813 FlagsVal |= Flag;
3814 }
3815 } else // No match for special register.
3816 return MatchOperand_NoMatch;
3817
Owen Anderson03a173e2011-10-21 18:43:28 +00003818 // Special register without flags is NOT equivalent to "fc" flags.
3819 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
3820 // two lines would enable gas compatibility at the expense of breaking
3821 // round-tripping.
3822 //
3823 // if (!FlagsVal)
3824 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003825
3826 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
3827 if (SpecReg == "spsr")
3828 FlagsVal |= 16;
3829
3830 Parser.Lex(); // Eat identifier token.
3831 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
3832 return MatchOperand_Success;
3833}
3834
Jim Grosbach27c1e252011-07-21 17:23:04 +00003835ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3836parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
3837 int Low, int High) {
3838 const AsmToken &Tok = Parser.getTok();
3839 if (Tok.isNot(AsmToken::Identifier)) {
3840 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3841 return MatchOperand_ParseFail;
3842 }
3843 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003844 std::string LowerOp = Op.lower();
3845 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00003846 if (ShiftName != LowerOp && ShiftName != UpperOp) {
3847 Error(Parser.getTok().getLoc(), Op + " operand expected.");
3848 return MatchOperand_ParseFail;
3849 }
3850 Parser.Lex(); // Eat shift type token.
3851
3852 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003853 if (Parser.getTok().isNot(AsmToken::Hash) &&
3854 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003855 Error(Parser.getTok().getLoc(), "'#' expected");
3856 return MatchOperand_ParseFail;
3857 }
3858 Parser.Lex(); // Eat hash token.
3859
3860 const MCExpr *ShiftAmount;
3861 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003862 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003863 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00003864 Error(Loc, "illegal expression");
3865 return MatchOperand_ParseFail;
3866 }
3867 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3868 if (!CE) {
3869 Error(Loc, "constant expression expected");
3870 return MatchOperand_ParseFail;
3871 }
3872 int Val = CE->getValue();
3873 if (Val < Low || Val > High) {
3874 Error(Loc, "immediate value out of range");
3875 return MatchOperand_ParseFail;
3876 }
3877
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003878 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00003879
3880 return MatchOperand_Success;
3881}
3882
Jim Grosbach0a547702011-07-22 17:44:50 +00003883ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3884parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3885 const AsmToken &Tok = Parser.getTok();
3886 SMLoc S = Tok.getLoc();
3887 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003888 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003889 return MatchOperand_ParseFail;
3890 }
Tim Northover4d141442013-05-31 15:58:45 +00003891 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00003892 .Case("be", 1)
3893 .Case("le", 0)
3894 .Default(-1);
3895 Parser.Lex(); // Eat the token.
3896
3897 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003898 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00003899 return MatchOperand_ParseFail;
3900 }
3901 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
3902 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003903 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00003904 return MatchOperand_Success;
3905}
3906
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003907/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
3908/// instructions. Legal values are:
3909/// lsl #n 'n' in [0,31]
3910/// asr #n 'n' in [1,32]
3911/// n == 32 encoded as n == 0.
3912ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3913parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3914 const AsmToken &Tok = Parser.getTok();
3915 SMLoc S = Tok.getLoc();
3916 if (Tok.isNot(AsmToken::Identifier)) {
3917 Error(S, "shift operator 'asr' or 'lsl' expected");
3918 return MatchOperand_ParseFail;
3919 }
3920 StringRef ShiftName = Tok.getString();
3921 bool isASR;
3922 if (ShiftName == "lsl" || ShiftName == "LSL")
3923 isASR = false;
3924 else if (ShiftName == "asr" || ShiftName == "ASR")
3925 isASR = true;
3926 else {
3927 Error(S, "shift operator 'asr' or 'lsl' expected");
3928 return MatchOperand_ParseFail;
3929 }
3930 Parser.Lex(); // Eat the operator.
3931
3932 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003933 if (Parser.getTok().isNot(AsmToken::Hash) &&
3934 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003935 Error(Parser.getTok().getLoc(), "'#' expected");
3936 return MatchOperand_ParseFail;
3937 }
3938 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003939 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003940
3941 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003942 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003943 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003944 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003945 return MatchOperand_ParseFail;
3946 }
3947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
3948 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003949 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003950 return MatchOperand_ParseFail;
3951 }
3952
3953 int64_t Val = CE->getValue();
3954 if (isASR) {
3955 // Shift amount must be in [1,32]
3956 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003957 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003958 return MatchOperand_ParseFail;
3959 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00003960 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
3961 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003962 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00003963 return MatchOperand_ParseFail;
3964 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003965 if (Val == 32) Val = 0;
3966 } else {
3967 // Shift amount must be in [1,32]
3968 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003969 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003970 return MatchOperand_ParseFail;
3971 }
3972 }
3973
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003974 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00003975
3976 return MatchOperand_Success;
3977}
3978
Jim Grosbach833b9d32011-07-27 20:15:40 +00003979/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
3980/// of instructions. Legal values are:
3981/// ror #n 'n' in {0, 8, 16, 24}
3982ARMAsmParser::OperandMatchResultTy ARMAsmParser::
3983parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3984 const AsmToken &Tok = Parser.getTok();
3985 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00003986 if (Tok.isNot(AsmToken::Identifier))
3987 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003988 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00003989 if (ShiftName != "ror" && ShiftName != "ROR")
3990 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00003991 Parser.Lex(); // Eat the operator.
3992
3993 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003994 if (Parser.getTok().isNot(AsmToken::Hash) &&
3995 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00003996 Error(Parser.getTok().getLoc(), "'#' expected");
3997 return MatchOperand_ParseFail;
3998 }
3999 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004000 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004001
4002 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004003 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004004 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004005 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004006 return MatchOperand_ParseFail;
4007 }
4008 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4009 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004010 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004011 return MatchOperand_ParseFail;
4012 }
4013
4014 int64_t Val = CE->getValue();
4015 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4016 // normally, zero is represented in asm by omitting the rotate operand
4017 // entirely.
4018 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004019 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004020 return MatchOperand_ParseFail;
4021 }
4022
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004023 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004024
4025 return MatchOperand_Success;
4026}
4027
Jim Grosbach864b6092011-07-28 21:34:26 +00004028ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4029parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4030 SMLoc S = Parser.getTok().getLoc();
4031 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004032 if (Parser.getTok().isNot(AsmToken::Hash) &&
4033 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004034 Error(Parser.getTok().getLoc(), "'#' expected");
4035 return MatchOperand_ParseFail;
4036 }
4037 Parser.Lex(); // Eat hash token.
4038
4039 const MCExpr *LSBExpr;
4040 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004041 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004042 Error(E, "malformed immediate expression");
4043 return MatchOperand_ParseFail;
4044 }
4045 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4046 if (!CE) {
4047 Error(E, "'lsb' operand must be an immediate");
4048 return MatchOperand_ParseFail;
4049 }
4050
4051 int64_t LSB = CE->getValue();
4052 // The LSB must be in the range [0,31]
4053 if (LSB < 0 || LSB > 31) {
4054 Error(E, "'lsb' operand must be in the range [0,31]");
4055 return MatchOperand_ParseFail;
4056 }
4057 E = Parser.getTok().getLoc();
4058
4059 // Expect another immediate operand.
4060 if (Parser.getTok().isNot(AsmToken::Comma)) {
4061 Error(Parser.getTok().getLoc(), "too few operands");
4062 return MatchOperand_ParseFail;
4063 }
4064 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004065 if (Parser.getTok().isNot(AsmToken::Hash) &&
4066 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004067 Error(Parser.getTok().getLoc(), "'#' expected");
4068 return MatchOperand_ParseFail;
4069 }
4070 Parser.Lex(); // Eat hash token.
4071
4072 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004073 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004074 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004075 Error(E, "malformed immediate expression");
4076 return MatchOperand_ParseFail;
4077 }
4078 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4079 if (!CE) {
4080 Error(E, "'width' operand must be an immediate");
4081 return MatchOperand_ParseFail;
4082 }
4083
4084 int64_t Width = CE->getValue();
4085 // The LSB must be in the range [1,32-lsb]
4086 if (Width < 1 || Width > 32 - LSB) {
4087 Error(E, "'width' operand must be in the range [1,32-lsb]");
4088 return MatchOperand_ParseFail;
4089 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004090
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004091 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004092
4093 return MatchOperand_Success;
4094}
4095
Jim Grosbachd3595712011-08-03 23:50:40 +00004096ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4097parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4098 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004099 // postidx_reg := '+' register {, shift}
4100 // | '-' register {, shift}
4101 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004102
4103 // This method must return MatchOperand_NoMatch without consuming any tokens
4104 // in the case where there is no match, as other alternatives take other
4105 // parse methods.
4106 AsmToken Tok = Parser.getTok();
4107 SMLoc S = Tok.getLoc();
4108 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004109 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004110 if (Tok.is(AsmToken::Plus)) {
4111 Parser.Lex(); // Eat the '+' token.
4112 haveEaten = true;
4113 } else if (Tok.is(AsmToken::Minus)) {
4114 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004115 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004116 haveEaten = true;
4117 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004118
4119 SMLoc E = Parser.getTok().getEndLoc();
4120 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004121 if (Reg == -1) {
4122 if (!haveEaten)
4123 return MatchOperand_NoMatch;
4124 Error(Parser.getTok().getLoc(), "register expected");
4125 return MatchOperand_ParseFail;
4126 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004127
Jim Grosbachc320c852011-08-05 21:28:30 +00004128 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4129 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004130 if (Parser.getTok().is(AsmToken::Comma)) {
4131 Parser.Lex(); // Eat the ','.
4132 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4133 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004134
4135 // FIXME: Only approximates end...may include intervening whitespace.
4136 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004137 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004138
4139 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4140 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004141
4142 return MatchOperand_Success;
4143}
4144
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004145ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4146parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4147 // Check for a post-index addressing register operand. Specifically:
4148 // am3offset := '+' register
4149 // | '-' register
4150 // | register
4151 // | # imm
4152 // | # + imm
4153 // | # - imm
4154
4155 // This method must return MatchOperand_NoMatch without consuming any tokens
4156 // in the case where there is no match, as other alternatives take other
4157 // parse methods.
4158 AsmToken Tok = Parser.getTok();
4159 SMLoc S = Tok.getLoc();
4160
4161 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004162 if (Parser.getTok().is(AsmToken::Hash) ||
4163 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004164 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004165 // Explicitly look for a '-', as we need to encode negative zero
4166 // differently.
4167 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4168 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004169 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004170 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004171 return MatchOperand_ParseFail;
4172 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4173 if (!CE) {
4174 Error(S, "constant expression expected");
4175 return MatchOperand_ParseFail;
4176 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004177 // Negative zero is encoded as the flag value INT32_MIN.
4178 int32_t Val = CE->getValue();
4179 if (isNegative && Val == 0)
4180 Val = INT32_MIN;
4181
4182 Operands.push_back(
4183 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
4184
4185 return MatchOperand_Success;
4186 }
4187
4188
4189 bool haveEaten = false;
4190 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004191 if (Tok.is(AsmToken::Plus)) {
4192 Parser.Lex(); // Eat the '+' token.
4193 haveEaten = true;
4194 } else if (Tok.is(AsmToken::Minus)) {
4195 Parser.Lex(); // Eat the '-' token.
4196 isAdd = false;
4197 haveEaten = true;
4198 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004199
4200 Tok = Parser.getTok();
4201 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004202 if (Reg == -1) {
4203 if (!haveEaten)
4204 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004205 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004206 return MatchOperand_ParseFail;
4207 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004208
4209 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004210 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004211
4212 return MatchOperand_Success;
4213}
4214
Tim Northovereb5e4d52013-07-22 09:06:12 +00004215/// Convert parsed operands to MCInst. Needed here because this instruction
4216/// only has two register operands, but multiplication is commutative so
4217/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
Chad Rosier98cfa102012-08-31 00:03:31 +00004218void ARMAsmParser::
Chad Rosier451ef132012-08-31 22:12:31 +00004219cvtThumbMultiply(MCInst &Inst,
Jim Grosbach8e048492011-08-19 22:07:46 +00004220 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach8e048492011-08-19 22:07:46 +00004221 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
4222 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004223 // If we have a three-operand form, make sure to set Rn to be the operand
4224 // that isn't the same as Rd.
4225 unsigned RegOp = 4;
4226 if (Operands.size() == 6 &&
4227 ((ARMOperand*)Operands[4])->getReg() ==
4228 ((ARMOperand*)Operands[3])->getReg())
4229 RegOp = 5;
4230 ((ARMOperand*)Operands[RegOp])->addRegOperands(Inst, 1);
4231 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach8e048492011-08-19 22:07:46 +00004232 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004233}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004234
Mihai Popaad18d3c2013-08-09 10:38:32 +00004235void ARMAsmParser::
4236cvtThumbBranches(MCInst &Inst,
4237 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
4238 int CondOp = -1, ImmOp = -1;
4239 switch(Inst.getOpcode()) {
4240 case ARM::tB:
4241 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4242
4243 case ARM::t2B:
4244 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4245
4246 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4247 }
4248 // first decide whether or not the branch should be conditional
4249 // by looking at it's location relative to an IT block
4250 if(inITBlock()) {
4251 // inside an IT block we cannot have any conditional branches. any
4252 // such instructions needs to be converted to unconditional form
4253 switch(Inst.getOpcode()) {
4254 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4255 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4256 }
4257 } else {
4258 // outside IT blocks we can only have unconditional branches with AL
4259 // condition code or conditional branches with non-AL condition code
4260 unsigned Cond = static_cast<ARMOperand*>(Operands[CondOp])->getCondCode();
4261 switch(Inst.getOpcode()) {
4262 case ARM::tB:
4263 case ARM::tBcc:
4264 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4265 break;
4266 case ARM::t2B:
4267 case ARM::t2Bcc:
4268 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4269 break;
4270 }
4271 }
4272
4273 // now decide on encoding size based on branch target range
4274 switch(Inst.getOpcode()) {
4275 // classify tB as either t2B or t1B based on range of immediate operand
4276 case ARM::tB: {
4277 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4278 if(!op->isSignedOffset<11, 1>() && isThumbTwo())
4279 Inst.setOpcode(ARM::t2B);
4280 break;
4281 }
4282 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4283 case ARM::tBcc: {
4284 ARMOperand* op = static_cast<ARMOperand*>(Operands[ImmOp]);
4285 if(!op->isSignedOffset<8, 1>() && isThumbTwo())
4286 Inst.setOpcode(ARM::t2Bcc);
4287 break;
4288 }
4289 }
4290 ((ARMOperand*)Operands[ImmOp])->addImmOperands(Inst, 1);
4291 ((ARMOperand*)Operands[CondOp])->addCondCodeOperands(Inst, 2);
4292}
4293
Bill Wendlinge18980a2010-11-06 22:36:58 +00004294/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004295/// or an error. The first token must be a '[' when called.
Bill Wendling2063b842010-11-18 23:43:05 +00004296bool ARMAsmParser::
Jim Grosbachd3595712011-08-03 23:50:40 +00004297parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004298 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004299 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004300 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004301 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004302 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004303
Sean Callanan936b0d32010-01-19 21:44:56 +00004304 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004305 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004306 if (BaseRegNum == -1)
4307 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004308
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004309 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004310 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004311 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4312 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004313 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004314
Jim Grosbachd3595712011-08-03 23:50:40 +00004315 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004316 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004317 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004318
Jim Grosbachd3595712011-08-03 23:50:40 +00004319 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004320 0, 0, false, S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004321
Jim Grosbach40700e02011-09-19 18:42:21 +00004322 // If there's a pre-indexing writeback marker, '!', just add it as a token
4323 // operand. It's rather odd, but syntactically valid.
4324 if (Parser.getTok().is(AsmToken::Exclaim)) {
4325 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4326 Parser.Lex(); // Eat the '!'.
4327 }
4328
Jim Grosbachd3595712011-08-03 23:50:40 +00004329 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004330 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004331
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004332 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4333 "Lost colon or comma in memory operand?!");
4334 if (Tok.is(AsmToken::Comma)) {
4335 Parser.Lex(); // Eat the comma.
4336 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004337
Jim Grosbacha95ec992011-10-11 17:29:55 +00004338 // If we have a ':', it's an alignment specifier.
4339 if (Parser.getTok().is(AsmToken::Colon)) {
4340 Parser.Lex(); // Eat the ':'.
4341 E = Parser.getTok().getLoc();
4342
4343 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004344 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004345 return true;
4346
4347 // The expression has to be a constant. Memory references with relocations
4348 // don't come through here, as they use the <label> forms of the relevant
4349 // instructions.
4350 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4351 if (!CE)
4352 return Error (E, "constant expression expected");
4353
4354 unsigned Align = 0;
4355 switch (CE->getValue()) {
4356 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004357 return Error(E,
4358 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4359 case 16: Align = 2; break;
4360 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004361 case 64: Align = 8; break;
4362 case 128: Align = 16; break;
4363 case 256: Align = 32; break;
4364 }
4365
4366 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004367 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004368 return Error(Parser.getTok().getLoc(), "']' expected");
4369 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004370 Parser.Lex(); // Eat right bracket token.
4371
4372 // Don't worry about range checking the value here. That's handled by
4373 // the is*() predicates.
4374 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0,
4375 ARM_AM::no_shift, 0, Align,
4376 false, S, E));
4377
4378 // If there's a pre-indexing writeback marker, '!', just add it as a token
4379 // operand.
4380 if (Parser.getTok().is(AsmToken::Exclaim)) {
4381 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4382 Parser.Lex(); // Eat the '!'.
4383 }
4384
4385 return false;
4386 }
4387
4388 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004389 // offset. Be friendly and also accept a plain integer (without a leading
4390 // hash) for gas compatibility.
4391 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004392 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004393 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004394 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004395 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004396 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004397
Owen Anderson967674d2011-08-29 19:36:44 +00004398 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004399 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004400 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004401 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004402
4403 // The expression has to be a constant. Memory references with relocations
4404 // don't come through here, as they use the <label> forms of the relevant
4405 // instructions.
4406 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4407 if (!CE)
4408 return Error (E, "constant expression expected");
4409
Owen Anderson967674d2011-08-29 19:36:44 +00004410 // If the constant was #-0, represent it as INT32_MIN.
4411 int32_t Val = CE->getValue();
4412 if (isNegative && Val == 0)
4413 CE = MCConstantExpr::Create(INT32_MIN, getContext());
4414
Jim Grosbachd3595712011-08-03 23:50:40 +00004415 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004416 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004417 return Error(Parser.getTok().getLoc(), "']' expected");
4418 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004419 Parser.Lex(); // Eat right bracket token.
4420
4421 // Don't worry about range checking the value here. That's handled by
4422 // the is*() predicates.
4423 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004424 ARM_AM::no_shift, 0, 0,
4425 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004426
4427 // If there's a pre-indexing writeback marker, '!', just add it as a token
4428 // operand.
4429 if (Parser.getTok().is(AsmToken::Exclaim)) {
4430 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4431 Parser.Lex(); // Eat the '!'.
4432 }
4433
4434 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004435 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004436
4437 // The register offset is optionally preceded by a '+' or '-'
4438 bool isNegative = false;
4439 if (Parser.getTok().is(AsmToken::Minus)) {
4440 isNegative = true;
4441 Parser.Lex(); // Eat the '-'.
4442 } else if (Parser.getTok().is(AsmToken::Plus)) {
4443 // Nothing to do.
4444 Parser.Lex(); // Eat the '+'.
4445 }
4446
4447 E = Parser.getTok().getLoc();
4448 int OffsetRegNum = tryParseRegister();
4449 if (OffsetRegNum == -1)
4450 return Error(E, "register expected");
4451
4452 // If there's a shift operator, handle it.
4453 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004454 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004455 if (Parser.getTok().is(AsmToken::Comma)) {
4456 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004457 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004458 return true;
4459 }
4460
4461 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004462 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004463 return Error(Parser.getTok().getLoc(), "']' expected");
4464 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004465 Parser.Lex(); // Eat right bracket token.
4466
4467 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004468 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004469 S, E));
4470
Jim Grosbachc320c852011-08-05 21:28:30 +00004471 // If there's a pre-indexing writeback marker, '!', just add it as a token
4472 // operand.
4473 if (Parser.getTok().is(AsmToken::Exclaim)) {
4474 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4475 Parser.Lex(); // Eat the '!'.
4476 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004477
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004478 return false;
4479}
4480
Jim Grosbachd3595712011-08-03 23:50:40 +00004481/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004482/// ( lsl | lsr | asr | ror ) , # shift_amount
4483/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004484/// return true if it parses a shift otherwise it returns false.
4485bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4486 unsigned &Amount) {
4487 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004488 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004489 if (Tok.isNot(AsmToken::Identifier))
4490 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004491 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004492 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4493 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004494 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004495 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004496 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004497 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004498 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004499 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004500 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004501 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004502 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004503 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004504 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004505 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004506
Jim Grosbachd3595712011-08-03 23:50:40 +00004507 // rrx stands alone.
4508 Amount = 0;
4509 if (St != ARM_AM::rrx) {
4510 Loc = Parser.getTok().getLoc();
4511 // A '#' and a shift amount.
4512 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004513 if (HashTok.isNot(AsmToken::Hash) &&
4514 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004515 return Error(HashTok.getLoc(), "'#' expected");
4516 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004517
Jim Grosbachd3595712011-08-03 23:50:40 +00004518 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004519 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004520 return true;
4521 // Range check the immediate.
4522 // lsl, ror: 0 <= imm <= 31
4523 // lsr, asr: 0 <= imm <= 32
4524 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4525 if (!CE)
4526 return Error(Loc, "shift amount must be an immediate");
4527 int64_t Imm = CE->getValue();
4528 if (Imm < 0 ||
4529 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4530 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4531 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004532 // If <ShiftTy> #0, turn it into a no_shift.
4533 if (Imm == 0)
4534 St = ARM_AM::lsl;
4535 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
4536 if (Imm == 32)
4537 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004538 Amount = Imm;
4539 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004540
4541 return false;
4542}
4543
Jim Grosbache7fbce72011-10-03 23:38:36 +00004544/// parseFPImm - A floating point immediate expression operand.
4545ARMAsmParser::OperandMatchResultTy ARMAsmParser::
4546parseFPImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004547 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004548 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004549 // integer only.
4550 //
4551 // This routine still creates a generic Immediate operand, containing
4552 // a bitcast of the 64-bit floating point value. The various operands
4553 // that accept floats can check whether the value is valid for them
4554 // via the standard is*() predicates.
4555
Jim Grosbache7fbce72011-10-03 23:38:36 +00004556 SMLoc S = Parser.getTok().getLoc();
4557
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004558 if (Parser.getTok().isNot(AsmToken::Hash) &&
4559 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00004560 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00004561
4562 // Disambiguate the VMOV forms that can accept an FP immediate.
4563 // vmov.f32 <sreg>, #imm
4564 // vmov.f64 <dreg>, #imm
4565 // vmov.f32 <dreg>, #imm @ vector f32x2
4566 // vmov.f32 <qreg>, #imm @ vector f32x4
4567 //
4568 // There are also the NEON VMOV instructions which expect an
4569 // integer constant. Make sure we don't try to parse an FPImm
4570 // for these:
4571 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
4572 ARMOperand *TyOp = static_cast<ARMOperand*>(Operands[2]);
David Peixottoa872e0e2014-01-07 18:19:23 +00004573 bool isVmovf = TyOp->isToken() && (TyOp->getToken() == ".f32" ||
4574 TyOp->getToken() == ".f64");
4575 ARMOperand *Mnemonic = static_cast<ARMOperand*>(Operands[0]);
4576 bool isFconst = Mnemonic->isToken() && (Mnemonic->getToken() == "fconstd" ||
4577 Mnemonic->getToken() == "fconsts");
4578 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00004579 return MatchOperand_NoMatch;
4580
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004581 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00004582
4583 // Handle negation, as that still comes through as a separate token.
4584 bool isNegative = false;
4585 if (Parser.getTok().is(AsmToken::Minus)) {
4586 isNegative = true;
4587 Parser.Lex();
4588 }
4589 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00004590 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00004591 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004592 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00004593 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
4594 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004595 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00004596 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004597 Operands.push_back(ARMOperand::CreateImm(
4598 MCConstantExpr::Create(IntVal, getContext()),
4599 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004600 return MatchOperand_Success;
4601 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004602 // Also handle plain integers. Instructions which allow floating point
4603 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00004604 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00004605 int64_t Val = Tok.getIntVal();
4606 Parser.Lex(); // Eat the token.
4607 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00004608 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004609 return MatchOperand_ParseFail;
4610 }
David Peixottoa872e0e2014-01-07 18:19:23 +00004611 float RealVal = ARM_AM::getFPImmFloat(Val);
4612 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
4613
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004614 Operands.push_back(ARMOperand::CreateImm(
4615 MCConstantExpr::Create(Val, getContext()), S,
4616 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00004617 return MatchOperand_Success;
4618 }
4619
Jim Grosbach235c8d22012-01-19 02:47:30 +00004620 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00004621 return MatchOperand_ParseFail;
4622}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00004623
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004624/// Parse a arm instruction operand. For now this parses the operand regardless
4625/// of the mnemonic.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004626bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004627 StringRef Mnemonic) {
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004628 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004629
4630 // Check if the current operand has a custom associated parser, if so, try to
4631 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00004632 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
4633 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004634 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00004635 // If there wasn't a custom match, try the generic matcher below. Otherwise,
4636 // there was a match, but an error occurred, in which case, just return that
4637 // the operand parsing failed.
4638 if (ResTy == MatchOperand_ParseFail)
4639 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00004640
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004641 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00004642 default:
4643 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00004644 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00004645 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00004646 // If we've seen a branch mnemonic, the next operand must be a label. This
4647 // is true even if the label is a register name. So "br r1" means branch to
4648 // label "r1".
4649 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
4650 if (!ExpectLabel) {
4651 if (!tryParseRegisterWithWriteBack(Operands))
4652 return false;
4653 int Res = tryParseShiftRegister(Operands);
4654 if (Res == 0) // success
4655 return false;
4656 else if (Res == -1) // irrecoverable error
4657 return true;
4658 // If this is VMRS, check for the apsr_nzcv operand.
4659 if (Mnemonic == "vmrs" &&
4660 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
4661 S = Parser.getTok().getLoc();
4662 Parser.Lex();
4663 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
4664 return false;
4665 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00004666 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00004667
4668 // Fall though for the Identifier case that is not a register or a
4669 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00004670 }
Jim Grosbach4e380352011-10-26 21:14:08 +00004671 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00004672 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00004673 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00004674 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00004675 // This was not a register so parse other operands that start with an
4676 // identifier (like labels) as expressions and create them as immediates.
4677 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004678 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004679 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00004680 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004681 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00004682 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
4683 return false;
4684 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004685 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004686 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00004687 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004688 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004689 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00004690 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00004691 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004692 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004693 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00004694
4695 if (Parser.getTok().isNot(AsmToken::Colon)) {
4696 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4697 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004698 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00004699 return true;
4700 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
4701 if (CE) {
4702 int32_t Val = CE->getValue();
4703 if (isNegative && Val == 0)
4704 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
4705 }
4706 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4707 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00004708
4709 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00004710 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00004711 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
4712 if (Parser.getTok().is(AsmToken::Exclaim)) {
4713 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
4714 Parser.getTok().getLoc()));
4715 Parser.Lex(); // Eat exclaim token
4716 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004717 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00004718 }
Jim Grosbach003607f2012-04-16 21:18:46 +00004719 // w/ a ':' after the '#', it's just like a plain ':'.
4720 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00004721 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004722 case AsmToken::Colon: {
4723 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00004724 // FIXME: Check it's an expression prefix,
4725 // e.g. (FOO - :lower16:BAR) isn't legal.
4726 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004727 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004728 return true;
4729
Evan Cheng965b3c72011-01-13 07:58:56 +00004730 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004731 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00004732 return true;
4733
Evan Cheng965b3c72011-01-13 07:58:56 +00004734 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00004735 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00004736 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00004737 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00004738 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004739 }
David Peixottoe407d092013-12-19 18:12:36 +00004740 case AsmToken::Equal: {
4741 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
4742 return Error(Parser.getTok().getLoc(), "unexpected token in operand");
4743
David Peixottoe407d092013-12-19 18:12:36 +00004744 Parser.Lex(); // Eat '='
4745 const MCExpr *SubExprVal;
4746 if (getParser().parseExpression(SubExprVal))
4747 return true;
4748 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
4749
David Peixottob9b73622014-02-04 17:22:40 +00004750 const MCExpr *CPLoc = getTargetStreamer().addConstantPoolEntry(SubExprVal);
David Peixottoe407d092013-12-19 18:12:36 +00004751 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
4752 return false;
4753 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00004754 }
4755}
4756
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004757// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00004758// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004759bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng965b3c72011-01-13 07:58:56 +00004760 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004761
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00004762 // consume an optional '#' (GNU compatibility)
4763 if (getLexer().is(AsmToken::Hash))
4764 Parser.Lex();
4765
Jason W Kim1f7bc072011-01-11 23:53:41 +00004766 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00004767 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00004768 Parser.Lex(); // Eat ':'
4769
4770 if (getLexer().isNot(AsmToken::Identifier)) {
4771 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
4772 return true;
4773 }
4774
4775 StringRef IDVal = Parser.getTok().getIdentifier();
4776 if (IDVal == "lower16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004777 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004778 } else if (IDVal == "upper16") {
Evan Cheng965b3c72011-01-13 07:58:56 +00004779 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim1f7bc072011-01-11 23:53:41 +00004780 } else {
4781 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
4782 return true;
4783 }
4784 Parser.Lex();
4785
4786 if (getLexer().isNot(AsmToken::Colon)) {
4787 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
4788 return true;
4789 }
4790 Parser.Lex(); // Eat the last ':'
4791 return false;
4792}
4793
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004794/// \brief Given a mnemonic, split out possible predication code and carry
4795/// setting letters to form a canonical mnemonic and flags.
4796//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004797// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004798// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004799StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004800 unsigned &PredicationCode,
4801 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004802 unsigned &ProcessorIMod,
4803 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004804 PredicationCode = ARMCC::AL;
4805 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004806 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004807
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004808 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004809 //
4810 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004811 if ((Mnemonic == "movs" && isThumb()) ||
4812 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
4813 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
4814 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
4815 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00004816 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004817 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
4818 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00004819 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00004820 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004821 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
4822 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
4823 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic.startswith("vsel"))
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004824 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00004825
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004826 // First, split out any predication code. Ignore mnemonics we know aren't
4827 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00004828 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00004829 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00004830 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00004831 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00004832 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
4833 .Case("eq", ARMCC::EQ)
4834 .Case("ne", ARMCC::NE)
4835 .Case("hs", ARMCC::HS)
4836 .Case("cs", ARMCC::HS)
4837 .Case("lo", ARMCC::LO)
4838 .Case("cc", ARMCC::LO)
4839 .Case("mi", ARMCC::MI)
4840 .Case("pl", ARMCC::PL)
4841 .Case("vs", ARMCC::VS)
4842 .Case("vc", ARMCC::VC)
4843 .Case("hi", ARMCC::HI)
4844 .Case("ls", ARMCC::LS)
4845 .Case("ge", ARMCC::GE)
4846 .Case("lt", ARMCC::LT)
4847 .Case("gt", ARMCC::GT)
4848 .Case("le", ARMCC::LE)
4849 .Case("al", ARMCC::AL)
4850 .Default(~0U);
4851 if (CC != ~0U) {
4852 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
4853 PredicationCode = CC;
4854 }
Bill Wendling193961b2010-10-29 23:50:21 +00004855 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00004856
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004857 // Next, determine if we have a carry setting bit. We explicitly ignore all
4858 // the instructions we know end in 's'.
4859 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00004860 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00004861 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
4862 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
4863 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00004864 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00004865 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00004866 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00004867 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00004868 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00004869 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004870 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
4871 CarrySetting = true;
4872 }
4873
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004874 // The "cps" instruction can have a interrupt mode operand which is glued into
4875 // the mnemonic. Check if this is the case, split it and parse the imod op
4876 if (Mnemonic.startswith("cps")) {
4877 // Split out any imod code.
4878 unsigned IMod =
4879 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
4880 .Case("ie", ARM_PROC::IE)
4881 .Case("id", ARM_PROC::ID)
4882 .Default(~0U);
4883 if (IMod != ~0U) {
4884 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
4885 ProcessorIMod = IMod;
4886 }
4887 }
4888
Jim Grosbach3d1eac82011-08-26 21:43:41 +00004889 // The "it" instruction has the condition mask on the end of the mnemonic.
4890 if (Mnemonic.startswith("it")) {
4891 ITMask = Mnemonic.slice(2, Mnemonic.size());
4892 Mnemonic = Mnemonic.slice(0, 2);
4893 }
4894
Daniel Dunbar9d944b32011-01-11 15:59:50 +00004895 return Mnemonic;
4896}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004897
4898/// \brief Given a canonical mnemonic, determine if the instruction ever allows
4899/// inclusion of carry set or predication code operands.
4900//
4901// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +00004902void ARMAsmParser::
Amara Emerson33089092013-09-19 11:59:01 +00004903getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
4904 bool &CanAcceptCarrySet, bool &CanAcceptPredicationCode) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004905 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
4906 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004907 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004908 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004909 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00004910 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004911 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Evan Chengaca6c822012-04-11 00:13:00 +00004912 Mnemonic == "vfm" || Mnemonic == "vfnm" ||
Jim Grosbachd73c6452011-09-16 18:05:48 +00004913 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachfc545182011-09-19 23:31:02 +00004914 Mnemonic == "mla" || Mnemonic == "smlal" ||
4915 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbar09264122011-01-11 19:06:29 +00004916 CanAcceptCarrySet = true;
Jim Grosbach6c45b752011-09-16 16:39:25 +00004917 } else
Daniel Dunbar09264122011-01-11 19:06:29 +00004918 CanAcceptCarrySet = false;
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004919
Tim Northover2c45a382013-06-26 16:52:40 +00004920 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
4921 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Joey Gouly2f8890e2013-09-18 09:45:55 +00004922 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic.startswith("crc32") ||
Joey Gouly2d0175e2013-07-09 09:59:04 +00004923 Mnemonic.startswith("cps") || Mnemonic.startswith("vsel") ||
4924 Mnemonic == "vmaxnm" || Mnemonic == "vminnm" || Mnemonic == "vcvta" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00004925 Mnemonic == "vcvtn" || Mnemonic == "vcvtp" || Mnemonic == "vcvtm" ||
4926 Mnemonic == "vrinta" || Mnemonic == "vrintn" || Mnemonic == "vrintp" ||
Amara Emerson33089092013-09-19 11:59:01 +00004927 Mnemonic == "vrintm" || Mnemonic.startswith("aes") ||
4928 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
4929 (FullInst.startswith("vmull") && FullInst.endswith(".p64"))) {
Tim Northover2c45a382013-06-26 16:52:40 +00004930 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004931 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00004932 } else if (!isThumb()) {
4933 // Some instructions are only predicable in Thumb mode
4934 CanAcceptPredicationCode
4935 = Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
4936 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
4937 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
4938 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
4939 Mnemonic != "ldc2" && Mnemonic != "ldc2l" &&
4940 Mnemonic != "stc2" && Mnemonic != "stc2l" &&
4941 !Mnemonic.startswith("rfe") && !Mnemonic.startswith("srs");
4942 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00004943 if (hasV6MOps())
4944 CanAcceptPredicationCode = Mnemonic != "movs";
4945 else
4946 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00004947 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00004948 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00004949}
4950
Jim Grosbach7283da92011-08-16 21:12:37 +00004951bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
4952 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004953 // FIXME: This is all horribly hacky. We really need a better way to deal
4954 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00004955
4956 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
4957 // another does not. Specifically, the MOVW instruction does not. So we
4958 // special case it here and remove the defaulted (non-setting) cc_out
4959 // operand if that's the instruction we're trying to match.
4960 //
4961 // We do this as post-processing of the explicit operands rather than just
4962 // conditionally adding the cc_out in the first place because we need
4963 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00004964 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbach7283da92011-08-16 21:12:37 +00004965 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
4966 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
4967 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4968 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00004969
4970 // Register-register 'add' for thumb does not have a cc_out operand
4971 // when there are only two register operands.
4972 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
4973 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4974 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4975 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
4976 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004977 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004978 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
4979 // have to check the immediate range here since Thumb2 has a variant
4980 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004981 if (((isThumb() && Mnemonic == "add") ||
4982 (isThumbTwo() && Mnemonic == "sub")) &&
4983 Operands.size() == 6 &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004984 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4985 static_cast<ARMOperand*>(Operands[4])->isReg() &&
4986 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004987 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00004988 ((Mnemonic == "add" &&static_cast<ARMOperand*>(Operands[5])->isReg()) ||
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004989 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00004990 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004991 // For Thumb2, add/sub immediate does not have a cc_out operand for the
4992 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004993 // selecting via the generic "add" mnemonic, so to know that we
4994 // should remove the cc_out operand, we have to explicitly check that
4995 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00004996 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
4997 Operands.size() == 6 &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00004998 static_cast<ARMOperand*>(Operands[3])->isReg() &&
4999 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5000 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5001 // Nest conditions rather than one big 'if' statement for readability.
5002 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005003 // If both registers are low, we're in an IT block, and the immediate is
5004 // in range, we should use encoding T1 instead, which has a cc_out.
5005 if (inITBlock() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005006 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005007 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
5008 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
5009 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005010 // Check against T3. If the second register is the PC, this is an
5011 // alternate form of ADR, which uses encoding T4, so check for that too.
5012 if (static_cast<ARMOperand*>(Operands[4])->getReg() != ARM::PC &&
5013 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
5014 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005015
5016 // Otherwise, we use encoding T4, which does not have a cc_out
5017 // operand.
5018 return true;
5019 }
5020
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005021 // The thumb2 multiply instruction doesn't have a CCOut register, so
5022 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5023 // use the 16-bit encoding or not.
5024 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
5025 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5026 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5027 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5028 static_cast<ARMOperand*>(Operands[5])->isReg() &&
5029 // If the registers aren't low regs, the destination reg isn't the
5030 // same as one of the source regs, or the cc_out operand is zero
5031 // outside of an IT block, we have to use the 32-bit encoding, so
5032 // remove the cc_out operand.
5033 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5034 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
Jim Grosbach6efa7b92011-11-15 19:29:45 +00005035 !isARMLowRegister(static_cast<ARMOperand*>(Operands[5])->getReg()) ||
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005036 !inITBlock() ||
5037 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
5038 static_cast<ARMOperand*>(Operands[5])->getReg() &&
5039 static_cast<ARMOperand*>(Operands[3])->getReg() !=
5040 static_cast<ARMOperand*>(Operands[4])->getReg())))
5041 return true;
5042
Jim Grosbachefa7e952011-11-15 19:55:16 +00005043 // Also check the 'mul' syntax variant that doesn't specify an explicit
5044 // destination register.
5045 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
5046 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5047 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5048 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5049 // If the registers aren't low regs or the cc_out operand is zero
5050 // outside of an IT block, we have to use the 32-bit encoding, so
5051 // remove the cc_out operand.
5052 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
5053 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
5054 !inITBlock()))
5055 return true;
5056
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005057
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005058
Jim Grosbach4b701af2011-08-24 21:42:27 +00005059 // Register-register 'add/sub' for thumb does not have a cc_out operand
5060 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5061 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5062 // right, this will result in better diagnostics (which operand is off)
5063 // anyway.
5064 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5065 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005066 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5067 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005068 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
5069 (static_cast<ARMOperand*>(Operands[4])->isImm() ||
5070 (Operands.size() == 6 &&
5071 static_cast<ARMOperand*>(Operands[5])->isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005072 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005073
Jim Grosbach7283da92011-08-16 21:12:37 +00005074 return false;
5075}
5076
Joey Goulye8602552013-07-19 16:34:16 +00005077bool ARMAsmParser::shouldOmitPredicateOperand(
5078 StringRef Mnemonic, SmallVectorImpl<MCParsedAsmOperand *> &Operands) {
5079 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5080 unsigned RegIdx = 3;
5081 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
5082 static_cast<ARMOperand *>(Operands[2])->getToken() == ".f32") {
5083 if (static_cast<ARMOperand *>(Operands[3])->isToken() &&
5084 static_cast<ARMOperand *>(Operands[3])->getToken() == ".f32")
5085 RegIdx = 4;
5086
5087 if (static_cast<ARMOperand *>(Operands[RegIdx])->isReg() &&
5088 (ARMMCRegisterClasses[ARM::DPRRegClassID]
5089 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg()) ||
5090 ARMMCRegisterClasses[ARM::QPRRegClassID]
5091 .contains(static_cast<ARMOperand *>(Operands[RegIdx])->getReg())))
5092 return true;
5093 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005094 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005095}
5096
Jim Grosbach12952fe2011-11-11 23:08:10 +00005097static bool isDataTypeToken(StringRef Tok) {
5098 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5099 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5100 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5101 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5102 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5103 Tok == ".f" || Tok == ".d";
5104}
5105
5106// FIXME: This bit should probably be handled via an explicit match class
5107// in the .td files that matches the suffix instead of having it be
5108// a literal string token the way it is now.
5109static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5110 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5111}
Chad Rosier9f7a2212013-04-18 22:35:36 +00005112static void applyMnemonicAliases(StringRef &Mnemonic, unsigned Features,
5113 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005114
5115static bool RequiresVFPRegListValidation(StringRef Inst,
5116 bool &AcceptSinglePrecisionOnly,
5117 bool &AcceptDoublePrecisionOnly) {
5118 if (Inst.size() < 7)
5119 return false;
5120
5121 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5122 StringRef AddressingMode = Inst.substr(4, 2);
5123 if (AddressingMode == "ia" || AddressingMode == "db" ||
5124 AddressingMode == "ea" || AddressingMode == "fd") {
5125 AcceptSinglePrecisionOnly = Inst[6] == 's';
5126 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5127 return true;
5128 }
5129 }
5130
5131 return false;
5132}
5133
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005134/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005135bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
5136 SMLoc NameLoc,
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005137 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005138 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005139 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005140 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005141 bool AcceptDoublePrecisionOnly;
5142 RequireVFPRegisterListCheck =
5143 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5144 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005145
Jim Grosbach8be2f652011-12-09 23:34:09 +00005146 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005147 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005148 // The generic tblgen'erated code does this later, at the start of
5149 // MatchInstructionImpl(), but that's too late for aliases that include
5150 // any sort of suffix.
5151 unsigned AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005152 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5153 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005154
Jim Grosbachab5830e2011-12-14 02:16:11 +00005155 // First check for the ARM-specific .req directive.
5156 if (Parser.getTok().is(AsmToken::Identifier) &&
5157 Parser.getTok().getIdentifier() == ".req") {
5158 parseDirectiveReq(Name, NameLoc);
5159 // We always return 'error' for this, as we're done with this
5160 // statement and don't need to match the 'instruction."
5161 return true;
5162 }
5163
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005164 // Create the leading tokens for the mnemonic, split by '.' characters.
5165 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005166 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005167
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005168 // Split out the predication code and carry setting flag from the mnemonic.
5169 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005170 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005171 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005172 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005173 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005174 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005175
Jim Grosbach1c171b12011-08-25 17:23:55 +00005176 // In Thumb1, only the branch (B) instruction can be predicated.
5177 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005178 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005179 return Error(NameLoc, "conditional execution not supported in Thumb1");
5180 }
5181
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005182 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5183
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005184 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5185 // is the mask as it will be for the IT encoding if the conditional
5186 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5187 // where the conditional bit0 is zero, the instruction post-processing
5188 // will adjust the mask accordingly.
5189 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005190 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5191 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005192 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005193 return Error(Loc, "too many conditions on IT instruction");
5194 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005195 unsigned Mask = 8;
5196 for (unsigned i = ITMask.size(); i != 0; --i) {
5197 char pos = ITMask[i - 1];
5198 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005199 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005200 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005201 }
5202 Mask >>= 1;
5203 if (ITMask[i - 1] == 't')
5204 Mask |= 8;
5205 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005206 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005207 }
5208
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005209 // FIXME: This is all a pretty gross hack. We should automatically handle
5210 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005211
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005212 // Next, add the CCOut and ConditionCode operands, if needed.
5213 //
5214 // For mnemonics which can ever incorporate a carry setting bit or predication
5215 // code, our matching model involves us always generating CCOut and
5216 // ConditionCode operands to match the mnemonic "as written" and then we let
5217 // the matcher deal with finding the right instruction or generating an
5218 // appropriate error.
5219 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005220 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005221
Jim Grosbach03a8a162011-07-14 22:04:21 +00005222 // If we had a carry-set on an instruction that can't do that, issue an
5223 // error.
5224 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005225 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005226 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005227 "' can not set flags, but 's' suffix specified");
5228 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005229 // If we had a predication code on an instruction that can't do that, issue an
5230 // error.
5231 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005232 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005233 return Error(NameLoc, "instruction '" + Mnemonic +
5234 "' is not predicable, but condition code specified");
5235 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005236
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005237 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005238 if (CanAcceptCarrySet) {
5239 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005240 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005241 Loc));
5242 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005243
5244 // Add the predication code operand, if necessary.
5245 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005246 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5247 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005248 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005249 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005250 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005251
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005252 // Add the processor imod operand, if necessary.
5253 if (ProcessorIMod) {
5254 Operands.push_back(ARMOperand::CreateImm(
5255 MCConstantExpr::Create(ProcessorIMod, getContext()),
5256 NameLoc, NameLoc));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005257 }
5258
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005259 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005260 while (Next != StringRef::npos) {
5261 Start = Next;
5262 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005263 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005264
Jim Grosbach12952fe2011-11-11 23:08:10 +00005265 // Some NEON instructions have an optional datatype suffix that is
5266 // completely ignored. Check for that.
5267 if (isDataTypeToken(ExtraToken) &&
5268 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5269 continue;
5270
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005271 // For for ARM mode generate an error if the .n qualifier is used.
5272 if (ExtraToken == ".n" && !isThumb()) {
5273 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005274 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005275 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5276 "arm mode");
5277 }
5278
5279 // The .n qualifier is always discarded as that is what the tables
5280 // and matcher expect. In ARM mode the .w qualifier has no effect,
5281 // so discard it to avoid errors that can be caused by the matcher.
5282 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005283 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5284 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5285 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005286 }
5287
5288 // Read the remaining operands.
5289 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005290 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005291 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005292 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005293 return true;
5294 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005295
5296 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005297 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005298
5299 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005300 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005301 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005302 return true;
5303 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005304 }
5305 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005306
Chris Lattnera2a9d162010-09-11 16:18:25 +00005307 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005308 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005309 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005310 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005311 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005312
Chris Lattner91689c12010-09-08 05:10:46 +00005313 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005314
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005315 if (RequireVFPRegisterListCheck) {
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005316 ARMOperand *Op = static_cast<ARMOperand*>(Operands.back());
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005317 if (AcceptSinglePrecisionOnly && !Op->isSPRRegList())
5318 return Error(Op->getStartLoc(),
5319 "VFP/Neon single precision register expected");
5320 if (AcceptDoublePrecisionOnly && !Op->isDPRRegList())
5321 return Error(Op->getStartLoc(),
5322 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005323 }
5324
Jim Grosbach7283da92011-08-16 21:12:37 +00005325 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5326 // do and don't have a cc_out optional-def operand. With some spot-checks
5327 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005328 // parse and adjust accordingly before actually matching. We shouldn't ever
5329 // try to remove a cc_out operand that was explicitly set on the the
5330 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5331 // table driven matcher doesn't fit well with the ARM instruction set.
5332 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005333 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5334 Operands.erase(Operands.begin() + 1);
5335 delete Op;
5336 }
5337
Joey Goulye8602552013-07-19 16:34:16 +00005338 // Some instructions have the same mnemonic, but don't always
5339 // have a predicate. Distinguish them here and delete the
5340 // predicate if needed.
5341 if (shouldOmitPredicateOperand(Mnemonic, Operands)) {
5342 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5343 Operands.erase(Operands.begin() + 1);
5344 delete Op;
5345 }
5346
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005347 // ARM mode 'blx' need special handling, as the register operand version
5348 // is predicable, but the label operand version is not. So, we can't rely
5349 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005350 // a k_CondCode operand in the list. If we're trying to match the label
5351 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005352 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
5353 static_cast<ARMOperand*>(Operands[2])->isImm()) {
5354 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
5355 Operands.erase(Operands.begin() + 1);
5356 delete Op;
5357 }
Jim Grosbach8cffa282011-08-11 23:51:13 +00005358
Weiming Zhao8f56f882012-11-16 21:55:34 +00005359 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5360 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5361 // a single GPRPair reg operand is used in the .td file to replace the two
5362 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5363 // expressed as a GPRPair, so we have to manually merge them.
5364 // FIXME: We would really like to be able to tablegen'erate this.
5365 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005366 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5367 Mnemonic == "stlexd")) {
5368 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005369 unsigned Idx = isLoad ? 2 : 3;
5370 ARMOperand* Op1 = static_cast<ARMOperand*>(Operands[Idx]);
5371 ARMOperand* Op2 = static_cast<ARMOperand*>(Operands[Idx+1]);
5372
5373 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5374 // Adjust only if Op1 and Op2 are GPRs.
5375 if (Op1->isReg() && Op2->isReg() && MRC.contains(Op1->getReg()) &&
5376 MRC.contains(Op2->getReg())) {
5377 unsigned Reg1 = Op1->getReg();
5378 unsigned Reg2 = Op2->getReg();
5379 unsigned Rt = MRI->getEncodingValue(Reg1);
5380 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5381
5382 // Rt2 must be Rt + 1 and Rt must be even.
5383 if (Rt + 1 != Rt2 || (Rt & 1)) {
5384 Error(Op2->getStartLoc(), isLoad ?
5385 "destination operands must be sequential" :
5386 "source operands must be sequential");
5387 return true;
5388 }
5389 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5390 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
5391 Operands.erase(Operands.begin() + Idx, Operands.begin() + Idx + 2);
5392 Operands.insert(Operands.begin() + Idx, ARMOperand::CreateReg(
5393 NewReg, Op1->getStartLoc(), Op2->getEndLoc()));
5394 delete Op1;
5395 delete Op2;
5396 }
5397 }
5398
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005399 // GNU Assembler extension (compatibility)
5400 if ((Mnemonic == "ldrd" || Mnemonic == "strd") && !isThumb() &&
5401 Operands.size() == 4) {
5402 ARMOperand *Op = static_cast<ARMOperand *>(Operands[2]);
5403 assert(Op->isReg() && "expected register argument");
5404 assert(MRI->getMatchingSuperReg(Op->getReg(), ARM::gsub_0,
5405 &MRI->getRegClass(ARM::GPRPairRegClassID))
5406 && "expected register pair");
5407 Operands.insert(Operands.begin() + 3,
5408 ARMOperand::CreateReg(Op->getReg() + 1, Op->getStartLoc(),
5409 Op->getEndLoc()));
5410 }
5411
Kevin Enderby78f95722013-07-31 21:05:30 +00005412 // FIXME: As said above, this is all a pretty gross hack. This instruction
5413 // does not fit with other "subs" and tblgen.
5414 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
5415 // so the Mnemonic is the original name "subs" and delete the predicate
5416 // operand so it will match the table entry.
5417 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
5418 static_cast<ARMOperand*>(Operands[3])->isReg() &&
5419 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::PC &&
5420 static_cast<ARMOperand*>(Operands[4])->isReg() &&
5421 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::LR &&
5422 static_cast<ARMOperand*>(Operands[5])->isImm()) {
5423 ARMOperand *Op0 = static_cast<ARMOperand*>(Operands[0]);
5424 Operands.erase(Operands.begin());
5425 delete Op0;
5426 Operands.insert(Operands.begin(), ARMOperand::CreateToken(Name, NameLoc));
5427
5428 ARMOperand *Op1 = static_cast<ARMOperand*>(Operands[1]);
5429 Operands.erase(Operands.begin() + 1);
5430 delete Op1;
5431 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00005432 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00005433}
5434
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005435// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00005436
5437// return 'true' if register list contains non-low GPR registers,
5438// 'false' otherwise. If Reg is in the register list or is HiReg, set
5439// 'containsReg' to true.
5440static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
5441 unsigned HiReg, bool &containsReg) {
5442 containsReg = false;
5443 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5444 unsigned OpReg = Inst.getOperand(i).getReg();
5445 if (OpReg == Reg)
5446 containsReg = true;
5447 // Anything other than a low register isn't legal here.
5448 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
5449 return true;
5450 }
5451 return false;
5452}
5453
Jim Grosbacha31f2232011-09-07 18:05:34 +00005454// Check if the specified regisgter is in the register list of the inst,
5455// starting at the indicated operand number.
5456static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
5457 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
5458 unsigned OpReg = Inst.getOperand(i).getReg();
5459 if (OpReg == Reg)
5460 return true;
5461 }
5462 return false;
5463}
5464
Richard Barton8d519fe2013-09-05 14:14:19 +00005465// Return true if instruction has the interesting property of being
5466// allowed in IT blocks, but not being predicable.
5467static bool instIsBreakpoint(const MCInst &Inst) {
5468 return Inst.getOpcode() == ARM::tBKPT ||
5469 Inst.getOpcode() == ARM::BKPT ||
5470 Inst.getOpcode() == ARM::tHLT ||
5471 Inst.getOpcode() == ARM::HLT;
5472
5473}
5474
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005475// FIXME: We would really like to be able to tablegen'erate this.
5476bool ARMAsmParser::
5477validateInstruction(MCInst &Inst,
5478 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00005479 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00005480 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00005481
Jim Grosbached16ec42011-08-29 22:24:09 +00005482 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00005483 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00005484 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00005485 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005486 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005487 if (ITState.FirstCond)
5488 ITState.FirstCond = false;
5489 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00005490 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00005491 // The instruction must be predicable.
5492 if (!MCID.isPredicable())
5493 return Error(Loc, "instructions in IT block must be predicable");
5494 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005495 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00005496 ARMCC::getOppositeCondition(ITState.Cond);
5497 if (Cond != ITCond) {
5498 // Find the condition code Operand to get its SMLoc information.
5499 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005500 for (unsigned I = 1; I < Operands.size(); ++I)
5501 if (static_cast<ARMOperand*>(Operands[I])->isCondCode())
5502 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00005503 return Error(CondLoc, "incorrect condition in IT block; got '" +
5504 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
5505 "', but expected '" +
5506 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
5507 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00005508 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00005509 } else if (isThumbTwo() && MCID.isPredicable() &&
5510 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00005511 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
5512 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00005513 return Error(Loc, "predicated instructions must be in IT block");
5514
Tilmann Scheller255722b2013-09-30 16:11:48 +00005515 const unsigned Opcode = Inst.getOpcode();
5516 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00005517 case ARM::LDRD:
5518 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005519 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00005520 const unsigned RtReg = Inst.getOperand(0).getReg();
5521
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005522 // Rt can't be R14.
5523 if (RtReg == ARM::LR)
5524 return Error(Operands[3]->getStartLoc(),
5525 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005526
5527 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00005528 // Rt must be even-numbered.
5529 if ((Rt & 1) == 1)
5530 return Error(Operands[3]->getStartLoc(),
5531 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005532
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005533 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00005534 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005535 if (Rt2 != Rt + 1)
5536 return Error(Operands[3]->getStartLoc(),
5537 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00005538
5539 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
5540 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
5541 // For addressing modes with writeback, the base register needs to be
5542 // different from the destination registers.
5543 if (Rn == Rt || Rn == Rt2)
5544 return Error(Operands[3]->getStartLoc(),
5545 "base register needs to be different from destination "
5546 "registers");
5547 }
5548
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005549 return false;
5550 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005551 case ARM::t2LDRDi8:
5552 case ARM::t2LDRD_PRE:
5553 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00005554 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00005555 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5556 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5557 if (Rt2 == Rt)
5558 return Error(Operands[3]->getStartLoc(),
5559 "destination operands can't be identical");
5560 return false;
5561 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00005562 case ARM::STRD: {
5563 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005564 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
5565 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00005566 if (Rt2 != Rt + 1)
5567 return Error(Operands[3]->getStartLoc(),
5568 "source operands must be sequential");
5569 return false;
5570 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00005571 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00005572 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005573 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00005574 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
5575 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005576 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00005577 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005578 "source operands must be sequential");
5579 return false;
5580 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00005581 case ARM::SBFX:
5582 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005583 // Width must be in range [1, 32-lsb].
5584 unsigned LSB = Inst.getOperand(2).getImm();
5585 unsigned Widthm1 = Inst.getOperand(3).getImm();
5586 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00005587 return Error(Operands[5]->getStartLoc(),
5588 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00005589 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00005590 }
Tim Northover08a86602013-10-22 19:00:39 +00005591 // Notionally handles ARM::tLDMIA_UPD too.
Jim Grosbach90103cc2011-08-18 21:50:53 +00005592 case ARM::tLDMIA: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005593 // If we're parsing Thumb2, the .w variant is available and handles
Tilmann Schellerbe904772013-09-30 17:57:30 +00005594 // most cases that are normally illegal for a Thumb1 LDM instruction.
5595 // We'll make the transformation in processInstruction() if necessary.
Jim Grosbacha31f2232011-09-07 18:05:34 +00005596 //
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00005597 // Thumb LDM instructions are writeback iff the base register is not
Jim Grosbach90103cc2011-08-18 21:50:53 +00005598 // in the register list.
5599 unsigned Rn = Inst.getOperand(0).getReg();
Tilmann Schellerbe904772013-09-30 17:57:30 +00005600 bool HasWritebackToken =
Jim Grosbach139acd22011-08-22 23:01:07 +00005601 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
5602 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Tilmann Schellerbe904772013-09-30 17:57:30 +00005603 bool ListContainsBase;
5604 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
5605 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
Jim Grosbach169b2be2011-08-23 18:13:04 +00005606 "registers must be in range r0-r7");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005607 // If we should have writeback, then there should be a '!' token.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005608 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
Jim Grosbach90103cc2011-08-18 21:50:53 +00005609 return Error(Operands[2]->getStartLoc(),
5610 "writeback operator '!' expected");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005611 // If we should not have writeback, there must not be a '!'. This is
5612 // true even for the 32-bit wide encodings.
Tilmann Schellerbe904772013-09-30 17:57:30 +00005613 if (ListContainsBase && HasWritebackToken)
Jim Grosbach139acd22011-08-22 23:01:07 +00005614 return Error(Operands[3]->getStartLoc(),
5615 "writeback operator '!' not allowed when base register "
5616 "in register list");
Jim Grosbach90103cc2011-08-18 21:50:53 +00005617
5618 break;
5619 }
Tim Northover08a86602013-10-22 19:00:39 +00005620 case ARM::LDMIA_UPD:
5621 case ARM::LDMDB_UPD:
5622 case ARM::LDMIB_UPD:
5623 case ARM::LDMDA_UPD:
5624 // ARM variants loading and updating the same register are only officially
5625 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
5626 if (!hasV7Ops())
5627 break;
5628 // Fallthrough
5629 case ARM::t2LDMIA_UPD:
5630 case ARM::t2LDMDB_UPD:
5631 case ARM::t2STMIA_UPD:
5632 case ARM::t2STMDB_UPD: {
Jim Grosbacha31f2232011-09-07 18:05:34 +00005633 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
Tim Northover741e6ef2013-10-24 09:37:18 +00005634 return Error(Operands.back()->getStartLoc(),
5635 "writeback register not allowed in register list");
Jim Grosbacha31f2232011-09-07 18:05:34 +00005636 break;
5637 }
Tim Northover8eaf1542013-11-12 21:32:41 +00005638 case ARM::sysLDMIA_UPD:
5639 case ARM::sysLDMDA_UPD:
5640 case ARM::sysLDMDB_UPD:
5641 case ARM::sysLDMIB_UPD:
5642 if (!listContainsReg(Inst, 3, ARM::PC))
5643 return Error(Operands[4]->getStartLoc(),
5644 "writeback register only allowed on system LDM "
5645 "if PC in register-list");
5646 break;
5647 case ARM::sysSTMIA_UPD:
5648 case ARM::sysSTMDA_UPD:
5649 case ARM::sysSTMDB_UPD:
5650 case ARM::sysSTMIB_UPD:
5651 return Error(Operands[2]->getStartLoc(),
5652 "system STM cannot have writeback register");
5653 break;
Chad Rosier8513ffb2012-08-30 23:20:38 +00005654 case ARM::tMUL: {
5655 // The second source operand must be the same register as the destination
5656 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00005657 //
5658 // In this case, we must directly check the parsed operands because the
5659 // cvtThumbMultiply() function is written in such a way that it guarantees
5660 // this first statement is always true for the new Inst. Essentially, the
5661 // destination is unconditionally copied into the second source operand
5662 // without checking to see if it matches what we actually parsed.
Chad Rosier8513ffb2012-08-30 23:20:38 +00005663 if (Operands.size() == 6 &&
5664 (((ARMOperand*)Operands[3])->getReg() !=
5665 ((ARMOperand*)Operands[5])->getReg()) &&
5666 (((ARMOperand*)Operands[3])->getReg() !=
5667 ((ARMOperand*)Operands[4])->getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00005668 return Error(Operands[3]->getStartLoc(),
5669 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00005670 }
5671 break;
5672 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005673 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
5674 // so only issue a diagnostic for thumb1. The instructions will be
5675 // switched to the t2 encodings in processInstruction() if necessary.
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005676 case ARM::tPOP: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005677 bool ListContainsBase;
5678 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005679 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005680 return Error(Operands[2]->getStartLoc(),
5681 "registers must be in range r0-r7 or pc");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005682 break;
5683 }
5684 case ARM::tPUSH: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005685 bool ListContainsBase;
5686 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
Jim Grosbach9bded9d2011-11-10 23:17:11 +00005687 !isThumbTwo())
Jim Grosbach169b2be2011-08-23 18:13:04 +00005688 return Error(Operands[2]->getStartLoc(),
5689 "registers must be in range r0-r7 or lr");
Jim Grosbach38c59fc2011-08-22 23:17:34 +00005690 break;
5691 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00005692 case ARM::tSTMIA_UPD: {
Tim Northover08a86602013-10-22 19:00:39 +00005693 bool ListContainsBase, InvalidLowList;
5694 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
5695 0, ListContainsBase);
5696 if (InvalidLowList && !isThumbTwo())
Jim Grosbachd80d1692011-08-23 18:15:37 +00005697 return Error(Operands[4]->getStartLoc(),
5698 "registers must be in range r0-r7");
Tim Northover08a86602013-10-22 19:00:39 +00005699
5700 // This would be converted to a 32-bit stm, but that's not valid if the
5701 // writeback register is in the list.
5702 if (InvalidLowList && ListContainsBase)
5703 return Error(Operands[4]->getStartLoc(),
5704 "writeback operator '!' not allowed when base register "
5705 "in register list");
Jim Grosbachd80d1692011-08-23 18:15:37 +00005706 break;
5707 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00005708 case ARM::tADDrSP: {
5709 // If the non-SP source operand and the destination operand are not the
5710 // same, we need thumb2 (for the wide encoding), or we have an error.
5711 if (!isThumbTwo() &&
5712 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
5713 return Error(Operands[4]->getStartLoc(),
5714 "source register must be the same as destination");
5715 }
5716 break;
5717 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005718 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005719 case ARM::tB:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005720 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<11, 1>())
5721 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005722 break;
5723 case ARM::t2B: {
5724 int op = (Operands[2]->isImm()) ? 2 : 3;
Tilmann Schellerbe904772013-09-30 17:57:30 +00005725 if (!(static_cast<ARMOperand*>(Operands[op]))->isSignedOffset<24, 1>())
5726 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005727 break;
5728 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00005729 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00005730 case ARM::tBcc:
Tilmann Schellerbe904772013-09-30 17:57:30 +00005731 if (!(static_cast<ARMOperand*>(Operands[2]))->isSignedOffset<8, 1>())
5732 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005733 break;
5734 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00005735 int Op = (Operands[2]->isImm()) ? 2 : 3;
5736 if (!(static_cast<ARMOperand*>(Operands[Op]))->isSignedOffset<20, 1>())
5737 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00005738 break;
5739 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00005740 }
5741
5742 return false;
5743}
5744
Jim Grosbach1a747242012-01-23 23:45:44 +00005745static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00005746 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005747 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005748 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005749 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5750 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5751 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5752 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
5753 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
5754 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
5755 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
5756 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
5757 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005758
5759 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005760 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5761 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5762 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5763 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5764 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005765
Jim Grosbach1e946a42012-01-24 00:43:12 +00005766 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
5767 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
5768 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
5769 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
5770 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00005771
Jim Grosbach1e946a42012-01-24 00:43:12 +00005772 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
5773 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
5774 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
5775 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
5776 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00005777
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005778 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005779 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5780 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5781 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5782 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
5783 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5784 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
5785 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
5786 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
5787 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
5788 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
5789 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
5790 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
5791 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
5792 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
5793 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00005794
Jim Grosbach1a747242012-01-23 23:45:44 +00005795 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005796 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5797 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5798 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5799 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5800 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5801 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5802 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
5803 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
5804 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
5805 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
5806 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
5807 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
5808 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
5809 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
5810 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
5811 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
5812 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
5813 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00005814
Jim Grosbach8e2722c2012-01-24 18:53:13 +00005815 // VST4LN
5816 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5817 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5818 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5819 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
5820 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5821 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
5822 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
5823 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
5824 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
5825 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
5826 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
5827 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
5828 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
5829 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
5830 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
5831
Jim Grosbachda70eac2012-01-24 00:58:13 +00005832 // VST4
5833 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5834 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5835 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5836 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5837 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5838 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5839 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
5840 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
5841 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
5842 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
5843 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
5844 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
5845 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
5846 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
5847 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
5848 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
5849 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
5850 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00005851 }
5852}
5853
Jim Grosbach1a747242012-01-23 23:45:44 +00005854static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00005855 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00005856 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005857 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005858 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5859 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5860 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5861 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
5862 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
5863 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
5864 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
5865 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
5866 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00005867
5868 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005869 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5870 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5871 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5872 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
5873 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5874 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
5875 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
5876 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
5877 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
5878 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
5879 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
5880 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
5881 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
5882 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
5883 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005884
Jim Grosbachb78403c2012-01-24 23:47:04 +00005885 // VLD3DUP
5886 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5887 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5888 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5889 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
5890 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPq16_UPD;
5891 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5892 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
5893 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
5894 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
5895 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
5896 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
5897 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
5898 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
5899 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
5900 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
5901 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
5902 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
5903 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
5904
Jim Grosbacha8b444b2012-01-23 21:53:26 +00005905 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00005906 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5907 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5908 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5909 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
5910 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5911 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
5912 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
5913 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
5914 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
5915 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
5916 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
5917 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
5918 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
5919 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
5920 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00005921
5922 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00005923 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5924 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5925 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5926 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5927 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5928 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5929 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
5930 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
5931 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
5932 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
5933 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
5934 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
5935 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
5936 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
5937 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
5938 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
5939 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
5940 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00005941
Jim Grosbach14952a02012-01-24 18:37:25 +00005942 // VLD4LN
5943 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5944 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5945 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5946 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNq16_UPD;
5947 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5948 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
5949 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
5950 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
5951 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
5952 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
5953 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
5954 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
5955 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
5956 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
5957 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
5958
Jim Grosbach086cbfa2012-01-25 00:01:08 +00005959 // VLD4DUP
5960 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5961 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5962 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5963 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
5964 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
5965 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5966 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
5967 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
5968 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
5969 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
5970 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
5971 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
5972 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
5973 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
5974 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
5975 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
5976 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
5977 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
5978
Jim Grosbached561fc2012-01-24 00:43:17 +00005979 // VLD4
5980 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5981 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5982 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5983 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5984 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5985 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5986 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
5987 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
5988 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
5989 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
5990 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
5991 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
5992 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
5993 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
5994 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
5995 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
5996 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
5997 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00005998 }
5999}
6000
Jim Grosbachafad0532011-11-10 23:42:14 +00006001bool ARMAsmParser::
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006002processInstruction(MCInst &Inst,
6003 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
6004 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006005 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6006 case ARM::LDRT_POST:
6007 case ARM::LDRBT_POST: {
6008 const unsigned Opcode =
6009 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6010 : ARM::LDRBT_POST_IMM;
6011 MCInst TmpInst;
6012 TmpInst.setOpcode(Opcode);
6013 TmpInst.addOperand(Inst.getOperand(0));
6014 TmpInst.addOperand(Inst.getOperand(1));
6015 TmpInst.addOperand(Inst.getOperand(1));
6016 TmpInst.addOperand(MCOperand::CreateReg(0));
6017 TmpInst.addOperand(MCOperand::CreateImm(0));
6018 TmpInst.addOperand(Inst.getOperand(2));
6019 TmpInst.addOperand(Inst.getOperand(3));
6020 Inst = TmpInst;
6021 return true;
6022 }
6023 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6024 case ARM::STRT_POST:
6025 case ARM::STRBT_POST: {
6026 const unsigned Opcode =
6027 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6028 : ARM::STRBT_POST_IMM;
6029 MCInst TmpInst;
6030 TmpInst.setOpcode(Opcode);
6031 TmpInst.addOperand(Inst.getOperand(1));
6032 TmpInst.addOperand(Inst.getOperand(0));
6033 TmpInst.addOperand(Inst.getOperand(1));
6034 TmpInst.addOperand(MCOperand::CreateReg(0));
6035 TmpInst.addOperand(MCOperand::CreateImm(0));
6036 TmpInst.addOperand(Inst.getOperand(2));
6037 TmpInst.addOperand(Inst.getOperand(3));
6038 Inst = TmpInst;
6039 return true;
6040 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006041 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6042 case ARM::ADDri: {
6043 if (Inst.getOperand(1).getReg() != ARM::PC ||
6044 Inst.getOperand(5).getReg() != 0)
6045 return false;
6046 MCInst TmpInst;
6047 TmpInst.setOpcode(ARM::ADR);
6048 TmpInst.addOperand(Inst.getOperand(0));
6049 TmpInst.addOperand(Inst.getOperand(2));
6050 TmpInst.addOperand(Inst.getOperand(3));
6051 TmpInst.addOperand(Inst.getOperand(4));
6052 Inst = TmpInst;
6053 return true;
6054 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006055 // Aliases for alternate PC+imm syntax of LDR instructions.
6056 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006057 // Select the narrow version if the immediate will fit.
6058 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006059 Inst.getOperand(1).getImm() <= 0xff &&
6060 !(static_cast<ARMOperand*>(Operands[2])->isToken() &&
6061 static_cast<ARMOperand*>(Operands[2])->getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006062 Inst.setOpcode(ARM::tLDRpci);
6063 else
6064 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006065 return true;
6066 case ARM::t2LDRBpcrel:
6067 Inst.setOpcode(ARM::t2LDRBpci);
6068 return true;
6069 case ARM::t2LDRHpcrel:
6070 Inst.setOpcode(ARM::t2LDRHpci);
6071 return true;
6072 case ARM::t2LDRSBpcrel:
6073 Inst.setOpcode(ARM::t2LDRSBpci);
6074 return true;
6075 case ARM::t2LDRSHpcrel:
6076 Inst.setOpcode(ARM::t2LDRSHpci);
6077 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006078 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006079 case ARM::VST1LNdWB_register_Asm_8:
6080 case ARM::VST1LNdWB_register_Asm_16:
6081 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006082 MCInst TmpInst;
6083 // Shuffle the operands around so the lane index operand is in the
6084 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006085 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006086 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006087 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6088 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6089 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6090 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6091 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6092 TmpInst.addOperand(Inst.getOperand(1)); // lane
6093 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6094 TmpInst.addOperand(Inst.getOperand(6));
6095 Inst = TmpInst;
6096 return true;
6097 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006098
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006099 case ARM::VST2LNdWB_register_Asm_8:
6100 case ARM::VST2LNdWB_register_Asm_16:
6101 case ARM::VST2LNdWB_register_Asm_32:
6102 case ARM::VST2LNqWB_register_Asm_16:
6103 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006104 MCInst TmpInst;
6105 // Shuffle the operands around so the lane index operand is in the
6106 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006107 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006108 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006109 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6110 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6111 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6112 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6113 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006114 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6115 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006116 TmpInst.addOperand(Inst.getOperand(1)); // lane
6117 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6118 TmpInst.addOperand(Inst.getOperand(6));
6119 Inst = TmpInst;
6120 return true;
6121 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006122
6123 case ARM::VST3LNdWB_register_Asm_8:
6124 case ARM::VST3LNdWB_register_Asm_16:
6125 case ARM::VST3LNdWB_register_Asm_32:
6126 case ARM::VST3LNqWB_register_Asm_16:
6127 case ARM::VST3LNqWB_register_Asm_32: {
6128 MCInst TmpInst;
6129 // Shuffle the operands around so the lane index operand is in the
6130 // right place.
6131 unsigned Spacing;
6132 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6133 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6134 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6135 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6136 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6137 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6138 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6139 Spacing));
6140 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6141 Spacing * 2));
6142 TmpInst.addOperand(Inst.getOperand(1)); // lane
6143 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6144 TmpInst.addOperand(Inst.getOperand(6));
6145 Inst = TmpInst;
6146 return true;
6147 }
6148
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006149 case ARM::VST4LNdWB_register_Asm_8:
6150 case ARM::VST4LNdWB_register_Asm_16:
6151 case ARM::VST4LNdWB_register_Asm_32:
6152 case ARM::VST4LNqWB_register_Asm_16:
6153 case ARM::VST4LNqWB_register_Asm_32: {
6154 MCInst TmpInst;
6155 // Shuffle the operands around so the lane index operand is in the
6156 // right place.
6157 unsigned Spacing;
6158 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6159 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6160 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6161 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6162 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6163 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6164 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6165 Spacing));
6166 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6167 Spacing * 2));
6168 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6169 Spacing * 3));
6170 TmpInst.addOperand(Inst.getOperand(1)); // lane
6171 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6172 TmpInst.addOperand(Inst.getOperand(6));
6173 Inst = TmpInst;
6174 return true;
6175 }
6176
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006177 case ARM::VST1LNdWB_fixed_Asm_8:
6178 case ARM::VST1LNdWB_fixed_Asm_16:
6179 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006180 MCInst TmpInst;
6181 // Shuffle the operands around so the lane index operand is in the
6182 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006183 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006184 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006185 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6186 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6187 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6188 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6189 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6190 TmpInst.addOperand(Inst.getOperand(1)); // lane
6191 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6192 TmpInst.addOperand(Inst.getOperand(5));
6193 Inst = TmpInst;
6194 return true;
6195 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006196
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006197 case ARM::VST2LNdWB_fixed_Asm_8:
6198 case ARM::VST2LNdWB_fixed_Asm_16:
6199 case ARM::VST2LNdWB_fixed_Asm_32:
6200 case ARM::VST2LNqWB_fixed_Asm_16:
6201 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006202 MCInst TmpInst;
6203 // Shuffle the operands around so the lane index operand is in the
6204 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006205 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006206 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006207 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6208 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6209 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6210 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6211 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006212 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6213 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006214 TmpInst.addOperand(Inst.getOperand(1)); // lane
6215 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6216 TmpInst.addOperand(Inst.getOperand(5));
6217 Inst = TmpInst;
6218 return true;
6219 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006220
6221 case ARM::VST3LNdWB_fixed_Asm_8:
6222 case ARM::VST3LNdWB_fixed_Asm_16:
6223 case ARM::VST3LNdWB_fixed_Asm_32:
6224 case ARM::VST3LNqWB_fixed_Asm_16:
6225 case ARM::VST3LNqWB_fixed_Asm_32: {
6226 MCInst TmpInst;
6227 // Shuffle the operands around so the lane index operand is in the
6228 // right place.
6229 unsigned Spacing;
6230 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6231 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6232 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6233 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6234 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6235 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6236 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6237 Spacing));
6238 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6239 Spacing * 2));
6240 TmpInst.addOperand(Inst.getOperand(1)); // lane
6241 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6242 TmpInst.addOperand(Inst.getOperand(5));
6243 Inst = TmpInst;
6244 return true;
6245 }
6246
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006247 case ARM::VST4LNdWB_fixed_Asm_8:
6248 case ARM::VST4LNdWB_fixed_Asm_16:
6249 case ARM::VST4LNdWB_fixed_Asm_32:
6250 case ARM::VST4LNqWB_fixed_Asm_16:
6251 case ARM::VST4LNqWB_fixed_Asm_32: {
6252 MCInst TmpInst;
6253 // Shuffle the operands around so the lane index operand is in the
6254 // right place.
6255 unsigned Spacing;
6256 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6257 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6258 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6259 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6260 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6261 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6262 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6263 Spacing));
6264 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6265 Spacing * 2));
6266 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6267 Spacing * 3));
6268 TmpInst.addOperand(Inst.getOperand(1)); // lane
6269 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6270 TmpInst.addOperand(Inst.getOperand(5));
6271 Inst = TmpInst;
6272 return true;
6273 }
6274
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006275 case ARM::VST1LNdAsm_8:
6276 case ARM::VST1LNdAsm_16:
6277 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006278 MCInst TmpInst;
6279 // Shuffle the operands around so the lane index operand is in the
6280 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006281 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006282 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006283 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6284 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6285 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6286 TmpInst.addOperand(Inst.getOperand(1)); // lane
6287 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6288 TmpInst.addOperand(Inst.getOperand(5));
6289 Inst = TmpInst;
6290 return true;
6291 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006292
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006293 case ARM::VST2LNdAsm_8:
6294 case ARM::VST2LNdAsm_16:
6295 case ARM::VST2LNdAsm_32:
6296 case ARM::VST2LNqAsm_16:
6297 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006298 MCInst TmpInst;
6299 // Shuffle the operands around so the lane index operand is in the
6300 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006301 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006302 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006303 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6304 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6305 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach2c590522011-12-20 20:46:29 +00006306 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6307 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006308 TmpInst.addOperand(Inst.getOperand(1)); // lane
6309 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6310 TmpInst.addOperand(Inst.getOperand(5));
6311 Inst = TmpInst;
6312 return true;
6313 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006314
6315 case ARM::VST3LNdAsm_8:
6316 case ARM::VST3LNdAsm_16:
6317 case ARM::VST3LNdAsm_32:
6318 case ARM::VST3LNqAsm_16:
6319 case ARM::VST3LNqAsm_32: {
6320 MCInst TmpInst;
6321 // Shuffle the operands around so the lane index operand is in the
6322 // right place.
6323 unsigned Spacing;
6324 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6325 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6326 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6327 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6328 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6329 Spacing));
6330 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6331 Spacing * 2));
6332 TmpInst.addOperand(Inst.getOperand(1)); // lane
6333 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6334 TmpInst.addOperand(Inst.getOperand(5));
6335 Inst = TmpInst;
6336 return true;
6337 }
6338
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006339 case ARM::VST4LNdAsm_8:
6340 case ARM::VST4LNdAsm_16:
6341 case ARM::VST4LNdAsm_32:
6342 case ARM::VST4LNqAsm_16:
6343 case ARM::VST4LNqAsm_32: {
6344 MCInst TmpInst;
6345 // Shuffle the operands around so the lane index operand is in the
6346 // right place.
6347 unsigned Spacing;
6348 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6349 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6350 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6351 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6352 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6353 Spacing));
6354 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6355 Spacing * 2));
6356 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6357 Spacing * 3));
6358 TmpInst.addOperand(Inst.getOperand(1)); // lane
6359 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6360 TmpInst.addOperand(Inst.getOperand(5));
6361 Inst = TmpInst;
6362 return true;
6363 }
6364
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006365 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006366 case ARM::VLD1LNdWB_register_Asm_8:
6367 case ARM::VLD1LNdWB_register_Asm_16:
6368 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006369 MCInst TmpInst;
6370 // Shuffle the operands around so the lane index operand is in the
6371 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006372 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006373 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006374 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6375 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6376 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6377 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6378 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6379 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6380 TmpInst.addOperand(Inst.getOperand(1)); // lane
6381 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6382 TmpInst.addOperand(Inst.getOperand(6));
6383 Inst = TmpInst;
6384 return true;
6385 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006386
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006387 case ARM::VLD2LNdWB_register_Asm_8:
6388 case ARM::VLD2LNdWB_register_Asm_16:
6389 case ARM::VLD2LNdWB_register_Asm_32:
6390 case ARM::VLD2LNqWB_register_Asm_16:
6391 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006392 MCInst TmpInst;
6393 // Shuffle the operands around so the lane index operand is in the
6394 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006395 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006396 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006397 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006398 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6399 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006400 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6401 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6402 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6403 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6404 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006405 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6406 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006407 TmpInst.addOperand(Inst.getOperand(1)); // lane
6408 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6409 TmpInst.addOperand(Inst.getOperand(6));
6410 Inst = TmpInst;
6411 return true;
6412 }
6413
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006414 case ARM::VLD3LNdWB_register_Asm_8:
6415 case ARM::VLD3LNdWB_register_Asm_16:
6416 case ARM::VLD3LNdWB_register_Asm_32:
6417 case ARM::VLD3LNqWB_register_Asm_16:
6418 case ARM::VLD3LNqWB_register_Asm_32: {
6419 MCInst TmpInst;
6420 // Shuffle the operands around so the lane index operand is in the
6421 // right place.
6422 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006423 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006424 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6425 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6426 Spacing));
6427 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006428 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006429 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6430 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6431 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6432 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6433 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6434 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6435 Spacing));
6436 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006437 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006438 TmpInst.addOperand(Inst.getOperand(1)); // lane
6439 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6440 TmpInst.addOperand(Inst.getOperand(6));
6441 Inst = TmpInst;
6442 return true;
6443 }
6444
Jim Grosbach14952a02012-01-24 18:37:25 +00006445 case ARM::VLD4LNdWB_register_Asm_8:
6446 case ARM::VLD4LNdWB_register_Asm_16:
6447 case ARM::VLD4LNdWB_register_Asm_32:
6448 case ARM::VLD4LNqWB_register_Asm_16:
6449 case ARM::VLD4LNqWB_register_Asm_32: {
6450 MCInst TmpInst;
6451 // Shuffle the operands around so the lane index operand is in the
6452 // right place.
6453 unsigned Spacing;
6454 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6455 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6456 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6457 Spacing));
6458 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6459 Spacing * 2));
6460 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6461 Spacing * 3));
6462 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6463 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6464 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6465 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6466 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6467 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6468 Spacing));
6469 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6470 Spacing * 2));
6471 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6472 Spacing * 3));
6473 TmpInst.addOperand(Inst.getOperand(1)); // lane
6474 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6475 TmpInst.addOperand(Inst.getOperand(6));
6476 Inst = TmpInst;
6477 return true;
6478 }
6479
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006480 case ARM::VLD1LNdWB_fixed_Asm_8:
6481 case ARM::VLD1LNdWB_fixed_Asm_16:
6482 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00006483 MCInst TmpInst;
6484 // Shuffle the operands around so the lane index operand is in the
6485 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006486 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006487 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00006488 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6489 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6490 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6491 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6492 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6493 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6494 TmpInst.addOperand(Inst.getOperand(1)); // lane
6495 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6496 TmpInst.addOperand(Inst.getOperand(5));
6497 Inst = TmpInst;
6498 return true;
6499 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006500
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006501 case ARM::VLD2LNdWB_fixed_Asm_8:
6502 case ARM::VLD2LNdWB_fixed_Asm_16:
6503 case ARM::VLD2LNdWB_fixed_Asm_32:
6504 case ARM::VLD2LNqWB_fixed_Asm_16:
6505 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006506 MCInst TmpInst;
6507 // Shuffle the operands around so the lane index operand is in the
6508 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006509 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006510 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006511 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006512 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6513 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006514 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6515 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6516 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6517 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6518 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006519 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6520 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006521 TmpInst.addOperand(Inst.getOperand(1)); // lane
6522 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6523 TmpInst.addOperand(Inst.getOperand(5));
6524 Inst = TmpInst;
6525 return true;
6526 }
6527
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006528 case ARM::VLD3LNdWB_fixed_Asm_8:
6529 case ARM::VLD3LNdWB_fixed_Asm_16:
6530 case ARM::VLD3LNdWB_fixed_Asm_32:
6531 case ARM::VLD3LNqWB_fixed_Asm_16:
6532 case ARM::VLD3LNqWB_fixed_Asm_32: {
6533 MCInst TmpInst;
6534 // Shuffle the operands around so the lane index operand is in the
6535 // right place.
6536 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006537 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006538 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6539 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6540 Spacing));
6541 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006542 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006543 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6544 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6545 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6546 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6547 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6548 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6549 Spacing));
6550 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006551 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006552 TmpInst.addOperand(Inst.getOperand(1)); // lane
6553 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6554 TmpInst.addOperand(Inst.getOperand(5));
6555 Inst = TmpInst;
6556 return true;
6557 }
6558
Jim Grosbach14952a02012-01-24 18:37:25 +00006559 case ARM::VLD4LNdWB_fixed_Asm_8:
6560 case ARM::VLD4LNdWB_fixed_Asm_16:
6561 case ARM::VLD4LNdWB_fixed_Asm_32:
6562 case ARM::VLD4LNqWB_fixed_Asm_16:
6563 case ARM::VLD4LNqWB_fixed_Asm_32: {
6564 MCInst TmpInst;
6565 // Shuffle the operands around so the lane index operand is in the
6566 // right place.
6567 unsigned Spacing;
6568 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6569 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6570 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6571 Spacing));
6572 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6573 Spacing * 2));
6574 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6575 Spacing * 3));
6576 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6577 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6578 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6579 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6580 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6581 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6582 Spacing));
6583 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6584 Spacing * 2));
6585 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6586 Spacing * 3));
6587 TmpInst.addOperand(Inst.getOperand(1)); // lane
6588 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6589 TmpInst.addOperand(Inst.getOperand(5));
6590 Inst = TmpInst;
6591 return true;
6592 }
6593
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006594 case ARM::VLD1LNdAsm_8:
6595 case ARM::VLD1LNdAsm_16:
6596 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00006597 MCInst TmpInst;
6598 // Shuffle the operands around so the lane index operand is in the
6599 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006600 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006601 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00006602 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6603 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6604 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6605 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6606 TmpInst.addOperand(Inst.getOperand(1)); // lane
6607 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6608 TmpInst.addOperand(Inst.getOperand(5));
6609 Inst = TmpInst;
6610 return true;
6611 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006612
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006613 case ARM::VLD2LNdAsm_8:
6614 case ARM::VLD2LNdAsm_16:
6615 case ARM::VLD2LNdAsm_32:
6616 case ARM::VLD2LNqAsm_16:
6617 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006618 MCInst TmpInst;
6619 // Shuffle the operands around so the lane index operand is in the
6620 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006621 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006622 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006623 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006624 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6625 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006626 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6627 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6628 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbach75e2ab52011-12-20 19:21:26 +00006629 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6630 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006631 TmpInst.addOperand(Inst.getOperand(1)); // lane
6632 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6633 TmpInst.addOperand(Inst.getOperand(5));
6634 Inst = TmpInst;
6635 return true;
6636 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006637
6638 case ARM::VLD3LNdAsm_8:
6639 case ARM::VLD3LNdAsm_16:
6640 case ARM::VLD3LNdAsm_32:
6641 case ARM::VLD3LNqAsm_16:
6642 case ARM::VLD3LNqAsm_32: {
6643 MCInst TmpInst;
6644 // Shuffle the operands around so the lane index operand is in the
6645 // right place.
6646 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006647 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006648 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6649 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6650 Spacing));
6651 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006652 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006653 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6654 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6655 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6656 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6657 Spacing));
6658 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006659 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006660 TmpInst.addOperand(Inst.getOperand(1)); // lane
6661 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6662 TmpInst.addOperand(Inst.getOperand(5));
6663 Inst = TmpInst;
6664 return true;
6665 }
6666
Jim Grosbach14952a02012-01-24 18:37:25 +00006667 case ARM::VLD4LNdAsm_8:
6668 case ARM::VLD4LNdAsm_16:
6669 case ARM::VLD4LNdAsm_32:
6670 case ARM::VLD4LNqAsm_16:
6671 case ARM::VLD4LNqAsm_32: {
6672 MCInst TmpInst;
6673 // Shuffle the operands around so the lane index operand is in the
6674 // right place.
6675 unsigned Spacing;
6676 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6677 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6678 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6679 Spacing));
6680 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6681 Spacing * 2));
6682 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6683 Spacing * 3));
6684 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6685 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6686 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
6687 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6688 Spacing));
6689 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6690 Spacing * 2));
6691 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6692 Spacing * 3));
6693 TmpInst.addOperand(Inst.getOperand(1)); // lane
6694 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6695 TmpInst.addOperand(Inst.getOperand(5));
6696 Inst = TmpInst;
6697 return true;
6698 }
6699
Jim Grosbachb78403c2012-01-24 23:47:04 +00006700 // VLD3DUP single 3-element structure to all lanes instructions.
6701 case ARM::VLD3DUPdAsm_8:
6702 case ARM::VLD3DUPdAsm_16:
6703 case ARM::VLD3DUPdAsm_32:
6704 case ARM::VLD3DUPqAsm_8:
6705 case ARM::VLD3DUPqAsm_16:
6706 case ARM::VLD3DUPqAsm_32: {
6707 MCInst TmpInst;
6708 unsigned Spacing;
6709 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6710 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6711 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6712 Spacing));
6713 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6714 Spacing * 2));
6715 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6716 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6717 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6718 TmpInst.addOperand(Inst.getOperand(4));
6719 Inst = TmpInst;
6720 return true;
6721 }
6722
6723 case ARM::VLD3DUPdWB_fixed_Asm_8:
6724 case ARM::VLD3DUPdWB_fixed_Asm_16:
6725 case ARM::VLD3DUPdWB_fixed_Asm_32:
6726 case ARM::VLD3DUPqWB_fixed_Asm_8:
6727 case ARM::VLD3DUPqWB_fixed_Asm_16:
6728 case ARM::VLD3DUPqWB_fixed_Asm_32: {
6729 MCInst TmpInst;
6730 unsigned Spacing;
6731 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6732 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6733 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6734 Spacing));
6735 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6736 Spacing * 2));
6737 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6738 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6739 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6740 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6741 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6742 TmpInst.addOperand(Inst.getOperand(4));
6743 Inst = TmpInst;
6744 return true;
6745 }
6746
6747 case ARM::VLD3DUPdWB_register_Asm_8:
6748 case ARM::VLD3DUPdWB_register_Asm_16:
6749 case ARM::VLD3DUPdWB_register_Asm_32:
6750 case ARM::VLD3DUPqWB_register_Asm_8:
6751 case ARM::VLD3DUPqWB_register_Asm_16:
6752 case ARM::VLD3DUPqWB_register_Asm_32: {
6753 MCInst TmpInst;
6754 unsigned Spacing;
6755 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6756 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6757 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6758 Spacing));
6759 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6760 Spacing * 2));
6761 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6762 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6763 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6764 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6765 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6766 TmpInst.addOperand(Inst.getOperand(5));
6767 Inst = TmpInst;
6768 return true;
6769 }
6770
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006771 // VLD3 multiple 3-element structure instructions.
6772 case ARM::VLD3dAsm_8:
6773 case ARM::VLD3dAsm_16:
6774 case ARM::VLD3dAsm_32:
6775 case ARM::VLD3qAsm_8:
6776 case ARM::VLD3qAsm_16:
6777 case ARM::VLD3qAsm_32: {
6778 MCInst TmpInst;
6779 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006780 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006781 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6782 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6783 Spacing));
6784 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6785 Spacing * 2));
6786 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6787 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6788 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6789 TmpInst.addOperand(Inst.getOperand(4));
6790 Inst = TmpInst;
6791 return true;
6792 }
6793
6794 case ARM::VLD3dWB_fixed_Asm_8:
6795 case ARM::VLD3dWB_fixed_Asm_16:
6796 case ARM::VLD3dWB_fixed_Asm_32:
6797 case ARM::VLD3qWB_fixed_Asm_8:
6798 case ARM::VLD3qWB_fixed_Asm_16:
6799 case ARM::VLD3qWB_fixed_Asm_32: {
6800 MCInst TmpInst;
6801 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006802 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006803 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6804 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6805 Spacing));
6806 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6807 Spacing * 2));
6808 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6809 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6810 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6811 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6812 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6813 TmpInst.addOperand(Inst.getOperand(4));
6814 Inst = TmpInst;
6815 return true;
6816 }
6817
6818 case ARM::VLD3dWB_register_Asm_8:
6819 case ARM::VLD3dWB_register_Asm_16:
6820 case ARM::VLD3dWB_register_Asm_32:
6821 case ARM::VLD3qWB_register_Asm_8:
6822 case ARM::VLD3qWB_register_Asm_16:
6823 case ARM::VLD3qWB_register_Asm_32: {
6824 MCInst TmpInst;
6825 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006826 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006827 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6828 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6829 Spacing));
6830 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6831 Spacing * 2));
6832 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6833 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6834 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6835 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6836 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6837 TmpInst.addOperand(Inst.getOperand(5));
6838 Inst = TmpInst;
6839 return true;
6840 }
6841
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006842 // VLD4DUP single 3-element structure to all lanes instructions.
6843 case ARM::VLD4DUPdAsm_8:
6844 case ARM::VLD4DUPdAsm_16:
6845 case ARM::VLD4DUPdAsm_32:
6846 case ARM::VLD4DUPqAsm_8:
6847 case ARM::VLD4DUPqAsm_16:
6848 case ARM::VLD4DUPqAsm_32: {
6849 MCInst TmpInst;
6850 unsigned Spacing;
6851 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6852 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6853 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6854 Spacing));
6855 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6856 Spacing * 2));
6857 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6858 Spacing * 3));
6859 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6860 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6861 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6862 TmpInst.addOperand(Inst.getOperand(4));
6863 Inst = TmpInst;
6864 return true;
6865 }
6866
6867 case ARM::VLD4DUPdWB_fixed_Asm_8:
6868 case ARM::VLD4DUPdWB_fixed_Asm_16:
6869 case ARM::VLD4DUPdWB_fixed_Asm_32:
6870 case ARM::VLD4DUPqWB_fixed_Asm_8:
6871 case ARM::VLD4DUPqWB_fixed_Asm_16:
6872 case ARM::VLD4DUPqWB_fixed_Asm_32: {
6873 MCInst TmpInst;
6874 unsigned Spacing;
6875 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6876 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6877 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6878 Spacing));
6879 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6880 Spacing * 2));
6881 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6882 Spacing * 3));
6883 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6884 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6885 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6886 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6887 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6888 TmpInst.addOperand(Inst.getOperand(4));
6889 Inst = TmpInst;
6890 return true;
6891 }
6892
6893 case ARM::VLD4DUPdWB_register_Asm_8:
6894 case ARM::VLD4DUPdWB_register_Asm_16:
6895 case ARM::VLD4DUPdWB_register_Asm_32:
6896 case ARM::VLD4DUPqWB_register_Asm_8:
6897 case ARM::VLD4DUPqWB_register_Asm_16:
6898 case ARM::VLD4DUPqWB_register_Asm_32: {
6899 MCInst TmpInst;
6900 unsigned Spacing;
6901 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6902 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6903 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6904 Spacing));
6905 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6906 Spacing * 2));
6907 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6908 Spacing * 3));
6909 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6910 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6911 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6912 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6913 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6914 TmpInst.addOperand(Inst.getOperand(5));
6915 Inst = TmpInst;
6916 return true;
6917 }
6918
6919 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00006920 case ARM::VLD4dAsm_8:
6921 case ARM::VLD4dAsm_16:
6922 case ARM::VLD4dAsm_32:
6923 case ARM::VLD4qAsm_8:
6924 case ARM::VLD4qAsm_16:
6925 case ARM::VLD4qAsm_32: {
6926 MCInst TmpInst;
6927 unsigned Spacing;
6928 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6929 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6930 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6931 Spacing));
6932 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6933 Spacing * 2));
6934 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6935 Spacing * 3));
6936 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6937 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6938 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6939 TmpInst.addOperand(Inst.getOperand(4));
6940 Inst = TmpInst;
6941 return true;
6942 }
6943
6944 case ARM::VLD4dWB_fixed_Asm_8:
6945 case ARM::VLD4dWB_fixed_Asm_16:
6946 case ARM::VLD4dWB_fixed_Asm_32:
6947 case ARM::VLD4qWB_fixed_Asm_8:
6948 case ARM::VLD4qWB_fixed_Asm_16:
6949 case ARM::VLD4qWB_fixed_Asm_32: {
6950 MCInst TmpInst;
6951 unsigned Spacing;
6952 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6953 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6954 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6955 Spacing));
6956 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6957 Spacing * 2));
6958 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6959 Spacing * 3));
6960 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6961 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6962 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6963 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
6964 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6965 TmpInst.addOperand(Inst.getOperand(4));
6966 Inst = TmpInst;
6967 return true;
6968 }
6969
6970 case ARM::VLD4dWB_register_Asm_8:
6971 case ARM::VLD4dWB_register_Asm_16:
6972 case ARM::VLD4dWB_register_Asm_32:
6973 case ARM::VLD4qWB_register_Asm_8:
6974 case ARM::VLD4qWB_register_Asm_16:
6975 case ARM::VLD4qWB_register_Asm_32: {
6976 MCInst TmpInst;
6977 unsigned Spacing;
6978 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
6979 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6980 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6981 Spacing));
6982 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6983 Spacing * 2));
6984 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
6985 Spacing * 3));
6986 TmpInst.addOperand(Inst.getOperand(1)); // Rn
6987 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
6988 TmpInst.addOperand(Inst.getOperand(2)); // alignment
6989 TmpInst.addOperand(Inst.getOperand(3)); // Rm
6990 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6991 TmpInst.addOperand(Inst.getOperand(5));
6992 Inst = TmpInst;
6993 return true;
6994 }
6995
Jim Grosbach1a747242012-01-23 23:45:44 +00006996 // VST3 multiple 3-element structure instructions.
6997 case ARM::VST3dAsm_8:
6998 case ARM::VST3dAsm_16:
6999 case ARM::VST3dAsm_32:
7000 case ARM::VST3qAsm_8:
7001 case ARM::VST3qAsm_16:
7002 case ARM::VST3qAsm_32: {
7003 MCInst TmpInst;
7004 unsigned Spacing;
7005 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7006 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7007 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7008 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7009 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7010 Spacing));
7011 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7012 Spacing * 2));
7013 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7014 TmpInst.addOperand(Inst.getOperand(4));
7015 Inst = TmpInst;
7016 return true;
7017 }
7018
7019 case ARM::VST3dWB_fixed_Asm_8:
7020 case ARM::VST3dWB_fixed_Asm_16:
7021 case ARM::VST3dWB_fixed_Asm_32:
7022 case ARM::VST3qWB_fixed_Asm_8:
7023 case ARM::VST3qWB_fixed_Asm_16:
7024 case ARM::VST3qWB_fixed_Asm_32: {
7025 MCInst TmpInst;
7026 unsigned Spacing;
7027 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7028 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7029 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7030 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7031 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7032 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7033 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7034 Spacing));
7035 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7036 Spacing * 2));
7037 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7038 TmpInst.addOperand(Inst.getOperand(4));
7039 Inst = TmpInst;
7040 return true;
7041 }
7042
7043 case ARM::VST3dWB_register_Asm_8:
7044 case ARM::VST3dWB_register_Asm_16:
7045 case ARM::VST3dWB_register_Asm_32:
7046 case ARM::VST3qWB_register_Asm_8:
7047 case ARM::VST3qWB_register_Asm_16:
7048 case ARM::VST3qWB_register_Asm_32: {
7049 MCInst TmpInst;
7050 unsigned Spacing;
7051 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7052 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7053 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7054 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7055 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7056 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7057 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7058 Spacing));
7059 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7060 Spacing * 2));
7061 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7062 TmpInst.addOperand(Inst.getOperand(5));
7063 Inst = TmpInst;
7064 return true;
7065 }
7066
Jim Grosbachda70eac2012-01-24 00:58:13 +00007067 // VST4 multiple 3-element structure instructions.
7068 case ARM::VST4dAsm_8:
7069 case ARM::VST4dAsm_16:
7070 case ARM::VST4dAsm_32:
7071 case ARM::VST4qAsm_8:
7072 case ARM::VST4qAsm_16:
7073 case ARM::VST4qAsm_32: {
7074 MCInst TmpInst;
7075 unsigned Spacing;
7076 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7077 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7078 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7079 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7080 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7081 Spacing));
7082 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7083 Spacing * 2));
7084 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7085 Spacing * 3));
7086 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7087 TmpInst.addOperand(Inst.getOperand(4));
7088 Inst = TmpInst;
7089 return true;
7090 }
7091
7092 case ARM::VST4dWB_fixed_Asm_8:
7093 case ARM::VST4dWB_fixed_Asm_16:
7094 case ARM::VST4dWB_fixed_Asm_32:
7095 case ARM::VST4qWB_fixed_Asm_8:
7096 case ARM::VST4qWB_fixed_Asm_16:
7097 case ARM::VST4qWB_fixed_Asm_32: {
7098 MCInst TmpInst;
7099 unsigned Spacing;
7100 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7101 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7102 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7103 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7104 TmpInst.addOperand(MCOperand::CreateReg(0)); // Rm
7105 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7106 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7107 Spacing));
7108 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7109 Spacing * 2));
7110 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7111 Spacing * 3));
7112 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7113 TmpInst.addOperand(Inst.getOperand(4));
7114 Inst = TmpInst;
7115 return true;
7116 }
7117
7118 case ARM::VST4dWB_register_Asm_8:
7119 case ARM::VST4dWB_register_Asm_16:
7120 case ARM::VST4dWB_register_Asm_32:
7121 case ARM::VST4qWB_register_Asm_8:
7122 case ARM::VST4qWB_register_Asm_16:
7123 case ARM::VST4qWB_register_Asm_32: {
7124 MCInst TmpInst;
7125 unsigned Spacing;
7126 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7127 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7128 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7129 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7130 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7131 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7132 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7133 Spacing));
7134 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7135 Spacing * 2));
7136 TmpInst.addOperand(MCOperand::CreateReg(Inst.getOperand(0).getReg() +
7137 Spacing * 3));
7138 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7139 TmpInst.addOperand(Inst.getOperand(5));
7140 Inst = TmpInst;
7141 return true;
7142 }
7143
Jim Grosbachad66de12012-04-11 00:15:16 +00007144 // Handle encoding choice for the shift-immediate instructions.
7145 case ARM::t2LSLri:
7146 case ARM::t2LSRri:
7147 case ARM::t2ASRri: {
7148 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7149 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7150 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
7151 !(static_cast<ARMOperand*>(Operands[3])->isToken() &&
7152 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w")) {
7153 unsigned NewOpc;
7154 switch (Inst.getOpcode()) {
7155 default: llvm_unreachable("unexpected opcode");
7156 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7157 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7158 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7159 }
7160 // The Thumb1 operands aren't in the same order. Awesome, eh?
7161 MCInst TmpInst;
7162 TmpInst.setOpcode(NewOpc);
7163 TmpInst.addOperand(Inst.getOperand(0));
7164 TmpInst.addOperand(Inst.getOperand(5));
7165 TmpInst.addOperand(Inst.getOperand(1));
7166 TmpInst.addOperand(Inst.getOperand(2));
7167 TmpInst.addOperand(Inst.getOperand(3));
7168 TmpInst.addOperand(Inst.getOperand(4));
7169 Inst = TmpInst;
7170 return true;
7171 }
7172 return false;
7173 }
7174
Jim Grosbach485e5622011-12-13 22:45:11 +00007175 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007176 case ARM::t2MOVsr:
7177 case ARM::t2MOVSsr: {
7178 // Which instruction to expand to depends on the CCOut operand and
7179 // whether we're in an IT block if the register operands are low
7180 // registers.
7181 bool isNarrow = false;
7182 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7183 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7184 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7185 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7186 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7187 isNarrow = true;
7188 MCInst TmpInst;
7189 unsigned newOpc;
7190 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7191 default: llvm_unreachable("unexpected opcode!");
7192 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7193 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7194 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7195 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7196 }
7197 TmpInst.setOpcode(newOpc);
7198 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7199 if (isNarrow)
7200 TmpInst.addOperand(MCOperand::CreateReg(
7201 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7202 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7203 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7204 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7205 TmpInst.addOperand(Inst.getOperand(5));
7206 if (!isNarrow)
7207 TmpInst.addOperand(MCOperand::CreateReg(
7208 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7209 Inst = TmpInst;
7210 return true;
7211 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007212 case ARM::t2MOVsi:
7213 case ARM::t2MOVSsi: {
7214 // Which instruction to expand to depends on the CCOut operand and
7215 // whether we're in an IT block if the register operands are low
7216 // registers.
7217 bool isNarrow = false;
7218 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7219 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7220 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7221 isNarrow = true;
7222 MCInst TmpInst;
7223 unsigned newOpc;
7224 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7225 default: llvm_unreachable("unexpected opcode!");
7226 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7227 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7228 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7229 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007230 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007231 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007232 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7233 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007234 TmpInst.setOpcode(newOpc);
7235 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7236 if (isNarrow)
7237 TmpInst.addOperand(MCOperand::CreateReg(
7238 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7239 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007240 if (newOpc != ARM::t2RRX)
Benjamin Kramerbde91762012-06-02 10:20:22 +00007241 TmpInst.addOperand(MCOperand::CreateImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00007242 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7243 TmpInst.addOperand(Inst.getOperand(4));
7244 if (!isNarrow)
7245 TmpInst.addOperand(MCOperand::CreateReg(
7246 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7247 Inst = TmpInst;
7248 return true;
7249 }
7250 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00007251 case ARM::ASRr:
7252 case ARM::LSRr:
7253 case ARM::LSLr:
7254 case ARM::RORr: {
7255 ARM_AM::ShiftOpc ShiftTy;
7256 switch(Inst.getOpcode()) {
7257 default: llvm_unreachable("unexpected opcode!");
7258 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
7259 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
7260 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
7261 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
7262 }
Jim Grosbachabcac562011-11-16 18:31:45 +00007263 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
7264 MCInst TmpInst;
7265 TmpInst.setOpcode(ARM::MOVsr);
7266 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7267 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7268 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7269 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7270 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7271 TmpInst.addOperand(Inst.getOperand(4));
7272 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7273 Inst = TmpInst;
7274 return true;
7275 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00007276 case ARM::ASRi:
7277 case ARM::LSRi:
7278 case ARM::LSLi:
7279 case ARM::RORi: {
7280 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007281 switch(Inst.getOpcode()) {
7282 default: llvm_unreachable("unexpected opcode!");
7283 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
7284 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
7285 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
7286 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
7287 }
7288 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007289 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00007290 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007291 // A shift by 32 should be encoded as 0 when permitted
7292 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
7293 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007294 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007295 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00007296 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00007297 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7298 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00007299 if (Opc == ARM::MOVsi)
7300 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00007301 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7302 TmpInst.addOperand(Inst.getOperand(4));
7303 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
7304 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007305 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00007306 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00007307 case ARM::RRXi: {
7308 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
7309 MCInst TmpInst;
7310 TmpInst.setOpcode(ARM::MOVsi);
7311 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7312 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7313 TmpInst.addOperand(MCOperand::CreateImm(Shifter)); // Shift value and ty
7314 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7315 TmpInst.addOperand(Inst.getOperand(3));
7316 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
7317 Inst = TmpInst;
7318 return true;
7319 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00007320 case ARM::t2LDMIA_UPD: {
7321 // If this is a load of a single register, then we should use
7322 // a post-indexed LDR instruction instead, per the ARM ARM.
7323 if (Inst.getNumOperands() != 5)
7324 return false;
7325 MCInst TmpInst;
7326 TmpInst.setOpcode(ARM::t2LDR_POST);
7327 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7328 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7329 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7330 TmpInst.addOperand(MCOperand::CreateImm(4));
7331 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7332 TmpInst.addOperand(Inst.getOperand(3));
7333 Inst = TmpInst;
7334 return true;
7335 }
7336 case ARM::t2STMDB_UPD: {
7337 // If this is a store of a single register, then we should use
7338 // a pre-indexed STR instruction instead, per the ARM ARM.
7339 if (Inst.getNumOperands() != 5)
7340 return false;
7341 MCInst TmpInst;
7342 TmpInst.setOpcode(ARM::t2STR_PRE);
7343 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7344 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7345 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7346 TmpInst.addOperand(MCOperand::CreateImm(-4));
7347 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7348 TmpInst.addOperand(Inst.getOperand(3));
7349 Inst = TmpInst;
7350 return true;
7351 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007352 case ARM::LDMIA_UPD:
7353 // If this is a load of a single register via a 'pop', then we should use
7354 // a post-indexed LDR instruction instead, per the ARM ARM.
7355 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
7356 Inst.getNumOperands() == 5) {
7357 MCInst TmpInst;
7358 TmpInst.setOpcode(ARM::LDR_POST_IMM);
7359 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7360 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7361 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7362 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
7363 TmpInst.addOperand(MCOperand::CreateImm(4));
7364 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7365 TmpInst.addOperand(Inst.getOperand(3));
7366 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007367 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007368 }
7369 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00007370 case ARM::STMDB_UPD:
7371 // If this is a store of a single register via a 'push', then we should use
7372 // a pre-indexed STR instruction instead, per the ARM ARM.
7373 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
7374 Inst.getNumOperands() == 5) {
7375 MCInst TmpInst;
7376 TmpInst.setOpcode(ARM::STR_PRE_IMM);
7377 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
7378 TmpInst.addOperand(Inst.getOperand(4)); // Rt
7379 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
7380 TmpInst.addOperand(MCOperand::CreateImm(-4));
7381 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7382 TmpInst.addOperand(Inst.getOperand(3));
7383 Inst = TmpInst;
7384 }
7385 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00007386 case ARM::t2ADDri12:
7387 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
7388 // mnemonic was used (not "addw"), encoding T3 is preferred.
7389 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "add" ||
7390 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7391 break;
7392 Inst.setOpcode(ARM::t2ADDri);
7393 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7394 break;
7395 case ARM::t2SUBri12:
7396 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
7397 // mnemonic was used (not "subw"), encoding T3 is preferred.
7398 if (static_cast<ARMOperand*>(Operands[0])->getToken() != "sub" ||
7399 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
7400 break;
7401 Inst.setOpcode(ARM::t2SUBri);
7402 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7403 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007404 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007405 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00007406 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7407 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7408 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007409 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007410 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007411 return true;
7412 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00007413 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007414 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00007415 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007416 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
7417 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
7418 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00007419 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007420 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00007421 return true;
7422 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00007423 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00007424 case ARM::t2ADDri:
7425 case ARM::t2SUBri: {
7426 // If the destination and first source operand are the same, and
7427 // the flags are compatible with the current IT status, use encoding T2
7428 // instead of T3. For compatibility with the system 'as'. Make sure the
7429 // wide encoding wasn't explicit.
7430 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00007431 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00007432 (unsigned)Inst.getOperand(2).getImm() > 255 ||
7433 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
7434 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
7435 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7436 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
7437 break;
7438 MCInst TmpInst;
7439 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
7440 ARM::tADDi8 : ARM::tSUBi8);
7441 TmpInst.addOperand(Inst.getOperand(0));
7442 TmpInst.addOperand(Inst.getOperand(5));
7443 TmpInst.addOperand(Inst.getOperand(0));
7444 TmpInst.addOperand(Inst.getOperand(2));
7445 TmpInst.addOperand(Inst.getOperand(3));
7446 TmpInst.addOperand(Inst.getOperand(4));
7447 Inst = TmpInst;
7448 return true;
7449 }
Jim Grosbache489bab2011-12-05 22:16:39 +00007450 case ARM::t2ADDrr: {
7451 // If the destination and first source operand are the same, and
7452 // there's no setting of the flags, use encoding T2 instead of T3.
7453 // Note that this is only for ADD, not SUB. This mirrors the system
7454 // 'as' behaviour. Make sure the wide encoding wasn't explicit.
7455 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
7456 Inst.getOperand(5).getReg() != 0 ||
Jim Grosbachb8c719c2011-12-05 22:27:04 +00007457 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7458 static_cast<ARMOperand*>(Operands[3])->getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00007459 break;
7460 MCInst TmpInst;
7461 TmpInst.setOpcode(ARM::tADDhirr);
7462 TmpInst.addOperand(Inst.getOperand(0));
7463 TmpInst.addOperand(Inst.getOperand(0));
7464 TmpInst.addOperand(Inst.getOperand(2));
7465 TmpInst.addOperand(Inst.getOperand(3));
7466 TmpInst.addOperand(Inst.getOperand(4));
7467 Inst = TmpInst;
7468 return true;
7469 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00007470 case ARM::tADDrSP: {
7471 // If the non-SP source operand and the destination operand are not the
7472 // same, we need to use the 32-bit encoding if it's available.
7473 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
7474 Inst.setOpcode(ARM::t2ADDrr);
7475 Inst.addOperand(MCOperand::CreateReg(0)); // cc_out
7476 return true;
7477 }
7478 break;
7479 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007480 case ARM::tB:
7481 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007482 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007483 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007484 return true;
7485 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007486 break;
7487 case ARM::t2B:
7488 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00007489 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007490 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00007491 return true;
7492 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00007493 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00007494 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007495 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00007496 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00007497 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00007498 return true;
7499 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00007500 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007501 case ARM::tBcc:
7502 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00007503 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00007504 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00007505 return true;
7506 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00007507 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007508 case ARM::tLDMIA: {
7509 // If the register list contains any high registers, or if the writeback
7510 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
7511 // instead if we're in Thumb2. Otherwise, this should have generated
7512 // an error in validateInstruction().
7513 unsigned Rn = Inst.getOperand(0).getReg();
7514 bool hasWritebackToken =
7515 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
7516 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
7517 bool listContainsBase;
7518 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
7519 (!listContainsBase && !hasWritebackToken) ||
7520 (listContainsBase && hasWritebackToken)) {
7521 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7522 assert (isThumbTwo());
7523 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
7524 // If we're switching to the updating version, we need to insert
7525 // the writeback tied operand.
7526 if (hasWritebackToken)
7527 Inst.insert(Inst.begin(),
7528 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00007529 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00007530 }
7531 break;
7532 }
Jim Grosbach099c9762011-09-16 20:50:13 +00007533 case ARM::tSTMIA_UPD: {
7534 // If the register list contains any high registers, we need to use
7535 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7536 // should have generated an error in validateInstruction().
7537 unsigned Rn = Inst.getOperand(0).getReg();
7538 bool listContainsBase;
7539 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
7540 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
7541 assert (isThumbTwo());
7542 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00007543 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00007544 }
7545 break;
7546 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007547 case ARM::tPOP: {
7548 bool listContainsBase;
7549 // If the register list contains any high registers, we need to use
7550 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
7551 // should have generated an error in validateInstruction().
7552 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007553 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007554 assert (isThumbTwo());
7555 Inst.setOpcode(ARM::t2LDMIA_UPD);
7556 // Add the base register and writeback operands.
7557 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7558 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007559 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007560 }
7561 case ARM::tPUSH: {
7562 bool listContainsBase;
7563 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00007564 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007565 assert (isThumbTwo());
7566 Inst.setOpcode(ARM::t2STMDB_UPD);
7567 // Add the base register and writeback operands.
7568 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
7569 Inst.insert(Inst.begin(), MCOperand::CreateReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00007570 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00007571 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007572 case ARM::t2MOVi: {
7573 // If we can use the 16-bit encoding and the user didn't explicitly
7574 // request the 32-bit variant, transform it here.
7575 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00007576 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00007577 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
7578 Inst.getOperand(4).getReg() == ARM::CPSR) ||
7579 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007580 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7581 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7582 // The operands aren't in the same order for tMOVi8...
7583 MCInst TmpInst;
7584 TmpInst.setOpcode(ARM::tMOVi8);
7585 TmpInst.addOperand(Inst.getOperand(0));
7586 TmpInst.addOperand(Inst.getOperand(4));
7587 TmpInst.addOperand(Inst.getOperand(1));
7588 TmpInst.addOperand(Inst.getOperand(2));
7589 TmpInst.addOperand(Inst.getOperand(3));
7590 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007591 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007592 }
7593 break;
7594 }
7595 case ARM::t2MOVr: {
7596 // If we can use the 16-bit encoding and the user didn't explicitly
7597 // request the 32-bit variant, transform it here.
7598 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7599 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7600 Inst.getOperand(2).getImm() == ARMCC::AL &&
7601 Inst.getOperand(4).getReg() == ARM::CPSR &&
7602 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7603 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
7604 // The operands aren't the same for tMOV[S]r... (no cc_out)
7605 MCInst TmpInst;
7606 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
7607 TmpInst.addOperand(Inst.getOperand(0));
7608 TmpInst.addOperand(Inst.getOperand(1));
7609 TmpInst.addOperand(Inst.getOperand(2));
7610 TmpInst.addOperand(Inst.getOperand(3));
7611 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007612 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00007613 }
7614 break;
7615 }
Jim Grosbach82213192011-09-19 20:29:33 +00007616 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00007617 case ARM::t2SXTB:
7618 case ARM::t2UXTH:
7619 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00007620 // If we can use the 16-bit encoding and the user didn't explicitly
7621 // request the 32-bit variant, transform it here.
7622 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7623 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7624 Inst.getOperand(2).getImm() == 0 &&
7625 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
7626 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00007627 unsigned NewOpc;
7628 switch (Inst.getOpcode()) {
7629 default: llvm_unreachable("Illegal opcode!");
7630 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
7631 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
7632 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
7633 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
7634 }
Jim Grosbach82213192011-09-19 20:29:33 +00007635 // The operands aren't the same for thumb1 (no rotate operand).
7636 MCInst TmpInst;
7637 TmpInst.setOpcode(NewOpc);
7638 TmpInst.addOperand(Inst.getOperand(0));
7639 TmpInst.addOperand(Inst.getOperand(1));
7640 TmpInst.addOperand(Inst.getOperand(3));
7641 TmpInst.addOperand(Inst.getOperand(4));
7642 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00007643 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00007644 }
7645 break;
7646 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007647 case ARM::MOVsi: {
7648 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00007649 // rrx shifts and asr/lsr of #32 is encoded as 0
7650 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
7651 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00007652 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
7653 // Shifting by zero is accepted as a vanilla 'MOVr'
7654 MCInst TmpInst;
7655 TmpInst.setOpcode(ARM::MOVr);
7656 TmpInst.addOperand(Inst.getOperand(0));
7657 TmpInst.addOperand(Inst.getOperand(1));
7658 TmpInst.addOperand(Inst.getOperand(3));
7659 TmpInst.addOperand(Inst.getOperand(4));
7660 TmpInst.addOperand(Inst.getOperand(5));
7661 Inst = TmpInst;
7662 return true;
7663 }
7664 return false;
7665 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00007666 case ARM::ANDrsi:
7667 case ARM::ORRrsi:
7668 case ARM::EORrsi:
7669 case ARM::BICrsi:
7670 case ARM::SUBrsi:
7671 case ARM::ADDrsi: {
7672 unsigned newOpc;
7673 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
7674 if (SOpc == ARM_AM::rrx) return false;
7675 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00007676 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00007677 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
7678 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
7679 case ARM::EORrsi: newOpc = ARM::EORrr; break;
7680 case ARM::BICrsi: newOpc = ARM::BICrr; break;
7681 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
7682 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
7683 }
7684 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00007685 // The exception is for right shifts, where 0 == 32
7686 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
7687 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00007688 MCInst TmpInst;
7689 TmpInst.setOpcode(newOpc);
7690 TmpInst.addOperand(Inst.getOperand(0));
7691 TmpInst.addOperand(Inst.getOperand(1));
7692 TmpInst.addOperand(Inst.getOperand(2));
7693 TmpInst.addOperand(Inst.getOperand(4));
7694 TmpInst.addOperand(Inst.getOperand(5));
7695 TmpInst.addOperand(Inst.getOperand(6));
7696 Inst = TmpInst;
7697 return true;
7698 }
7699 return false;
7700 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00007701 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007702 case ARM::t2IT: {
7703 // The mask bits for all but the first condition are represented as
7704 // the low bit of the condition code value implies 't'. We currently
7705 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00007706 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007707 MCOperand &MO = Inst.getOperand(1);
7708 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00007709 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00007710 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007711 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007712 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00007713 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00007714 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007715 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00007716
7717 // Set up the IT block state according to the IT instruction we just
7718 // matched.
7719 assert(!inITBlock() && "nested IT blocks?!");
7720 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
7721 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
7722 ITState.CurPosition = 0;
7723 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00007724 break;
7725 }
Richard Bartona39625e2012-07-09 16:12:24 +00007726 case ARM::t2LSLrr:
7727 case ARM::t2LSRrr:
7728 case ARM::t2ASRrr:
7729 case ARM::t2SBCrr:
7730 case ARM::t2RORrr:
7731 case ARM::t2BICrr:
7732 {
Richard Bartond5660372012-07-09 16:14:28 +00007733 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007734 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7735 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7736 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007737 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7738 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007739 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7740 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7741 unsigned NewOpc;
7742 switch (Inst.getOpcode()) {
7743 default: llvm_unreachable("unexpected opcode");
7744 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
7745 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
7746 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
7747 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
7748 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
7749 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
7750 }
7751 MCInst TmpInst;
7752 TmpInst.setOpcode(NewOpc);
7753 TmpInst.addOperand(Inst.getOperand(0));
7754 TmpInst.addOperand(Inst.getOperand(5));
7755 TmpInst.addOperand(Inst.getOperand(1));
7756 TmpInst.addOperand(Inst.getOperand(2));
7757 TmpInst.addOperand(Inst.getOperand(3));
7758 TmpInst.addOperand(Inst.getOperand(4));
7759 Inst = TmpInst;
7760 return true;
7761 }
7762 return false;
7763 }
7764 case ARM::t2ANDrr:
7765 case ARM::t2EORrr:
7766 case ARM::t2ADCrr:
7767 case ARM::t2ORRrr:
7768 {
Richard Bartond5660372012-07-09 16:14:28 +00007769 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00007770 // These instructions are special in that they are commutable, so shorter encodings
7771 // are available more often.
7772 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
7773 isARMLowRegister(Inst.getOperand(2).getReg())) &&
7774 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
7775 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00007776 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
7777 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
Richard Bartona39625e2012-07-09 16:12:24 +00007778 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
7779 !static_cast<ARMOperand*>(Operands[3])->getToken().equals_lower(".w"))) {
7780 unsigned NewOpc;
7781 switch (Inst.getOpcode()) {
7782 default: llvm_unreachable("unexpected opcode");
7783 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
7784 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
7785 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
7786 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
7787 }
7788 MCInst TmpInst;
7789 TmpInst.setOpcode(NewOpc);
7790 TmpInst.addOperand(Inst.getOperand(0));
7791 TmpInst.addOperand(Inst.getOperand(5));
7792 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
7793 TmpInst.addOperand(Inst.getOperand(1));
7794 TmpInst.addOperand(Inst.getOperand(2));
7795 } else {
7796 TmpInst.addOperand(Inst.getOperand(2));
7797 TmpInst.addOperand(Inst.getOperand(1));
7798 }
7799 TmpInst.addOperand(Inst.getOperand(3));
7800 TmpInst.addOperand(Inst.getOperand(4));
7801 Inst = TmpInst;
7802 return true;
7803 }
7804 return false;
7805 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007806 }
Jim Grosbachafad0532011-11-10 23:42:14 +00007807 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007808}
7809
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007810unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
7811 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
7812 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007813 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00007814 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007815 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
7816 assert(MCID.hasOptionalDef() &&
7817 "optionally flag setting instruction missing optional def operand");
7818 assert(MCID.NumOperands == Inst.getNumOperands() &&
7819 "operand count mismatch!");
7820 // Find the optional-def operand (cc_out).
7821 unsigned OpNo;
7822 for (OpNo = 0;
7823 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
7824 ++OpNo)
7825 ;
7826 // If we're parsing Thumb1, reject it completely.
7827 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
7828 return Match_MnemonicFail;
7829 // If we're parsing Thumb2, which form is legal depends on whether we're
7830 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00007831 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
7832 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007833 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00007834 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
7835 inITBlock())
7836 return Match_RequiresNotITBlock;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007837 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007838 // Some high-register supporting Thumb1 encodings only allow both registers
7839 // to be from r0-r7 when in Thumb2.
7840 else if (Opc == ARM::tADDhirr && isThumbOne() &&
7841 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7842 isARMLowRegister(Inst.getOperand(2).getReg()))
7843 return Match_RequiresThumb2;
7844 // Others only require ARMv6 or later.
Jim Grosbachf86cd372011-08-19 20:46:54 +00007845 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007846 isARMLowRegister(Inst.getOperand(0).getReg()) &&
7847 isARMLowRegister(Inst.getOperand(1).getReg()))
7848 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007849 return Match_Success;
7850}
7851
Jim Grosbach5117ef72012-04-24 22:40:08 +00007852static const char *getSubtargetFeatureName(unsigned Val);
Chris Lattner9487de62010-10-28 21:28:01 +00007853bool ARMAsmParser::
Chad Rosier49963552012-10-13 00:26:04 +00007854MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
Chris Lattner9487de62010-10-28 21:28:01 +00007855 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Chad Rosier49963552012-10-13 00:26:04 +00007856 MCStreamer &Out, unsigned &ErrorInfo,
7857 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00007858 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00007859 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00007860
Chad Rosier2f480a82012-10-12 22:53:36 +00007861 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Chad Rosier49963552012-10-13 00:26:04 +00007862 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00007863 switch (MatchResult) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00007864 default: break;
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007865 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007866 // Context sensitive operand constraints aren't handled by the matcher,
7867 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007868 if (validateInstruction(Inst, Operands)) {
7869 // Still progress the IT block, otherwise one wrong condition causes
7870 // nasty cascading errors.
7871 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007872 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007873 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00007874
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007875 { // processInstruction() updates inITBlock state, we need to save it away
7876 bool wasInITBlock = inITBlock();
7877
7878 // Some instructions need post-processing to, for example, tweak which
7879 // encoding is selected. Loop on it while changes happen so the
7880 // individual transformations can chain off each other. E.g.,
7881 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
7882 while (processInstruction(Inst, Operands))
7883 ;
7884
7885 // Only after the instruction is fully processed, we can validate it
7886 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00007887 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00007888 Warning(IDLoc, "deprecated instruction in IT block");
7889 }
7890 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00007891
Jim Grosbacha0d34d32011-09-02 23:22:08 +00007892 // Only move forward at the very end so that everything in validate
7893 // and process gets a consistent answer about whether we're in an IT
7894 // block.
7895 forwardITPosition();
7896
Jim Grosbach82f76d12012-01-25 19:52:01 +00007897 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
7898 // doesn't actually encode.
7899 if (Inst.getOpcode() == ARM::ITasm)
7900 return false;
7901
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00007902 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00007903 Out.EmitInstruction(Inst, STI);
Chris Lattner9487de62010-10-28 21:28:01 +00007904 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00007905 case Match_MissingFeature: {
7906 assert(ErrorInfo && "Unknown missing feature!");
7907 // Special case the error message for the very common case where only
7908 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
7909 std::string Msg = "instruction requires:";
7910 unsigned Mask = 1;
7911 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
7912 if (ErrorInfo & Mask) {
7913 Msg += " ";
7914 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
7915 }
7916 Mask <<= 1;
7917 }
7918 return Error(IDLoc, Msg);
7919 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007920 case Match_InvalidOperand: {
7921 SMLoc ErrorLoc = IDLoc;
7922 if (ErrorInfo != ~0U) {
7923 if (ErrorInfo >= Operands.size())
7924 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00007925
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007926 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7927 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7928 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007929
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007930 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00007931 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007932 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00007933 return Error(IDLoc, "invalid instruction",
7934 ((ARMOperand*)Operands[0])->getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00007935 case Match_RequiresNotITBlock:
7936 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00007937 case Match_RequiresITBlock:
7938 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00007939 case Match_RequiresV6:
7940 return Error(IDLoc, "instruction variant requires ARMv6 or later");
7941 case Match_RequiresThumb2:
7942 return Error(IDLoc, "instruction variant requires Thumb2");
Jim Grosbach087affe2012-06-22 23:56:48 +00007943 case Match_ImmRange0_15: {
7944 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7945 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7946 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
7947 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00007948 case Match_ImmRange0_239: {
7949 SMLoc ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
7950 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
7951 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
7952 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00007953 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00007954
Eric Christopher91d7b902010-10-29 09:26:59 +00007955 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00007956}
7957
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007958/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00007959bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
7960 StringRef IDVal = DirectiveID.getIdentifier();
7961 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00007962 return parseLiteralValues(4, DirectiveID.getLoc());
7963 else if (IDVal == ".short" || IDVal == ".hword")
7964 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007965 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007966 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00007967 else if (IDVal == ".arm")
7968 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007969 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007970 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007971 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007972 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00007973 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00007974 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00007975 else if (IDVal == ".unreq")
7976 return parseDirectiveUnreq(DirectiveID.getLoc());
Jason W Kim135d2442011-12-20 17:38:12 +00007977 else if (IDVal == ".arch")
7978 return parseDirectiveArch(DirectiveID.getLoc());
7979 else if (IDVal == ".eabi_attribute")
7980 return parseDirectiveEabiAttr(DirectiveID.getLoc());
Logan Chien8cbb80d2013-10-28 17:51:12 +00007981 else if (IDVal == ".cpu")
7982 return parseDirectiveCPU(DirectiveID.getLoc());
7983 else if (IDVal == ".fpu")
7984 return parseDirectiveFPU(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00007985 else if (IDVal == ".fnstart")
7986 return parseDirectiveFnStart(DirectiveID.getLoc());
7987 else if (IDVal == ".fnend")
7988 return parseDirectiveFnEnd(DirectiveID.getLoc());
7989 else if (IDVal == ".cantunwind")
7990 return parseDirectiveCantUnwind(DirectiveID.getLoc());
7991 else if (IDVal == ".personality")
7992 return parseDirectivePersonality(DirectiveID.getLoc());
7993 else if (IDVal == ".handlerdata")
7994 return parseDirectiveHandlerData(DirectiveID.getLoc());
7995 else if (IDVal == ".setfp")
7996 return parseDirectiveSetFP(DirectiveID.getLoc());
7997 else if (IDVal == ".pad")
7998 return parseDirectivePad(DirectiveID.getLoc());
7999 else if (IDVal == ".save")
8000 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8001 else if (IDVal == ".vsave")
8002 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008003 else if (IDVal == ".inst")
8004 return parseDirectiveInst(DirectiveID.getLoc());
8005 else if (IDVal == ".inst.n")
8006 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8007 else if (IDVal == ".inst.w")
8008 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008009 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008010 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008011 else if (IDVal == ".even")
8012 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008013 else if (IDVal == ".personalityindex")
8014 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008015 else if (IDVal == ".unwind_raw")
8016 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008017 else if (IDVal == ".tlsdescseq")
8018 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008019 else if (IDVal == ".movsp")
8020 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00008021 else if (IDVal == ".object_arch")
8022 return parseDirectiveObjectArch(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008023 else if (IDVal == ".arch_extension")
8024 return parseDirectiveArchExtension(DirectiveID.getLoc());
Kevin Enderbyccab3172009-09-15 00:27:25 +00008025 return true;
8026}
8027
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008028/// parseLiteralValues
8029/// ::= .hword expression [, expression]*
8030/// ::= .short expression [, expression]*
8031/// ::= .word expression [, expression]*
8032bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Kevin Enderbyccab3172009-09-15 00:27:25 +00008033 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8034 for (;;) {
8035 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008036 if (getParser().parseExpression(Value)) {
8037 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008038 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008039 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008040
Eric Christopherbf7bc492013-01-09 03:52:05 +00008041 getParser().getStreamer().EmitValue(Value, Size);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008042
8043 if (getLexer().is(AsmToken::EndOfStatement))
8044 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008045
Kevin Enderbyccab3172009-09-15 00:27:25 +00008046 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008047 if (getLexer().isNot(AsmToken::Comma)) {
8048 Error(L, "unexpected token in directive");
8049 return false;
8050 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008051 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008052 }
8053 }
8054
Sean Callanana83fd7d2010-01-19 20:27:46 +00008055 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008056 return false;
8057}
8058
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008059/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008060/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008061bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008062 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8063 Error(L, "unexpected token in directive");
8064 return false;
8065 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008066 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008067
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008068 if (!hasThumb()) {
8069 Error(L, "target does not support Thumb mode");
8070 return false;
8071 }
Tim Northovera2292d02013-06-10 23:20:58 +00008072
Jim Grosbach7f882392011-12-07 18:04:19 +00008073 if (!isThumb())
8074 SwitchMode();
8075 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8076 return false;
8077}
8078
8079/// parseDirectiveARM
8080/// ::= .arm
8081bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008082 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8083 Error(L, "unexpected token in directive");
8084 return false;
8085 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008086 Parser.Lex();
8087
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008088 if (!hasARM()) {
8089 Error(L, "target does not support ARM mode");
8090 return false;
8091 }
Tim Northovera2292d02013-06-10 23:20:58 +00008092
Jim Grosbach7f882392011-12-07 18:04:19 +00008093 if (isThumb())
8094 SwitchMode();
8095 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008096 return false;
8097}
8098
Tim Northover1744d0a2013-10-25 12:49:50 +00008099void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8100 if (NextSymbolIsThumb) {
8101 getParser().getStreamer().EmitThumbFunc(Symbol);
8102 NextSymbolIsThumb = false;
8103 }
8104}
8105
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008106/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008107/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008108bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Bill Wendlingbc07a892013-06-18 07:20:20 +00008109 const MCAsmInfo *MAI = getParser().getStreamer().getContext().getAsmInfo();
8110 bool isMachO = MAI->hasSubsectionsViaSymbols();
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008111
Jim Grosbach1152cc02011-12-21 22:30:16 +00008112 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008113 // ELF doesn't
8114 if (isMachO) {
8115 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008116 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008117 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8118 Error(L, "unexpected token in .thumb_func directive");
8119 return false;
8120 }
8121
Tim Northover1744d0a2013-10-25 12:49:50 +00008122 MCSymbol *Func =
8123 getParser().getContext().GetOrCreateSymbol(Tok.getIdentifier());
8124 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008125 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008126 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008127 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008128 }
8129
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008130 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8131 Error(L, "unexpected token in directive");
8132 return false;
8133 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008134
Tim Northover1744d0a2013-10-25 12:49:50 +00008135 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008136 return false;
8137}
8138
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008139/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008140/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008141bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008142 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008143 if (Tok.isNot(AsmToken::Identifier)) {
8144 Error(L, "unexpected token in .syntax directive");
8145 return false;
8146 }
8147
Benjamin Kramer92d89982010-07-14 22:38:02 +00008148 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008149 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008150 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008151 } else if (Mode == "divided" || Mode == "DIVIDED") {
8152 Error(L, "'.syntax divided' arm asssembly not supported");
8153 return false;
8154 } else {
8155 Error(L, "unrecognized syntax mode in .syntax directive");
8156 return false;
8157 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00008158
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008159 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8160 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8161 return false;
8162 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008163 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008164
8165 // TODO tell the MC streamer the mode
8166 // getParser().getStreamer().Emit???();
8167 return false;
8168}
8169
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008170/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00008171/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008172bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan936b0d32010-01-19 21:44:56 +00008173 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008174 if (Tok.isNot(AsmToken::Integer)) {
8175 Error(L, "unexpected token in .code directive");
8176 return false;
8177 }
Sean Callanan936b0d32010-01-19 21:44:56 +00008178 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008179 if (Val != 16 && Val != 32) {
8180 Error(L, "invalid operand to .code directive");
8181 return false;
8182 }
8183 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008184
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008185 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8186 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8187 return false;
8188 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008189 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008190
Evan Cheng284b4672011-07-08 22:36:29 +00008191 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008192 if (!hasThumb()) {
8193 Error(L, "target does not support Thumb mode");
8194 return false;
8195 }
Tim Northovera2292d02013-06-10 23:20:58 +00008196
Jim Grosbachf471ac32011-09-06 18:46:23 +00008197 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008198 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008199 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00008200 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008201 if (!hasARM()) {
8202 Error(L, "target does not support ARM mode");
8203 return false;
8204 }
Tim Northovera2292d02013-06-10 23:20:58 +00008205
Jim Grosbachf471ac32011-09-06 18:46:23 +00008206 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00008207 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00008208 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00008209 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00008210
Kevin Enderby146dcf22009-10-15 20:48:48 +00008211 return false;
8212}
8213
Jim Grosbachab5830e2011-12-14 02:16:11 +00008214/// parseDirectiveReq
8215/// ::= name .req registername
8216bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
8217 Parser.Lex(); // Eat the '.req' token.
8218 unsigned Reg;
8219 SMLoc SRegLoc, ERegLoc;
8220 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008221 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008222 Error(SRegLoc, "register name expected");
8223 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008224 }
8225
8226 // Shouldn't be anything else.
8227 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008228 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008229 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
8230 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008231 }
8232
8233 Parser.Lex(); // Consume the EndOfStatement
8234
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008235 if (RegisterReqs.GetOrCreateValue(Name, Reg).getValue() != Reg) {
8236 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
8237 return false;
8238 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00008239
8240 return false;
8241}
8242
8243/// parseDirectiveUneq
8244/// ::= .unreq registername
8245bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
8246 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00008247 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008248 Error(L, "unexpected input in .unreq directive.");
8249 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00008250 }
8251 RegisterReqs.erase(Parser.getTok().getIdentifier());
8252 Parser.Lex(); // Eat the identifier.
8253 return false;
8254}
8255
Jason W Kim135d2442011-12-20 17:38:12 +00008256/// parseDirectiveArch
8257/// ::= .arch token
8258bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00008259 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
8260
8261 unsigned ID = StringSwitch<unsigned>(Arch)
8262#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
8263 .Case(NAME, ARM::ID)
Joerg Sonnenbergera13f8b42013-12-26 11:50:28 +00008264#define ARM_ARCH_ALIAS(NAME, ID) \
8265 .Case(NAME, ARM::ID)
Logan Chien439e8f92013-12-11 17:16:25 +00008266#include "MCTargetDesc/ARMArchName.def"
8267 .Default(ARM::INVALID_ARCH);
8268
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008269 if (ID == ARM::INVALID_ARCH) {
8270 Error(L, "Unknown arch name");
8271 return false;
8272 }
Logan Chien439e8f92013-12-11 17:16:25 +00008273
8274 getTargetStreamer().emitArch(ID);
8275 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008276}
8277
8278/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008279/// ::= .eabi_attribute int, int [, "str"]
8280/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00008281bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008282 int64_t Tag;
8283 SMLoc TagLoc;
8284
8285 TagLoc = Parser.getTok().getLoc();
8286 if (Parser.getTok().is(AsmToken::Identifier)) {
8287 StringRef Name = Parser.getTok().getIdentifier();
8288 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
8289 if (Tag == -1) {
8290 Error(TagLoc, "attribute name not recognised: " + Name);
8291 Parser.eatToEndOfStatement();
8292 return false;
8293 }
8294 Parser.Lex();
8295 } else {
8296 const MCExpr *AttrExpr;
8297
8298 TagLoc = Parser.getTok().getLoc();
8299 if (Parser.parseExpression(AttrExpr)) {
8300 Parser.eatToEndOfStatement();
8301 return false;
8302 }
8303
8304 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
8305 if (!CE) {
8306 Error(TagLoc, "expected numeric constant");
8307 Parser.eatToEndOfStatement();
8308 return false;
8309 }
8310
8311 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008312 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008313
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008314 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008315 Error(Parser.getTok().getLoc(), "comma expected");
8316 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008317 return false;
8318 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008319 Parser.Lex(); // skip comma
8320
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008321 StringRef StringValue = "";
8322 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00008323
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008324 int64_t IntegerValue = 0;
8325 bool IsIntegerValue = false;
8326
8327 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
8328 IsStringValue = true;
8329 else if (Tag == ARMBuildAttrs::compatibility) {
8330 IsStringValue = true;
8331 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00008332 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00008333 IsIntegerValue = true;
8334 else if (Tag % 2 == 1)
8335 IsStringValue = true;
8336 else
8337 llvm_unreachable("invalid tag type");
8338
8339 if (IsIntegerValue) {
8340 const MCExpr *ValueExpr;
8341 SMLoc ValueExprLoc = Parser.getTok().getLoc();
8342 if (Parser.parseExpression(ValueExpr)) {
8343 Parser.eatToEndOfStatement();
8344 return false;
8345 }
8346
8347 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
8348 if (!CE) {
8349 Error(ValueExprLoc, "expected numeric constant");
8350 Parser.eatToEndOfStatement();
8351 return false;
8352 }
8353
8354 IntegerValue = CE->getValue();
8355 }
8356
8357 if (Tag == ARMBuildAttrs::compatibility) {
8358 if (Parser.getTok().isNot(AsmToken::Comma))
8359 IsStringValue = false;
8360 else
8361 Parser.Lex();
8362 }
8363
8364 if (IsStringValue) {
8365 if (Parser.getTok().isNot(AsmToken::String)) {
8366 Error(Parser.getTok().getLoc(), "bad string constant");
8367 Parser.eatToEndOfStatement();
8368 return false;
8369 }
8370
8371 StringValue = Parser.getTok().getStringContents();
8372 Parser.Lex();
8373 }
8374
8375 if (IsIntegerValue && IsStringValue) {
8376 assert(Tag == ARMBuildAttrs::compatibility);
8377 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
8378 } else if (IsIntegerValue)
8379 getTargetStreamer().emitAttribute(Tag, IntegerValue);
8380 else if (IsStringValue)
8381 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00008382 return false;
8383}
8384
8385/// parseDirectiveCPU
8386/// ::= .cpu str
8387bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
8388 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
8389 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
8390 return false;
8391}
8392
8393/// parseDirectiveFPU
8394/// ::= .fpu str
8395bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
8396 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
8397
8398 unsigned ID = StringSwitch<unsigned>(FPU)
8399#define ARM_FPU_NAME(NAME, ID) .Case(NAME, ARM::ID)
8400#include "ARMFPUName.def"
8401 .Default(ARM::INVALID_FPU);
8402
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008403 if (ID == ARM::INVALID_FPU) {
8404 Error(L, "Unknown FPU name");
8405 return false;
8406 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00008407
8408 getTargetStreamer().emitFPU(ID);
8409 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00008410}
8411
Logan Chien4ea23b52013-05-10 16:17:24 +00008412/// parseDirectiveFnStart
8413/// ::= .fnstart
8414bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008415 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008416 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008417 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008418 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008419 }
8420
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008421 // Reset the unwind directives parser state
8422 UC.reset();
8423
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008424 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008425
8426 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00008427 return false;
8428}
8429
8430/// parseDirectiveFnEnd
8431/// ::= .fnend
8432bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
8433 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008434 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008435 Error(L, ".fnstart must precede .fnend directive");
8436 return false;
8437 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008438
8439 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008440 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008441
8442 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00008443 return false;
8444}
8445
8446/// parseDirectiveCantUnwind
8447/// ::= .cantunwind
8448bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008449 UC.recordCantUnwind(L);
8450
Logan Chien4ea23b52013-05-10 16:17:24 +00008451 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008452 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008453 Error(L, ".fnstart must precede .cantunwind directive");
8454 return false;
8455 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008456 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008457 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008458 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008459 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008460 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008461 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008462 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008463 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008464 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008465 }
8466
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008467 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00008468 return false;
8469}
8470
8471/// parseDirectivePersonality
8472/// ::= .personality name
8473bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008474 bool HasExistingPersonality = UC.hasPersonality();
8475
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008476 UC.recordPersonality(L);
8477
Logan Chien4ea23b52013-05-10 16:17:24 +00008478 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008479 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008480 Error(L, ".fnstart must precede .personality directive");
8481 return false;
8482 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008483 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008484 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008485 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008486 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008487 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008488 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008489 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008490 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008491 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008492 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008493 if (HasExistingPersonality) {
8494 Parser.eatToEndOfStatement();
8495 Error(L, "multiple personality directives");
8496 UC.emitPersonalityLocNotes();
8497 return false;
8498 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008499
8500 // Parse the name of the personality routine
8501 if (Parser.getTok().isNot(AsmToken::Identifier)) {
8502 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008503 Error(L, "unexpected input in .personality directive.");
8504 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008505 }
8506 StringRef Name(Parser.getTok().getIdentifier());
8507 Parser.Lex();
8508
8509 MCSymbol *PR = getParser().getContext().GetOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008510 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00008511 return false;
8512}
8513
8514/// parseDirectiveHandlerData
8515/// ::= .handlerdata
8516bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008517 UC.recordHandlerData(L);
8518
Logan Chien4ea23b52013-05-10 16:17:24 +00008519 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008520 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008521 Error(L, ".fnstart must precede .personality directive");
8522 return false;
8523 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008524 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00008525 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008526 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008527 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008528 }
8529
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008530 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00008531 return false;
8532}
8533
8534/// parseDirectiveSetFP
8535/// ::= .setfp fpreg, spreg [, offset]
8536bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
8537 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008538 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008539 Error(L, ".fnstart must precede .setfp directive");
8540 return false;
8541 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008542 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008543 Error(L, ".setfp must precede .handlerdata directive");
8544 return false;
8545 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008546
8547 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008548 SMLoc FPRegLoc = Parser.getTok().getLoc();
8549 int FPReg = tryParseRegister();
8550 if (FPReg == -1) {
8551 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008552 return false;
8553 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008554
8555 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008556 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008557 Error(Parser.getTok().getLoc(), "comma expected");
8558 return false;
8559 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008560 Parser.Lex(); // skip comma
8561
8562 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008563 SMLoc SPRegLoc = Parser.getTok().getLoc();
8564 int SPReg = tryParseRegister();
8565 if (SPReg == -1) {
8566 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008567 return false;
8568 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008569
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008570 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
8571 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008572 return false;
8573 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008574
8575 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008576 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00008577
8578 // Parse offset
8579 int64_t Offset = 0;
8580 if (Parser.getTok().is(AsmToken::Comma)) {
8581 Parser.Lex(); // skip comma
8582
8583 if (Parser.getTok().isNot(AsmToken::Hash) &&
8584 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008585 Error(Parser.getTok().getLoc(), "'#' expected");
8586 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008587 }
8588 Parser.Lex(); // skip hash token.
8589
8590 const MCExpr *OffsetExpr;
8591 SMLoc ExLoc = Parser.getTok().getLoc();
8592 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008593 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8594 Error(ExLoc, "malformed setfp offset");
8595 return false;
8596 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008597 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008598 if (!CE) {
8599 Error(ExLoc, "setfp offset must be an immediate");
8600 return false;
8601 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008602
8603 Offset = CE->getValue();
8604 }
8605
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008606 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
8607 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00008608 return false;
8609}
8610
8611/// parseDirective
8612/// ::= .pad offset
8613bool ARMAsmParser::parseDirectivePad(SMLoc L) {
8614 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008615 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008616 Error(L, ".fnstart must precede .pad directive");
8617 return false;
8618 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008619 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008620 Error(L, ".pad must precede .handlerdata directive");
8621 return false;
8622 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008623
8624 // Parse the offset
8625 if (Parser.getTok().isNot(AsmToken::Hash) &&
8626 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008627 Error(Parser.getTok().getLoc(), "'#' expected");
8628 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00008629 }
8630 Parser.Lex(); // skip hash token.
8631
8632 const MCExpr *OffsetExpr;
8633 SMLoc ExLoc = Parser.getTok().getLoc();
8634 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008635 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
8636 Error(ExLoc, "malformed pad offset");
8637 return false;
8638 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008639 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008640 if (!CE) {
8641 Error(ExLoc, "pad offset must be an immediate");
8642 return false;
8643 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008644
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008645 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00008646 return false;
8647}
8648
8649/// parseDirectiveRegSave
8650/// ::= .save { registers }
8651/// ::= .vsave { registers }
8652bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
8653 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008654 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008655 Error(L, ".fnstart must precede .save or .vsave directives");
8656 return false;
8657 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00008658 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008659 Error(L, ".save or .vsave must precede .handlerdata directive");
8660 return false;
8661 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008662
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008663 // RAII object to make sure parsed operands are deleted.
8664 struct CleanupObject {
8665 SmallVector<MCParsedAsmOperand *, 1> Operands;
8666 ~CleanupObject() {
8667 for (unsigned I = 0, E = Operands.size(); I != E; ++I)
8668 delete Operands[I];
8669 }
8670 } CO;
8671
Logan Chien4ea23b52013-05-10 16:17:24 +00008672 // Parse the register list
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008673 if (parseRegisterList(CO.Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008674 return false;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00008675 ARMOperand *Op = (ARMOperand*)CO.Operands[0];
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008676 if (!IsVector && !Op->isRegList()) {
8677 Error(L, ".save expects GPR registers");
8678 return false;
8679 }
8680 if (IsVector && !Op->isDPRRegList()) {
8681 Error(L, ".vsave expects DPR registers");
8682 return false;
8683 }
Logan Chien4ea23b52013-05-10 16:17:24 +00008684
Rafael Espindolaa17151a2013-10-08 13:08:17 +00008685 getTargetStreamer().emitRegSave(Op->getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00008686 return false;
8687}
8688
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008689/// parseDirectiveInst
8690/// ::= .inst opcode [, ...]
8691/// ::= .inst.n opcode [, ...]
8692/// ::= .inst.w opcode [, ...]
8693bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
8694 int Width;
8695
8696 if (isThumb()) {
8697 switch (Suffix) {
8698 case 'n':
8699 Width = 2;
8700 break;
8701 case 'w':
8702 Width = 4;
8703 break;
8704 default:
8705 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008706 Error(Loc, "cannot determine Thumb instruction size, "
8707 "use inst.n/inst.w instead");
8708 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008709 }
8710 } else {
8711 if (Suffix) {
8712 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008713 Error(Loc, "width suffixes are invalid in ARM mode");
8714 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008715 }
8716 Width = 4;
8717 }
8718
8719 if (getLexer().is(AsmToken::EndOfStatement)) {
8720 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008721 Error(Loc, "expected expression following directive");
8722 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008723 }
8724
8725 for (;;) {
8726 const MCExpr *Expr;
8727
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008728 if (getParser().parseExpression(Expr)) {
8729 Error(Loc, "expected expression");
8730 return false;
8731 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008732
8733 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008734 if (!Value) {
8735 Error(Loc, "expected constant expression");
8736 return false;
8737 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008738
8739 switch (Width) {
8740 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008741 if (Value->getValue() > 0xffff) {
8742 Error(Loc, "inst.n operand is too big, use inst.w instead");
8743 return false;
8744 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008745 break;
8746 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008747 if (Value->getValue() > 0xffffffff) {
8748 Error(Loc,
8749 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
8750 return false;
8751 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008752 break;
8753 default:
8754 llvm_unreachable("only supported widths are 2 and 4");
8755 }
8756
8757 getTargetStreamer().emitInst(Value->getValue(), Suffix);
8758
8759 if (getLexer().is(AsmToken::EndOfStatement))
8760 break;
8761
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00008762 if (getLexer().isNot(AsmToken::Comma)) {
8763 Error(Loc, "unexpected token in directive");
8764 return false;
8765 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00008766
8767 Parser.Lex();
8768 }
8769
8770 Parser.Lex();
8771 return false;
8772}
8773
David Peixotto80c083a2013-12-19 18:26:07 +00008774/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008775/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00008776bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00008777 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00008778 return false;
8779}
8780
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008781bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
8782 const MCSection *Section = getStreamer().getCurrentSection().first;
8783
8784 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8785 TokError("unexpected token in directive");
8786 return false;
8787 }
8788
8789 if (!Section) {
Rafael Espindolaf1440342014-01-23 23:14:14 +00008790 getStreamer().InitSections();
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008791 Section = getStreamer().getCurrentSection().first;
8792 }
8793
8794 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00008795 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008796 else
Rafael Espindola7b514962014-02-04 18:34:04 +00008797 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008798
8799 return false;
8800}
8801
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008802/// parseDirectivePersonalityIndex
8803/// ::= .personalityindex index
8804bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
8805 bool HasExistingPersonality = UC.hasPersonality();
8806
8807 UC.recordPersonalityIndex(L);
8808
8809 if (!UC.hasFnStart()) {
8810 Parser.eatToEndOfStatement();
8811 Error(L, ".fnstart must precede .personalityindex directive");
8812 return false;
8813 }
8814 if (UC.cantUnwind()) {
8815 Parser.eatToEndOfStatement();
8816 Error(L, ".personalityindex cannot be used with .cantunwind");
8817 UC.emitCantUnwindLocNotes();
8818 return false;
8819 }
8820 if (UC.hasHandlerData()) {
8821 Parser.eatToEndOfStatement();
8822 Error(L, ".personalityindex must precede .handlerdata directive");
8823 UC.emitHandlerDataLocNotes();
8824 return false;
8825 }
8826 if (HasExistingPersonality) {
8827 Parser.eatToEndOfStatement();
8828 Error(L, "multiple personality directives");
8829 UC.emitPersonalityLocNotes();
8830 return false;
8831 }
8832
8833 const MCExpr *IndexExpression;
8834 SMLoc IndexLoc = Parser.getTok().getLoc();
8835 if (Parser.parseExpression(IndexExpression)) {
8836 Parser.eatToEndOfStatement();
8837 return false;
8838 }
8839
8840 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
8841 if (!CE) {
8842 Parser.eatToEndOfStatement();
8843 Error(IndexLoc, "index must be a constant number");
8844 return false;
8845 }
8846 if (CE->getValue() < 0 ||
8847 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
8848 Parser.eatToEndOfStatement();
8849 Error(IndexLoc, "personality routine index should be in range [0-3]");
8850 return false;
8851 }
8852
8853 getTargetStreamer().emitPersonalityIndex(CE->getValue());
8854 return false;
8855}
8856
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008857/// parseDirectiveUnwindRaw
8858/// ::= .unwind_raw offset, opcode [, opcode...]
8859bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
8860 if (!UC.hasFnStart()) {
8861 Parser.eatToEndOfStatement();
8862 Error(L, ".fnstart must precede .unwind_raw directives");
8863 return false;
8864 }
8865
8866 int64_t StackOffset;
8867
8868 const MCExpr *OffsetExpr;
8869 SMLoc OffsetLoc = getLexer().getLoc();
8870 if (getLexer().is(AsmToken::EndOfStatement) ||
8871 getParser().parseExpression(OffsetExpr)) {
8872 Error(OffsetLoc, "expected expression");
8873 Parser.eatToEndOfStatement();
8874 return false;
8875 }
8876
8877 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
8878 if (!CE) {
8879 Error(OffsetLoc, "offset must be a constant");
8880 Parser.eatToEndOfStatement();
8881 return false;
8882 }
8883
8884 StackOffset = CE->getValue();
8885
8886 if (getLexer().isNot(AsmToken::Comma)) {
8887 Error(getLexer().getLoc(), "expected comma");
8888 Parser.eatToEndOfStatement();
8889 return false;
8890 }
8891 Parser.Lex();
8892
8893 SmallVector<uint8_t, 16> Opcodes;
8894 for (;;) {
8895 const MCExpr *OE;
8896
8897 SMLoc OpcodeLoc = getLexer().getLoc();
8898 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
8899 Error(OpcodeLoc, "expected opcode expression");
8900 Parser.eatToEndOfStatement();
8901 return false;
8902 }
8903
8904 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
8905 if (!OC) {
8906 Error(OpcodeLoc, "opcode value must be a constant");
8907 Parser.eatToEndOfStatement();
8908 return false;
8909 }
8910
8911 const int64_t Opcode = OC->getValue();
8912 if (Opcode & ~0xff) {
8913 Error(OpcodeLoc, "invalid opcode");
8914 Parser.eatToEndOfStatement();
8915 return false;
8916 }
8917
8918 Opcodes.push_back(uint8_t(Opcode));
8919
8920 if (getLexer().is(AsmToken::EndOfStatement))
8921 break;
8922
8923 if (getLexer().isNot(AsmToken::Comma)) {
8924 Error(getLexer().getLoc(), "unexpected token in directive");
8925 Parser.eatToEndOfStatement();
8926 return false;
8927 }
8928
8929 Parser.Lex();
8930 }
8931
8932 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
8933
8934 Parser.Lex();
8935 return false;
8936}
8937
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00008938/// parseDirectiveTLSDescSeq
8939/// ::= .tlsdescseq tls-variable
8940bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
8941 if (getLexer().isNot(AsmToken::Identifier)) {
8942 TokError("expected variable after '.tlsdescseq' directive");
8943 Parser.eatToEndOfStatement();
8944 return false;
8945 }
8946
8947 const MCSymbolRefExpr *SRE =
8948 MCSymbolRefExpr::Create(Parser.getTok().getIdentifier(),
8949 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
8950 Lex();
8951
8952 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8953 Error(Parser.getTok().getLoc(), "unexpected token");
8954 Parser.eatToEndOfStatement();
8955 return false;
8956 }
8957
8958 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
8959 return false;
8960}
8961
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008962/// parseDirectiveMovSP
8963/// ::= .movsp reg [, #offset]
8964bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
8965 if (!UC.hasFnStart()) {
8966 Parser.eatToEndOfStatement();
8967 Error(L, ".fnstart must precede .movsp directives");
8968 return false;
8969 }
8970 if (UC.getFPReg() != ARM::SP) {
8971 Parser.eatToEndOfStatement();
8972 Error(L, "unexpected .movsp directive");
8973 return false;
8974 }
8975
8976 SMLoc SPRegLoc = Parser.getTok().getLoc();
8977 int SPReg = tryParseRegister();
8978 if (SPReg == -1) {
8979 Parser.eatToEndOfStatement();
8980 Error(SPRegLoc, "register expected");
8981 return false;
8982 }
8983
8984 if (SPReg == ARM::SP || SPReg == ARM::PC) {
8985 Parser.eatToEndOfStatement();
8986 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
8987 return false;
8988 }
8989
8990 int64_t Offset = 0;
8991 if (Parser.getTok().is(AsmToken::Comma)) {
8992 Parser.Lex();
8993
8994 if (Parser.getTok().isNot(AsmToken::Hash)) {
8995 Error(Parser.getTok().getLoc(), "expected #constant");
8996 Parser.eatToEndOfStatement();
8997 return false;
8998 }
8999 Parser.Lex();
9000
9001 const MCExpr *OffsetExpr;
9002 SMLoc OffsetLoc = Parser.getTok().getLoc();
9003 if (Parser.parseExpression(OffsetExpr)) {
9004 Parser.eatToEndOfStatement();
9005 Error(OffsetLoc, "malformed offset expression");
9006 return false;
9007 }
9008
9009 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9010 if (!CE) {
9011 Parser.eatToEndOfStatement();
9012 Error(OffsetLoc, "offset must be an immediate constant");
9013 return false;
9014 }
9015
9016 Offset = CE->getValue();
9017 }
9018
9019 getTargetStreamer().emitMovSP(SPReg, Offset);
9020 UC.saveFPReg(SPReg);
9021
9022 return false;
9023}
9024
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009025/// parseDirectiveObjectArch
9026/// ::= .object_arch name
9027bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
9028 if (getLexer().isNot(AsmToken::Identifier)) {
9029 Error(getLexer().getLoc(), "unexpected token");
9030 Parser.eatToEndOfStatement();
9031 return false;
9032 }
9033
9034 StringRef Arch = Parser.getTok().getString();
9035 SMLoc ArchLoc = Parser.getTok().getLoc();
9036 getLexer().Lex();
9037
9038 unsigned ID = StringSwitch<unsigned>(Arch)
9039#define ARM_ARCH_NAME(NAME, ID, DEFAULT_CPU_NAME, DEFAULT_CPU_ARCH) \
9040 .Case(NAME, ARM::ID)
9041#define ARM_ARCH_ALIAS(NAME, ID) \
9042 .Case(NAME, ARM::ID)
9043#include "MCTargetDesc/ARMArchName.def"
9044#undef ARM_ARCH_NAME
9045#undef ARM_ARCH_ALIAS
9046 .Default(ARM::INVALID_ARCH);
9047
9048 if (ID == ARM::INVALID_ARCH) {
9049 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9050 Parser.eatToEndOfStatement();
9051 return false;
9052 }
9053
9054 getTargetStreamer().emitObjectArch(ID);
9055
9056 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9057 Error(getLexer().getLoc(), "unexpected token");
9058 Parser.eatToEndOfStatement();
9059 }
9060
9061 return false;
9062}
9063
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009064/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009065extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng11424442011-07-26 00:24:13 +00009066 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
9067 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009068}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009069
Chris Lattner3e4582a2010-09-06 19:11:01 +00009070#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009071#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009072#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009073#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009074
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009075static const struct ExtMapEntry {
9076 const char *Extension;
9077 const unsigned ArchCheck;
9078 const uint64_t Features;
9079} Extensions[] = {
9080 { "crc", Feature_HasV8, ARM::FeatureCRC },
9081 { "crypto", Feature_HasV8,
9082 ARM::FeatureCrypto | ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9083 { "fp", Feature_HasV8, ARM::FeatureFPARMv8 },
9084 { "idiv", Feature_HasV7 | Feature_IsNotMClass,
9085 ARM::FeatureHWDiv | ARM::FeatureHWDivARM },
9086 // FIXME: iWMMXT not supported
9087 { "iwmmxt", Feature_None, 0 },
9088 // FIXME: iWMMXT2 not supported
9089 { "iwmmxt2", Feature_None, 0 },
9090 // FIXME: Maverick not supported
9091 { "maverick", Feature_None, 0 },
9092 { "mp", Feature_HasV7 | Feature_IsNotMClass, ARM::FeatureMP },
9093 // FIXME: ARMv6-m OS Extensions feature not checked
9094 { "os", Feature_None, 0 },
9095 // FIXME: Also available in ARMv6-K
9096 { "sec", Feature_HasV7, ARM::FeatureTrustZone },
9097 { "simd", Feature_HasV8, ARM::FeatureNEON | ARM::FeatureFPARMv8 },
9098 // FIXME: Only available in A-class, isel not predicated
9099 { "virt", Feature_HasV7, ARM::FeatureVirtualization },
9100 // FIXME: xscale not supported
9101 { "xscale", Feature_None, 0 },
9102};
9103
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009104/// parseDirectiveArchExtension
9105/// ::= .arch_extension [no]feature
9106bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
9107 if (getLexer().isNot(AsmToken::Identifier)) {
9108 Error(getLexer().getLoc(), "unexpected token");
9109 Parser.eatToEndOfStatement();
9110 return false;
9111 }
9112
9113 StringRef Extension = Parser.getTok().getString();
9114 SMLoc ExtLoc = Parser.getTok().getLoc();
9115 getLexer().Lex();
9116
9117 bool EnableFeature = true;
Benjamin Kramere9391a52014-02-20 17:36:31 +00009118 if (Extension.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009119 EnableFeature = false;
9120 Extension = Extension.substr(2);
9121 }
9122
Benjamin Kramere9391a52014-02-20 17:36:31 +00009123 for (unsigned EI = 0, EE = array_lengthof(Extensions); EI != EE; ++EI) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009124 if (Extensions[EI].Extension != Extension)
9125 continue;
9126
9127 unsigned FB = getAvailableFeatures();
9128 if ((FB & Extensions[EI].ArchCheck) != Extensions[EI].ArchCheck) {
9129 Error(ExtLoc, "architectural extension '" + Extension + "' is not "
9130 "allowed for the current base architecture");
9131 return false;
9132 }
9133
9134 if (!Extensions[EI].Features)
9135 report_fatal_error("unsupported architectural extension: " + Extension);
9136
9137 if (EnableFeature)
9138 FB |= ComputeAvailableFeatures(Extensions[EI].Features);
9139 else
9140 FB &= ~ComputeAvailableFeatures(Extensions[EI].Features);
9141
9142 setAvailableFeatures(FB);
9143 return false;
9144 }
9145
9146 Error(ExtLoc, "unknown architectural extension: " + Extension);
9147 Parser.eatToEndOfStatement();
9148 return false;
9149}
9150
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009151// Define this matcher function after the auto-generated include so we
9152// have the match class enum definitions.
9153unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand *AsmOp,
9154 unsigned Kind) {
9155 ARMOperand *Op = static_cast<ARMOperand*>(AsmOp);
9156 // If the kind is a token for a literal immediate, check if our asm
9157 // operand matches. This is for InstAliases which have a fixed-value
9158 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +00009159 switch (Kind) {
9160 default: break;
9161 case MCK__35_0:
9162 if (Op->isImm())
9163 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()))
9164 if (CE->getValue() == 0)
9165 return Match_Success;
9166 break;
9167 case MCK_ARMSOImm:
9168 if (Op->isImm()) {
9169 const MCExpr *SOExpr = Op->getImm();
9170 int64_t Value;
9171 if (!SOExpr->EvaluateAsAbsolute(Value))
9172 return Match_Success;
9173 assert((Value >= INT32_MIN && Value <= INT32_MAX) &&
9174 "expression value must be representiable in 32 bits");
9175 }
9176 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00009177 case MCK_GPRPair:
9178 if (Op->isReg() &&
9179 MRI->getRegClass(ARM::GPRRegClassID).contains(Op->getReg()))
9180 return Match_Success;
9181 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009182 }
9183 return Match_InvalidOperand;
9184}