blob: 5296f24f5e4f1f2cd37a4d702b7dc0eff272285f [file] [log] [blame]
Valery Pykhtina34fb492016-08-30 15:20:31 +00001//===-- SOPInstructions.td - SOP Instruction Defintions -------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtina34fb492016-08-30 15:20:31 +00006//
7//===----------------------------------------------------------------------===//
8
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00009def GPRIdxModeMatchClass : AsmOperandClass {
10 let Name = "GPRIdxMode";
11 let PredicateMethod = "isGPRIdxMode";
12 let RenderMethod = "addImmOperands";
13}
14
15def GPRIdxMode : Operand<i32> {
16 let PrintMethod = "printVGPRIndexMode";
17 let ParserMatchClass = GPRIdxModeMatchClass;
18 let OperandType = "OPERAND_IMMEDIATE";
19}
20
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000021class SOP_Pseudo<string opName, dag outs, dag ins, string asmOps,
22 list<dag> pattern=[]> :
23 InstSI<outs, ins, "", pattern>,
24 SIMCInstr<opName, SIEncodingFamily.NONE> {
25
26 let isPseudo = 1;
27 let isCodeGenOnly = 1;
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000028
29 string Mnemonic = opName;
30 string AsmOperands = asmOps;
31
32 bits<1> has_sdst = 0;
33}
34
Valery Pykhtina34fb492016-08-30 15:20:31 +000035//===----------------------------------------------------------------------===//
36// SOP1 Instructions
37//===----------------------------------------------------------------------===//
38
39class SOP1_Pseudo <string opName, dag outs, dag ins,
40 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000041 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
Valery Pykhtina34fb492016-08-30 15:20:31 +000042
43 let mayLoad = 0;
44 let mayStore = 0;
45 let hasSideEffects = 0;
46 let SALU = 1;
47 let SOP1 = 1;
48 let SchedRW = [WriteSALU];
Matt Arsenault6bc43d82016-10-06 16:20:41 +000049 let Size = 4;
Tom Stellard2add8a12016-09-06 20:00:26 +000050 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +000051
Valery Pykhtina34fb492016-08-30 15:20:31 +000052 bits<1> has_src0 = 1;
53 bits<1> has_sdst = 1;
54}
55
56class SOP1_Real<bits<8> op, SOP1_Pseudo ps> :
57 InstSI <ps.OutOperandList, ps.InOperandList,
58 ps.Mnemonic # " " # ps.AsmOperands, []>,
59 Enc32 {
60
61 let isPseudo = 0;
62 let isCodeGenOnly = 0;
Matt Arsenault6bc43d82016-10-06 16:20:41 +000063 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +000064
65 // copy relevant pseudo op flags
66 let SubtargetPredicate = ps.SubtargetPredicate;
67 let AsmMatchConverter = ps.AsmMatchConverter;
68
69 // encoding
70 bits<7> sdst;
71 bits<8> src0;
72
73 let Inst{7-0} = !if(ps.has_src0, src0, ?);
74 let Inst{15-8} = op;
75 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
76 let Inst{31-23} = 0x17d; //encoding;
77}
78
Matt Arsenaultfd6fd002019-02-25 19:24:46 +000079class SOP1_32 <string opName, list<dag> pattern=[], bit tied_in = 0> : SOP1_Pseudo <
80 opName, (outs SReg_32:$sdst),
81 !if(tied_in, (ins SSrc_b32:$src0, SReg_32:$sdst_in),
82 (ins SSrc_b32:$src0)),
83 "$sdst, $src0", pattern> {
84 let Constraints = !if(tied_in, "$sdst = $sdst_in", "");
85}
Valery Pykhtina34fb492016-08-30 15:20:31 +000086
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000087// 32-bit input, no output.
88class SOP1_0_32 <string opName, list<dag> pattern = []> : SOP1_Pseudo <
89 opName, (outs), (ins SSrc_b32:$src0),
90 "$src0", pattern> {
91 let has_sdst = 0;
92}
93
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +000094class SOP1_0_32R <string opName, list<dag> pattern = []> : SOP1_Pseudo <
95 opName, (outs), (ins SReg_32:$src0),
96 "$src0", pattern> {
97 let has_sdst = 0;
98}
99
Valery Pykhtina34fb492016-08-30 15:20:31 +0000100class SOP1_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000101 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000102 "$sdst, $src0", pattern
103>;
104
105// 64-bit input, 32-bit output.
106class SOP1_32_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000107 opName, (outs SReg_32:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000108 "$sdst, $src0", pattern
109>;
110
111// 32-bit input, 64-bit output.
Matt Arsenaultfd6fd002019-02-25 19:24:46 +0000112class SOP1_64_32 <string opName, list<dag> pattern=[], bit tied_in = 0> : SOP1_Pseudo <
113 opName, (outs SReg_64:$sdst),
114 !if(tied_in, (ins SSrc_b32:$src0, SReg_64:$sdst_in),
115 (ins SSrc_b32:$src0)),
116 "$sdst, $src0", pattern> {
117 let Constraints = !if(tied_in, "$sdst = $sdst_in", "");
118}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000119
120// no input, 64-bit output.
121class SOP1_64_0 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
122 opName, (outs SReg_64:$sdst), (ins), "$sdst", pattern> {
123 let has_src0 = 0;
124}
125
126// 64-bit input, no output
127class SOP1_1 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
128 opName, (outs), (ins SReg_64:$src0), "$src0", pattern> {
129 let has_sdst = 0;
130}
131
132
133let isMoveImm = 1 in {
134 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
135 def S_MOV_B32 : SOP1_32 <"s_mov_b32">;
136 def S_MOV_B64 : SOP1_64 <"s_mov_b64">;
137 } // End isRematerializeable = 1
138
139 let Uses = [SCC] in {
140 def S_CMOV_B32 : SOP1_32 <"s_cmov_b32">;
141 def S_CMOV_B64 : SOP1_64 <"s_cmov_b64">;
142 } // End Uses = [SCC]
143} // End isMoveImm = 1
144
145let Defs = [SCC] in {
146 def S_NOT_B32 : SOP1_32 <"s_not_b32",
147 [(set i32:$sdst, (not i32:$src0))]
148 >;
149
150 def S_NOT_B64 : SOP1_64 <"s_not_b64",
151 [(set i64:$sdst, (not i64:$src0))]
152 >;
153 def S_WQM_B32 : SOP1_32 <"s_wqm_b32">;
Marek Olsak2114fc32017-10-24 10:26:59 +0000154 def S_WQM_B64 : SOP1_64 <"s_wqm_b64",
155 [(set i1:$sdst, (int_amdgcn_wqm_vote i1:$src0))]
156 >;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000157} // End Defs = [SCC]
158
159
160def S_BREV_B32 : SOP1_32 <"s_brev_b32",
161 [(set i32:$sdst, (bitreverse i32:$src0))]
162>;
163def S_BREV_B64 : SOP1_64 <"s_brev_b64">;
164
165let Defs = [SCC] in {
166def S_BCNT0_I32_B32 : SOP1_32 <"s_bcnt0_i32_b32">;
167def S_BCNT0_I32_B64 : SOP1_32_64 <"s_bcnt0_i32_b64">;
168def S_BCNT1_I32_B32 : SOP1_32 <"s_bcnt1_i32_b32",
169 [(set i32:$sdst, (ctpop i32:$src0))]
170>;
171def S_BCNT1_I32_B64 : SOP1_32_64 <"s_bcnt1_i32_b64">;
172} // End Defs = [SCC]
173
174def S_FF0_I32_B32 : SOP1_32 <"s_ff0_i32_b32">;
175def S_FF0_I32_B64 : SOP1_32_64 <"s_ff0_i32_b64">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000176def S_FF1_I32_B64 : SOP1_32_64 <"s_ff1_i32_b64">;
177
Wei Ding5676aca2017-10-12 19:37:14 +0000178def S_FF1_I32_B32 : SOP1_32 <"s_ff1_i32_b32",
179 [(set i32:$sdst, (AMDGPUffbl_b32 i32:$src0))]
180>;
181
Valery Pykhtina34fb492016-08-30 15:20:31 +0000182def S_FLBIT_I32_B32 : SOP1_32 <"s_flbit_i32_b32",
183 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
184>;
185
186def S_FLBIT_I32_B64 : SOP1_32_64 <"s_flbit_i32_b64">;
187def S_FLBIT_I32 : SOP1_32 <"s_flbit_i32",
188 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
189>;
190def S_FLBIT_I32_I64 : SOP1_32_64 <"s_flbit_i32_i64">;
191def S_SEXT_I32_I8 : SOP1_32 <"s_sext_i32_i8",
192 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
193>;
194def S_SEXT_I32_I16 : SOP1_32 <"s_sext_i32_i16",
195 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
196>;
197
Matt Arsenaultfd6fd002019-02-25 19:24:46 +0000198def S_BITSET0_B32 : SOP1_32 <"s_bitset0_b32", [], 1>;
199def S_BITSET0_B64 : SOP1_64_32 <"s_bitset0_b64", [], 1>;
200def S_BITSET1_B32 : SOP1_32 <"s_bitset1_b32", [], 1>;
201def S_BITSET1_B64 : SOP1_64_32 <"s_bitset1_b64", [], 1>;
Konstantin Zhuravlyovb2ff8df2017-05-26 20:38:26 +0000202def S_GETPC_B64 : SOP1_64_0 <"s_getpc_b64",
203 [(set i64:$sdst, (int_amdgcn_s_getpc))]
204>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000205
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000206let isTerminator = 1, isBarrier = 1, SchedRW = [WriteBranch] in {
207
208let isBranch = 1, isIndirectBranch = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000209def S_SETPC_B64 : SOP1_1 <"s_setpc_b64">;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000210} // End isBranch = 1, isIndirectBranch = 1
211
212let isReturn = 1 in {
213// Define variant marked as return rather than branch.
214def S_SETPC_B64_return : SOP1_1<"", [(AMDGPUret_flag i64:$src0)]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000215}
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000216} // End isTerminator = 1, isBarrier = 1
217
218let isCall = 1 in {
219def S_SWAPPC_B64 : SOP1_64 <"s_swappc_b64"
220>;
221}
222
Valery Pykhtina34fb492016-08-30 15:20:31 +0000223def S_RFE_B64 : SOP1_1 <"s_rfe_b64">;
224
225let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
226
227def S_AND_SAVEEXEC_B64 : SOP1_64 <"s_and_saveexec_b64">;
228def S_OR_SAVEEXEC_B64 : SOP1_64 <"s_or_saveexec_b64">;
229def S_XOR_SAVEEXEC_B64 : SOP1_64 <"s_xor_saveexec_b64">;
230def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <"s_andn2_saveexec_b64">;
231def S_ORN2_SAVEEXEC_B64 : SOP1_64 <"s_orn2_saveexec_b64">;
232def S_NAND_SAVEEXEC_B64 : SOP1_64 <"s_nand_saveexec_b64">;
233def S_NOR_SAVEEXEC_B64 : SOP1_64 <"s_nor_saveexec_b64">;
234def S_XNOR_SAVEEXEC_B64 : SOP1_64 <"s_xnor_saveexec_b64">;
235
236} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
237
238def S_QUADMASK_B32 : SOP1_32 <"s_quadmask_b32">;
239def S_QUADMASK_B64 : SOP1_64 <"s_quadmask_b64">;
240
241let Uses = [M0] in {
242def S_MOVRELS_B32 : SOP1_32 <"s_movrels_b32">;
243def S_MOVRELS_B64 : SOP1_64 <"s_movrels_b64">;
244def S_MOVRELD_B32 : SOP1_32 <"s_movreld_b32">;
245def S_MOVRELD_B64 : SOP1_64 <"s_movreld_b64">;
246} // End Uses = [M0]
247
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +0000248def S_CBRANCH_JOIN : SOP1_0_32R <"s_cbranch_join">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000249def S_MOV_REGRD_B32 : SOP1_32 <"s_mov_regrd_b32">;
250let Defs = [SCC] in {
251def S_ABS_I32 : SOP1_32 <"s_abs_i32">;
252} // End Defs = [SCC]
253def S_MOV_FED_B32 : SOP1_32 <"s_mov_fed_b32">;
254
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000255let SubtargetPredicate = HasVGPRIndexMode in {
256def S_SET_GPR_IDX_IDX : SOP1_0_32<"s_set_gpr_idx_idx"> {
257 let Uses = [M0];
258 let Defs = [M0];
259}
260}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000261
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000262let SubtargetPredicate = isGFX9 in {
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000263 let hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC] in {
264 def S_ANDN1_SAVEEXEC_B64 : SOP1_64<"s_andn1_saveexec_b64">;
265 def S_ORN1_SAVEEXEC_B64 : SOP1_64<"s_orn1_saveexec_b64">;
266 def S_ANDN1_WREXEC_B64 : SOP1_64<"s_andn1_wrexec_b64">;
267 def S_ANDN2_WREXEC_B64 : SOP1_64<"s_andn2_wrexec_b64">;
268 } // End hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC]
269
270 def S_BITREPLICATE_B64_B32 : SOP1_64_32<"s_bitreplicate_b64_b32">;
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000271} // End SubtargetPredicate = isGFX9
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000272
Valery Pykhtina34fb492016-08-30 15:20:31 +0000273//===----------------------------------------------------------------------===//
274// SOP2 Instructions
275//===----------------------------------------------------------------------===//
276
277class SOP2_Pseudo<string opName, dag outs, dag ins,
278 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000279 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
280
Valery Pykhtina34fb492016-08-30 15:20:31 +0000281 let mayLoad = 0;
282 let mayStore = 0;
283 let hasSideEffects = 0;
284 let SALU = 1;
285 let SOP2 = 1;
286 let SchedRW = [WriteSALU];
287 let UseNamedOperandTable = 1;
288
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000289 let has_sdst = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000290
291 // Pseudo instructions have no encodings, but adding this field here allows
292 // us to do:
293 // let sdst = xxx in {
294 // for multiclasses that include both real and pseudo instructions.
295 // field bits<7> sdst = 0;
296 // let Size = 4; // Do we need size here?
297}
298
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000299class SOP2_Real<bits<7> op, SOP_Pseudo ps> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000300 InstSI <ps.OutOperandList, ps.InOperandList,
301 ps.Mnemonic # " " # ps.AsmOperands, []>,
302 Enc32 {
303 let isPseudo = 0;
304 let isCodeGenOnly = 0;
305
306 // copy relevant pseudo op flags
307 let SubtargetPredicate = ps.SubtargetPredicate;
308 let AsmMatchConverter = ps.AsmMatchConverter;
Dmitry Preobrazhensky61105ba2019-01-18 13:57:43 +0000309 let UseNamedOperandTable = ps.UseNamedOperandTable;
310 let TSFlags = ps.TSFlags;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000311
312 // encoding
313 bits<7> sdst;
314 bits<8> src0;
315 bits<8> src1;
316
317 let Inst{7-0} = src0;
318 let Inst{15-8} = src1;
319 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
320 let Inst{29-23} = op;
321 let Inst{31-30} = 0x2; // encoding
322}
323
324
325class SOP2_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000326 opName, (outs SReg_32:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000327 "$sdst, $src0, $src1", pattern
328>;
329
330class SOP2_64 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000331 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000332 "$sdst, $src0, $src1", pattern
333>;
334
335class SOP2_64_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000336 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000337 "$sdst, $src0, $src1", pattern
338>;
339
340class SOP2_64_32_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000341 opName, (outs SReg_64:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000342 "$sdst, $src0, $src1", pattern
343>;
344
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000345class UniformUnaryFrag<SDPatternOperator Op> : PatFrag <
346 (ops node:$src0),
347 (Op $src0),
348 [{ return !N->isDivergent(); }]
349>;
350
Alexander Timofeev36617f012018-09-21 10:31:22 +0000351class UniformBinFrag<SDPatternOperator Op> : PatFrag <
352 (ops node:$src0, node:$src1),
353 (Op $src0, $src1),
354 [{ return !N->isDivergent(); }]
355>;
356
Valery Pykhtina34fb492016-08-30 15:20:31 +0000357let Defs = [SCC] in { // Carry out goes to SCC
358let isCommutable = 1 in {
359def S_ADD_U32 : SOP2_32 <"s_add_u32">;
360def S_ADD_I32 : SOP2_32 <"s_add_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000361 [(set i32:$sdst, (UniformBinFrag<add> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000362>;
363} // End isCommutable = 1
364
365def S_SUB_U32 : SOP2_32 <"s_sub_u32">;
366def S_SUB_I32 : SOP2_32 <"s_sub_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000367 [(set i32:$sdst, (UniformBinFrag<sub> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000368>;
369
370let Uses = [SCC] in { // Carry in comes from SCC
371let isCommutable = 1 in {
372def S_ADDC_U32 : SOP2_32 <"s_addc_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000373 [(set i32:$sdst, (UniformBinFrag<adde> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000374} // End isCommutable = 1
375
376def S_SUBB_U32 : SOP2_32 <"s_subb_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000377 [(set i32:$sdst, (UniformBinFrag<sube> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000378} // End Uses = [SCC]
379
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000380
381let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000382def S_MIN_I32 : SOP2_32 <"s_min_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000383 [(set i32:$sdst, (UniformBinFrag<smin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000384>;
385def S_MIN_U32 : SOP2_32 <"s_min_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000386 [(set i32:$sdst, (UniformBinFrag<umin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000387>;
388def S_MAX_I32 : SOP2_32 <"s_max_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000389 [(set i32:$sdst, (UniformBinFrag<smax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000390>;
391def S_MAX_U32 : SOP2_32 <"s_max_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000392 [(set i32:$sdst, (UniformBinFrag<umax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000393>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000394} // End isCommutable = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000395} // End Defs = [SCC]
396
397
398let Uses = [SCC] in {
399 def S_CSELECT_B32 : SOP2_32 <"s_cselect_b32">;
400 def S_CSELECT_B64 : SOP2_64 <"s_cselect_b64">;
401} // End Uses = [SCC]
402
403let Defs = [SCC] in {
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000404let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000405def S_AND_B32 : SOP2_32 <"s_and_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000406 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000407>;
408
409def S_AND_B64 : SOP2_64 <"s_and_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000410 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000411>;
412
413def S_OR_B32 : SOP2_32 <"s_or_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000414 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000415>;
416
417def S_OR_B64 : SOP2_64 <"s_or_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000418 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000419>;
420
421def S_XOR_B32 : SOP2_32 <"s_xor_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000422 [(set i32:$sdst, (UniformBinFrag<xor> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000423>;
424
425def S_XOR_B64 : SOP2_64 <"s_xor_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000426 [(set i64:$sdst, (UniformBinFrag<xor> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000427>;
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +0000428
429def S_XNOR_B32 : SOP2_32 <"s_xnor_b32",
430 [(set i32:$sdst, (not (xor_oneuse i32:$src0, i32:$src1)))]
431>;
432
433def S_XNOR_B64 : SOP2_64 <"s_xnor_b64",
434 [(set i64:$sdst, (not (xor_oneuse i64:$src0, i64:$src1)))]
435>;
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000436
437def S_NAND_B32 : SOP2_32 <"s_nand_b32",
438 [(set i32:$sdst, (not (and_oneuse i32:$src0, i32:$src1)))]
439>;
440
441def S_NAND_B64 : SOP2_64 <"s_nand_b64",
442 [(set i64:$sdst, (not (and_oneuse i64:$src0, i64:$src1)))]
443>;
444
445def S_NOR_B32 : SOP2_32 <"s_nor_b32",
446 [(set i32:$sdst, (not (or_oneuse i32:$src0, i32:$src1)))]
447>;
448
449def S_NOR_B64 : SOP2_64 <"s_nor_b64",
450 [(set i64:$sdst, (not (or_oneuse i64:$src0, i64:$src1)))]
451>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000452} // End isCommutable = 1
453
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000454def S_ANDN2_B32 : SOP2_32 <"s_andn2_b32",
455 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
456>;
457
458def S_ANDN2_B64 : SOP2_64 <"s_andn2_b64",
459 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
460>;
461
462def S_ORN2_B32 : SOP2_32 <"s_orn2_b32",
463 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
464>;
465
466def S_ORN2_B64 : SOP2_64 <"s_orn2_b64",
467 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
468>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000469} // End Defs = [SCC]
470
471// Use added complexity so these patterns are preferred to the VALU patterns.
472let AddedComplexity = 1 in {
473
474let Defs = [SCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000475// TODO: b64 versions require VOP3 change since v_lshlrev_b64 is VOP3
Valery Pykhtina34fb492016-08-30 15:20:31 +0000476def S_LSHL_B32 : SOP2_32 <"s_lshl_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000477 [(set i32:$sdst, (UniformBinFrag<shl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000478>;
479def S_LSHL_B64 : SOP2_64_32 <"s_lshl_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000480 [(set i64:$sdst, (UniformBinFrag<shl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000481>;
482def S_LSHR_B32 : SOP2_32 <"s_lshr_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000483 [(set i32:$sdst, (UniformBinFrag<srl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000484>;
485def S_LSHR_B64 : SOP2_64_32 <"s_lshr_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000486 [(set i64:$sdst, (UniformBinFrag<srl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000487>;
488def S_ASHR_I32 : SOP2_32 <"s_ashr_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000489 [(set i32:$sdst, (UniformBinFrag<sra> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000490>;
491def S_ASHR_I64 : SOP2_64_32 <"s_ashr_i64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000492 [(set i64:$sdst, (UniformBinFrag<sra> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000493>;
494} // End Defs = [SCC]
495
496def S_BFM_B32 : SOP2_32 <"s_bfm_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000497 [(set i32:$sdst, (UniformBinFrag<AMDGPUbfm> i32:$src0, i32:$src1))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000498def S_BFM_B64 : SOP2_64_32_32 <"s_bfm_b64">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000499
500// TODO: S_MUL_I32 require V_MUL_LO_I32 from VOP3 change
Valery Pykhtina34fb492016-08-30 15:20:31 +0000501def S_MUL_I32 : SOP2_32 <"s_mul_i32",
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000502 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]> {
503 let isCommutable = 1;
504}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000505
506} // End AddedComplexity = 1
507
508let Defs = [SCC] in {
509def S_BFE_U32 : SOP2_32 <"s_bfe_u32">;
510def S_BFE_I32 : SOP2_32 <"s_bfe_i32">;
511def S_BFE_U64 : SOP2_64_32 <"s_bfe_u64">;
512def S_BFE_I64 : SOP2_64_32 <"s_bfe_i64">;
513} // End Defs = [SCC]
514
515def S_CBRANCH_G_FORK : SOP2_Pseudo <
516 "s_cbranch_g_fork", (outs),
Dmitry Preobrazhensky57148602017-04-14 11:52:26 +0000517 (ins SCSrc_b64:$src0, SCSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000518 "$src0, $src1"
519> {
520 let has_sdst = 0;
521}
522
523let Defs = [SCC] in {
524def S_ABSDIFF_I32 : SOP2_32 <"s_absdiff_i32">;
525} // End Defs = [SCC]
526
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000527let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000528 def S_RFE_RESTORE_B64 : SOP2_Pseudo <
529 "s_rfe_restore_b64", (outs),
530 (ins SSrc_b64:$src0, SSrc_b32:$src1),
531 "$src0, $src1"
532 > {
533 let hasSideEffects = 1;
534 let has_sdst = 0;
535 }
536}
537
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000538let SubtargetPredicate = isGFX9 in {
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000539 def S_PACK_LL_B32_B16 : SOP2_32<"s_pack_ll_b32_b16">;
540 def S_PACK_LH_B32_B16 : SOP2_32<"s_pack_lh_b32_b16">;
541 def S_PACK_HH_B32_B16 : SOP2_32<"s_pack_hh_b32_b16">;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +0000542
543 let Defs = [SCC] in {
544 def S_LSHL1_ADD_U32 : SOP2_32<"s_lshl1_add_u32">;
545 def S_LSHL2_ADD_U32 : SOP2_32<"s_lshl2_add_u32">;
546 def S_LSHL3_ADD_U32 : SOP2_32<"s_lshl3_add_u32">;
547 def S_LSHL4_ADD_U32 : SOP2_32<"s_lshl4_add_u32">;
548 } // End Defs = [SCC]
549
550 def S_MUL_HI_U32 : SOP2_32<"s_mul_hi_u32">;
551 def S_MUL_HI_I32 : SOP2_32<"s_mul_hi_i32">;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000552}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000553
554//===----------------------------------------------------------------------===//
555// SOPK Instructions
556//===----------------------------------------------------------------------===//
557
558class SOPK_Pseudo <string opName, dag outs, dag ins,
559 string asmOps, list<dag> pattern=[]> :
560 InstSI <outs, ins, "", pattern>,
561 SIMCInstr<opName, SIEncodingFamily.NONE> {
562 let isPseudo = 1;
563 let isCodeGenOnly = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000564 let mayLoad = 0;
565 let mayStore = 0;
566 let hasSideEffects = 0;
567 let SALU = 1;
568 let SOPK = 1;
569 let SchedRW = [WriteSALU];
570 let UseNamedOperandTable = 1;
571 string Mnemonic = opName;
572 string AsmOperands = asmOps;
573
574 bits<1> has_sdst = 1;
575}
576
577class SOPK_Real<bits<5> op, SOPK_Pseudo ps> :
578 InstSI <ps.OutOperandList, ps.InOperandList,
579 ps.Mnemonic # " " # ps.AsmOperands, []> {
580 let isPseudo = 0;
581 let isCodeGenOnly = 0;
582
583 // copy relevant pseudo op flags
584 let SubtargetPredicate = ps.SubtargetPredicate;
585 let AsmMatchConverter = ps.AsmMatchConverter;
586 let DisableEncoding = ps.DisableEncoding;
587 let Constraints = ps.Constraints;
588
589 // encoding
590 bits<7> sdst;
591 bits<16> simm16;
592 bits<32> imm;
593}
594
595class SOPK_Real32<bits<5> op, SOPK_Pseudo ps> :
596 SOPK_Real <op, ps>,
597 Enc32 {
598 let Inst{15-0} = simm16;
599 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
600 let Inst{27-23} = op;
601 let Inst{31-28} = 0xb; //encoding
602}
603
604class SOPK_Real64<bits<5> op, SOPK_Pseudo ps> :
605 SOPK_Real<op, ps>,
606 Enc64 {
607 let Inst{15-0} = simm16;
608 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
609 let Inst{27-23} = op;
610 let Inst{31-28} = 0xb; //encoding
611 let Inst{63-32} = imm;
612}
613
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000614class SOPKInstTable <bit is_sopk, string cmpOp = ""> {
615 bit IsSOPK = is_sopk;
616 string BaseCmpOp = cmpOp;
617}
618
Valery Pykhtina34fb492016-08-30 15:20:31 +0000619class SOPK_32 <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
620 opName,
621 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000622 (ins s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000623 "$sdst, $simm16",
624 pattern>;
625
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000626class SOPK_SCC <string opName, string base_op, bit isSignExt> : SOPK_Pseudo <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000627 opName,
628 (outs),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000629 !if(isSignExt,
630 (ins SReg_32:$sdst, s16imm:$simm16),
631 (ins SReg_32:$sdst, u16imm:$simm16)),
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000632 "$sdst, $simm16", []>,
633 SOPKInstTable<1, base_op>{
Valery Pykhtina34fb492016-08-30 15:20:31 +0000634 let Defs = [SCC];
635}
636
637class SOPK_32TIE <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
638 opName,
639 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000640 (ins SReg_32:$src0, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000641 "$sdst, $simm16",
642 pattern
643>;
644
645let isReMaterializable = 1, isMoveImm = 1 in {
646def S_MOVK_I32 : SOPK_32 <"s_movk_i32">;
647} // End isReMaterializable = 1
648let Uses = [SCC] in {
649def S_CMOVK_I32 : SOPK_32 <"s_cmovk_i32">;
650}
651
652let isCompare = 1 in {
653
654// This instruction is disabled for now until we can figure out how to teach
655// the instruction selector to correctly use the S_CMP* vs V_CMP*
656// instructions.
657//
658// When this instruction is enabled the code generator sometimes produces this
659// invalid sequence:
660//
661// SCC = S_CMPK_EQ_I32 SGPR0, imm
662// VCC = COPY SCC
663// VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
664//
665// def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32",
666// [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
667// >;
668
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000669def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32", "s_cmp_eq_i32", 1>;
670def S_CMPK_LG_I32 : SOPK_SCC <"s_cmpk_lg_i32", "s_cmp_lg_i32", 1>;
671def S_CMPK_GT_I32 : SOPK_SCC <"s_cmpk_gt_i32", "s_cmp_gt_i32", 1>;
672def S_CMPK_GE_I32 : SOPK_SCC <"s_cmpk_ge_i32", "s_cmp_ge_i32", 1>;
673def S_CMPK_LT_I32 : SOPK_SCC <"s_cmpk_lt_i32", "s_cmp_lt_i32", 1>;
674def S_CMPK_LE_I32 : SOPK_SCC <"s_cmpk_le_i32", "s_cmp_le_i32", 1>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000675
676let SOPKZext = 1 in {
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000677def S_CMPK_EQ_U32 : SOPK_SCC <"s_cmpk_eq_u32", "s_cmp_eq_u32", 0>;
678def S_CMPK_LG_U32 : SOPK_SCC <"s_cmpk_lg_u32", "s_cmp_lg_u32", 0>;
679def S_CMPK_GT_U32 : SOPK_SCC <"s_cmpk_gt_u32", "s_cmp_gt_u32", 0>;
680def S_CMPK_GE_U32 : SOPK_SCC <"s_cmpk_ge_u32", "s_cmp_ge_u32", 0>;
681def S_CMPK_LT_U32 : SOPK_SCC <"s_cmpk_lt_u32", "s_cmp_lt_u32", 0>;
682def S_CMPK_LE_U32 : SOPK_SCC <"s_cmpk_le_u32", "s_cmp_le_u32", 0>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000683} // End SOPKZext = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000684} // End isCompare = 1
685
686let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
687 Constraints = "$sdst = $src0" in {
688 def S_ADDK_I32 : SOPK_32TIE <"s_addk_i32">;
689 def S_MULK_I32 : SOPK_32TIE <"s_mulk_i32">;
690}
691
692def S_CBRANCH_I_FORK : SOPK_Pseudo <
693 "s_cbranch_i_fork",
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000694 (outs), (ins SReg_64:$sdst, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000695 "$sdst, $simm16"
696>;
697
698let mayLoad = 1 in {
699def S_GETREG_B32 : SOPK_Pseudo <
700 "s_getreg_b32",
701 (outs SReg_32:$sdst), (ins hwreg:$simm16),
702 "$sdst, $simm16"
703>;
704}
705
Tom Stellard8485fa02016-12-07 02:42:15 +0000706let hasSideEffects = 1 in {
707
Valery Pykhtina34fb492016-08-30 15:20:31 +0000708def S_SETREG_B32 : SOPK_Pseudo <
709 "s_setreg_b32",
710 (outs), (ins SReg_32:$sdst, hwreg:$simm16),
Tom Stellard8485fa02016-12-07 02:42:15 +0000711 "$simm16, $sdst",
712 [(AMDGPUsetreg i32:$sdst, (i16 timm:$simm16))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000713>;
714
715// FIXME: Not on SI?
716//def S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32">;
717
718def S_SETREG_IMM32_B32 : SOPK_Pseudo <
719 "s_setreg_imm32_b32",
720 (outs), (ins i32imm:$imm, hwreg:$simm16),
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000721 "$simm16, $imm"> {
722 let Size = 8; // Unlike every other SOPK instruction.
Valery Pykhtina34fb492016-08-30 15:20:31 +0000723 let has_sdst = 0;
724}
725
Tom Stellard8485fa02016-12-07 02:42:15 +0000726} // End hasSideEffects = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000727
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000728let SubtargetPredicate = isGFX9 in {
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000729 def S_CALL_B64 : SOPK_Pseudo<
730 "s_call_b64",
731 (outs SReg_64:$sdst),
732 (ins s16imm:$simm16),
733 "$sdst, $simm16"> {
734 let isCall = 1;
735 }
736}
737
Valery Pykhtina34fb492016-08-30 15:20:31 +0000738//===----------------------------------------------------------------------===//
739// SOPC Instructions
740//===----------------------------------------------------------------------===//
741
742class SOPCe <bits<7> op> : Enc32 {
743 bits<8> src0;
744 bits<8> src1;
745
746 let Inst{7-0} = src0;
747 let Inst{15-8} = src1;
748 let Inst{22-16} = op;
749 let Inst{31-23} = 0x17e;
750}
751
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000752class SOPC <bits<7> op, dag outs, dag ins, string asm,
753 list<dag> pattern = []> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000754 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
755 let mayLoad = 0;
756 let mayStore = 0;
757 let hasSideEffects = 0;
758 let SALU = 1;
759 let SOPC = 1;
760 let isCodeGenOnly = 0;
761 let Defs = [SCC];
762 let SchedRW = [WriteSALU];
763 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000764}
765
766class SOPC_Base <bits<7> op, RegisterOperand rc0, RegisterOperand rc1,
767 string opName, list<dag> pattern = []> : SOPC <
768 op, (outs), (ins rc0:$src0, rc1:$src1),
769 opName#" $src0, $src1", pattern > {
770 let Defs = [SCC];
771}
772class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
773 string opName, PatLeaf cond> : SOPC_Base <
774 op, rc, rc, opName,
775 [(set SCC, (si_setcc_uniform vt:$src0, vt:$src1, cond))] > {
776}
777
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000778class SOPC_CMP_32<bits<7> op, string opName,
779 PatLeaf cond = COND_NULL, string revOp = opName>
780 : SOPC_Helper<op, SSrc_b32, i32, opName, cond>,
781 Commutable_REV<revOp, !eq(revOp, opName)>,
782 SOPKInstTable<0, opName> {
783 let isCompare = 1;
784 let isCommutable = 1;
785}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000786
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000787class SOPC_CMP_64<bits<7> op, string opName,
788 PatLeaf cond = COND_NULL, string revOp = opName>
789 : SOPC_Helper<op, SSrc_b64, i64, opName, cond>,
790 Commutable_REV<revOp, !eq(revOp, opName)> {
791 let isCompare = 1;
792 let isCommutable = 1;
793}
794
Valery Pykhtina34fb492016-08-30 15:20:31 +0000795class SOPC_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000796 : SOPC_Base<op, SSrc_b32, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000797
798class SOPC_64_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000799 : SOPC_Base<op, SSrc_b64, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000800
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000801def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00, "s_cmp_eq_i32">;
802def S_CMP_LG_I32 : SOPC_CMP_32 <0x01, "s_cmp_lg_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000803def S_CMP_GT_I32 : SOPC_CMP_32 <0x02, "s_cmp_gt_i32", COND_SGT>;
804def S_CMP_GE_I32 : SOPC_CMP_32 <0x03, "s_cmp_ge_i32", COND_SGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000805def S_CMP_LT_I32 : SOPC_CMP_32 <0x04, "s_cmp_lt_i32", COND_SLT, "s_cmp_gt_i32">;
806def S_CMP_LE_I32 : SOPC_CMP_32 <0x05, "s_cmp_le_i32", COND_SLE, "s_cmp_ge_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000807def S_CMP_EQ_U32 : SOPC_CMP_32 <0x06, "s_cmp_eq_u32", COND_EQ>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000808def S_CMP_LG_U32 : SOPC_CMP_32 <0x07, "s_cmp_lg_u32", COND_NE>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000809def S_CMP_GT_U32 : SOPC_CMP_32 <0x08, "s_cmp_gt_u32", COND_UGT>;
810def S_CMP_GE_U32 : SOPC_CMP_32 <0x09, "s_cmp_ge_u32", COND_UGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000811def S_CMP_LT_U32 : SOPC_CMP_32 <0x0a, "s_cmp_lt_u32", COND_ULT, "s_cmp_gt_u32">;
812def S_CMP_LE_U32 : SOPC_CMP_32 <0x0b, "s_cmp_le_u32", COND_ULE, "s_cmp_ge_u32">;
813
Valery Pykhtina34fb492016-08-30 15:20:31 +0000814def S_BITCMP0_B32 : SOPC_32 <0x0c, "s_bitcmp0_b32">;
815def S_BITCMP1_B32 : SOPC_32 <0x0d, "s_bitcmp1_b32">;
816def S_BITCMP0_B64 : SOPC_64_32 <0x0e, "s_bitcmp0_b64">;
817def S_BITCMP1_B64 : SOPC_64_32 <0x0f, "s_bitcmp1_b64">;
818def S_SETVSKIP : SOPC_32 <0x10, "s_setvskip">;
819
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000820let SubtargetPredicate = isVI in {
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000821def S_CMP_EQ_U64 : SOPC_CMP_64 <0x12, "s_cmp_eq_u64", COND_EQ>;
822def S_CMP_LG_U64 : SOPC_CMP_64 <0x13, "s_cmp_lg_u64", COND_NE>;
823}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000824
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000825let SubtargetPredicate = HasVGPRIndexMode in {
826def S_SET_GPR_IDX_ON : SOPC <0x11,
827 (outs),
828 (ins SSrc_b32:$src0, GPRIdxMode:$src1),
829 "s_set_gpr_idx_on $src0,$src1"> {
830 let Defs = [M0]; // No scc def
831 let Uses = [M0]; // Other bits of m0 unmodified.
832 let hasSideEffects = 1; // Sets mode.gpr_idx_en
Matt Arsenault2d8c2892016-11-01 20:42:24 +0000833 let FixedSize = 1;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000834}
835}
836
Valery Pykhtina34fb492016-08-30 15:20:31 +0000837//===----------------------------------------------------------------------===//
838// SOPP Instructions
839//===----------------------------------------------------------------------===//
840
841class SOPPe <bits<7> op> : Enc32 {
842 bits <16> simm16;
843
844 let Inst{15-0} = simm16;
845 let Inst{22-16} = op;
846 let Inst{31-23} = 0x17f; // encoding
847}
848
849class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
850 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
851
852 let mayLoad = 0;
853 let mayStore = 0;
854 let hasSideEffects = 0;
855 let SALU = 1;
856 let SOPP = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000857 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000858 let SchedRW = [WriteSALU];
859
860 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000861}
862
863
864def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
865
866let isTerminator = 1 in {
867
868def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
869 [(AMDGPUendpgm)]> {
870 let simm16 = 0;
871 let isBarrier = 1;
Matt Arsenault4e9c1e32016-10-28 23:00:38 +0000872 let isReturn = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000873}
874
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000875let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000876def S_ENDPGM_SAVED : SOPP <0x0000001B, (ins), "s_endpgm_saved"> {
877 let simm16 = 0;
878 let isBarrier = 1;
879 let isReturn = 1;
880}
881}
882
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000883let SubtargetPredicate = isGFX9 in {
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000884 let isBarrier = 1, isReturn = 1, simm16 = 0 in {
885 def S_ENDPGM_ORDERED_PS_DONE :
886 SOPP<0x01e, (ins), "s_endpgm_ordered_ps_done">;
887 } // End isBarrier = 1, isReturn = 1, simm16 = 0
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000888} // End SubtargetPredicate = isGFX9
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000889
Valery Pykhtina34fb492016-08-30 15:20:31 +0000890let isBranch = 1, SchedRW = [WriteBranch] in {
891def S_BRANCH : SOPP <
892 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
893 [(br bb:$simm16)]> {
894 let isBarrier = 1;
895}
896
897let Uses = [SCC] in {
898def S_CBRANCH_SCC0 : SOPP <
899 0x00000004, (ins sopp_brtarget:$simm16),
900 "s_cbranch_scc0 $simm16"
901>;
902def S_CBRANCH_SCC1 : SOPP <
903 0x00000005, (ins sopp_brtarget:$simm16),
Matt Arsenaultd674e0a2017-10-10 20:34:49 +0000904 "s_cbranch_scc1 $simm16"
Valery Pykhtina34fb492016-08-30 15:20:31 +0000905>;
906} // End Uses = [SCC]
907
908let Uses = [VCC] in {
909def S_CBRANCH_VCCZ : SOPP <
910 0x00000006, (ins sopp_brtarget:$simm16),
911 "s_cbranch_vccz $simm16"
912>;
913def S_CBRANCH_VCCNZ : SOPP <
914 0x00000007, (ins sopp_brtarget:$simm16),
915 "s_cbranch_vccnz $simm16"
916>;
917} // End Uses = [VCC]
918
919let Uses = [EXEC] in {
920def S_CBRANCH_EXECZ : SOPP <
921 0x00000008, (ins sopp_brtarget:$simm16),
922 "s_cbranch_execz $simm16"
923>;
924def S_CBRANCH_EXECNZ : SOPP <
925 0x00000009, (ins sopp_brtarget:$simm16),
926 "s_cbranch_execnz $simm16"
927>;
928} // End Uses = [EXEC]
929
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000930def S_CBRANCH_CDBGSYS : SOPP <
931 0x00000017, (ins sopp_brtarget:$simm16),
932 "s_cbranch_cdbgsys $simm16"
933>;
934
935def S_CBRANCH_CDBGSYS_AND_USER : SOPP <
936 0x0000001A, (ins sopp_brtarget:$simm16),
937 "s_cbranch_cdbgsys_and_user $simm16"
938>;
939
940def S_CBRANCH_CDBGSYS_OR_USER : SOPP <
941 0x00000019, (ins sopp_brtarget:$simm16),
942 "s_cbranch_cdbgsys_or_user $simm16"
943>;
944
945def S_CBRANCH_CDBGUSER : SOPP <
946 0x00000018, (ins sopp_brtarget:$simm16),
947 "s_cbranch_cdbguser $simm16"
948>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000949
950} // End isBranch = 1
951} // End isTerminator = 1
952
953let hasSideEffects = 1 in {
954def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
955 [(int_amdgcn_s_barrier)]> {
956 let SchedRW = [WriteBarrier];
957 let simm16 = 0;
958 let mayLoad = 1;
959 let mayStore = 1;
960 let isConvergent = 1;
961}
962
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +0000963let SubtargetPredicate = isVI in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000964def S_WAKEUP : SOPP <0x00000003, (ins), "s_wakeup"> {
965 let simm16 = 0;
966 let mayLoad = 1;
967 let mayStore = 1;
968}
969}
970
Valery Pykhtina34fb492016-08-30 15:20:31 +0000971let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
972def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
973def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000974def S_SETKILL : SOPP <0x0000000b, (ins i16imm:$simm16), "s_setkill $simm16">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000975
976// On SI the documentation says sleep for approximately 64 * low 2
977// bits, consistent with the reported maximum of 448. On VI the
978// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
979// maximum really 15 on VI?
980def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
981 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
982 let hasSideEffects = 1;
983 let mayLoad = 1;
984 let mayStore = 1;
985}
986
987def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
988
989let Uses = [EXEC, M0] in {
990// FIXME: Should this be mayLoad+mayStore?
991def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
992 [(AMDGPUsendmsg (i32 imm:$simm16))]
993>;
Jan Veselyd48445d2017-01-04 18:06:55 +0000994
995def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16",
996 [(AMDGPUsendmsghalt (i32 imm:$simm16))]
997>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000998} // End Uses = [EXEC, M0]
999
Valery Pykhtina34fb492016-08-30 15:20:31 +00001000def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
1001def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
1002 let simm16 = 0;
1003}
1004def S_INCPERFLEVEL : SOPP <0x00000014, (ins i32imm:$simm16), "s_incperflevel $simm16",
1005 [(int_amdgcn_s_incperflevel SIMM16bit:$simm16)]> {
1006 let hasSideEffects = 1;
1007 let mayLoad = 1;
1008 let mayStore = 1;
1009}
1010def S_DECPERFLEVEL : SOPP <0x00000015, (ins i32imm:$simm16), "s_decperflevel $simm16",
1011 [(int_amdgcn_s_decperflevel SIMM16bit:$simm16)]> {
1012 let hasSideEffects = 1;
1013 let mayLoad = 1;
1014 let mayStore = 1;
1015}
1016def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
1017 let simm16 = 0;
1018}
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001019
1020let SubtargetPredicate = HasVGPRIndexMode in {
1021def S_SET_GPR_IDX_OFF : SOPP<0x1c, (ins), "s_set_gpr_idx_off"> {
1022 let simm16 = 0;
1023}
1024}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001025} // End hasSideEffects
1026
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001027let SubtargetPredicate = HasVGPRIndexMode in {
1028def S_SET_GPR_IDX_MODE : SOPP<0x1d, (ins GPRIdxMode:$simm16),
1029 "s_set_gpr_idx_mode$simm16"> {
1030 let Defs = [M0];
1031}
1032}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001033
Valery Pykhtina34fb492016-08-30 15:20:31 +00001034//===----------------------------------------------------------------------===//
1035// S_GETREG_B32 Intrinsic Pattern.
1036//===----------------------------------------------------------------------===//
Matt Arsenault90c75932017-10-03 00:06:41 +00001037def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001038 (int_amdgcn_s_getreg imm:$simm16),
1039 (S_GETREG_B32 (as_i16imm $simm16))
1040>;
1041
1042//===----------------------------------------------------------------------===//
1043// SOP1 Patterns
1044//===----------------------------------------------------------------------===//
1045
Matt Arsenault90c75932017-10-03 00:06:41 +00001046def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001047 (i64 (ctpop i64:$src)),
1048 (i64 (REG_SEQUENCE SReg_64,
1049 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +00001050 (S_MOV_B32 (i32 0)), sub1))
Valery Pykhtina34fb492016-08-30 15:20:31 +00001051>;
1052
Matt Arsenault90c75932017-10-03 00:06:41 +00001053def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001054 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
1055 (S_ABS_I32 $x)
1056>;
1057
Matt Arsenault90c75932017-10-03 00:06:41 +00001058def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001059 (i16 imm:$imm),
1060 (S_MOV_B32 imm:$imm)
1061>;
1062
1063// Same as a 32-bit inreg
Matt Arsenault90c75932017-10-03 00:06:41 +00001064def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001065 (i32 (sext i16:$src)),
1066 (S_SEXT_I32_I16 $src)
1067>;
1068
1069
Valery Pykhtina34fb492016-08-30 15:20:31 +00001070//===----------------------------------------------------------------------===//
1071// SOP2 Patterns
1072//===----------------------------------------------------------------------===//
1073
1074// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
1075// case, the sgpr-copies pass will fix this to use the vector version.
Matt Arsenault90c75932017-10-03 00:06:41 +00001076def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001077 (i32 (addc i32:$src0, i32:$src1)),
1078 (S_ADD_U32 $src0, $src1)
1079>;
1080
Tom Stellard115a6152016-11-10 16:02:37 +00001081// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
1082// REG_SEQUENCE patterns don't support instructions with multiple
1083// outputs.
Matt Arsenault90c75932017-10-03 00:06:41 +00001084def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001085 (i64 (zext i16:$src)),
1086 (REG_SEQUENCE SReg_64,
1087 (i32 (COPY_TO_REGCLASS (S_AND_B32 $src, (S_MOV_B32 (i32 0xffff))), SGPR_32)), sub0,
1088 (S_MOV_B32 (i32 0)), sub1)
1089>;
1090
Matt Arsenault90c75932017-10-03 00:06:41 +00001091def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001092 (i64 (sext i16:$src)),
1093 (REG_SEQUENCE SReg_64, (i32 (S_SEXT_I32_I16 $src)), sub0,
1094 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 (i32 (S_SEXT_I32_I16 $src)), (S_MOV_B32 (i32 31))), SGPR_32)), sub1)
1095>;
1096
Matt Arsenault90c75932017-10-03 00:06:41 +00001097def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001098 (i32 (zext i16:$src)),
1099 (S_AND_B32 (S_MOV_B32 (i32 0xffff)), $src)
1100>;
1101
1102
1103
Valery Pykhtina34fb492016-08-30 15:20:31 +00001104//===----------------------------------------------------------------------===//
1105// SOPP Patterns
1106//===----------------------------------------------------------------------===//
1107
Matt Arsenault90c75932017-10-03 00:06:41 +00001108def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001109 (int_amdgcn_s_waitcnt i32:$simm16),
1110 (S_WAITCNT (as_i16imm $simm16))
1111>;
1112
Valery Pykhtina34fb492016-08-30 15:20:31 +00001113
1114//===----------------------------------------------------------------------===//
1115// Real target instructions, move this to the appropriate subtarget TD file
1116//===----------------------------------------------------------------------===//
1117
1118class Select_si<string opName> :
1119 SIMCInstr<opName, SIEncodingFamily.SI> {
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +00001120 list<Predicate> AssemblerPredicates = [isSICI];
Valery Pykhtina34fb492016-08-30 15:20:31 +00001121 string DecoderNamespace = "SICI";
1122}
1123
1124class SOP1_Real_si<bits<8> op, SOP1_Pseudo ps> :
1125 SOP1_Real<op, ps>,
1126 Select_si<ps.Mnemonic>;
1127
1128class SOP2_Real_si<bits<7> op, SOP2_Pseudo ps> :
1129 SOP2_Real<op, ps>,
1130 Select_si<ps.Mnemonic>;
1131
1132class SOPK_Real_si<bits<5> op, SOPK_Pseudo ps> :
1133 SOPK_Real32<op, ps>,
1134 Select_si<ps.Mnemonic>;
1135
1136def S_MOV_B32_si : SOP1_Real_si <0x03, S_MOV_B32>;
1137def S_MOV_B64_si : SOP1_Real_si <0x04, S_MOV_B64>;
1138def S_CMOV_B32_si : SOP1_Real_si <0x05, S_CMOV_B32>;
1139def S_CMOV_B64_si : SOP1_Real_si <0x06, S_CMOV_B64>;
1140def S_NOT_B32_si : SOP1_Real_si <0x07, S_NOT_B32>;
1141def S_NOT_B64_si : SOP1_Real_si <0x08, S_NOT_B64>;
1142def S_WQM_B32_si : SOP1_Real_si <0x09, S_WQM_B32>;
1143def S_WQM_B64_si : SOP1_Real_si <0x0a, S_WQM_B64>;
1144def S_BREV_B32_si : SOP1_Real_si <0x0b, S_BREV_B32>;
1145def S_BREV_B64_si : SOP1_Real_si <0x0c, S_BREV_B64>;
1146def S_BCNT0_I32_B32_si : SOP1_Real_si <0x0d, S_BCNT0_I32_B32>;
1147def S_BCNT0_I32_B64_si : SOP1_Real_si <0x0e, S_BCNT0_I32_B64>;
1148def S_BCNT1_I32_B32_si : SOP1_Real_si <0x0f, S_BCNT1_I32_B32>;
1149def S_BCNT1_I32_B64_si : SOP1_Real_si <0x10, S_BCNT1_I32_B64>;
1150def S_FF0_I32_B32_si : SOP1_Real_si <0x11, S_FF0_I32_B32>;
1151def S_FF0_I32_B64_si : SOP1_Real_si <0x12, S_FF0_I32_B64>;
1152def S_FF1_I32_B32_si : SOP1_Real_si <0x13, S_FF1_I32_B32>;
1153def S_FF1_I32_B64_si : SOP1_Real_si <0x14, S_FF1_I32_B64>;
1154def S_FLBIT_I32_B32_si : SOP1_Real_si <0x15, S_FLBIT_I32_B32>;
1155def S_FLBIT_I32_B64_si : SOP1_Real_si <0x16, S_FLBIT_I32_B64>;
1156def S_FLBIT_I32_si : SOP1_Real_si <0x17, S_FLBIT_I32>;
1157def S_FLBIT_I32_I64_si : SOP1_Real_si <0x18, S_FLBIT_I32_I64>;
1158def S_SEXT_I32_I8_si : SOP1_Real_si <0x19, S_SEXT_I32_I8>;
1159def S_SEXT_I32_I16_si : SOP1_Real_si <0x1a, S_SEXT_I32_I16>;
1160def S_BITSET0_B32_si : SOP1_Real_si <0x1b, S_BITSET0_B32>;
1161def S_BITSET0_B64_si : SOP1_Real_si <0x1c, S_BITSET0_B64>;
1162def S_BITSET1_B32_si : SOP1_Real_si <0x1d, S_BITSET1_B32>;
1163def S_BITSET1_B64_si : SOP1_Real_si <0x1e, S_BITSET1_B64>;
1164def S_GETPC_B64_si : SOP1_Real_si <0x1f, S_GETPC_B64>;
1165def S_SETPC_B64_si : SOP1_Real_si <0x20, S_SETPC_B64>;
1166def S_SWAPPC_B64_si : SOP1_Real_si <0x21, S_SWAPPC_B64>;
1167def S_RFE_B64_si : SOP1_Real_si <0x22, S_RFE_B64>;
1168def S_AND_SAVEEXEC_B64_si : SOP1_Real_si <0x24, S_AND_SAVEEXEC_B64>;
1169def S_OR_SAVEEXEC_B64_si : SOP1_Real_si <0x25, S_OR_SAVEEXEC_B64>;
1170def S_XOR_SAVEEXEC_B64_si : SOP1_Real_si <0x26, S_XOR_SAVEEXEC_B64>;
1171def S_ANDN2_SAVEEXEC_B64_si: SOP1_Real_si <0x27, S_ANDN2_SAVEEXEC_B64>;
1172def S_ORN2_SAVEEXEC_B64_si : SOP1_Real_si <0x28, S_ORN2_SAVEEXEC_B64>;
1173def S_NAND_SAVEEXEC_B64_si : SOP1_Real_si <0x29, S_NAND_SAVEEXEC_B64>;
1174def S_NOR_SAVEEXEC_B64_si : SOP1_Real_si <0x2a, S_NOR_SAVEEXEC_B64>;
1175def S_XNOR_SAVEEXEC_B64_si : SOP1_Real_si <0x2b, S_XNOR_SAVEEXEC_B64>;
1176def S_QUADMASK_B32_si : SOP1_Real_si <0x2c, S_QUADMASK_B32>;
1177def S_QUADMASK_B64_si : SOP1_Real_si <0x2d, S_QUADMASK_B64>;
1178def S_MOVRELS_B32_si : SOP1_Real_si <0x2e, S_MOVRELS_B32>;
1179def S_MOVRELS_B64_si : SOP1_Real_si <0x2f, S_MOVRELS_B64>;
1180def S_MOVRELD_B32_si : SOP1_Real_si <0x30, S_MOVRELD_B32>;
1181def S_MOVRELD_B64_si : SOP1_Real_si <0x31, S_MOVRELD_B64>;
1182def S_CBRANCH_JOIN_si : SOP1_Real_si <0x32, S_CBRANCH_JOIN>;
1183def S_MOV_REGRD_B32_si : SOP1_Real_si <0x33, S_MOV_REGRD_B32>;
1184def S_ABS_I32_si : SOP1_Real_si <0x34, S_ABS_I32>;
1185def S_MOV_FED_B32_si : SOP1_Real_si <0x35, S_MOV_FED_B32>;
1186
1187def S_ADD_U32_si : SOP2_Real_si <0x00, S_ADD_U32>;
1188def S_ADD_I32_si : SOP2_Real_si <0x02, S_ADD_I32>;
1189def S_SUB_U32_si : SOP2_Real_si <0x01, S_SUB_U32>;
1190def S_SUB_I32_si : SOP2_Real_si <0x03, S_SUB_I32>;
1191def S_ADDC_U32_si : SOP2_Real_si <0x04, S_ADDC_U32>;
1192def S_SUBB_U32_si : SOP2_Real_si <0x05, S_SUBB_U32>;
1193def S_MIN_I32_si : SOP2_Real_si <0x06, S_MIN_I32>;
1194def S_MIN_U32_si : SOP2_Real_si <0x07, S_MIN_U32>;
1195def S_MAX_I32_si : SOP2_Real_si <0x08, S_MAX_I32>;
1196def S_MAX_U32_si : SOP2_Real_si <0x09, S_MAX_U32>;
1197def S_CSELECT_B32_si : SOP2_Real_si <0x0a, S_CSELECT_B32>;
1198def S_CSELECT_B64_si : SOP2_Real_si <0x0b, S_CSELECT_B64>;
1199def S_AND_B32_si : SOP2_Real_si <0x0e, S_AND_B32>;
1200def S_AND_B64_si : SOP2_Real_si <0x0f, S_AND_B64>;
1201def S_OR_B32_si : SOP2_Real_si <0x10, S_OR_B32>;
1202def S_OR_B64_si : SOP2_Real_si <0x11, S_OR_B64>;
1203def S_XOR_B32_si : SOP2_Real_si <0x12, S_XOR_B32>;
1204def S_XOR_B64_si : SOP2_Real_si <0x13, S_XOR_B64>;
1205def S_ANDN2_B32_si : SOP2_Real_si <0x14, S_ANDN2_B32>;
1206def S_ANDN2_B64_si : SOP2_Real_si <0x15, S_ANDN2_B64>;
1207def S_ORN2_B32_si : SOP2_Real_si <0x16, S_ORN2_B32>;
1208def S_ORN2_B64_si : SOP2_Real_si <0x17, S_ORN2_B64>;
1209def S_NAND_B32_si : SOP2_Real_si <0x18, S_NAND_B32>;
1210def S_NAND_B64_si : SOP2_Real_si <0x19, S_NAND_B64>;
1211def S_NOR_B32_si : SOP2_Real_si <0x1a, S_NOR_B32>;
1212def S_NOR_B64_si : SOP2_Real_si <0x1b, S_NOR_B64>;
1213def S_XNOR_B32_si : SOP2_Real_si <0x1c, S_XNOR_B32>;
1214def S_XNOR_B64_si : SOP2_Real_si <0x1d, S_XNOR_B64>;
1215def S_LSHL_B32_si : SOP2_Real_si <0x1e, S_LSHL_B32>;
1216def S_LSHL_B64_si : SOP2_Real_si <0x1f, S_LSHL_B64>;
1217def S_LSHR_B32_si : SOP2_Real_si <0x20, S_LSHR_B32>;
1218def S_LSHR_B64_si : SOP2_Real_si <0x21, S_LSHR_B64>;
1219def S_ASHR_I32_si : SOP2_Real_si <0x22, S_ASHR_I32>;
1220def S_ASHR_I64_si : SOP2_Real_si <0x23, S_ASHR_I64>;
1221def S_BFM_B32_si : SOP2_Real_si <0x24, S_BFM_B32>;
1222def S_BFM_B64_si : SOP2_Real_si <0x25, S_BFM_B64>;
1223def S_MUL_I32_si : SOP2_Real_si <0x26, S_MUL_I32>;
1224def S_BFE_U32_si : SOP2_Real_si <0x27, S_BFE_U32>;
1225def S_BFE_I32_si : SOP2_Real_si <0x28, S_BFE_I32>;
1226def S_BFE_U64_si : SOP2_Real_si <0x29, S_BFE_U64>;
1227def S_BFE_I64_si : SOP2_Real_si <0x2a, S_BFE_I64>;
1228def S_CBRANCH_G_FORK_si : SOP2_Real_si <0x2b, S_CBRANCH_G_FORK>;
1229def S_ABSDIFF_I32_si : SOP2_Real_si <0x2c, S_ABSDIFF_I32>;
1230
1231def S_MOVK_I32_si : SOPK_Real_si <0x00, S_MOVK_I32>;
1232def S_CMOVK_I32_si : SOPK_Real_si <0x02, S_CMOVK_I32>;
1233def S_CMPK_EQ_I32_si : SOPK_Real_si <0x03, S_CMPK_EQ_I32>;
1234def S_CMPK_LG_I32_si : SOPK_Real_si <0x04, S_CMPK_LG_I32>;
1235def S_CMPK_GT_I32_si : SOPK_Real_si <0x05, S_CMPK_GT_I32>;
1236def S_CMPK_GE_I32_si : SOPK_Real_si <0x06, S_CMPK_GE_I32>;
1237def S_CMPK_LT_I32_si : SOPK_Real_si <0x07, S_CMPK_LT_I32>;
1238def S_CMPK_LE_I32_si : SOPK_Real_si <0x08, S_CMPK_LE_I32>;
1239def S_CMPK_EQ_U32_si : SOPK_Real_si <0x09, S_CMPK_EQ_U32>;
1240def S_CMPK_LG_U32_si : SOPK_Real_si <0x0a, S_CMPK_LG_U32>;
1241def S_CMPK_GT_U32_si : SOPK_Real_si <0x0b, S_CMPK_GT_U32>;
1242def S_CMPK_GE_U32_si : SOPK_Real_si <0x0c, S_CMPK_GE_U32>;
1243def S_CMPK_LT_U32_si : SOPK_Real_si <0x0d, S_CMPK_LT_U32>;
1244def S_CMPK_LE_U32_si : SOPK_Real_si <0x0e, S_CMPK_LE_U32>;
1245def S_ADDK_I32_si : SOPK_Real_si <0x0f, S_ADDK_I32>;
1246def S_MULK_I32_si : SOPK_Real_si <0x10, S_MULK_I32>;
1247def S_CBRANCH_I_FORK_si : SOPK_Real_si <0x11, S_CBRANCH_I_FORK>;
1248def S_GETREG_B32_si : SOPK_Real_si <0x12, S_GETREG_B32>;
1249def S_SETREG_B32_si : SOPK_Real_si <0x13, S_SETREG_B32>;
1250//def S_GETREG_REGRD_B32_si : SOPK_Real_si <0x14, S_GETREG_REGRD_B32>; // see pseudo for comments
1251def S_SETREG_IMM32_B32_si : SOPK_Real64<0x15, S_SETREG_IMM32_B32>,
1252 Select_si<S_SETREG_IMM32_B32.Mnemonic>;
1253
1254
1255class Select_vi<string opName> :
1256 SIMCInstr<opName, SIEncodingFamily.VI> {
Konstantin Zhuravlyov9a278bf2019-02-22 23:21:06 +00001257 list<Predicate> AssemblerPredicates = [isVI];
Valery Pykhtina34fb492016-08-30 15:20:31 +00001258 string DecoderNamespace = "VI";
1259}
1260
1261class SOP1_Real_vi<bits<8> op, SOP1_Pseudo ps> :
1262 SOP1_Real<op, ps>,
1263 Select_vi<ps.Mnemonic>;
1264
1265
1266class SOP2_Real_vi<bits<7> op, SOP2_Pseudo ps> :
1267 SOP2_Real<op, ps>,
1268 Select_vi<ps.Mnemonic>;
1269
1270class SOPK_Real_vi<bits<5> op, SOPK_Pseudo ps> :
1271 SOPK_Real32<op, ps>,
1272 Select_vi<ps.Mnemonic>;
1273
1274def S_MOV_B32_vi : SOP1_Real_vi <0x00, S_MOV_B32>;
1275def S_MOV_B64_vi : SOP1_Real_vi <0x01, S_MOV_B64>;
1276def S_CMOV_B32_vi : SOP1_Real_vi <0x02, S_CMOV_B32>;
1277def S_CMOV_B64_vi : SOP1_Real_vi <0x03, S_CMOV_B64>;
1278def S_NOT_B32_vi : SOP1_Real_vi <0x04, S_NOT_B32>;
1279def S_NOT_B64_vi : SOP1_Real_vi <0x05, S_NOT_B64>;
1280def S_WQM_B32_vi : SOP1_Real_vi <0x06, S_WQM_B32>;
1281def S_WQM_B64_vi : SOP1_Real_vi <0x07, S_WQM_B64>;
1282def S_BREV_B32_vi : SOP1_Real_vi <0x08, S_BREV_B32>;
1283def S_BREV_B64_vi : SOP1_Real_vi <0x09, S_BREV_B64>;
1284def S_BCNT0_I32_B32_vi : SOP1_Real_vi <0x0a, S_BCNT0_I32_B32>;
1285def S_BCNT0_I32_B64_vi : SOP1_Real_vi <0x0b, S_BCNT0_I32_B64>;
1286def S_BCNT1_I32_B32_vi : SOP1_Real_vi <0x0c, S_BCNT1_I32_B32>;
1287def S_BCNT1_I32_B64_vi : SOP1_Real_vi <0x0d, S_BCNT1_I32_B64>;
1288def S_FF0_I32_B32_vi : SOP1_Real_vi <0x0e, S_FF0_I32_B32>;
1289def S_FF0_I32_B64_vi : SOP1_Real_vi <0x0f, S_FF0_I32_B64>;
1290def S_FF1_I32_B32_vi : SOP1_Real_vi <0x10, S_FF1_I32_B32>;
1291def S_FF1_I32_B64_vi : SOP1_Real_vi <0x11, S_FF1_I32_B64>;
1292def S_FLBIT_I32_B32_vi : SOP1_Real_vi <0x12, S_FLBIT_I32_B32>;
1293def S_FLBIT_I32_B64_vi : SOP1_Real_vi <0x13, S_FLBIT_I32_B64>;
1294def S_FLBIT_I32_vi : SOP1_Real_vi <0x14, S_FLBIT_I32>;
1295def S_FLBIT_I32_I64_vi : SOP1_Real_vi <0x15, S_FLBIT_I32_I64>;
1296def S_SEXT_I32_I8_vi : SOP1_Real_vi <0x16, S_SEXT_I32_I8>;
1297def S_SEXT_I32_I16_vi : SOP1_Real_vi <0x17, S_SEXT_I32_I16>;
1298def S_BITSET0_B32_vi : SOP1_Real_vi <0x18, S_BITSET0_B32>;
1299def S_BITSET0_B64_vi : SOP1_Real_vi <0x19, S_BITSET0_B64>;
1300def S_BITSET1_B32_vi : SOP1_Real_vi <0x1a, S_BITSET1_B32>;
1301def S_BITSET1_B64_vi : SOP1_Real_vi <0x1b, S_BITSET1_B64>;
1302def S_GETPC_B64_vi : SOP1_Real_vi <0x1c, S_GETPC_B64>;
1303def S_SETPC_B64_vi : SOP1_Real_vi <0x1d, S_SETPC_B64>;
1304def S_SWAPPC_B64_vi : SOP1_Real_vi <0x1e, S_SWAPPC_B64>;
1305def S_RFE_B64_vi : SOP1_Real_vi <0x1f, S_RFE_B64>;
1306def S_AND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x20, S_AND_SAVEEXEC_B64>;
1307def S_OR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x21, S_OR_SAVEEXEC_B64>;
1308def S_XOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x22, S_XOR_SAVEEXEC_B64>;
1309def S_ANDN2_SAVEEXEC_B64_vi: SOP1_Real_vi <0x23, S_ANDN2_SAVEEXEC_B64>;
1310def S_ORN2_SAVEEXEC_B64_vi : SOP1_Real_vi <0x24, S_ORN2_SAVEEXEC_B64>;
1311def S_NAND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x25, S_NAND_SAVEEXEC_B64>;
1312def S_NOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x26, S_NOR_SAVEEXEC_B64>;
1313def S_XNOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x27, S_XNOR_SAVEEXEC_B64>;
1314def S_QUADMASK_B32_vi : SOP1_Real_vi <0x28, S_QUADMASK_B32>;
1315def S_QUADMASK_B64_vi : SOP1_Real_vi <0x29, S_QUADMASK_B64>;
1316def S_MOVRELS_B32_vi : SOP1_Real_vi <0x2a, S_MOVRELS_B32>;
1317def S_MOVRELS_B64_vi : SOP1_Real_vi <0x2b, S_MOVRELS_B64>;
1318def S_MOVRELD_B32_vi : SOP1_Real_vi <0x2c, S_MOVRELD_B32>;
1319def S_MOVRELD_B64_vi : SOP1_Real_vi <0x2d, S_MOVRELD_B64>;
1320def S_CBRANCH_JOIN_vi : SOP1_Real_vi <0x2e, S_CBRANCH_JOIN>;
1321def S_MOV_REGRD_B32_vi : SOP1_Real_vi <0x2f, S_MOV_REGRD_B32>;
1322def S_ABS_I32_vi : SOP1_Real_vi <0x30, S_ABS_I32>;
1323def S_MOV_FED_B32_vi : SOP1_Real_vi <0x31, S_MOV_FED_B32>;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001324def S_SET_GPR_IDX_IDX_vi : SOP1_Real_vi <0x32, S_SET_GPR_IDX_IDX>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001325
1326def S_ADD_U32_vi : SOP2_Real_vi <0x00, S_ADD_U32>;
1327def S_ADD_I32_vi : SOP2_Real_vi <0x02, S_ADD_I32>;
1328def S_SUB_U32_vi : SOP2_Real_vi <0x01, S_SUB_U32>;
1329def S_SUB_I32_vi : SOP2_Real_vi <0x03, S_SUB_I32>;
1330def S_ADDC_U32_vi : SOP2_Real_vi <0x04, S_ADDC_U32>;
1331def S_SUBB_U32_vi : SOP2_Real_vi <0x05, S_SUBB_U32>;
1332def S_MIN_I32_vi : SOP2_Real_vi <0x06, S_MIN_I32>;
1333def S_MIN_U32_vi : SOP2_Real_vi <0x07, S_MIN_U32>;
1334def S_MAX_I32_vi : SOP2_Real_vi <0x08, S_MAX_I32>;
1335def S_MAX_U32_vi : SOP2_Real_vi <0x09, S_MAX_U32>;
1336def S_CSELECT_B32_vi : SOP2_Real_vi <0x0a, S_CSELECT_B32>;
1337def S_CSELECT_B64_vi : SOP2_Real_vi <0x0b, S_CSELECT_B64>;
1338def S_AND_B32_vi : SOP2_Real_vi <0x0c, S_AND_B32>;
1339def S_AND_B64_vi : SOP2_Real_vi <0x0d, S_AND_B64>;
1340def S_OR_B32_vi : SOP2_Real_vi <0x0e, S_OR_B32>;
1341def S_OR_B64_vi : SOP2_Real_vi <0x0f, S_OR_B64>;
1342def S_XOR_B32_vi : SOP2_Real_vi <0x10, S_XOR_B32>;
1343def S_XOR_B64_vi : SOP2_Real_vi <0x11, S_XOR_B64>;
1344def S_ANDN2_B32_vi : SOP2_Real_vi <0x12, S_ANDN2_B32>;
1345def S_ANDN2_B64_vi : SOP2_Real_vi <0x13, S_ANDN2_B64>;
1346def S_ORN2_B32_vi : SOP2_Real_vi <0x14, S_ORN2_B32>;
1347def S_ORN2_B64_vi : SOP2_Real_vi <0x15, S_ORN2_B64>;
1348def S_NAND_B32_vi : SOP2_Real_vi <0x16, S_NAND_B32>;
1349def S_NAND_B64_vi : SOP2_Real_vi <0x17, S_NAND_B64>;
1350def S_NOR_B32_vi : SOP2_Real_vi <0x18, S_NOR_B32>;
1351def S_NOR_B64_vi : SOP2_Real_vi <0x19, S_NOR_B64>;
1352def S_XNOR_B32_vi : SOP2_Real_vi <0x1a, S_XNOR_B32>;
1353def S_XNOR_B64_vi : SOP2_Real_vi <0x1b, S_XNOR_B64>;
1354def S_LSHL_B32_vi : SOP2_Real_vi <0x1c, S_LSHL_B32>;
1355def S_LSHL_B64_vi : SOP2_Real_vi <0x1d, S_LSHL_B64>;
1356def S_LSHR_B32_vi : SOP2_Real_vi <0x1e, S_LSHR_B32>;
1357def S_LSHR_B64_vi : SOP2_Real_vi <0x1f, S_LSHR_B64>;
1358def S_ASHR_I32_vi : SOP2_Real_vi <0x20, S_ASHR_I32>;
1359def S_ASHR_I64_vi : SOP2_Real_vi <0x21, S_ASHR_I64>;
1360def S_BFM_B32_vi : SOP2_Real_vi <0x22, S_BFM_B32>;
1361def S_BFM_B64_vi : SOP2_Real_vi <0x23, S_BFM_B64>;
1362def S_MUL_I32_vi : SOP2_Real_vi <0x24, S_MUL_I32>;
1363def S_BFE_U32_vi : SOP2_Real_vi <0x25, S_BFE_U32>;
1364def S_BFE_I32_vi : SOP2_Real_vi <0x26, S_BFE_I32>;
1365def S_BFE_U64_vi : SOP2_Real_vi <0x27, S_BFE_U64>;
1366def S_BFE_I64_vi : SOP2_Real_vi <0x28, S_BFE_I64>;
1367def S_CBRANCH_G_FORK_vi : SOP2_Real_vi <0x29, S_CBRANCH_G_FORK>;
1368def S_ABSDIFF_I32_vi : SOP2_Real_vi <0x2a, S_ABSDIFF_I32>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +00001369def S_PACK_LL_B32_B16_vi : SOP2_Real_vi <0x32, S_PACK_LL_B32_B16>;
1370def S_PACK_LH_B32_B16_vi : SOP2_Real_vi <0x33, S_PACK_LH_B32_B16>;
1371def S_PACK_HH_B32_B16_vi : SOP2_Real_vi <0x34, S_PACK_HH_B32_B16>;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001372def S_RFE_RESTORE_B64_vi : SOP2_Real_vi <0x2b, S_RFE_RESTORE_B64>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001373
1374def S_MOVK_I32_vi : SOPK_Real_vi <0x00, S_MOVK_I32>;
1375def S_CMOVK_I32_vi : SOPK_Real_vi <0x01, S_CMOVK_I32>;
1376def S_CMPK_EQ_I32_vi : SOPK_Real_vi <0x02, S_CMPK_EQ_I32>;
1377def S_CMPK_LG_I32_vi : SOPK_Real_vi <0x03, S_CMPK_LG_I32>;
1378def S_CMPK_GT_I32_vi : SOPK_Real_vi <0x04, S_CMPK_GT_I32>;
1379def S_CMPK_GE_I32_vi : SOPK_Real_vi <0x05, S_CMPK_GE_I32>;
1380def S_CMPK_LT_I32_vi : SOPK_Real_vi <0x06, S_CMPK_LT_I32>;
1381def S_CMPK_LE_I32_vi : SOPK_Real_vi <0x07, S_CMPK_LE_I32>;
1382def S_CMPK_EQ_U32_vi : SOPK_Real_vi <0x08, S_CMPK_EQ_U32>;
1383def S_CMPK_LG_U32_vi : SOPK_Real_vi <0x09, S_CMPK_LG_U32>;
1384def S_CMPK_GT_U32_vi : SOPK_Real_vi <0x0A, S_CMPK_GT_U32>;
1385def S_CMPK_GE_U32_vi : SOPK_Real_vi <0x0B, S_CMPK_GE_U32>;
1386def S_CMPK_LT_U32_vi : SOPK_Real_vi <0x0C, S_CMPK_LT_U32>;
1387def S_CMPK_LE_U32_vi : SOPK_Real_vi <0x0D, S_CMPK_LE_U32>;
1388def S_ADDK_I32_vi : SOPK_Real_vi <0x0E, S_ADDK_I32>;
1389def S_MULK_I32_vi : SOPK_Real_vi <0x0F, S_MULK_I32>;
1390def S_CBRANCH_I_FORK_vi : SOPK_Real_vi <0x10, S_CBRANCH_I_FORK>;
1391def S_GETREG_B32_vi : SOPK_Real_vi <0x11, S_GETREG_B32>;
1392def S_SETREG_B32_vi : SOPK_Real_vi <0x12, S_SETREG_B32>;
1393//def S_GETREG_REGRD_B32_vi : SOPK_Real_vi <0x13, S_GETREG_REGRD_B32>; // see pseudo for comments
1394def S_SETREG_IMM32_B32_vi : SOPK_Real64<0x14, S_SETREG_IMM32_B32>,
Tom Stellard2add8a12016-09-06 20:00:26 +00001395 Select_vi<S_SETREG_IMM32_B32.Mnemonic>;
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001396
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +00001397def S_CALL_B64_vi : SOPK_Real_vi <0x15, S_CALL_B64>;
1398
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001399//===----------------------------------------------------------------------===//
1400// SOP1 - GFX9.
1401//===----------------------------------------------------------------------===//
1402
1403def S_ANDN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x33, S_ANDN1_SAVEEXEC_B64>;
1404def S_ORN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x34, S_ORN1_SAVEEXEC_B64>;
1405def S_ANDN1_WREXEC_B64_vi : SOP1_Real_vi<0x35, S_ANDN1_WREXEC_B64>;
1406def S_ANDN2_WREXEC_B64_vi : SOP1_Real_vi<0x36, S_ANDN2_WREXEC_B64>;
1407def S_BITREPLICATE_B64_B32_vi : SOP1_Real_vi<0x37, S_BITREPLICATE_B64_B32>;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +00001408
1409//===----------------------------------------------------------------------===//
1410// SOP2 - GFX9.
1411//===----------------------------------------------------------------------===//
1412
1413def S_LSHL1_ADD_U32_vi : SOP2_Real_vi<0x2e, S_LSHL1_ADD_U32>;
1414def S_LSHL2_ADD_U32_vi : SOP2_Real_vi<0x2f, S_LSHL2_ADD_U32>;
1415def S_LSHL3_ADD_U32_vi : SOP2_Real_vi<0x30, S_LSHL3_ADD_U32>;
1416def S_LSHL4_ADD_U32_vi : SOP2_Real_vi<0x31, S_LSHL4_ADD_U32>;
1417def S_MUL_HI_U32_vi : SOP2_Real_vi<0x2c, S_MUL_HI_U32>;
1418def S_MUL_HI_I32_vi : SOP2_Real_vi<0x2d, S_MUL_HI_I32>;