blob: 841f0397288bcee88d9d1266c9ea0a08789ad78a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800647{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800650 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000661 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Chris Wilson1b894b52010-12-14 20:04:54 +0000702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000708 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
Chris Wilson1b894b52010-12-14 20:04:54 +0000773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800776{
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
Ma Lingd4906092009-03-18 20:13:27 +0800802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 int err = target;
811
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800813 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
Zhao Yakui42158662009-11-20 11:24:18 +0800834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 int this_err;
846
Shaohua Li21778322009-02-23 15:19:16 +0800847 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
Ma Lingd4906092009-03-18 20:13:27 +0800865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800879 int lvds_reg;
880
Eric Anholtc619eed2010-01-28 16:45:52 -0800881 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200899 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200901 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
Shaohua Li21778322009-02-23 15:19:16 +0800910 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800913 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000914
915 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800926 return found;
927}
Ma Lingd4906092009-03-18 20:13:27 +0800928
Zhenyu Wang2c072452009-06-05 15:38:42 +0800929static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800935
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
Chris Wilson5eddb702010-09-11 13:48:45 +0100959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979}
980
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800990{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800992 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993
Chris Wilson300387c2010-09-05 20:25:43 +0100994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
Keith Packardab7ad7f2010-10-03 00:33:06 -07001017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001032 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001039 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001047 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001052 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
Jesse Barnes040484a2011-01-03 12:14:26 -08001084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001188 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189}
1190
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001193{
1194 int reg;
1195 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
Jesse Barnes19ec1352011-02-02 12:28:02 -08001228 /* Planes are fixed to pipes on ILK+ */
1229 if (HAS_PCH_SPLIT(dev_priv->dev))
1230 return;
1231
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232 /* Need to check both planes against the pipe */
1233 for (i = 0; i < 2; i++) {
1234 reg = DSPCNTR(i);
1235 val = I915_READ(reg);
1236 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1237 DISPPLANE_SEL_PIPE_SHIFT;
1238 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1240 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241 }
1242}
1243
Jesse Barnes92f25842011-01-04 15:09:34 -08001244static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1245{
1246 u32 val;
1247 bool enabled;
1248
1249 val = I915_READ(PCH_DREF_CONTROL);
1250 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1251 DREF_SUPERSPREAD_SOURCE_MASK));
1252 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1253}
1254
1255static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
1258 int reg;
1259 u32 val;
1260 bool enabled;
1261
1262 reg = TRANSCONF(pipe);
1263 val = I915_READ(reg);
1264 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001265 WARN(enabled,
1266 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1267 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001268}
1269
Jesse Barnes291906f2011-02-02 12:28:03 -08001270static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1271 enum pipe pipe, int reg)
1272{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001273 u32 val = I915_READ(reg);
1274 WARN(DP_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001275 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001276 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001277}
1278
1279static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, int reg)
1281{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001282 u32 val = I915_READ(reg);
1283 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001284 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001285 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001286}
1287
1288static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1289 enum pipe pipe)
1290{
1291 int reg;
1292 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001293
1294 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1295 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1296 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1297
1298 reg = PCH_ADPA;
1299 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001300 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001301 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001302 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001303
1304 reg = PCH_LVDS;
1305 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001306 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001307 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001309
1310 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1311 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1312 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1313}
1314
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001316 * intel_enable_pll - enable a PLL
1317 * @dev_priv: i915 private structure
1318 * @pipe: pipe PLL to enable
1319 *
1320 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1321 * make sure the PLL reg is writable first though, since the panel write
1322 * protect mechanism may be enabled.
1323 *
1324 * Note! This is for pre-ILK only.
1325 */
1326static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1327{
1328 int reg;
1329 u32 val;
1330
1331 /* No really, not for ILK+ */
1332 BUG_ON(dev_priv->info->gen >= 5);
1333
1334 /* PLL is protected by panel, make sure we can write it */
1335 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1336 assert_panel_unlocked(dev_priv, pipe);
1337
1338 reg = DPLL(pipe);
1339 val = I915_READ(reg);
1340 val |= DPLL_VCO_ENABLE;
1341
1342 /* We do this three times for luck */
1343 I915_WRITE(reg, val);
1344 POSTING_READ(reg);
1345 udelay(150); /* wait for warmup */
1346 I915_WRITE(reg, val);
1347 POSTING_READ(reg);
1348 udelay(150); /* wait for warmup */
1349 I915_WRITE(reg, val);
1350 POSTING_READ(reg);
1351 udelay(150); /* wait for warmup */
1352}
1353
1354/**
1355 * intel_disable_pll - disable a PLL
1356 * @dev_priv: i915 private structure
1357 * @pipe: pipe PLL to disable
1358 *
1359 * Disable the PLL for @pipe, making sure the pipe is off first.
1360 *
1361 * Note! This is for pre-ILK only.
1362 */
1363static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1364{
1365 int reg;
1366 u32 val;
1367
1368 /* Don't disable pipe A or pipe A PLLs if needed */
1369 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1370 return;
1371
1372 /* Make sure the pipe isn't still relying on us */
1373 assert_pipe_disabled(dev_priv, pipe);
1374
1375 reg = DPLL(pipe);
1376 val = I915_READ(reg);
1377 val &= ~DPLL_VCO_ENABLE;
1378 I915_WRITE(reg, val);
1379 POSTING_READ(reg);
1380}
1381
1382/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001383 * intel_enable_pch_pll - enable PCH PLL
1384 * @dev_priv: i915 private structure
1385 * @pipe: pipe PLL to enable
1386 *
1387 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1388 * drives the transcoder clock.
1389 */
1390static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
1393 int reg;
1394 u32 val;
1395
1396 /* PCH only available on ILK+ */
1397 BUG_ON(dev_priv->info->gen < 5);
1398
1399 /* PCH refclock must be enabled first */
1400 assert_pch_refclk_enabled(dev_priv);
1401
1402 reg = PCH_DPLL(pipe);
1403 val = I915_READ(reg);
1404 val |= DPLL_VCO_ENABLE;
1405 I915_WRITE(reg, val);
1406 POSTING_READ(reg);
1407 udelay(200);
1408}
1409
1410static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
1413 int reg;
1414 u32 val;
1415
1416 /* PCH only available on ILK+ */
1417 BUG_ON(dev_priv->info->gen < 5);
1418
1419 /* Make sure transcoder isn't still depending on us */
1420 assert_transcoder_disabled(dev_priv, pipe);
1421
1422 reg = PCH_DPLL(pipe);
1423 val = I915_READ(reg);
1424 val &= ~DPLL_VCO_ENABLE;
1425 I915_WRITE(reg, val);
1426 POSTING_READ(reg);
1427 udelay(200);
1428}
1429
Jesse Barnes040484a2011-01-03 12:14:26 -08001430static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1431 enum pipe pipe)
1432{
1433 int reg;
1434 u32 val;
1435
1436 /* PCH only available on ILK+ */
1437 BUG_ON(dev_priv->info->gen < 5);
1438
1439 /* Make sure PCH DPLL is enabled */
1440 assert_pch_pll_enabled(dev_priv, pipe);
1441
1442 /* FDI must be feeding us bits for PCH ports */
1443 assert_fdi_tx_enabled(dev_priv, pipe);
1444 assert_fdi_rx_enabled(dev_priv, pipe);
1445
1446 reg = TRANSCONF(pipe);
1447 val = I915_READ(reg);
1448 /*
1449 * make the BPC in transcoder be consistent with
1450 * that in pipeconf reg.
1451 */
1452 val &= ~PIPE_BPC_MASK;
1453 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1454 I915_WRITE(reg, val | TRANS_ENABLE);
1455 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1456 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1457}
1458
1459static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
1461{
1462 int reg;
1463 u32 val;
1464
1465 /* FDI relies on the transcoder */
1466 assert_fdi_tx_disabled(dev_priv, pipe);
1467 assert_fdi_rx_disabled(dev_priv, pipe);
1468
Jesse Barnes291906f2011-02-02 12:28:03 -08001469 /* Ports must be off as well */
1470 assert_pch_ports_disabled(dev_priv, pipe);
1471
Jesse Barnes040484a2011-01-03 12:14:26 -08001472 reg = TRANSCONF(pipe);
1473 val = I915_READ(reg);
1474 val &= ~TRANS_ENABLE;
1475 I915_WRITE(reg, val);
1476 /* wait for PCH transcoder off, transcoder state */
1477 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1478 DRM_ERROR("failed to disable transcoder\n");
1479}
1480
Jesse Barnes92f25842011-01-04 15:09:34 -08001481/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001482 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001483 * @dev_priv: i915 private structure
1484 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001485 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001486 *
1487 * Enable @pipe, making sure that various hardware specific requirements
1488 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1489 *
1490 * @pipe should be %PIPE_A or %PIPE_B.
1491 *
1492 * Will wait until the pipe is actually running (i.e. first vblank) before
1493 * returning.
1494 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001495static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1496 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001497{
1498 int reg;
1499 u32 val;
1500
1501 /*
1502 * A pipe without a PLL won't actually be able to drive bits from
1503 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1504 * need the check.
1505 */
1506 if (!HAS_PCH_SPLIT(dev_priv->dev))
1507 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001508 else {
1509 if (pch_port) {
1510 /* if driving the PCH, we need FDI enabled */
1511 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1512 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1513 }
1514 /* FIXME: assert CPU port conditions for SNB+ */
1515 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001516
1517 reg = PIPECONF(pipe);
1518 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001519 if (val & PIPECONF_ENABLE)
1520 return;
1521
1522 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001523 intel_wait_for_vblank(dev_priv->dev, pipe);
1524}
1525
1526/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001527 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001528 * @dev_priv: i915 private structure
1529 * @pipe: pipe to disable
1530 *
1531 * Disable @pipe, making sure that various hardware specific requirements
1532 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1533 *
1534 * @pipe should be %PIPE_A or %PIPE_B.
1535 *
1536 * Will wait until the pipe has shut down before returning.
1537 */
1538static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1539 enum pipe pipe)
1540{
1541 int reg;
1542 u32 val;
1543
1544 /*
1545 * Make sure planes won't keep trying to pump pixels to us,
1546 * or we might hang the display.
1547 */
1548 assert_planes_disabled(dev_priv, pipe);
1549
1550 /* Don't disable pipe A or pipe A PLLs if needed */
1551 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1552 return;
1553
1554 reg = PIPECONF(pipe);
1555 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001556 if ((val & PIPECONF_ENABLE) == 0)
1557 return;
1558
1559 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001560 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1561}
1562
1563/**
1564 * intel_enable_plane - enable a display plane on a given pipe
1565 * @dev_priv: i915 private structure
1566 * @plane: plane to enable
1567 * @pipe: pipe being fed
1568 *
1569 * Enable @plane on @pipe, making sure that @pipe is running first.
1570 */
1571static void intel_enable_plane(struct drm_i915_private *dev_priv,
1572 enum plane plane, enum pipe pipe)
1573{
1574 int reg;
1575 u32 val;
1576
1577 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1578 assert_pipe_enabled(dev_priv, pipe);
1579
1580 reg = DSPCNTR(plane);
1581 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001582 if (val & DISPLAY_PLANE_ENABLE)
1583 return;
1584
1585 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001586 intel_wait_for_vblank(dev_priv->dev, pipe);
1587}
1588
1589/*
1590 * Plane regs are double buffered, going from enabled->disabled needs a
1591 * trigger in order to latch. The display address reg provides this.
1592 */
1593static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1594 enum plane plane)
1595{
1596 u32 reg = DSPADDR(plane);
1597 I915_WRITE(reg, I915_READ(reg));
1598}
1599
1600/**
1601 * intel_disable_plane - disable a display plane
1602 * @dev_priv: i915 private structure
1603 * @plane: plane to disable
1604 * @pipe: pipe consuming the data
1605 *
1606 * Disable @plane; should be an independent operation.
1607 */
1608static void intel_disable_plane(struct drm_i915_private *dev_priv,
1609 enum plane plane, enum pipe pipe)
1610{
1611 int reg;
1612 u32 val;
1613
1614 reg = DSPCNTR(plane);
1615 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001616 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1617 return;
1618
1619 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001620 intel_flush_display_plane(dev_priv, plane);
1621 intel_wait_for_vblank(dev_priv->dev, pipe);
1622}
1623
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001624static void disable_pch_dp(struct drm_i915_private *dev_priv,
1625 enum pipe pipe, int reg)
1626{
1627 u32 val = I915_READ(reg);
1628 if (DP_PIPE_ENABLED(val, pipe))
1629 I915_WRITE(reg, val & ~DP_PORT_EN);
1630}
1631
1632static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1633 enum pipe pipe, int reg)
1634{
1635 u32 val = I915_READ(reg);
1636 if (HDMI_PIPE_ENABLED(val, pipe))
1637 I915_WRITE(reg, val & ~PORT_ENABLE);
1638}
1639
1640/* Disable any ports connected to this transcoder */
1641static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1642 enum pipe pipe)
1643{
1644 u32 reg, val;
1645
1646 val = I915_READ(PCH_PP_CONTROL);
1647 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1648
1649 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1650 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1651 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1652
1653 reg = PCH_ADPA;
1654 val = I915_READ(reg);
1655 if (ADPA_PIPE_ENABLED(val, pipe))
1656 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1657
1658 reg = PCH_LVDS;
1659 val = I915_READ(reg);
1660 if (LVDS_PIPE_ENABLED(val, pipe)) {
1661 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1662 POSTING_READ(reg);
1663 udelay(100);
1664 }
1665
1666 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1667 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1668 disable_pch_hdmi(dev_priv, pipe, HDMID);
1669}
1670
Jesse Barnes80824002009-09-10 15:28:06 -07001671static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1672{
1673 struct drm_device *dev = crtc->dev;
1674 struct drm_i915_private *dev_priv = dev->dev_private;
1675 struct drm_framebuffer *fb = crtc->fb;
1676 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001677 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1679 int plane, i;
1680 u32 fbc_ctl, fbc_ctl2;
1681
Chris Wilsonbed4a672010-09-11 10:47:47 +01001682 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001683 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001684 intel_crtc->plane == dev_priv->cfb_plane &&
1685 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1686 return;
1687
1688 i8xx_disable_fbc(dev);
1689
Jesse Barnes80824002009-09-10 15:28:06 -07001690 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1691
1692 if (fb->pitch < dev_priv->cfb_pitch)
1693 dev_priv->cfb_pitch = fb->pitch;
1694
1695 /* FBC_CTL wants 64B units */
1696 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001697 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001698 dev_priv->cfb_plane = intel_crtc->plane;
1699 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1700
1701 /* Clear old tags */
1702 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1703 I915_WRITE(FBC_TAG + (i * 4), 0);
1704
1705 /* Set it up... */
1706 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001707 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001708 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1709 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1710 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1711
1712 /* enable it... */
1713 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001714 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001715 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001716 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1717 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001718 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001719 fbc_ctl |= dev_priv->cfb_fence;
1720 I915_WRITE(FBC_CONTROL, fbc_ctl);
1721
Zhao Yakui28c97732009-10-09 11:39:41 +08001722 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001723 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001724}
1725
1726void i8xx_disable_fbc(struct drm_device *dev)
1727{
1728 struct drm_i915_private *dev_priv = dev->dev_private;
1729 u32 fbc_ctl;
1730
1731 /* Disable compression */
1732 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001733 if ((fbc_ctl & FBC_CTL_EN) == 0)
1734 return;
1735
Jesse Barnes80824002009-09-10 15:28:06 -07001736 fbc_ctl &= ~FBC_CTL_EN;
1737 I915_WRITE(FBC_CONTROL, fbc_ctl);
1738
1739 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001740 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001741 DRM_DEBUG_KMS("FBC idle timed out\n");
1742 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001743 }
Jesse Barnes80824002009-09-10 15:28:06 -07001744
Zhao Yakui28c97732009-10-09 11:39:41 +08001745 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001746}
1747
Adam Jacksonee5382a2010-04-23 11:17:39 -04001748static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001749{
Jesse Barnes80824002009-09-10 15:28:06 -07001750 struct drm_i915_private *dev_priv = dev->dev_private;
1751
1752 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1753}
1754
Jesse Barnes74dff282009-09-14 15:39:40 -07001755static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1756{
1757 struct drm_device *dev = crtc->dev;
1758 struct drm_i915_private *dev_priv = dev->dev_private;
1759 struct drm_framebuffer *fb = crtc->fb;
1760 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001761 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001762 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001763 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001764 unsigned long stall_watermark = 200;
1765 u32 dpfc_ctl;
1766
Chris Wilsonbed4a672010-09-11 10:47:47 +01001767 dpfc_ctl = I915_READ(DPFC_CONTROL);
1768 if (dpfc_ctl & DPFC_CTL_EN) {
1769 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001770 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001771 dev_priv->cfb_plane == intel_crtc->plane &&
1772 dev_priv->cfb_y == crtc->y)
1773 return;
1774
1775 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001776 intel_wait_for_vblank(dev, intel_crtc->pipe);
1777 }
1778
Jesse Barnes74dff282009-09-14 15:39:40 -07001779 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001780 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001781 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001782 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001783
1784 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001785 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001786 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1787 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1788 } else {
1789 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1790 }
1791
Jesse Barnes74dff282009-09-14 15:39:40 -07001792 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1793 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1794 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1795 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1796
1797 /* enable it... */
1798 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1799
Zhao Yakui28c97732009-10-09 11:39:41 +08001800 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001801}
1802
1803void g4x_disable_fbc(struct drm_device *dev)
1804{
1805 struct drm_i915_private *dev_priv = dev->dev_private;
1806 u32 dpfc_ctl;
1807
1808 /* Disable compression */
1809 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001810 if (dpfc_ctl & DPFC_CTL_EN) {
1811 dpfc_ctl &= ~DPFC_CTL_EN;
1812 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001813
Chris Wilsonbed4a672010-09-11 10:47:47 +01001814 DRM_DEBUG_KMS("disabled FBC\n");
1815 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001816}
1817
Adam Jacksonee5382a2010-04-23 11:17:39 -04001818static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001819{
Jesse Barnes74dff282009-09-14 15:39:40 -07001820 struct drm_i915_private *dev_priv = dev->dev_private;
1821
1822 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1823}
1824
Jesse Barnes4efe0702011-01-18 11:25:41 -08001825static void sandybridge_blit_fbc_update(struct drm_device *dev)
1826{
1827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 u32 blt_ecoskpd;
1829
1830 /* Make sure blitter notifies FBC of writes */
Chris Wilson91355832011-03-04 19:22:40 +00001831 __gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001832 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1833 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1834 GEN6_BLITTER_LOCK_SHIFT;
1835 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1836 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1837 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1838 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1839 GEN6_BLITTER_LOCK_SHIFT);
1840 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1841 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Chris Wilson91355832011-03-04 19:22:40 +00001842 __gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001843}
1844
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001845static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1846{
1847 struct drm_device *dev = crtc->dev;
1848 struct drm_i915_private *dev_priv = dev->dev_private;
1849 struct drm_framebuffer *fb = crtc->fb;
1850 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001851 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001853 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001854 unsigned long stall_watermark = 200;
1855 u32 dpfc_ctl;
1856
Chris Wilsonbed4a672010-09-11 10:47:47 +01001857 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1858 if (dpfc_ctl & DPFC_CTL_EN) {
1859 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001860 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001861 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001862 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001863 dev_priv->cfb_y == crtc->y)
1864 return;
1865
1866 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001867 intel_wait_for_vblank(dev, intel_crtc->pipe);
1868 }
1869
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001870 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001871 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001872 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001873 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001874 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001875
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001876 dpfc_ctl &= DPFC_RESERVED;
1877 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001878 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001879 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1880 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1881 } else {
1882 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1883 }
1884
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001885 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1886 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1887 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1888 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001889 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001890 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001891 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001892
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001893 if (IS_GEN6(dev)) {
1894 I915_WRITE(SNB_DPFC_CTL_SA,
1895 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1896 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001897 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001898 }
1899
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001900 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1901}
1902
1903void ironlake_disable_fbc(struct drm_device *dev)
1904{
1905 struct drm_i915_private *dev_priv = dev->dev_private;
1906 u32 dpfc_ctl;
1907
1908 /* Disable compression */
1909 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001910 if (dpfc_ctl & DPFC_CTL_EN) {
1911 dpfc_ctl &= ~DPFC_CTL_EN;
1912 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001913
Chris Wilsonbed4a672010-09-11 10:47:47 +01001914 DRM_DEBUG_KMS("disabled FBC\n");
1915 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001916}
1917
1918static bool ironlake_fbc_enabled(struct drm_device *dev)
1919{
1920 struct drm_i915_private *dev_priv = dev->dev_private;
1921
1922 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1923}
1924
Adam Jacksonee5382a2010-04-23 11:17:39 -04001925bool intel_fbc_enabled(struct drm_device *dev)
1926{
1927 struct drm_i915_private *dev_priv = dev->dev_private;
1928
1929 if (!dev_priv->display.fbc_enabled)
1930 return false;
1931
1932 return dev_priv->display.fbc_enabled(dev);
1933}
1934
1935void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1936{
1937 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1938
1939 if (!dev_priv->display.enable_fbc)
1940 return;
1941
1942 dev_priv->display.enable_fbc(crtc, interval);
1943}
1944
1945void intel_disable_fbc(struct drm_device *dev)
1946{
1947 struct drm_i915_private *dev_priv = dev->dev_private;
1948
1949 if (!dev_priv->display.disable_fbc)
1950 return;
1951
1952 dev_priv->display.disable_fbc(dev);
1953}
1954
Jesse Barnes80824002009-09-10 15:28:06 -07001955/**
1956 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001957 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001958 *
1959 * Set up the framebuffer compression hardware at mode set time. We
1960 * enable it if possible:
1961 * - plane A only (on pre-965)
1962 * - no pixel mulitply/line duplication
1963 * - no alpha buffer discard
1964 * - no dual wide
1965 * - framebuffer <= 2048 in width, 1536 in height
1966 *
1967 * We can't assume that any compression will take place (worst case),
1968 * so the compressed buffer has to be the same size as the uncompressed
1969 * one. It also must reside (along with the line length buffer) in
1970 * stolen memory.
1971 *
1972 * We need to enable/disable FBC on a global basis.
1973 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001974static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001975{
Jesse Barnes80824002009-09-10 15:28:06 -07001976 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001977 struct drm_crtc *crtc = NULL, *tmp_crtc;
1978 struct intel_crtc *intel_crtc;
1979 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001980 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001981 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001982
1983 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001984
1985 if (!i915_powersave)
1986 return;
1987
Adam Jacksonee5382a2010-04-23 11:17:39 -04001988 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001989 return;
1990
Jesse Barnes80824002009-09-10 15:28:06 -07001991 /*
1992 * If FBC is already on, we just have to verify that we can
1993 * keep it that way...
1994 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001995 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001996 * - changing FBC params (stride, fence, mode)
1997 * - new fb is too large to fit in compressed buffer
1998 * - going to an unsupported config (interlace, pixel multiply, etc.)
1999 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07002000 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00002001 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01002002 if (crtc) {
2003 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
2004 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
2005 goto out_disable;
2006 }
2007 crtc = tmp_crtc;
2008 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07002009 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002010
2011 if (!crtc || crtc->fb == NULL) {
2012 DRM_DEBUG_KMS("no output, disabling\n");
2013 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07002014 goto out_disable;
2015 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002016
2017 intel_crtc = to_intel_crtc(crtc);
2018 fb = crtc->fb;
2019 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00002020 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01002021
Chris Wilson05394f32010-11-08 19:18:58 +00002022 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002023 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01002024 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002025 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07002026 goto out_disable;
2027 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002028 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
2029 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002030 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01002031 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002032 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07002033 goto out_disable;
2034 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002035 if ((crtc->mode.hdisplay > 2048) ||
2036 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002037 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002038 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07002039 goto out_disable;
2040 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002041 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002042 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002043 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07002044 goto out_disable;
2045 }
Chris Wilson05394f32010-11-08 19:18:58 +00002046 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002047 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002048 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07002049 goto out_disable;
2050 }
2051
Jason Wesselc924b932010-08-05 09:22:32 -05002052 /* If the kernel debugger is active, always disable compression */
2053 if (in_dbg_master())
2054 goto out_disable;
2055
Chris Wilsonbed4a672010-09-11 10:47:47 +01002056 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002057 return;
2058
2059out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002060 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002061 if (intel_fbc_enabled(dev)) {
2062 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002063 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002064 }
Jesse Barnes80824002009-09-10 15:28:06 -07002065}
2066
Chris Wilson127bd2a2010-07-23 23:32:05 +01002067int
Chris Wilson48b956c2010-09-14 12:50:34 +01002068intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002069 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002070 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002071{
Chris Wilsonce453d82011-02-21 14:43:56 +00002072 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002073 u32 alignment;
2074 int ret;
2075
Chris Wilson05394f32010-11-08 19:18:58 +00002076 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002077 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002078 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2079 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002080 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002081 alignment = 4 * 1024;
2082 else
2083 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002084 break;
2085 case I915_TILING_X:
2086 /* pin() will align the object as required by fence */
2087 alignment = 0;
2088 break;
2089 case I915_TILING_Y:
2090 /* FIXME: Is this true? */
2091 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2092 return -EINVAL;
2093 default:
2094 BUG();
2095 }
2096
Chris Wilsonce453d82011-02-21 14:43:56 +00002097 dev_priv->mm.interruptible = false;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002098 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002099 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002100 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002101
Chris Wilson48b956c2010-09-14 12:50:34 +01002102 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
2103 if (ret)
2104 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01002105
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002106 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2107 * fence, whereas 965+ only requires a fence if using
2108 * framebuffer compression. For simplicity, we always install
2109 * a fence as the cost is not that onerous.
2110 */
Chris Wilson05394f32010-11-08 19:18:58 +00002111 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002112 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002113 if (ret)
2114 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002115 }
2116
Chris Wilsonce453d82011-02-21 14:43:56 +00002117 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002118 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002119
2120err_unpin:
2121 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002122err_interruptible:
2123 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002124 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002125}
2126
Jesse Barnes81255562010-08-02 12:07:50 -07002127/* Assume fb object is pinned & idle & fenced and just update base pointers */
2128static int
2129intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05002130 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07002131{
2132 struct drm_device *dev = crtc->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2135 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002136 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002137 int plane = intel_crtc->plane;
2138 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002139 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002140 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002141
2142 switch (plane) {
2143 case 0:
2144 case 1:
2145 break;
2146 default:
2147 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2148 return -EINVAL;
2149 }
2150
2151 intel_fb = to_intel_framebuffer(fb);
2152 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002153
Chris Wilson5eddb702010-09-11 13:48:45 +01002154 reg = DSPCNTR(plane);
2155 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002156 /* Mask out pixel format bits in case we change it */
2157 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2158 switch (fb->bits_per_pixel) {
2159 case 8:
2160 dspcntr |= DISPPLANE_8BPP;
2161 break;
2162 case 16:
2163 if (fb->depth == 15)
2164 dspcntr |= DISPPLANE_15_16BPP;
2165 else
2166 dspcntr |= DISPPLANE_16BPP;
2167 break;
2168 case 24:
2169 case 32:
2170 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2171 break;
2172 default:
2173 DRM_ERROR("Unknown color depth\n");
2174 return -EINVAL;
2175 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002176 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002177 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002178 dspcntr |= DISPPLANE_TILED;
2179 else
2180 dspcntr &= ~DISPPLANE_TILED;
2181 }
2182
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002183 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07002184 /* must disable */
2185 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2186
Chris Wilson5eddb702010-09-11 13:48:45 +01002187 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002188
Chris Wilson05394f32010-11-08 19:18:58 +00002189 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002190 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2191
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002192 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2193 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002194 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002195 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002196 I915_WRITE(DSPSURF(plane), Start);
2197 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2198 I915_WRITE(DSPADDR(plane), Offset);
2199 } else
2200 I915_WRITE(DSPADDR(plane), Start + Offset);
2201 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002202
Chris Wilsonbed4a672010-09-11 10:47:47 +01002203 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002204 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002205
2206 return 0;
2207}
2208
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002210intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2211 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002212{
2213 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002214 struct drm_i915_master_private *master_priv;
2215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002216 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002217
2218 /* no fb bound */
2219 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002220 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002221 return 0;
2222 }
2223
Chris Wilson265db952010-09-20 15:41:01 +01002224 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002225 case 0:
2226 case 1:
2227 break;
2228 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002230 }
2231
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002232 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002233 ret = intel_pin_and_fence_fb_obj(dev,
2234 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002235 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002236 if (ret != 0) {
2237 mutex_unlock(&dev->struct_mutex);
2238 return ret;
2239 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002240
Chris Wilson265db952010-09-20 15:41:01 +01002241 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002242 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002243 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002244
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002245 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002246 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002247 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002248
2249 /* Big Hammer, we also need to ensure that any pending
2250 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2251 * current scanout is retired before unpinning the old
2252 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002253 *
2254 * This should only fail upon a hung GPU, in which case we
2255 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002256 */
Chris Wilsonce453d82011-02-21 14:43:56 +00002257 ret = i915_gem_object_flush_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002258 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002259 }
2260
Jason Wessel21c74a82010-10-13 14:09:44 -05002261 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2262 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002263 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002264 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002265 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002266 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002267 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002268
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002269 if (old_fb) {
2270 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002271 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002272 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002273
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002274 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002275
2276 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002277 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002278
2279 master_priv = dev->primary->master->driver_priv;
2280 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002281 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002282
Chris Wilson265db952010-09-20 15:41:01 +01002283 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002284 master_priv->sarea_priv->pipeB_x = x;
2285 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002286 } else {
2287 master_priv->sarea_priv->pipeA_x = x;
2288 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002289 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002290
2291 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002292}
2293
Chris Wilson5eddb702010-09-11 13:48:45 +01002294static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002295{
2296 struct drm_device *dev = crtc->dev;
2297 struct drm_i915_private *dev_priv = dev->dev_private;
2298 u32 dpa_ctl;
2299
Zhao Yakui28c97732009-10-09 11:39:41 +08002300 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002301 dpa_ctl = I915_READ(DP_A);
2302 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2303
2304 if (clock < 200000) {
2305 u32 temp;
2306 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2307 /* workaround for 160Mhz:
2308 1) program 0x4600c bits 15:0 = 0x8124
2309 2) program 0x46010 bit 0 = 1
2310 3) program 0x46034 bit 24 = 1
2311 4) program 0x64000 bit 14 = 1
2312 */
2313 temp = I915_READ(0x4600c);
2314 temp &= 0xffff0000;
2315 I915_WRITE(0x4600c, temp | 0x8124);
2316
2317 temp = I915_READ(0x46010);
2318 I915_WRITE(0x46010, temp | 1);
2319
2320 temp = I915_READ(0x46034);
2321 I915_WRITE(0x46034, temp | (1 << 24));
2322 } else {
2323 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2324 }
2325 I915_WRITE(DP_A, dpa_ctl);
2326
Chris Wilson5eddb702010-09-11 13:48:45 +01002327 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002328 udelay(500);
2329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
2342 temp &= ~FDI_LINK_TRAIN_NONE;
2343 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2344 I915_WRITE(reg, temp);
2345
2346 reg = FDI_RX_CTL(pipe);
2347 temp = I915_READ(reg);
2348 if (HAS_PCH_CPT(dev)) {
2349 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2350 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2351 } else {
2352 temp &= ~FDI_LINK_TRAIN_NONE;
2353 temp |= FDI_LINK_TRAIN_NONE;
2354 }
2355 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2356
2357 /* wait one idle pattern time */
2358 POSTING_READ(reg);
2359 udelay(1000);
2360}
2361
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002362/* The FDI link training functions for ILK/Ibexpeak. */
2363static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2364{
2365 struct drm_device *dev = crtc->dev;
2366 struct drm_i915_private *dev_priv = dev->dev_private;
2367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2368 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002369 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 u32 reg, temp, tries;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002371
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002372 /* FDI needs bits from pipe & plane first */
2373 assert_pipe_enabled(dev_priv, pipe);
2374 assert_plane_enabled(dev_priv, plane);
2375
Adam Jacksone1a44742010-06-25 15:32:14 -04002376 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2377 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 reg = FDI_RX_IMR(pipe);
2379 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002380 temp &= ~FDI_RX_SYMBOL_LOCK;
2381 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 I915_WRITE(reg, temp);
2383 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002384 udelay(150);
2385
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002386 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_TX_CTL(pipe);
2388 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002389 temp &= ~(7 << 19);
2390 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002391 temp &= ~FDI_LINK_TRAIN_NONE;
2392 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 reg = FDI_RX_CTL(pipe);
2396 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002397 temp &= ~FDI_LINK_TRAIN_NONE;
2398 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2400
2401 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002402 udelay(150);
2403
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002404 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002405 if (HAS_PCH_IBX(dev)) {
2406 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2407 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2408 FDI_RX_PHASE_SYNC_POINTER_EN);
2409 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002410
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002412 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002413 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002414 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2415
2416 if ((temp & FDI_RX_BIT_LOCK)) {
2417 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002419 break;
2420 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002421 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002422 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002424
2425 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 reg = FDI_TX_CTL(pipe);
2427 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002428 temp &= ~FDI_LINK_TRAIN_NONE;
2429 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002431
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_RX_CTL(pipe);
2433 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002434 temp &= ~FDI_LINK_TRAIN_NONE;
2435 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp);
2437
2438 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002439 udelay(150);
2440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002443 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002444 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2445
2446 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002448 DRM_DEBUG_KMS("FDI train 2 done.\n");
2449 break;
2450 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002451 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002452 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002454
2455 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002456
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002457}
2458
Chris Wilson311bd682011-01-13 19:06:50 +00002459static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002460 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2461 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2462 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2463 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2464};
2465
2466/* The FDI link training functions for SNB/Cougarpoint. */
2467static void gen6_fdi_link_train(struct drm_crtc *crtc)
2468{
2469 struct drm_device *dev = crtc->dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2472 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002473 u32 reg, temp, i;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002474
Adam Jacksone1a44742010-06-25 15:32:14 -04002475 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2476 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 reg = FDI_RX_IMR(pipe);
2478 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002479 temp &= ~FDI_RX_SYMBOL_LOCK;
2480 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 I915_WRITE(reg, temp);
2482
2483 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 udelay(150);
2485
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002486 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 reg = FDI_TX_CTL(pipe);
2488 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002489 temp &= ~(7 << 19);
2490 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
2493 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2494 /* SNB-B */
2495 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002497
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 reg = FDI_RX_CTL(pipe);
2499 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002500 if (HAS_PCH_CPT(dev)) {
2501 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2502 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2503 } else {
2504 temp &= ~FDI_LINK_TRAIN_NONE;
2505 temp |= FDI_LINK_TRAIN_PATTERN_1;
2506 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2508
2509 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002510 udelay(150);
2511
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002512 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 reg = FDI_TX_CTL(pipe);
2514 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2516 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002517 I915_WRITE(reg, temp);
2518
2519 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002520 udelay(500);
2521
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 reg = FDI_RX_IIR(pipe);
2523 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002524 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2525
2526 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002528 DRM_DEBUG_KMS("FDI train 1 done.\n");
2529 break;
2530 }
2531 }
2532 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002534
2535 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002538 temp &= ~FDI_LINK_TRAIN_NONE;
2539 temp |= FDI_LINK_TRAIN_PATTERN_2;
2540 if (IS_GEN6(dev)) {
2541 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2542 /* SNB-B */
2543 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2544 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 I915_WRITE(reg, temp);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002546
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 reg = FDI_RX_CTL(pipe);
2548 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002549 if (HAS_PCH_CPT(dev)) {
2550 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2551 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2552 } else {
2553 temp &= ~FDI_LINK_TRAIN_NONE;
2554 temp |= FDI_LINK_TRAIN_PATTERN_2;
2555 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 I915_WRITE(reg, temp);
2557
2558 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002559 udelay(150);
2560
2561 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 reg = FDI_TX_CTL(pipe);
2563 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002564 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2565 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 I915_WRITE(reg, temp);
2567
2568 POSTING_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002569 udelay(500);
2570
Chris Wilson5eddb702010-09-11 13:48:45 +01002571 reg = FDI_RX_IIR(pipe);
2572 temp = I915_READ(reg);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002573 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2574
2575 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002577 DRM_DEBUG_KMS("FDI train 2 done.\n");
2578 break;
2579 }
2580 }
2581 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08002583
2584 DRM_DEBUG_KMS("FDI train done.\n");
2585}
2586
Jesse Barnes0e23b992010-09-10 11:10:00 -07002587static void ironlake_fdi_enable(struct drm_crtc *crtc)
2588{
2589 struct drm_device *dev = crtc->dev;
2590 struct drm_i915_private *dev_priv = dev->dev_private;
2591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2592 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002594
Jesse Barnesc64e3112010-09-10 11:27:03 -07002595 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2597 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002598
Jesse Barnes0e23b992010-09-10 11:10:00 -07002599 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002600 reg = FDI_RX_CTL(pipe);
2601 temp = I915_READ(reg);
2602 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002603 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002604 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2605 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2606
2607 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002608 udelay(200);
2609
2610 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002611 temp = I915_READ(reg);
2612 I915_WRITE(reg, temp | FDI_PCDCLK);
2613
2614 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002615 udelay(200);
2616
2617 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002618 reg = FDI_TX_CTL(pipe);
2619 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002620 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2622
2623 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002624 udelay(100);
2625 }
2626}
2627
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002628static void ironlake_fdi_disable(struct drm_crtc *crtc)
2629{
2630 struct drm_device *dev = crtc->dev;
2631 struct drm_i915_private *dev_priv = dev->dev_private;
2632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2633 int pipe = intel_crtc->pipe;
2634 u32 reg, temp;
2635
2636 /* disable CPU FDI tx and PCH FDI rx */
2637 reg = FDI_TX_CTL(pipe);
2638 temp = I915_READ(reg);
2639 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2640 POSTING_READ(reg);
2641
2642 reg = FDI_RX_CTL(pipe);
2643 temp = I915_READ(reg);
2644 temp &= ~(0x7 << 16);
2645 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2646 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2647
2648 POSTING_READ(reg);
2649 udelay(100);
2650
2651 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002652 if (HAS_PCH_IBX(dev)) {
2653 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002654 I915_WRITE(FDI_RX_CHICKEN(pipe),
2655 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002656 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2657 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002658
2659 /* still set train pattern 1 */
2660 reg = FDI_TX_CTL(pipe);
2661 temp = I915_READ(reg);
2662 temp &= ~FDI_LINK_TRAIN_NONE;
2663 temp |= FDI_LINK_TRAIN_PATTERN_1;
2664 I915_WRITE(reg, temp);
2665
2666 reg = FDI_RX_CTL(pipe);
2667 temp = I915_READ(reg);
2668 if (HAS_PCH_CPT(dev)) {
2669 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2670 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2671 } else {
2672 temp &= ~FDI_LINK_TRAIN_NONE;
2673 temp |= FDI_LINK_TRAIN_PATTERN_1;
2674 }
2675 /* BPC in FDI rx is consistent with that in PIPECONF */
2676 temp &= ~(0x07 << 16);
2677 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2678 I915_WRITE(reg, temp);
2679
2680 POSTING_READ(reg);
2681 udelay(100);
2682}
2683
Chris Wilson6b383a72010-09-13 13:54:26 +01002684/*
2685 * When we disable a pipe, we need to clear any pending scanline wait events
2686 * to avoid hanging the ring, which we assume we are waiting on.
2687 */
2688static void intel_clear_scanline_wait(struct drm_device *dev)
2689{
2690 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002691 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002692 u32 tmp;
2693
2694 if (IS_GEN2(dev))
2695 /* Can't break the hang on i8xx */
2696 return;
2697
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002698 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002699 tmp = I915_READ_CTL(ring);
2700 if (tmp & RING_WAIT)
2701 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002702}
2703
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002704static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2705{
Chris Wilson05394f32010-11-08 19:18:58 +00002706 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002707 struct drm_i915_private *dev_priv;
2708
2709 if (crtc->fb == NULL)
2710 return;
2711
Chris Wilson05394f32010-11-08 19:18:58 +00002712 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002713 dev_priv = crtc->dev->dev_private;
2714 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002715 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002716}
2717
Jesse Barnes040484a2011-01-03 12:14:26 -08002718static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2719{
2720 struct drm_device *dev = crtc->dev;
2721 struct drm_mode_config *mode_config = &dev->mode_config;
2722 struct intel_encoder *encoder;
2723
2724 /*
2725 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2726 * must be driven by its own crtc; no sharing is possible.
2727 */
2728 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2729 if (encoder->base.crtc != crtc)
2730 continue;
2731
2732 switch (encoder->type) {
2733 case INTEL_OUTPUT_EDP:
2734 if (!intel_encoder_is_pch_edp(&encoder->base))
2735 return false;
2736 continue;
2737 }
2738 }
2739
2740 return true;
2741}
2742
Jesse Barnesf67a5592011-01-05 10:31:48 -08002743/*
2744 * Enable PCH resources required for PCH ports:
2745 * - PCH PLLs
2746 * - FDI training & RX/TX
2747 * - update transcoder timings
2748 * - DP transcoding bits
2749 * - transcoder
2750 */
2751static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002752{
2753 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002754 struct drm_i915_private *dev_priv = dev->dev_private;
2755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2756 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002757 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002758
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002759 /* For PCH output, training FDI link */
2760 if (IS_GEN6(dev))
2761 gen6_fdi_link_train(crtc);
2762 else
2763 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002764
Jesse Barnes92f25842011-01-04 15:09:34 -08002765 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002766
2767 if (HAS_PCH_CPT(dev)) {
2768 /* Be sure PCH DPLL SEL is set */
2769 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002771 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002773 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2774 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002775 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002776
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002777 /* set transcoder timing, panel must allow it */
2778 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002779 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2780 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2781 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2782
2783 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2784 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2785 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002786
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002787 intel_fdi_normal_train(crtc);
2788
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002789 /* For PCH DP, enable TRANS_DP_CTL */
2790 if (HAS_PCH_CPT(dev) &&
2791 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002792 reg = TRANS_DP_CTL(pipe);
2793 temp = I915_READ(reg);
2794 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002795 TRANS_DP_SYNC_MASK |
2796 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 temp |= (TRANS_DP_OUTPUT_ENABLE |
2798 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002799 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002800
2801 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002802 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002803 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002805
2806 switch (intel_trans_dp_port_sel(crtc)) {
2807 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002808 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002809 break;
2810 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002811 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002812 break;
2813 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002815 break;
2816 default:
2817 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002819 break;
2820 }
2821
Chris Wilson5eddb702010-09-11 13:48:45 +01002822 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002823 }
2824
Jesse Barnes040484a2011-01-03 12:14:26 -08002825 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002826}
2827
2828static void ironlake_crtc_enable(struct drm_crtc *crtc)
2829{
2830 struct drm_device *dev = crtc->dev;
2831 struct drm_i915_private *dev_priv = dev->dev_private;
2832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2833 int pipe = intel_crtc->pipe;
2834 int plane = intel_crtc->plane;
2835 u32 temp;
2836 bool is_pch_port;
2837
2838 if (intel_crtc->active)
2839 return;
2840
2841 intel_crtc->active = true;
2842 intel_update_watermarks(dev);
2843
2844 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2845 temp = I915_READ(PCH_LVDS);
2846 if ((temp & LVDS_PORT_EN) == 0)
2847 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2848 }
2849
2850 is_pch_port = intel_crtc_driving_pch(crtc);
2851
2852 if (is_pch_port)
2853 ironlake_fdi_enable(crtc);
2854 else
2855 ironlake_fdi_disable(crtc);
2856
2857 /* Enable panel fitting for LVDS */
2858 if (dev_priv->pch_pf_size &&
2859 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2860 /* Force use of hard-coded filter coefficients
2861 * as some pre-programmed values are broken,
2862 * e.g. x201.
2863 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002864 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2865 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2866 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002867 }
2868
2869 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2870 intel_enable_plane(dev_priv, plane, pipe);
2871
2872 if (is_pch_port)
2873 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002874
2875 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002876 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002877 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002878}
2879
2880static void ironlake_crtc_disable(struct drm_crtc *crtc)
2881{
2882 struct drm_device *dev = crtc->dev;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2885 int pipe = intel_crtc->pipe;
2886 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002887 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002888
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002889 if (!intel_crtc->active)
2890 return;
2891
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002892 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002893 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002894 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002895
Jesse Barnesb24e7172011-01-04 15:09:30 -08002896 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002897
2898 if (dev_priv->cfb_plane == plane &&
2899 dev_priv->display.disable_fbc)
2900 dev_priv->display.disable_fbc(dev);
2901
Jesse Barnesb24e7172011-01-04 15:09:30 -08002902 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002903
Jesse Barnes6be4a602010-09-10 10:26:01 -07002904 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002905 I915_WRITE(PF_CTL(pipe), 0);
2906 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002907
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002908 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002909
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002910 /* This is a horrible layering violation; we should be doing this in
2911 * the connector/encoder ->prepare instead, but we don't always have
2912 * enough information there about the config to know whether it will
2913 * actually be necessary or just cause undesired flicker.
2914 */
2915 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002916
Jesse Barnes040484a2011-01-03 12:14:26 -08002917 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002918
Jesse Barnes6be4a602010-09-10 10:26:01 -07002919 if (HAS_PCH_CPT(dev)) {
2920 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002921 reg = TRANS_DP_CTL(pipe);
2922 temp = I915_READ(reg);
2923 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002924 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002925 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002926
2927 /* disable DPLL_SEL */
2928 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002929 switch (pipe) {
2930 case 0:
2931 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2932 break;
2933 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002934 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002935 break;
2936 case 2:
2937 /* FIXME: manage transcoder PLLs? */
2938 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2939 break;
2940 default:
2941 BUG(); /* wtf */
2942 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002943 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002944 }
2945
2946 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002947 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002948
2949 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002950 reg = FDI_RX_CTL(pipe);
2951 temp = I915_READ(reg);
2952 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002953
2954 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002955 reg = FDI_TX_CTL(pipe);
2956 temp = I915_READ(reg);
2957 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2958
2959 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002960 udelay(100);
2961
Chris Wilson5eddb702010-09-11 13:48:45 +01002962 reg = FDI_RX_CTL(pipe);
2963 temp = I915_READ(reg);
2964 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002965
2966 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002967 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002968 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002969
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002970 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002971 intel_update_watermarks(dev);
2972 intel_update_fbc(dev);
2973 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002974}
2975
2976static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2977{
2978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2979 int pipe = intel_crtc->pipe;
2980 int plane = intel_crtc->plane;
2981
Zhenyu Wang2c072452009-06-05 15:38:42 +08002982 /* XXX: When our outputs are all unaware of DPMS modes other than off
2983 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2984 */
2985 switch (mode) {
2986 case DRM_MODE_DPMS_ON:
2987 case DRM_MODE_DPMS_STANDBY:
2988 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002989 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002990 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002991 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002992
Zhenyu Wang2c072452009-06-05 15:38:42 +08002993 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002994 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002995 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002996 break;
2997 }
2998}
2999
Daniel Vetter02e792f2009-09-15 22:57:34 +02003000static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3001{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003002 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003003 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003004 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003005
Chris Wilson23f09ce2010-08-12 13:53:37 +01003006 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003007 dev_priv->mm.interruptible = false;
3008 (void) intel_overlay_switch_off(intel_crtc->overlay);
3009 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003010 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003011 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003012
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003013 /* Let userspace switch the overlay on again. In most cases userspace
3014 * has to recompute where to put it anyway.
3015 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003016}
3017
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003018static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003019{
3020 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003021 struct drm_i915_private *dev_priv = dev->dev_private;
3022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3023 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003024 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003025
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003026 if (intel_crtc->active)
3027 return;
3028
3029 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003030 intel_update_watermarks(dev);
3031
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003032 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003033 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003034 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003035
3036 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003037 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003038
3039 /* Give the overlay scaler a chance to enable if it's on this pipe */
3040 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003041 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003042}
3043
3044static void i9xx_crtc_disable(struct drm_crtc *crtc)
3045{
3046 struct drm_device *dev = crtc->dev;
3047 struct drm_i915_private *dev_priv = dev->dev_private;
3048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3049 int pipe = intel_crtc->pipe;
3050 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003051
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003052 if (!intel_crtc->active)
3053 return;
3054
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003055 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003056 intel_crtc_wait_for_pending_flips(crtc);
3057 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003058 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003059 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003060
3061 if (dev_priv->cfb_plane == plane &&
3062 dev_priv->display.disable_fbc)
3063 dev_priv->display.disable_fbc(dev);
3064
Jesse Barnesb24e7172011-01-04 15:09:30 -08003065 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003066 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003067 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003068
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003069 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003070 intel_update_fbc(dev);
3071 intel_update_watermarks(dev);
3072 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003073}
3074
3075static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3076{
Jesse Barnes79e53942008-11-07 14:24:08 -08003077 /* XXX: When our outputs are all unaware of DPMS modes other than off
3078 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3079 */
3080 switch (mode) {
3081 case DRM_MODE_DPMS_ON:
3082 case DRM_MODE_DPMS_STANDBY:
3083 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003084 i9xx_crtc_enable(crtc);
3085 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003086 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003087 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003088 break;
3089 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003090}
3091
3092/**
3093 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003094 */
3095static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3096{
3097 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003098 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003099 struct drm_i915_master_private *master_priv;
3100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3101 int pipe = intel_crtc->pipe;
3102 bool enabled;
3103
Chris Wilson032d2a02010-09-06 16:17:22 +01003104 if (intel_crtc->dpms_mode == mode)
3105 return;
3106
Chris Wilsondebcadd2010-08-07 11:01:33 +01003107 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003108
Jesse Barnese70236a2009-09-21 10:42:27 -07003109 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003110
3111 if (!dev->primary->master)
3112 return;
3113
3114 master_priv = dev->primary->master->driver_priv;
3115 if (!master_priv->sarea_priv)
3116 return;
3117
3118 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3119
3120 switch (pipe) {
3121 case 0:
3122 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3123 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3124 break;
3125 case 1:
3126 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3127 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3128 break;
3129 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003130 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003131 break;
3132 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003133}
3134
Chris Wilsoncdd59982010-09-08 16:30:16 +01003135static void intel_crtc_disable(struct drm_crtc *crtc)
3136{
3137 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3138 struct drm_device *dev = crtc->dev;
3139
3140 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3141
3142 if (crtc->fb) {
3143 mutex_lock(&dev->struct_mutex);
3144 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3145 mutex_unlock(&dev->struct_mutex);
3146 }
3147}
3148
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003149/* Prepare for a mode set.
3150 *
3151 * Note we could be a lot smarter here. We need to figure out which outputs
3152 * will be enabled, which disabled (in short, how the config will changes)
3153 * and perform the minimum necessary steps to accomplish that, e.g. updating
3154 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3155 * panel fitting is in the proper state, etc.
3156 */
3157static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003158{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003159 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003160}
3161
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003162static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003163{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003164 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003165}
3166
3167static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3168{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003169 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003170}
3171
3172static void ironlake_crtc_commit(struct drm_crtc *crtc)
3173{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003174 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003175}
3176
3177void intel_encoder_prepare (struct drm_encoder *encoder)
3178{
3179 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3180 /* lvds has its own version of prepare see intel_lvds_prepare */
3181 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3182}
3183
3184void intel_encoder_commit (struct drm_encoder *encoder)
3185{
3186 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3187 /* lvds has its own version of commit see intel_lvds_commit */
3188 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3189}
3190
Chris Wilsonea5b2132010-08-04 13:50:23 +01003191void intel_encoder_destroy(struct drm_encoder *encoder)
3192{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003193 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003194
Chris Wilsonea5b2132010-08-04 13:50:23 +01003195 drm_encoder_cleanup(encoder);
3196 kfree(intel_encoder);
3197}
3198
Jesse Barnes79e53942008-11-07 14:24:08 -08003199static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3200 struct drm_display_mode *mode,
3201 struct drm_display_mode *adjusted_mode)
3202{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003203 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003204
Eric Anholtbad720f2009-10-22 16:11:14 -07003205 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003206 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003207 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3208 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003209 }
Chris Wilson89749352010-09-12 18:25:19 +01003210
3211 /* XXX some encoders set the crtcinfo, others don't.
3212 * Obviously we need some form of conflict resolution here...
3213 */
3214 if (adjusted_mode->crtc_htotal == 0)
3215 drm_mode_set_crtcinfo(adjusted_mode, 0);
3216
Jesse Barnes79e53942008-11-07 14:24:08 -08003217 return true;
3218}
3219
Jesse Barnese70236a2009-09-21 10:42:27 -07003220static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003221{
Jesse Barnese70236a2009-09-21 10:42:27 -07003222 return 400000;
3223}
Jesse Barnes79e53942008-11-07 14:24:08 -08003224
Jesse Barnese70236a2009-09-21 10:42:27 -07003225static int i915_get_display_clock_speed(struct drm_device *dev)
3226{
3227 return 333000;
3228}
Jesse Barnes79e53942008-11-07 14:24:08 -08003229
Jesse Barnese70236a2009-09-21 10:42:27 -07003230static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3231{
3232 return 200000;
3233}
Jesse Barnes79e53942008-11-07 14:24:08 -08003234
Jesse Barnese70236a2009-09-21 10:42:27 -07003235static int i915gm_get_display_clock_speed(struct drm_device *dev)
3236{
3237 u16 gcfgc = 0;
3238
3239 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3240
3241 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003242 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003243 else {
3244 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3245 case GC_DISPLAY_CLOCK_333_MHZ:
3246 return 333000;
3247 default:
3248 case GC_DISPLAY_CLOCK_190_200_MHZ:
3249 return 190000;
3250 }
3251 }
3252}
Jesse Barnes79e53942008-11-07 14:24:08 -08003253
Jesse Barnese70236a2009-09-21 10:42:27 -07003254static int i865_get_display_clock_speed(struct drm_device *dev)
3255{
3256 return 266000;
3257}
3258
3259static int i855_get_display_clock_speed(struct drm_device *dev)
3260{
3261 u16 hpllcc = 0;
3262 /* Assume that the hardware is in the high speed state. This
3263 * should be the default.
3264 */
3265 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3266 case GC_CLOCK_133_200:
3267 case GC_CLOCK_100_200:
3268 return 200000;
3269 case GC_CLOCK_166_250:
3270 return 250000;
3271 case GC_CLOCK_100_133:
3272 return 133000;
3273 }
3274
3275 /* Shouldn't happen */
3276 return 0;
3277}
3278
3279static int i830_get_display_clock_speed(struct drm_device *dev)
3280{
3281 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003282}
3283
Zhenyu Wang2c072452009-06-05 15:38:42 +08003284struct fdi_m_n {
3285 u32 tu;
3286 u32 gmch_m;
3287 u32 gmch_n;
3288 u32 link_m;
3289 u32 link_n;
3290};
3291
3292static void
3293fdi_reduce_ratio(u32 *num, u32 *den)
3294{
3295 while (*num > 0xffffff || *den > 0xffffff) {
3296 *num >>= 1;
3297 *den >>= 1;
3298 }
3299}
3300
Zhenyu Wang2c072452009-06-05 15:38:42 +08003301static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003302ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3303 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003304{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003305 m_n->tu = 64; /* default size */
3306
Chris Wilson22ed1112010-12-04 01:01:29 +00003307 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3308 m_n->gmch_m = bits_per_pixel * pixel_clock;
3309 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003310 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3311
Chris Wilson22ed1112010-12-04 01:01:29 +00003312 m_n->link_m = pixel_clock;
3313 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003314 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3315}
3316
3317
Shaohua Li7662c8b2009-06-26 11:23:55 +08003318struct intel_watermark_params {
3319 unsigned long fifo_size;
3320 unsigned long max_wm;
3321 unsigned long default_wm;
3322 unsigned long guard_size;
3323 unsigned long cacheline_size;
3324};
3325
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003326/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003327static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003328 PINEVIEW_DISPLAY_FIFO,
3329 PINEVIEW_MAX_WM,
3330 PINEVIEW_DFT_WM,
3331 PINEVIEW_GUARD_WM,
3332 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003333};
Chris Wilsond2102462011-01-24 17:43:27 +00003334static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003335 PINEVIEW_DISPLAY_FIFO,
3336 PINEVIEW_MAX_WM,
3337 PINEVIEW_DFT_HPLLOFF_WM,
3338 PINEVIEW_GUARD_WM,
3339 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003340};
Chris Wilsond2102462011-01-24 17:43:27 +00003341static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003342 PINEVIEW_CURSOR_FIFO,
3343 PINEVIEW_CURSOR_MAX_WM,
3344 PINEVIEW_CURSOR_DFT_WM,
3345 PINEVIEW_CURSOR_GUARD_WM,
3346 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003347};
Chris Wilsond2102462011-01-24 17:43:27 +00003348static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003349 PINEVIEW_CURSOR_FIFO,
3350 PINEVIEW_CURSOR_MAX_WM,
3351 PINEVIEW_CURSOR_DFT_WM,
3352 PINEVIEW_CURSOR_GUARD_WM,
3353 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003354};
Chris Wilsond2102462011-01-24 17:43:27 +00003355static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003356 G4X_FIFO_SIZE,
3357 G4X_MAX_WM,
3358 G4X_MAX_WM,
3359 2,
3360 G4X_FIFO_LINE_SIZE,
3361};
Chris Wilsond2102462011-01-24 17:43:27 +00003362static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003363 I965_CURSOR_FIFO,
3364 I965_CURSOR_MAX_WM,
3365 I965_CURSOR_DFT_WM,
3366 2,
3367 G4X_FIFO_LINE_SIZE,
3368};
Chris Wilsond2102462011-01-24 17:43:27 +00003369static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003370 I965_CURSOR_FIFO,
3371 I965_CURSOR_MAX_WM,
3372 I965_CURSOR_DFT_WM,
3373 2,
3374 I915_FIFO_LINE_SIZE,
3375};
Chris Wilsond2102462011-01-24 17:43:27 +00003376static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003377 I945_FIFO_SIZE,
3378 I915_MAX_WM,
3379 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003380 2,
3381 I915_FIFO_LINE_SIZE
3382};
Chris Wilsond2102462011-01-24 17:43:27 +00003383static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003384 I915_FIFO_SIZE,
3385 I915_MAX_WM,
3386 1,
3387 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003388 I915_FIFO_LINE_SIZE
3389};
Chris Wilsond2102462011-01-24 17:43:27 +00003390static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003391 I855GM_FIFO_SIZE,
3392 I915_MAX_WM,
3393 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003394 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003395 I830_FIFO_LINE_SIZE
3396};
Chris Wilsond2102462011-01-24 17:43:27 +00003397static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003398 I830_FIFO_SIZE,
3399 I915_MAX_WM,
3400 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003401 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003402 I830_FIFO_LINE_SIZE
3403};
3404
Chris Wilsond2102462011-01-24 17:43:27 +00003405static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003406 ILK_DISPLAY_FIFO,
3407 ILK_DISPLAY_MAXWM,
3408 ILK_DISPLAY_DFTWM,
3409 2,
3410 ILK_FIFO_LINE_SIZE
3411};
Chris Wilsond2102462011-01-24 17:43:27 +00003412static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003413 ILK_CURSOR_FIFO,
3414 ILK_CURSOR_MAXWM,
3415 ILK_CURSOR_DFTWM,
3416 2,
3417 ILK_FIFO_LINE_SIZE
3418};
Chris Wilsond2102462011-01-24 17:43:27 +00003419static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003420 ILK_DISPLAY_SR_FIFO,
3421 ILK_DISPLAY_MAX_SRWM,
3422 ILK_DISPLAY_DFT_SRWM,
3423 2,
3424 ILK_FIFO_LINE_SIZE
3425};
Chris Wilsond2102462011-01-24 17:43:27 +00003426static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003427 ILK_CURSOR_SR_FIFO,
3428 ILK_CURSOR_MAX_SRWM,
3429 ILK_CURSOR_DFT_SRWM,
3430 2,
3431 ILK_FIFO_LINE_SIZE
3432};
3433
Chris Wilsond2102462011-01-24 17:43:27 +00003434static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003435 SNB_DISPLAY_FIFO,
3436 SNB_DISPLAY_MAXWM,
3437 SNB_DISPLAY_DFTWM,
3438 2,
3439 SNB_FIFO_LINE_SIZE
3440};
Chris Wilsond2102462011-01-24 17:43:27 +00003441static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003442 SNB_CURSOR_FIFO,
3443 SNB_CURSOR_MAXWM,
3444 SNB_CURSOR_DFTWM,
3445 2,
3446 SNB_FIFO_LINE_SIZE
3447};
Chris Wilsond2102462011-01-24 17:43:27 +00003448static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003449 SNB_DISPLAY_SR_FIFO,
3450 SNB_DISPLAY_MAX_SRWM,
3451 SNB_DISPLAY_DFT_SRWM,
3452 2,
3453 SNB_FIFO_LINE_SIZE
3454};
Chris Wilsond2102462011-01-24 17:43:27 +00003455static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003456 SNB_CURSOR_SR_FIFO,
3457 SNB_CURSOR_MAX_SRWM,
3458 SNB_CURSOR_DFT_SRWM,
3459 2,
3460 SNB_FIFO_LINE_SIZE
3461};
3462
3463
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003464/**
3465 * intel_calculate_wm - calculate watermark level
3466 * @clock_in_khz: pixel clock
3467 * @wm: chip FIFO params
3468 * @pixel_size: display pixel size
3469 * @latency_ns: memory latency for the platform
3470 *
3471 * Calculate the watermark level (the level at which the display plane will
3472 * start fetching from memory again). Each chip has a different display
3473 * FIFO size and allocation, so the caller needs to figure that out and pass
3474 * in the correct intel_watermark_params structure.
3475 *
3476 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3477 * on the pixel size. When it reaches the watermark level, it'll start
3478 * fetching FIFO line sized based chunks from memory until the FIFO fills
3479 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3480 * will occur, and a display engine hang could result.
3481 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003482static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003483 const struct intel_watermark_params *wm,
3484 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003485 int pixel_size,
3486 unsigned long latency_ns)
3487{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003488 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003489
Jesse Barnesd6604672009-09-11 12:25:56 -07003490 /*
3491 * Note: we need to make sure we don't overflow for various clock &
3492 * latency values.
3493 * clocks go from a few thousand to several hundred thousand.
3494 * latency is usually a few thousand
3495 */
3496 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3497 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003498 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003499
Zhao Yakui28c97732009-10-09 11:39:41 +08003500 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003501
Chris Wilsond2102462011-01-24 17:43:27 +00003502 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003503
Zhao Yakui28c97732009-10-09 11:39:41 +08003504 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003505
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003506 /* Don't promote wm_size to unsigned... */
3507 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003508 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003509 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003510 wm_size = wm->default_wm;
3511 return wm_size;
3512}
3513
3514struct cxsr_latency {
3515 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003516 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003517 unsigned long fsb_freq;
3518 unsigned long mem_freq;
3519 unsigned long display_sr;
3520 unsigned long display_hpll_disable;
3521 unsigned long cursor_sr;
3522 unsigned long cursor_hpll_disable;
3523};
3524
Chris Wilson403c89f2010-08-04 15:25:31 +01003525static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003526 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3527 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3528 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3529 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3530 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003531
Li Peng95534262010-05-18 18:58:44 +08003532 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3533 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3534 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3535 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3536 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003537
Li Peng95534262010-05-18 18:58:44 +08003538 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3539 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3540 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3541 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3542 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003543
Li Peng95534262010-05-18 18:58:44 +08003544 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3545 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3546 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3547 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3548 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003549
Li Peng95534262010-05-18 18:58:44 +08003550 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3551 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3552 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3553 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3554 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003555
Li Peng95534262010-05-18 18:58:44 +08003556 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3557 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3558 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3559 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3560 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003561};
3562
Chris Wilson403c89f2010-08-04 15:25:31 +01003563static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3564 int is_ddr3,
3565 int fsb,
3566 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003567{
Chris Wilson403c89f2010-08-04 15:25:31 +01003568 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003569 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003570
3571 if (fsb == 0 || mem == 0)
3572 return NULL;
3573
3574 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3575 latency = &cxsr_latency_table[i];
3576 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003577 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303578 fsb == latency->fsb_freq && mem == latency->mem_freq)
3579 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003580 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303581
Zhao Yakui28c97732009-10-09 11:39:41 +08003582 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303583
3584 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003585}
3586
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003587static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003588{
3589 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003590
3591 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003592 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003593}
3594
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003595/*
3596 * Latency for FIFO fetches is dependent on several factors:
3597 * - memory configuration (speed, channels)
3598 * - chipset
3599 * - current MCH state
3600 * It can be fairly high in some situations, so here we assume a fairly
3601 * pessimal value. It's a tradeoff between extra memory fetches (if we
3602 * set this value too high, the FIFO will fetch frequently to stay full)
3603 * and power consumption (set it too low to save power and we might see
3604 * FIFO underruns and display "flicker").
3605 *
3606 * A value of 5us seems to be a good balance; safe for very low end
3607 * platforms but not overly aggressive on lower latency configs.
3608 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003609static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003610
Jesse Barnese70236a2009-09-21 10:42:27 -07003611static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003612{
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 uint32_t dsparb = I915_READ(DSPARB);
3615 int size;
3616
Chris Wilson8de9b312010-07-19 19:59:52 +01003617 size = dsparb & 0x7f;
3618 if (plane)
3619 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003620
Zhao Yakui28c97732009-10-09 11:39:41 +08003621 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003622 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003623
3624 return size;
3625}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003626
Jesse Barnese70236a2009-09-21 10:42:27 -07003627static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3628{
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 uint32_t dsparb = I915_READ(DSPARB);
3631 int size;
3632
Chris Wilson8de9b312010-07-19 19:59:52 +01003633 size = dsparb & 0x1ff;
3634 if (plane)
3635 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003636 size >>= 1; /* Convert to cachelines */
3637
Zhao Yakui28c97732009-10-09 11:39:41 +08003638 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003639 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003640
3641 return size;
3642}
3643
3644static int i845_get_fifo_size(struct drm_device *dev, int plane)
3645{
3646 struct drm_i915_private *dev_priv = dev->dev_private;
3647 uint32_t dsparb = I915_READ(DSPARB);
3648 int size;
3649
3650 size = dsparb & 0x7f;
3651 size >>= 2; /* Convert to cachelines */
3652
Zhao Yakui28c97732009-10-09 11:39:41 +08003653 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003654 plane ? "B" : "A",
3655 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003656
3657 return size;
3658}
3659
3660static int i830_get_fifo_size(struct drm_device *dev, int plane)
3661{
3662 struct drm_i915_private *dev_priv = dev->dev_private;
3663 uint32_t dsparb = I915_READ(DSPARB);
3664 int size;
3665
3666 size = dsparb & 0x7f;
3667 size >>= 1; /* Convert to cachelines */
3668
Zhao Yakui28c97732009-10-09 11:39:41 +08003669 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003670 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003671
3672 return size;
3673}
3674
Chris Wilsond2102462011-01-24 17:43:27 +00003675static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3676{
3677 struct drm_crtc *crtc, *enabled = NULL;
3678
3679 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3680 if (crtc->enabled && crtc->fb) {
3681 if (enabled)
3682 return NULL;
3683 enabled = crtc;
3684 }
3685 }
3686
3687 return enabled;
3688}
3689
3690static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003691{
3692 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003693 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003694 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003695 u32 reg;
3696 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003697
Chris Wilson403c89f2010-08-04 15:25:31 +01003698 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003699 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003700 if (!latency) {
3701 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3702 pineview_disable_cxsr(dev);
3703 return;
3704 }
3705
Chris Wilsond2102462011-01-24 17:43:27 +00003706 crtc = single_enabled_crtc(dev);
3707 if (crtc) {
3708 int clock = crtc->mode.clock;
3709 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003710
3711 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003712 wm = intel_calculate_wm(clock, &pineview_display_wm,
3713 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003714 pixel_size, latency->display_sr);
3715 reg = I915_READ(DSPFW1);
3716 reg &= ~DSPFW_SR_MASK;
3717 reg |= wm << DSPFW_SR_SHIFT;
3718 I915_WRITE(DSPFW1, reg);
3719 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3720
3721 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003722 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3723 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003724 pixel_size, latency->cursor_sr);
3725 reg = I915_READ(DSPFW3);
3726 reg &= ~DSPFW_CURSOR_SR_MASK;
3727 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3728 I915_WRITE(DSPFW3, reg);
3729
3730 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003731 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3732 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003733 pixel_size, latency->display_hpll_disable);
3734 reg = I915_READ(DSPFW3);
3735 reg &= ~DSPFW_HPLL_SR_MASK;
3736 reg |= wm & DSPFW_HPLL_SR_MASK;
3737 I915_WRITE(DSPFW3, reg);
3738
3739 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003740 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3741 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003742 pixel_size, latency->cursor_hpll_disable);
3743 reg = I915_READ(DSPFW3);
3744 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3745 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3746 I915_WRITE(DSPFW3, reg);
3747 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3748
3749 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003750 I915_WRITE(DSPFW3,
3751 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003752 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3753 } else {
3754 pineview_disable_cxsr(dev);
3755 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3756 }
3757}
3758
Chris Wilson417ae142011-01-19 15:04:42 +00003759static bool g4x_compute_wm0(struct drm_device *dev,
3760 int plane,
3761 const struct intel_watermark_params *display,
3762 int display_latency_ns,
3763 const struct intel_watermark_params *cursor,
3764 int cursor_latency_ns,
3765 int *plane_wm,
3766 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003767{
Chris Wilson417ae142011-01-19 15:04:42 +00003768 struct drm_crtc *crtc;
3769 int htotal, hdisplay, clock, pixel_size;
3770 int line_time_us, line_count;
3771 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003772
Chris Wilson417ae142011-01-19 15:04:42 +00003773 crtc = intel_get_crtc_for_plane(dev, plane);
3774 if (crtc->fb == NULL || !crtc->enabled)
3775 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003776
Chris Wilson417ae142011-01-19 15:04:42 +00003777 htotal = crtc->mode.htotal;
3778 hdisplay = crtc->mode.hdisplay;
3779 clock = crtc->mode.clock;
3780 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003781
Chris Wilson417ae142011-01-19 15:04:42 +00003782 /* Use the small buffer method to calculate plane watermark */
3783 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3784 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3785 if (tlb_miss > 0)
3786 entries += tlb_miss;
3787 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3788 *plane_wm = entries + display->guard_size;
3789 if (*plane_wm > (int)display->max_wm)
3790 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003791
Chris Wilson417ae142011-01-19 15:04:42 +00003792 /* Use the large buffer method to calculate cursor watermark */
3793 line_time_us = ((htotal * 1000) / clock);
3794 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3795 entries = line_count * 64 * pixel_size;
3796 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3797 if (tlb_miss > 0)
3798 entries += tlb_miss;
3799 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3800 *cursor_wm = entries + cursor->guard_size;
3801 if (*cursor_wm > (int)cursor->max_wm)
3802 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003803
Chris Wilson417ae142011-01-19 15:04:42 +00003804 return true;
3805}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003806
Chris Wilson417ae142011-01-19 15:04:42 +00003807/*
3808 * Check the wm result.
3809 *
3810 * If any calculated watermark values is larger than the maximum value that
3811 * can be programmed into the associated watermark register, that watermark
3812 * must be disabled.
3813 */
3814static bool g4x_check_srwm(struct drm_device *dev,
3815 int display_wm, int cursor_wm,
3816 const struct intel_watermark_params *display,
3817 const struct intel_watermark_params *cursor)
3818{
3819 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3820 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003821
Chris Wilson417ae142011-01-19 15:04:42 +00003822 if (display_wm > display->max_wm) {
3823 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3824 display_wm, display->max_wm);
3825 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003826 }
3827
Chris Wilson417ae142011-01-19 15:04:42 +00003828 if (cursor_wm > cursor->max_wm) {
3829 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3830 cursor_wm, cursor->max_wm);
3831 return false;
3832 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003833
Chris Wilson417ae142011-01-19 15:04:42 +00003834 if (!(display_wm || cursor_wm)) {
3835 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3836 return false;
3837 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003838
Chris Wilson417ae142011-01-19 15:04:42 +00003839 return true;
3840}
3841
3842static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003843 int plane,
3844 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003845 const struct intel_watermark_params *display,
3846 const struct intel_watermark_params *cursor,
3847 int *display_wm, int *cursor_wm)
3848{
Chris Wilsond2102462011-01-24 17:43:27 +00003849 struct drm_crtc *crtc;
3850 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003851 unsigned long line_time_us;
3852 int line_count, line_size;
3853 int small, large;
3854 int entries;
3855
3856 if (!latency_ns) {
3857 *display_wm = *cursor_wm = 0;
3858 return false;
3859 }
3860
Chris Wilsond2102462011-01-24 17:43:27 +00003861 crtc = intel_get_crtc_for_plane(dev, plane);
3862 hdisplay = crtc->mode.hdisplay;
3863 htotal = crtc->mode.htotal;
3864 clock = crtc->mode.clock;
3865 pixel_size = crtc->fb->bits_per_pixel / 8;
3866
Chris Wilson417ae142011-01-19 15:04:42 +00003867 line_time_us = (htotal * 1000) / clock;
3868 line_count = (latency_ns / line_time_us + 1000) / 1000;
3869 line_size = hdisplay * pixel_size;
3870
3871 /* Use the minimum of the small and large buffer method for primary */
3872 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3873 large = line_count * line_size;
3874
3875 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3876 *display_wm = entries + display->guard_size;
3877
3878 /* calculate the self-refresh watermark for display cursor */
3879 entries = line_count * pixel_size * 64;
3880 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3881 *cursor_wm = entries + cursor->guard_size;
3882
3883 return g4x_check_srwm(dev,
3884 *display_wm, *cursor_wm,
3885 display, cursor);
3886}
3887
Chris Wilsond2102462011-01-24 17:43:27 +00003888static inline bool single_plane_enabled(unsigned int mask)
3889{
3890 return mask && (mask & -mask) == 0;
3891}
3892
3893static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003894{
3895 static const int sr_latency_ns = 12000;
3896 struct drm_i915_private *dev_priv = dev->dev_private;
3897 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003898 int plane_sr, cursor_sr;
3899 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003900
3901 if (g4x_compute_wm0(dev, 0,
3902 &g4x_wm_info, latency_ns,
3903 &g4x_cursor_wm_info, latency_ns,
3904 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003905 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003906
3907 if (g4x_compute_wm0(dev, 1,
3908 &g4x_wm_info, latency_ns,
3909 &g4x_cursor_wm_info, latency_ns,
3910 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003911 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003912
3913 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003914 if (single_plane_enabled(enabled) &&
3915 g4x_compute_srwm(dev, ffs(enabled) - 1,
3916 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003917 &g4x_wm_info,
3918 &g4x_cursor_wm_info,
3919 &plane_sr, &cursor_sr))
3920 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3921 else
3922 I915_WRITE(FW_BLC_SELF,
3923 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3924
Chris Wilson308977a2011-02-02 10:41:20 +00003925 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3926 planea_wm, cursora_wm,
3927 planeb_wm, cursorb_wm,
3928 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003929
3930 I915_WRITE(DSPFW1,
3931 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003932 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003933 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3934 planea_wm);
3935 I915_WRITE(DSPFW2,
3936 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003937 (cursora_wm << DSPFW_CURSORA_SHIFT));
3938 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003939 I915_WRITE(DSPFW3,
3940 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003941 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003942}
3943
Chris Wilsond2102462011-01-24 17:43:27 +00003944static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003945{
3946 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003947 struct drm_crtc *crtc;
3948 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003949 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003950
Jesse Barnes1dc75462009-10-19 10:08:17 +09003951 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003952 crtc = single_enabled_crtc(dev);
3953 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003954 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003955 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003956 int clock = crtc->mode.clock;
3957 int htotal = crtc->mode.htotal;
3958 int hdisplay = crtc->mode.hdisplay;
3959 int pixel_size = crtc->fb->bits_per_pixel / 8;
3960 unsigned long line_time_us;
3961 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003962
Chris Wilsond2102462011-01-24 17:43:27 +00003963 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003964
3965 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003966 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3967 pixel_size * hdisplay;
3968 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003969 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003970 if (srwm < 0)
3971 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003972 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003973 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3974 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003975
Chris Wilsond2102462011-01-24 17:43:27 +00003976 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003977 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003978 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003979 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003980 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003981 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003982
3983 if (cursor_sr > i965_cursor_wm_info.max_wm)
3984 cursor_sr = i965_cursor_wm_info.max_wm;
3985
3986 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3987 "cursor %d\n", srwm, cursor_sr);
3988
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003989 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003990 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303991 } else {
3992 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003993 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003994 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3995 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003996 }
3997
3998 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3999 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004000
4001 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004002 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4003 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004004 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004005 /* update cursor SR watermark */
4006 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004007}
4008
Chris Wilsond2102462011-01-24 17:43:27 +00004009static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004010{
4011 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004012 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004013 uint32_t fwater_lo;
4014 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004015 int cwm, srwm = 1;
4016 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004017 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004018 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004019
Chris Wilson72557b42011-01-31 10:29:55 +00004020 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004021 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004022 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004023 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004024 else
Chris Wilsond2102462011-01-24 17:43:27 +00004025 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004026
Chris Wilsond2102462011-01-24 17:43:27 +00004027 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4028 crtc = intel_get_crtc_for_plane(dev, 0);
4029 if (crtc->enabled && crtc->fb) {
4030 planea_wm = intel_calculate_wm(crtc->mode.clock,
4031 wm_info, fifo_size,
4032 crtc->fb->bits_per_pixel / 8,
4033 latency_ns);
4034 enabled = crtc;
4035 } else
4036 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004037
Chris Wilsond2102462011-01-24 17:43:27 +00004038 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4039 crtc = intel_get_crtc_for_plane(dev, 1);
4040 if (crtc->enabled && crtc->fb) {
4041 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4042 wm_info, fifo_size,
4043 crtc->fb->bits_per_pixel / 8,
4044 latency_ns);
4045 if (enabled == NULL)
4046 enabled = crtc;
4047 else
4048 enabled = NULL;
4049 } else
4050 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004051
Zhao Yakui28c97732009-10-09 11:39:41 +08004052 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004053
4054 /*
4055 * Overlay gets an aggressive default since video jitter is bad.
4056 */
4057 cwm = 2;
4058
Alexander Lam18b21902011-01-03 13:28:56 -05004059 /* Play safe and disable self-refresh before adjusting watermarks. */
4060 if (IS_I945G(dev) || IS_I945GM(dev))
4061 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4062 else if (IS_I915GM(dev))
4063 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4064
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004065 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004066 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004067 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004068 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004069 int clock = enabled->mode.clock;
4070 int htotal = enabled->mode.htotal;
4071 int hdisplay = enabled->mode.hdisplay;
4072 int pixel_size = enabled->fb->bits_per_pixel / 8;
4073 unsigned long line_time_us;
4074 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004075
Chris Wilsond2102462011-01-24 17:43:27 +00004076 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004077
4078 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004079 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4080 pixel_size * hdisplay;
4081 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4082 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4083 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004084 if (srwm < 0)
4085 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004086
4087 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004088 I915_WRITE(FW_BLC_SELF,
4089 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4090 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004091 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004092 }
4093
Zhao Yakui28c97732009-10-09 11:39:41 +08004094 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004095 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004096
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004097 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4098 fwater_hi = (cwm & 0x1f);
4099
4100 /* Set request length to 8 cachelines per fetch */
4101 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4102 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004103
4104 I915_WRITE(FW_BLC, fwater_lo);
4105 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004106
Chris Wilsond2102462011-01-24 17:43:27 +00004107 if (HAS_FW_BLC(dev)) {
4108 if (enabled) {
4109 if (IS_I945G(dev) || IS_I945GM(dev))
4110 I915_WRITE(FW_BLC_SELF,
4111 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4112 else if (IS_I915GM(dev))
4113 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4114 DRM_DEBUG_KMS("memory self refresh enabled\n");
4115 } else
4116 DRM_DEBUG_KMS("memory self refresh disabled\n");
4117 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004118}
4119
Chris Wilsond2102462011-01-24 17:43:27 +00004120static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004121{
4122 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004123 struct drm_crtc *crtc;
4124 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004125 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004126
Chris Wilsond2102462011-01-24 17:43:27 +00004127 crtc = single_enabled_crtc(dev);
4128 if (crtc == NULL)
4129 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004130
Chris Wilsond2102462011-01-24 17:43:27 +00004131 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4132 dev_priv->display.get_fifo_size(dev, 0),
4133 crtc->fb->bits_per_pixel / 8,
4134 latency_ns);
4135 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004136 fwater_lo |= (3<<8) | planea_wm;
4137
Zhao Yakui28c97732009-10-09 11:39:41 +08004138 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004139
4140 I915_WRITE(FW_BLC, fwater_lo);
4141}
4142
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004143#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004144#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004145
Chris Wilson4ed765f2010-09-11 10:46:47 +01004146static bool ironlake_compute_wm0(struct drm_device *dev,
4147 int pipe,
Yuanhan Liu13982612010-12-15 15:42:31 +08004148 const struct intel_watermark_params *display,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004149 int display_latency_ns,
Yuanhan Liu13982612010-12-15 15:42:31 +08004150 const struct intel_watermark_params *cursor,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004151 int cursor_latency_ns,
Chris Wilson4ed765f2010-09-11 10:46:47 +01004152 int *plane_wm,
4153 int *cursor_wm)
4154{
4155 struct drm_crtc *crtc;
Chris Wilsondb66e372011-01-08 09:02:21 +00004156 int htotal, hdisplay, clock, pixel_size;
4157 int line_time_us, line_count;
4158 int entries, tlb_miss;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004159
4160 crtc = intel_get_crtc_for_pipe(dev, pipe);
4161 if (crtc->fb == NULL || !crtc->enabled)
4162 return false;
4163
4164 htotal = crtc->mode.htotal;
4165 hdisplay = crtc->mode.hdisplay;
4166 clock = crtc->mode.clock;
4167 pixel_size = crtc->fb->bits_per_pixel / 8;
4168
4169 /* Use the small buffer method to calculate plane watermark */
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004170 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
Chris Wilsondb66e372011-01-08 09:02:21 +00004171 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4172 if (tlb_miss > 0)
4173 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004174 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4175 *plane_wm = entries + display->guard_size;
4176 if (*plane_wm > (int)display->max_wm)
4177 *plane_wm = display->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004178
4179 /* Use the large buffer method to calculate cursor watermark */
4180 line_time_us = ((htotal * 1000) / clock);
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004181 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004182 entries = line_count * 64 * pixel_size;
Chris Wilsondb66e372011-01-08 09:02:21 +00004183 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4184 if (tlb_miss > 0)
4185 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004186 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4187 *cursor_wm = entries + cursor->guard_size;
4188 if (*cursor_wm > (int)cursor->max_wm)
4189 *cursor_wm = (int)cursor->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004190
4191 return true;
4192}
4193
Jesse Barnesb79d4992010-12-21 13:10:23 -08004194/*
4195 * Check the wm result.
4196 *
4197 * If any calculated watermark values is larger than the maximum value that
4198 * can be programmed into the associated watermark register, that watermark
4199 * must be disabled.
4200 */
4201static bool ironlake_check_srwm(struct drm_device *dev, int level,
4202 int fbc_wm, int display_wm, int cursor_wm,
4203 const struct intel_watermark_params *display,
4204 const struct intel_watermark_params *cursor)
4205{
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207
4208 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4209 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4210
4211 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4212 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4213 fbc_wm, SNB_FBC_MAX_SRWM, level);
4214
4215 /* fbc has it's own way to disable FBC WM */
4216 I915_WRITE(DISP_ARB_CTL,
4217 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4218 return false;
4219 }
4220
4221 if (display_wm > display->max_wm) {
4222 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4223 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4224 return false;
4225 }
4226
4227 if (cursor_wm > cursor->max_wm) {
4228 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4229 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4230 return false;
4231 }
4232
4233 if (!(fbc_wm || display_wm || cursor_wm)) {
4234 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4235 return false;
4236 }
4237
4238 return true;
4239}
4240
4241/*
4242 * Compute watermark values of WM[1-3],
4243 */
Chris Wilsond2102462011-01-24 17:43:27 +00004244static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4245 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004246 const struct intel_watermark_params *display,
4247 const struct intel_watermark_params *cursor,
4248 int *fbc_wm, int *display_wm, int *cursor_wm)
4249{
Chris Wilsond2102462011-01-24 17:43:27 +00004250 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004251 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004252 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004253 int line_count, line_size;
4254 int small, large;
4255 int entries;
4256
4257 if (!latency_ns) {
4258 *fbc_wm = *display_wm = *cursor_wm = 0;
4259 return false;
4260 }
4261
Chris Wilsond2102462011-01-24 17:43:27 +00004262 crtc = intel_get_crtc_for_plane(dev, plane);
4263 hdisplay = crtc->mode.hdisplay;
4264 htotal = crtc->mode.htotal;
4265 clock = crtc->mode.clock;
4266 pixel_size = crtc->fb->bits_per_pixel / 8;
4267
Jesse Barnesb79d4992010-12-21 13:10:23 -08004268 line_time_us = (htotal * 1000) / clock;
4269 line_count = (latency_ns / line_time_us + 1000) / 1000;
4270 line_size = hdisplay * pixel_size;
4271
4272 /* Use the minimum of the small and large buffer method for primary */
4273 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4274 large = line_count * line_size;
4275
4276 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4277 *display_wm = entries + display->guard_size;
4278
4279 /*
4280 * Spec says:
4281 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4282 */
4283 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4284
4285 /* calculate the self-refresh watermark for display cursor */
4286 entries = line_count * pixel_size * 64;
4287 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4288 *cursor_wm = entries + cursor->guard_size;
4289
4290 return ironlake_check_srwm(dev, level,
4291 *fbc_wm, *display_wm, *cursor_wm,
4292 display, cursor);
4293}
4294
Chris Wilsond2102462011-01-24 17:43:27 +00004295static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004296{
4297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004298 int fbc_wm, plane_wm, cursor_wm;
4299 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004300
Chris Wilson4ed765f2010-09-11 10:46:47 +01004301 enabled = 0;
Yuanhan Liu13982612010-12-15 15:42:31 +08004302 if (ironlake_compute_wm0(dev, 0,
4303 &ironlake_display_wm_info,
4304 ILK_LP0_PLANE_LATENCY,
4305 &ironlake_cursor_wm_info,
4306 ILK_LP0_CURSOR_LATENCY,
4307 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004308 I915_WRITE(WM0_PIPEA_ILK,
4309 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4310 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4311 " plane %d, " "cursor: %d\n",
4312 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004313 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004314 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004315
Yuanhan Liu13982612010-12-15 15:42:31 +08004316 if (ironlake_compute_wm0(dev, 1,
4317 &ironlake_display_wm_info,
4318 ILK_LP0_PLANE_LATENCY,
4319 &ironlake_cursor_wm_info,
4320 ILK_LP0_CURSOR_LATENCY,
4321 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004322 I915_WRITE(WM0_PIPEB_ILK,
4323 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4324 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4325 " plane %d, cursor: %d\n",
4326 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004327 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004328 }
4329
4330 /*
4331 * Calculate and update the self-refresh watermark only when one
4332 * display plane is used.
4333 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004334 I915_WRITE(WM3_LP_ILK, 0);
4335 I915_WRITE(WM2_LP_ILK, 0);
4336 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004337
Chris Wilsond2102462011-01-24 17:43:27 +00004338 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004339 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004340 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004341
Jesse Barnesb79d4992010-12-21 13:10:23 -08004342 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004343 if (!ironlake_compute_srwm(dev, 1, enabled,
4344 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004345 &ironlake_display_srwm_info,
4346 &ironlake_cursor_srwm_info,
4347 &fbc_wm, &plane_wm, &cursor_wm))
4348 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004349
Jesse Barnesb79d4992010-12-21 13:10:23 -08004350 I915_WRITE(WM1_LP_ILK,
4351 WM1_LP_SR_EN |
4352 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4353 (fbc_wm << WM1_LP_FBC_SHIFT) |
4354 (plane_wm << WM1_LP_SR_SHIFT) |
4355 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004356
Jesse Barnesb79d4992010-12-21 13:10:23 -08004357 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004358 if (!ironlake_compute_srwm(dev, 2, enabled,
4359 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004360 &ironlake_display_srwm_info,
4361 &ironlake_cursor_srwm_info,
4362 &fbc_wm, &plane_wm, &cursor_wm))
4363 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004364
Jesse Barnesb79d4992010-12-21 13:10:23 -08004365 I915_WRITE(WM2_LP_ILK,
4366 WM2_LP_EN |
4367 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4368 (fbc_wm << WM1_LP_FBC_SHIFT) |
4369 (plane_wm << WM1_LP_SR_SHIFT) |
4370 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004371
4372 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004373 * WM3 is unsupported on ILK, probably because we don't have latency
4374 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004375 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004376}
4377
Chris Wilsond2102462011-01-24 17:43:27 +00004378static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004379{
4380 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004381 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004382 int fbc_wm, plane_wm, cursor_wm;
4383 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004384
4385 enabled = 0;
4386 if (ironlake_compute_wm0(dev, 0,
4387 &sandybridge_display_wm_info, latency,
4388 &sandybridge_cursor_wm_info, latency,
4389 &plane_wm, &cursor_wm)) {
4390 I915_WRITE(WM0_PIPEA_ILK,
4391 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4392 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4393 " plane %d, " "cursor: %d\n",
4394 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004395 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004396 }
4397
4398 if (ironlake_compute_wm0(dev, 1,
4399 &sandybridge_display_wm_info, latency,
4400 &sandybridge_cursor_wm_info, latency,
4401 &plane_wm, &cursor_wm)) {
4402 I915_WRITE(WM0_PIPEB_ILK,
4403 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4404 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4405 " plane %d, cursor: %d\n",
4406 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004407 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004408 }
4409
4410 /*
4411 * Calculate and update the self-refresh watermark only when one
4412 * display plane is used.
4413 *
4414 * SNB support 3 levels of watermark.
4415 *
4416 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4417 * and disabled in the descending order
4418 *
4419 */
4420 I915_WRITE(WM3_LP_ILK, 0);
4421 I915_WRITE(WM2_LP_ILK, 0);
4422 I915_WRITE(WM1_LP_ILK, 0);
4423
Chris Wilsond2102462011-01-24 17:43:27 +00004424 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004425 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004426 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004427
4428 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004429 if (!ironlake_compute_srwm(dev, 1, enabled,
4430 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004431 &sandybridge_display_srwm_info,
4432 &sandybridge_cursor_srwm_info,
4433 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004434 return;
4435
4436 I915_WRITE(WM1_LP_ILK,
4437 WM1_LP_SR_EN |
4438 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4439 (fbc_wm << WM1_LP_FBC_SHIFT) |
4440 (plane_wm << WM1_LP_SR_SHIFT) |
4441 cursor_wm);
4442
4443 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004444 if (!ironlake_compute_srwm(dev, 2, enabled,
4445 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004446 &sandybridge_display_srwm_info,
4447 &sandybridge_cursor_srwm_info,
4448 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004449 return;
4450
4451 I915_WRITE(WM2_LP_ILK,
4452 WM2_LP_EN |
4453 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4454 (fbc_wm << WM1_LP_FBC_SHIFT) |
4455 (plane_wm << WM1_LP_SR_SHIFT) |
4456 cursor_wm);
4457
4458 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004459 if (!ironlake_compute_srwm(dev, 3, enabled,
4460 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004461 &sandybridge_display_srwm_info,
4462 &sandybridge_cursor_srwm_info,
4463 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004464 return;
4465
4466 I915_WRITE(WM3_LP_ILK,
4467 WM3_LP_EN |
4468 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4469 (fbc_wm << WM1_LP_FBC_SHIFT) |
4470 (plane_wm << WM1_LP_SR_SHIFT) |
4471 cursor_wm);
4472}
4473
Shaohua Li7662c8b2009-06-26 11:23:55 +08004474/**
4475 * intel_update_watermarks - update FIFO watermark values based on current modes
4476 *
4477 * Calculate watermark values for the various WM regs based on current mode
4478 * and plane configuration.
4479 *
4480 * There are several cases to deal with here:
4481 * - normal (i.e. non-self-refresh)
4482 * - self-refresh (SR) mode
4483 * - lines are large relative to FIFO size (buffer can hold up to 2)
4484 * - lines are small relative to FIFO size (buffer can hold more than 2
4485 * lines), so need to account for TLB latency
4486 *
4487 * The normal calculation is:
4488 * watermark = dotclock * bytes per pixel * latency
4489 * where latency is platform & configuration dependent (we assume pessimal
4490 * values here).
4491 *
4492 * The SR calculation is:
4493 * watermark = (trunc(latency/line time)+1) * surface width *
4494 * bytes per pixel
4495 * where
4496 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004497 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004498 * and latency is assumed to be high, as above.
4499 *
4500 * The final value programmed to the register should always be rounded up,
4501 * and include an extra 2 entries to account for clock crossings.
4502 *
4503 * We don't use the sprite, so we can ignore that. And on Crestline we have
4504 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004505 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004506static void intel_update_watermarks(struct drm_device *dev)
4507{
Jesse Barnese70236a2009-09-21 10:42:27 -07004508 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004509
Chris Wilsond2102462011-01-24 17:43:27 +00004510 if (dev_priv->display.update_wm)
4511 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004512}
4513
Chris Wilsona7615032011-01-12 17:04:08 +00004514static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4515{
4516 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4517}
4518
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004519static int intel_crtc_mode_set(struct drm_crtc *crtc,
4520 struct drm_display_mode *mode,
4521 struct drm_display_mode *adjusted_mode,
4522 int x, int y,
4523 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004524{
4525 struct drm_device *dev = crtc->dev;
4526 struct drm_i915_private *dev_priv = dev->dev_private;
4527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4528 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004529 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01004530 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07004531 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004532 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004533 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004534 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004535 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01004536 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004537 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004538 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004539 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004540 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004541 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01004542 u32 reg, temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004543 u32 lvds_sync = 0;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004544 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08004545
4546 drm_vblank_pre_modeset(dev, pipe);
4547
Chris Wilson5eddb702010-09-11 13:48:45 +01004548 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4549 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004550 continue;
4551
Chris Wilson5eddb702010-09-11 13:48:45 +01004552 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004553 case INTEL_OUTPUT_LVDS:
4554 is_lvds = true;
4555 break;
4556 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004557 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004558 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004559 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004560 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004561 break;
4562 case INTEL_OUTPUT_DVO:
4563 is_dvo = true;
4564 break;
4565 case INTEL_OUTPUT_TVOUT:
4566 is_tv = true;
4567 break;
4568 case INTEL_OUTPUT_ANALOG:
4569 is_crt = true;
4570 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004571 case INTEL_OUTPUT_DISPLAYPORT:
4572 is_dp = true;
4573 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004574 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01004575 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004576 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004577 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004578
Eric Anholtc751ce42010-03-25 11:48:48 -07004579 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004580 }
4581
Chris Wilsona7615032011-01-12 17:04:08 +00004582 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004583 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004584 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004585 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004586 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004587 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07004588 if (HAS_PCH_SPLIT(dev) &&
4589 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004590 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004591 } else {
4592 refclk = 48000;
4593 }
4594
Ma Lingd4906092009-03-18 20:13:27 +08004595 /*
4596 * Returns a set of divisors for the desired target clock with the given
4597 * refclk, or FALSE. The returned values represent the clock equation:
4598 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4599 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004600 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004601 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004602 if (!ok) {
4603 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01004604 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004605 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004606 }
4607
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004608 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004609 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004610
Zhao Yakuiddc90032010-01-06 22:05:56 +08004611 if (is_lvds && dev_priv->lvds_downclock_avail) {
4612 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004613 dev_priv->lvds_downclock,
4614 refclk,
4615 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004616 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4617 /*
4618 * If the different P is found, it means that we can't
4619 * switch the display clock by using the FP0/FP1.
4620 * In such case we will disable the LVDS downclock
4621 * feature.
4622 */
4623 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004624 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004625 has_reduced_clock = 0;
4626 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004627 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004628 /* SDVO TV has fixed PLL values depend on its clock range,
4629 this mirrors vbios setting. */
4630 if (is_sdvo && is_tv) {
4631 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004632 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004633 clock.p1 = 2;
4634 clock.p2 = 10;
4635 clock.n = 3;
4636 clock.m1 = 16;
4637 clock.m2 = 8;
4638 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004639 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004640 clock.p1 = 1;
4641 clock.p2 = 10;
4642 clock.n = 6;
4643 clock.m1 = 12;
4644 clock.m2 = 8;
4645 }
4646 }
4647
Zhenyu Wang2c072452009-06-05 15:38:42 +08004648 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07004649 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson49078f72010-12-04 07:45:57 +00004650 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Adam Jackson77ffb592010-04-12 11:38:44 -04004651 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004652 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004653 according to current link config */
Jesse Barnes858bc212011-01-04 10:46:49 -08004654 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004655 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01004656 intel_edp_link_config(has_edp_encoder,
4657 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004658 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004659 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004660 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004661 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004662 target_clock = mode->clock;
4663 else
4664 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004665
4666 /* FDI is a binary signal running at ~2.7GHz, encoding
4667 * each output octet as 10 bits. The actual frequency
4668 * is stored as a divider into a 100MHz clock, and the
4669 * mode pixel clock is stored in units of 1KHz.
4670 * Hence the bw of each lane in terms of the mode signal
4671 * is:
4672 */
4673 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004674 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00004675
4676 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01004677 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004678 temp &= ~PIPE_BPC_MASK;
4679 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004680 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01004681 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004682 temp |= PIPE_8BPC;
4683 else
4684 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07004685 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01004686 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08004687 case 8:
4688 temp |= PIPE_8BPC;
4689 break;
4690 case 10:
4691 temp |= PIPE_10BPC;
4692 break;
4693 case 6:
4694 temp |= PIPE_6BPC;
4695 break;
4696 case 12:
4697 temp |= PIPE_12BPC;
4698 break;
4699 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004700 } else
4701 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01004702 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00004703
4704 switch (temp & PIPE_BPC_MASK) {
4705 case PIPE_8BPC:
4706 bpp = 24;
4707 break;
4708 case PIPE_10BPC:
4709 bpp = 30;
4710 break;
4711 case PIPE_6BPC:
4712 bpp = 18;
4713 break;
4714 case PIPE_12BPC:
4715 bpp = 36;
4716 break;
4717 default:
4718 DRM_ERROR("unknown pipe bpc value\n");
4719 bpp = 24;
4720 }
4721
Adam Jackson77ffb592010-04-12 11:38:44 -04004722 if (!lane) {
4723 /*
4724 * Account for spread spectrum to avoid
4725 * oversubscribing the link. Max center spread
4726 * is 2.5%; use 5% for safety's sake.
4727 */
4728 u32 bps = target_clock * bpp * 21 / 20;
4729 lane = bps / (link_bw * 8) + 1;
4730 }
4731
4732 intel_crtc->fdi_lanes = lane;
4733
Chris Wilson49078f72010-12-04 07:45:57 +00004734 if (pixel_multiplier > 1)
4735 link_bw *= pixel_multiplier;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004736 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004737 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004738
Zhenyu Wangc038e512009-10-19 15:43:48 +08004739 /* Ironlake: try to setup display ref clock before DPLL
4740 * enabling. This is only under driver's control after
4741 * PCH B stepping, previous chipset stepping should be
4742 * ignoring this setting.
4743 */
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004744 if (HAS_PCH_SPLIT(dev)) {
4745 temp = I915_READ(PCH_DREF_CONTROL);
4746 /* Always enable nonspread source */
4747 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4748 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4749 temp &= ~DREF_SSC_SOURCE_MASK;
4750 temp |= DREF_SSC_SOURCE_ENABLE;
4751 I915_WRITE(PCH_DREF_CONTROL, temp);
4752
4753 POSTING_READ(PCH_DREF_CONTROL);
4754 udelay(200);
4755
4756 if (has_edp_encoder) {
4757 if (intel_panel_use_ssc(dev_priv)) {
4758 temp |= DREF_SSC1_ENABLE;
4759 I915_WRITE(PCH_DREF_CONTROL, temp);
4760
4761 POSTING_READ(PCH_DREF_CONTROL);
4762 udelay(200);
4763 }
4764 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4765
4766 /* Enable CPU source on CPU attached eDP */
4767 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4768 if (intel_panel_use_ssc(dev_priv))
4769 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4770 else
4771 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4772 } else {
4773 /* Enable SSC on PCH eDP if needed */
4774 if (intel_panel_use_ssc(dev_priv)) {
4775 DRM_ERROR("enabling SSC on PCH\n");
4776 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4777 }
4778 }
4779 I915_WRITE(PCH_DREF_CONTROL, temp);
4780 POSTING_READ(PCH_DREF_CONTROL);
4781 udelay(200);
4782 }
4783 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08004784
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004785 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08004786 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004787 if (has_reduced_clock)
4788 fp2 = (1 << reduced_clock.n) << 16 |
4789 reduced_clock.m1 << 8 | reduced_clock.m2;
4790 } else {
Shaohua Li21778322009-02-23 15:19:16 +08004791 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004792 if (has_reduced_clock)
4793 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4794 reduced_clock.m2;
4795 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004796
Chris Wilsonc1858122010-12-03 21:35:48 +00004797 /* Enable autotuning of the PLL clock (if permissible) */
4798 if (HAS_PCH_SPLIT(dev)) {
4799 int factor = 21;
4800
4801 if (is_lvds) {
Chris Wilsona7615032011-01-12 17:04:08 +00004802 if ((intel_panel_use_ssc(dev_priv) &&
Chris Wilsonc1858122010-12-03 21:35:48 +00004803 dev_priv->lvds_ssc_freq == 100) ||
4804 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4805 factor = 25;
4806 } else if (is_sdvo && is_tv)
4807 factor = 20;
4808
4809 if (clock.m1 < factor * clock.n)
4810 fp |= FP_CB_TUNE;
4811 }
4812
Chris Wilson5eddb702010-09-11 13:48:45 +01004813 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07004814 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004815 dpll = DPLL_VGA_MODE_DIS;
4816
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004817 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004818 if (is_lvds)
4819 dpll |= DPLLB_MODE_LVDS;
4820 else
4821 dpll |= DPLLB_MODE_DAC_SERIAL;
4822 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004823 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4824 if (pixel_multiplier > 1) {
4825 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4826 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4827 else if (HAS_PCH_SPLIT(dev))
4828 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4829 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004830 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004831 }
Jesse Barnes83240122010-10-07 16:01:18 -07004832 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004833 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004834
4835 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004836 if (IS_PINEVIEW(dev))
4837 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004838 else {
Shaohua Li21778322009-02-23 15:19:16 +08004839 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004840 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004841 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004842 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07004843 if (IS_G4X(dev) && has_reduced_clock)
4844 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004845 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004846 switch (clock.p2) {
4847 case 5:
4848 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4849 break;
4850 case 7:
4851 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4852 break;
4853 case 10:
4854 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4855 break;
4856 case 14:
4857 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4858 break;
4859 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004860 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08004861 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4862 } else {
4863 if (is_lvds) {
4864 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4865 } else {
4866 if (clock.p1 == 2)
4867 dpll |= PLL_P1_DIVIDE_BY_TWO;
4868 else
4869 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4870 if (clock.p2 == 4)
4871 dpll |= PLL_P2_DIVIDE_BY_4;
4872 }
4873 }
4874
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004875 if (is_sdvo && is_tv)
4876 dpll |= PLL_REF_INPUT_TVCLKINBC;
4877 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08004878 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004879 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08004880 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004881 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004882 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08004883 else
4884 dpll |= PLL_REF_INPUT_DREFCLK;
4885
4886 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004887 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004888
4889 /* Set up the display plane register */
4890 dspcntr = DISPPLANE_GAMMA_ENABLE;
4891
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004892 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08004893 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07004894 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004895 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07004896 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004897 else
4898 dspcntr |= DISPPLANE_SEL_PIPE_B;
4899 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004900
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004901 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004902 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4903 * core speed.
4904 *
4905 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4906 * pipe == 0 check?
4907 */
Jesse Barnese70236a2009-09-21 10:42:27 -07004908 if (mode->clock >
4909 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01004910 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004911 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004912 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004913 }
4914
Jesse Barnesb24e7172011-01-04 15:09:30 -08004915 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes65993d62011-01-04 15:09:29 -08004916 dpll |= DPLL_VCO_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004917
Zhao Yakui28c97732009-10-09 11:39:41 +08004918 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004919 drm_mode_debug_printmodeline(mode);
4920
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004921 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004922 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004923 fp_reg = PCH_FP0(pipe);
4924 dpll_reg = PCH_DPLL(pipe);
4925 } else {
4926 fp_reg = FP0(pipe);
4927 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004928 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004929
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004930 /* PCH eDP needs FDI, but CPU eDP does not */
4931 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004932 I915_WRITE(fp_reg, fp);
4933 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004934
4935 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004936 udelay(150);
4937 }
4938
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004939 /* enable transcoder DPLL */
4940 if (HAS_PCH_CPT(dev)) {
4941 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004942 switch (pipe) {
4943 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01004944 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004945 break;
4946 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01004947 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004948 break;
4949 case 2:
4950 /* FIXME: manage transcoder PLLs? */
4951 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
4952 break;
4953 default:
4954 BUG();
4955 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004956 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01004957
4958 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004959 udelay(150);
4960 }
4961
Jesse Barnes79e53942008-11-07 14:24:08 -08004962 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4963 * This is an exception to the general rule that mode_set doesn't turn
4964 * things on.
4965 */
4966 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004967 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07004968 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004969 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004970
Chris Wilson5eddb702010-09-11 13:48:45 +01004971 temp = I915_READ(reg);
4972 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004973 if (pipe == 1) {
4974 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004975 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004976 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004977 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004978 } else {
4979 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004980 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004981 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004982 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004983 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004984 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004985 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004986 /* Set the B0-B3 data pairs corresponding to whether we're going to
4987 * set the DPLLs for dual-channel mode or not.
4988 */
4989 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004990 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004991 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004992 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004993
4994 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4995 * appropriately here, but we need to look more thoroughly into how
4996 * panels behave in the two modes.
4997 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004998 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004999 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07005000 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01005001 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07005002 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005003 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08005004 }
Bryan Freedaa9b5002011-01-12 13:43:19 -08005005 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5006 lvds_sync |= LVDS_HSYNC_POLARITY;
5007 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5008 lvds_sync |= LVDS_VSYNC_POLARITY;
5009 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5010 != lvds_sync) {
5011 char flags[2] = "-+";
5012 DRM_INFO("Changing LVDS panel from "
5013 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5014 flags[!(temp & LVDS_HSYNC_POLARITY)],
5015 flags[!(temp & LVDS_VSYNC_POLARITY)],
5016 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5017 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5018 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5019 temp |= lvds_sync;
5020 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005021 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005022 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005023
5024 /* set the dithering flag and clear for anything other than a panel. */
5025 if (HAS_PCH_SPLIT(dev)) {
5026 pipeconf &= ~PIPECONF_DITHER_EN;
5027 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5028 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5029 pipeconf |= PIPECONF_DITHER_EN;
5030 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
5031 }
5032 }
5033
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005034 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005035 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005036 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005037 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005038 I915_WRITE(TRANSDATA_M1(pipe), 0);
5039 I915_WRITE(TRANSDATA_N1(pipe), 0);
5040 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5041 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08005042 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005043
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005044 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005045 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005046
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005047 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01005048 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005049 udelay(150);
5050
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005051 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005052 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08005053 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005054 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5055 if (temp > 1)
5056 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01005057 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005058 temp = 0;
5059 }
5060 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005061 } else {
Chris Wilsona589b9f2010-12-03 21:13:16 +00005062 /* The pixel multiplier can only be updated once the
5063 * DPLL is enabled and the clocks are stable.
5064 *
5065 * So write it again.
5066 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005067 I915_WRITE(dpll_reg, dpll);
5068 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005069 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005070
Chris Wilson5eddb702010-09-11 13:48:45 +01005071 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005072 if (is_lvds && has_reduced_clock && i915_powersave) {
5073 I915_WRITE(fp_reg + 4, fp2);
5074 intel_crtc->lowfreq_avail = true;
5075 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005076 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005077 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5078 }
5079 } else {
5080 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005081 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005082 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005083 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5084 }
5085 }
5086
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005087 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5088 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5089 /* the chip adds 2 halflines automatically */
5090 adjusted_mode->crtc_vdisplay -= 1;
5091 adjusted_mode->crtc_vtotal -= 1;
5092 adjusted_mode->crtc_vblank_start -= 1;
5093 adjusted_mode->crtc_vblank_end -= 1;
5094 adjusted_mode->crtc_vsync_end -= 1;
5095 adjusted_mode->crtc_vsync_start -= 1;
5096 } else
5097 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5098
Chris Wilson5eddb702010-09-11 13:48:45 +01005099 I915_WRITE(HTOTAL(pipe),
5100 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005101 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005102 I915_WRITE(HBLANK(pipe),
5103 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005104 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005105 I915_WRITE(HSYNC(pipe),
5106 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005107 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005108
5109 I915_WRITE(VTOTAL(pipe),
5110 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005111 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005112 I915_WRITE(VBLANK(pipe),
5113 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005114 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005115 I915_WRITE(VSYNC(pipe),
5116 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005117 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005118
5119 /* pipesrc and dspsize control the size that is scaled from,
5120 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005121 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005122 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005123 I915_WRITE(DSPSIZE(plane),
5124 ((mode->vdisplay - 1) << 16) |
5125 (mode->hdisplay - 1));
5126 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005127 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005128 I915_WRITE(PIPESRC(pipe),
5129 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005130
Eric Anholtbad720f2009-10-22 16:11:14 -07005131 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005132 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5133 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5134 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5135 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005136
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005137 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005138 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005139 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005140 }
5141
Chris Wilson5eddb702010-09-11 13:48:45 +01005142 I915_WRITE(PIPECONF(pipe), pipeconf);
5143 POSTING_READ(PIPECONF(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08005144 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes040484a2011-01-03 12:14:26 -08005145 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08005146
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005147 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005148
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005149 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005150 /* enable address swizzle for tiling buffer */
5151 temp = I915_READ(DISP_ARB_CTL);
5152 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5153 }
5154
Chris Wilson5eddb702010-09-11 13:48:45 +01005155 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005156 POSTING_READ(DSPCNTR(plane));
5157 if (!HAS_PCH_SPLIT(dev))
5158 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005159
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005160 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005161
5162 intel_update_watermarks(dev);
5163
Jesse Barnes79e53942008-11-07 14:24:08 -08005164 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005165
Chris Wilson1f803ee2009-06-06 09:45:59 +01005166 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005167}
5168
5169/** Loads the palette/gamma unit for the CRTC with the prepared values */
5170void intel_crtc_load_lut(struct drm_crtc *crtc)
5171{
5172 struct drm_device *dev = crtc->dev;
5173 struct drm_i915_private *dev_priv = dev->dev_private;
5174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005175 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005176 int i;
5177
5178 /* The clocks have to be on to load the palette. */
5179 if (!crtc->enabled)
5180 return;
5181
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005182 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005183 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005184 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005185
Jesse Barnes79e53942008-11-07 14:24:08 -08005186 for (i = 0; i < 256; i++) {
5187 I915_WRITE(palreg + 4 * i,
5188 (intel_crtc->lut_r[i] << 16) |
5189 (intel_crtc->lut_g[i] << 8) |
5190 intel_crtc->lut_b[i]);
5191 }
5192}
5193
Chris Wilson560b85b2010-08-07 11:01:38 +01005194static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5195{
5196 struct drm_device *dev = crtc->dev;
5197 struct drm_i915_private *dev_priv = dev->dev_private;
5198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5199 bool visible = base != 0;
5200 u32 cntl;
5201
5202 if (intel_crtc->cursor_visible == visible)
5203 return;
5204
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005205 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005206 if (visible) {
5207 /* On these chipsets we can only modify the base whilst
5208 * the cursor is disabled.
5209 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005210 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005211
5212 cntl &= ~(CURSOR_FORMAT_MASK);
5213 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5214 cntl |= CURSOR_ENABLE |
5215 CURSOR_GAMMA_ENABLE |
5216 CURSOR_FORMAT_ARGB;
5217 } else
5218 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005219 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005220
5221 intel_crtc->cursor_visible = visible;
5222}
5223
5224static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5225{
5226 struct drm_device *dev = crtc->dev;
5227 struct drm_i915_private *dev_priv = dev->dev_private;
5228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5229 int pipe = intel_crtc->pipe;
5230 bool visible = base != 0;
5231
5232 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005233 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005234 if (base) {
5235 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5236 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5237 cntl |= pipe << 28; /* Connect to correct pipe */
5238 } else {
5239 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5240 cntl |= CURSOR_MODE_DISABLE;
5241 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005242 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005243
5244 intel_crtc->cursor_visible = visible;
5245 }
5246 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005247 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005248}
5249
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005250/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005251static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5252 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005253{
5254 struct drm_device *dev = crtc->dev;
5255 struct drm_i915_private *dev_priv = dev->dev_private;
5256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5257 int pipe = intel_crtc->pipe;
5258 int x = intel_crtc->cursor_x;
5259 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005260 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005261 bool visible;
5262
5263 pos = 0;
5264
Chris Wilson6b383a72010-09-13 13:54:26 +01005265 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005266 base = intel_crtc->cursor_addr;
5267 if (x > (int) crtc->fb->width)
5268 base = 0;
5269
5270 if (y > (int) crtc->fb->height)
5271 base = 0;
5272 } else
5273 base = 0;
5274
5275 if (x < 0) {
5276 if (x + intel_crtc->cursor_width < 0)
5277 base = 0;
5278
5279 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5280 x = -x;
5281 }
5282 pos |= x << CURSOR_X_SHIFT;
5283
5284 if (y < 0) {
5285 if (y + intel_crtc->cursor_height < 0)
5286 base = 0;
5287
5288 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5289 y = -y;
5290 }
5291 pos |= y << CURSOR_Y_SHIFT;
5292
5293 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005294 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005295 return;
5296
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005297 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005298 if (IS_845G(dev) || IS_I865G(dev))
5299 i845_update_cursor(crtc, base);
5300 else
5301 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005302
5303 if (visible)
5304 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5305}
5306
Jesse Barnes79e53942008-11-07 14:24:08 -08005307static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005308 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005309 uint32_t handle,
5310 uint32_t width, uint32_t height)
5311{
5312 struct drm_device *dev = crtc->dev;
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005315 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005316 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005317 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005318
Zhao Yakui28c97732009-10-09 11:39:41 +08005319 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005320
5321 /* if we want to turn off the cursor ignore width and height */
5322 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005323 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005324 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005325 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005326 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005327 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005328 }
5329
5330 /* Currently we only support 64x64 cursors */
5331 if (width != 64 || height != 64) {
5332 DRM_ERROR("we currently only support 64x64 cursors\n");
5333 return -EINVAL;
5334 }
5335
Chris Wilson05394f32010-11-08 19:18:58 +00005336 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005337 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005338 return -ENOENT;
5339
Chris Wilson05394f32010-11-08 19:18:58 +00005340 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005341 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005342 ret = -ENOMEM;
5343 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005344 }
5345
Dave Airlie71acb5e2008-12-30 20:31:46 +10005346 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005347 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005348 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005349 if (obj->tiling_mode) {
5350 DRM_ERROR("cursor cannot be tiled\n");
5351 ret = -EINVAL;
5352 goto fail_locked;
5353 }
5354
Chris Wilson05394f32010-11-08 19:18:58 +00005355 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005356 if (ret) {
5357 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005358 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005359 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005360
Chris Wilson05394f32010-11-08 19:18:58 +00005361 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005362 if (ret) {
5363 DRM_ERROR("failed to move cursor bo into the GTT\n");
5364 goto fail_unpin;
5365 }
5366
Chris Wilsond9e86c02010-11-10 16:40:20 +00005367 ret = i915_gem_object_put_fence(obj);
5368 if (ret) {
5369 DRM_ERROR("failed to move cursor bo into the GTT\n");
5370 goto fail_unpin;
5371 }
5372
Chris Wilson05394f32010-11-08 19:18:58 +00005373 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005374 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005375 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005376 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005377 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5378 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005379 if (ret) {
5380 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005381 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005382 }
Chris Wilson05394f32010-11-08 19:18:58 +00005383 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005384 }
5385
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005386 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005387 I915_WRITE(CURSIZE, (height << 12) | width);
5388
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005389 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005390 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005391 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005392 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005393 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5394 } else
5395 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005396 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005397 }
Jesse Barnes80824002009-09-10 15:28:06 -07005398
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005399 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005400
5401 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005402 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005403 intel_crtc->cursor_width = width;
5404 intel_crtc->cursor_height = height;
5405
Chris Wilson6b383a72010-09-13 13:54:26 +01005406 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005407
Jesse Barnes79e53942008-11-07 14:24:08 -08005408 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005409fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005410 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005411fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005412 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005413fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005414 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005415 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005416}
5417
5418static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5419{
Jesse Barnes79e53942008-11-07 14:24:08 -08005420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005421
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005422 intel_crtc->cursor_x = x;
5423 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005424
Chris Wilson6b383a72010-09-13 13:54:26 +01005425 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005426
5427 return 0;
5428}
5429
5430/** Sets the color ramps on behalf of RandR */
5431void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5432 u16 blue, int regno)
5433{
5434 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5435
5436 intel_crtc->lut_r[regno] = red >> 8;
5437 intel_crtc->lut_g[regno] = green >> 8;
5438 intel_crtc->lut_b[regno] = blue >> 8;
5439}
5440
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005441void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5442 u16 *blue, int regno)
5443{
5444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5445
5446 *red = intel_crtc->lut_r[regno] << 8;
5447 *green = intel_crtc->lut_g[regno] << 8;
5448 *blue = intel_crtc->lut_b[regno] << 8;
5449}
5450
Jesse Barnes79e53942008-11-07 14:24:08 -08005451static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005452 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005453{
James Simmons72034252010-08-03 01:33:19 +01005454 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005456
James Simmons72034252010-08-03 01:33:19 +01005457 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005458 intel_crtc->lut_r[i] = red[i] >> 8;
5459 intel_crtc->lut_g[i] = green[i] >> 8;
5460 intel_crtc->lut_b[i] = blue[i] >> 8;
5461 }
5462
5463 intel_crtc_load_lut(crtc);
5464}
5465
5466/**
5467 * Get a pipe with a simple mode set on it for doing load-based monitor
5468 * detection.
5469 *
5470 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005471 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005472 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005473 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005474 * configured for it. In the future, it could choose to temporarily disable
5475 * some outputs to free up a pipe for its use.
5476 *
5477 * \return crtc, or NULL if no pipes are available.
5478 */
5479
5480/* VESA 640x480x72Hz mode to set on the pipe */
5481static struct drm_display_mode load_detect_mode = {
5482 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5483 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5484};
5485
Eric Anholt21d40d32010-03-25 11:11:14 -07005486struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005487 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08005488 struct drm_display_mode *mode,
5489 int *dpms_mode)
5490{
5491 struct intel_crtc *intel_crtc;
5492 struct drm_crtc *possible_crtc;
5493 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005494 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005495 struct drm_crtc *crtc = NULL;
5496 struct drm_device *dev = encoder->dev;
5497 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5498 struct drm_crtc_helper_funcs *crtc_funcs;
5499 int i = -1;
5500
5501 /*
5502 * Algorithm gets a little messy:
5503 * - if the connector already has an assigned crtc, use it (but make
5504 * sure it's on first)
5505 * - try to find the first unused crtc that can drive this connector,
5506 * and use that if we find one
5507 * - if there are no unused crtcs available, try to use the first
5508 * one we found that supports the connector
5509 */
5510
5511 /* See if we already have a CRTC for this connector */
5512 if (encoder->crtc) {
5513 crtc = encoder->crtc;
5514 /* Make sure the crtc and connector are running */
5515 intel_crtc = to_intel_crtc(crtc);
5516 *dpms_mode = intel_crtc->dpms_mode;
5517 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5518 crtc_funcs = crtc->helper_private;
5519 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5520 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5521 }
5522 return crtc;
5523 }
5524
5525 /* Find an unused one (if possible) */
5526 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5527 i++;
5528 if (!(encoder->possible_crtcs & (1 << i)))
5529 continue;
5530 if (!possible_crtc->enabled) {
5531 crtc = possible_crtc;
5532 break;
5533 }
5534 if (!supported_crtc)
5535 supported_crtc = possible_crtc;
5536 }
5537
5538 /*
5539 * If we didn't find an unused CRTC, don't use any.
5540 */
5541 if (!crtc) {
5542 return NULL;
5543 }
5544
5545 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005546 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07005547 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005548
5549 intel_crtc = to_intel_crtc(crtc);
5550 *dpms_mode = intel_crtc->dpms_mode;
5551
5552 if (!crtc->enabled) {
5553 if (!mode)
5554 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05005555 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005556 } else {
5557 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5558 crtc_funcs = crtc->helper_private;
5559 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5560 }
5561
5562 /* Add this connector to the crtc */
5563 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5564 encoder_funcs->commit(encoder);
5565 }
5566 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005567 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005568
5569 return crtc;
5570}
5571
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005572void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5573 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005574{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005575 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005576 struct drm_device *dev = encoder->dev;
5577 struct drm_crtc *crtc = encoder->crtc;
5578 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5579 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5580
Eric Anholt21d40d32010-03-25 11:11:14 -07005581 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005582 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005583 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07005584 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005585 crtc->enabled = drm_helper_crtc_in_use(crtc);
5586 drm_helper_disable_unused_functions(dev);
5587 }
5588
Eric Anholtc751ce42010-03-25 11:48:48 -07005589 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08005590 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5591 if (encoder->crtc == crtc)
5592 encoder_funcs->dpms(encoder, dpms_mode);
5593 crtc_funcs->dpms(crtc, dpms_mode);
5594 }
5595}
5596
5597/* Returns the clock of the currently programmed mode of the given pipe. */
5598static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5599{
5600 struct drm_i915_private *dev_priv = dev->dev_private;
5601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5602 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005603 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005604 u32 fp;
5605 intel_clock_t clock;
5606
5607 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005608 fp = FP0(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005609 else
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005610 fp = FP1(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005611
5612 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005613 if (IS_PINEVIEW(dev)) {
5614 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5615 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005616 } else {
5617 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5618 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5619 }
5620
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005621 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005622 if (IS_PINEVIEW(dev))
5623 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5624 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005625 else
5626 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005627 DPLL_FPA01_P1_POST_DIV_SHIFT);
5628
5629 switch (dpll & DPLL_MODE_MASK) {
5630 case DPLLB_MODE_DAC_SERIAL:
5631 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5632 5 : 10;
5633 break;
5634 case DPLLB_MODE_LVDS:
5635 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5636 7 : 14;
5637 break;
5638 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005639 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005640 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5641 return 0;
5642 }
5643
5644 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005645 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005646 } else {
5647 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5648
5649 if (is_lvds) {
5650 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5651 DPLL_FPA01_P1_POST_DIV_SHIFT);
5652 clock.p2 = 14;
5653
5654 if ((dpll & PLL_REF_INPUT_MASK) ==
5655 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5656 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005657 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005658 } else
Shaohua Li21778322009-02-23 15:19:16 +08005659 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005660 } else {
5661 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5662 clock.p1 = 2;
5663 else {
5664 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5665 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5666 }
5667 if (dpll & PLL_P2_DIVIDE_BY_4)
5668 clock.p2 = 4;
5669 else
5670 clock.p2 = 2;
5671
Shaohua Li21778322009-02-23 15:19:16 +08005672 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 }
5674 }
5675
5676 /* XXX: It would be nice to validate the clocks, but we can't reuse
5677 * i830PllIsValid() because it relies on the xf86_config connector
5678 * configuration being accurate, which it isn't necessarily.
5679 */
5680
5681 return clock.dot;
5682}
5683
5684/** Returns the currently programmed mode of the given pipe. */
5685struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5686 struct drm_crtc *crtc)
5687{
Jesse Barnes548f2452011-02-17 10:40:53 -08005688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5690 int pipe = intel_crtc->pipe;
5691 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005692 int htot = I915_READ(HTOTAL(pipe));
5693 int hsync = I915_READ(HSYNC(pipe));
5694 int vtot = I915_READ(VTOTAL(pipe));
5695 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005696
5697 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5698 if (!mode)
5699 return NULL;
5700
5701 mode->clock = intel_crtc_clock_get(dev, crtc);
5702 mode->hdisplay = (htot & 0xffff) + 1;
5703 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5704 mode->hsync_start = (hsync & 0xffff) + 1;
5705 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5706 mode->vdisplay = (vtot & 0xffff) + 1;
5707 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5708 mode->vsync_start = (vsync & 0xffff) + 1;
5709 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5710
5711 drm_mode_set_name(mode);
5712 drm_mode_set_crtcinfo(mode, 0);
5713
5714 return mode;
5715}
5716
Jesse Barnes652c3932009-08-17 13:31:43 -07005717#define GPU_IDLE_TIMEOUT 500 /* ms */
5718
5719/* When this timer fires, we've been idle for awhile */
5720static void intel_gpu_idle_timer(unsigned long arg)
5721{
5722 struct drm_device *dev = (struct drm_device *)arg;
5723 drm_i915_private_t *dev_priv = dev->dev_private;
5724
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005725 if (!list_empty(&dev_priv->mm.active_list)) {
5726 /* Still processing requests, so just re-arm the timer. */
5727 mod_timer(&dev_priv->idle_timer, jiffies +
5728 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5729 return;
5730 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005731
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005732 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005733 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005734}
5735
Jesse Barnes652c3932009-08-17 13:31:43 -07005736#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5737
5738static void intel_crtc_idle_timer(unsigned long arg)
5739{
5740 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5741 struct drm_crtc *crtc = &intel_crtc->base;
5742 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005743 struct intel_framebuffer *intel_fb;
5744
5745 intel_fb = to_intel_framebuffer(crtc->fb);
5746 if (intel_fb && intel_fb->obj->active) {
5747 /* The framebuffer is still being accessed by the GPU. */
5748 mod_timer(&intel_crtc->idle_timer, jiffies +
5749 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5750 return;
5751 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005752
Jesse Barnes652c3932009-08-17 13:31:43 -07005753 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005754 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005755}
5756
Daniel Vetter3dec0092010-08-20 21:40:52 +02005757static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005758{
5759 struct drm_device *dev = crtc->dev;
5760 drm_i915_private_t *dev_priv = dev->dev_private;
5761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5762 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005763 int dpll_reg = DPLL(pipe);
5764 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005765
Eric Anholtbad720f2009-10-22 16:11:14 -07005766 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005767 return;
5768
5769 if (!dev_priv->lvds_downclock_avail)
5770 return;
5771
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005772 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005773 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005774 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005775
5776 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005777 I915_WRITE(PP_CONTROL,
5778 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005779
5780 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5781 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005782 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005783
Jesse Barnes652c3932009-08-17 13:31:43 -07005784 dpll = I915_READ(dpll_reg);
5785 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005786 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005787
5788 /* ...and lock them again */
5789 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5790 }
5791
5792 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005793 mod_timer(&intel_crtc->idle_timer, jiffies +
5794 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005795}
5796
5797static void intel_decrease_pllclock(struct drm_crtc *crtc)
5798{
5799 struct drm_device *dev = crtc->dev;
5800 drm_i915_private_t *dev_priv = dev->dev_private;
5801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5802 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005803 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005804 int dpll = I915_READ(dpll_reg);
5805
Eric Anholtbad720f2009-10-22 16:11:14 -07005806 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005807 return;
5808
5809 if (!dev_priv->lvds_downclock_avail)
5810 return;
5811
5812 /*
5813 * Since this is called by a timer, we should never get here in
5814 * the manual case.
5815 */
5816 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005817 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005818
5819 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07005820 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5821 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005822
5823 dpll |= DISPLAY_RATE_SELECT_FPA1;
5824 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005825 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005826 dpll = I915_READ(dpll_reg);
5827 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005828 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005829
5830 /* ...and lock them again */
5831 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5832 }
5833
5834}
5835
5836/**
5837 * intel_idle_update - adjust clocks for idleness
5838 * @work: work struct
5839 *
5840 * Either the GPU or display (or both) went idle. Check the busy status
5841 * here and adjust the CRTC and GPU clocks as necessary.
5842 */
5843static void intel_idle_update(struct work_struct *work)
5844{
5845 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5846 idle_work);
5847 struct drm_device *dev = dev_priv->dev;
5848 struct drm_crtc *crtc;
5849 struct intel_crtc *intel_crtc;
5850
5851 if (!i915_powersave)
5852 return;
5853
5854 mutex_lock(&dev->struct_mutex);
5855
Jesse Barnes7648fa92010-05-20 14:28:11 -07005856 i915_update_gfx_val(dev_priv);
5857
Jesse Barnes652c3932009-08-17 13:31:43 -07005858 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5859 /* Skip inactive CRTCs */
5860 if (!crtc->fb)
5861 continue;
5862
5863 intel_crtc = to_intel_crtc(crtc);
5864 if (!intel_crtc->busy)
5865 intel_decrease_pllclock(crtc);
5866 }
5867
Li Peng45ac22c2010-06-12 23:38:35 +08005868
Jesse Barnes652c3932009-08-17 13:31:43 -07005869 mutex_unlock(&dev->struct_mutex);
5870}
5871
5872/**
5873 * intel_mark_busy - mark the GPU and possibly the display busy
5874 * @dev: drm device
5875 * @obj: object we're operating on
5876 *
5877 * Callers can use this function to indicate that the GPU is busy processing
5878 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5879 * buffer), we'll also mark the display as busy, so we know to increase its
5880 * clock frequency.
5881 */
Chris Wilson05394f32010-11-08 19:18:58 +00005882void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005883{
5884 drm_i915_private_t *dev_priv = dev->dev_private;
5885 struct drm_crtc *crtc = NULL;
5886 struct intel_framebuffer *intel_fb;
5887 struct intel_crtc *intel_crtc;
5888
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005889 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5890 return;
5891
Alexander Lam18b21902011-01-03 13:28:56 -05005892 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00005893 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05005894 else
Chris Wilson28cf7982009-11-30 01:08:56 +00005895 mod_timer(&dev_priv->idle_timer, jiffies +
5896 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005897
5898 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5899 if (!crtc->fb)
5900 continue;
5901
5902 intel_crtc = to_intel_crtc(crtc);
5903 intel_fb = to_intel_framebuffer(crtc->fb);
5904 if (intel_fb->obj == obj) {
5905 if (!intel_crtc->busy) {
5906 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005907 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005908 intel_crtc->busy = true;
5909 } else {
5910 /* Busy -> busy, put off timer */
5911 mod_timer(&intel_crtc->idle_timer, jiffies +
5912 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5913 }
5914 }
5915 }
5916}
5917
Jesse Barnes79e53942008-11-07 14:24:08 -08005918static void intel_crtc_destroy(struct drm_crtc *crtc)
5919{
5920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005921 struct drm_device *dev = crtc->dev;
5922 struct intel_unpin_work *work;
5923 unsigned long flags;
5924
5925 spin_lock_irqsave(&dev->event_lock, flags);
5926 work = intel_crtc->unpin_work;
5927 intel_crtc->unpin_work = NULL;
5928 spin_unlock_irqrestore(&dev->event_lock, flags);
5929
5930 if (work) {
5931 cancel_work_sync(&work->work);
5932 kfree(work);
5933 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005934
5935 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005936
Jesse Barnes79e53942008-11-07 14:24:08 -08005937 kfree(intel_crtc);
5938}
5939
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005940static void intel_unpin_work_fn(struct work_struct *__work)
5941{
5942 struct intel_unpin_work *work =
5943 container_of(__work, struct intel_unpin_work, work);
5944
5945 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005946 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005947 drm_gem_object_unreference(&work->pending_flip_obj->base);
5948 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005950 mutex_unlock(&work->dev->struct_mutex);
5951 kfree(work);
5952}
5953
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005954static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005955 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005956{
5957 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5959 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005960 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005961 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005962 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005963 unsigned long flags;
5964
5965 /* Ignore early vblank irqs */
5966 if (intel_crtc == NULL)
5967 return;
5968
Mario Kleiner49b14a52010-12-09 07:00:07 +01005969 do_gettimeofday(&tnow);
5970
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005971 spin_lock_irqsave(&dev->event_lock, flags);
5972 work = intel_crtc->unpin_work;
5973 if (work == NULL || !work->pending) {
5974 spin_unlock_irqrestore(&dev->event_lock, flags);
5975 return;
5976 }
5977
5978 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005979
5980 if (work->event) {
5981 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005982 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005983
5984 /* Called before vblank count and timestamps have
5985 * been updated for the vblank interval of flip
5986 * completion? Need to increment vblank count and
5987 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005988 * to account for this. We assume this happened if we
5989 * get called over 0.9 frame durations after the last
5990 * timestamped vblank.
5991 *
5992 * This calculation can not be used with vrefresh rates
5993 * below 5Hz (10Hz to be on the safe side) without
5994 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005995 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005996 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5997 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005998 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005999 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6000 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006001 }
6002
Mario Kleiner49b14a52010-12-09 07:00:07 +01006003 e->event.tv_sec = tvbl.tv_sec;
6004 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006005
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006006 list_add_tail(&e->base.link,
6007 &e->base.file_priv->event_list);
6008 wake_up_interruptible(&e->base.file_priv->event_wait);
6009 }
6010
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006011 drm_vblank_put(dev, intel_crtc->pipe);
6012
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006013 spin_unlock_irqrestore(&dev->event_lock, flags);
6014
Chris Wilson05394f32010-11-08 19:18:58 +00006015 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006016
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006017 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006018 &obj->pending_flip.counter);
6019 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006020 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006021
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006022 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006023
6024 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006025}
6026
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006027void intel_finish_page_flip(struct drm_device *dev, int pipe)
6028{
6029 drm_i915_private_t *dev_priv = dev->dev_private;
6030 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6031
Mario Kleiner49b14a52010-12-09 07:00:07 +01006032 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006033}
6034
6035void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6036{
6037 drm_i915_private_t *dev_priv = dev->dev_private;
6038 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6039
Mario Kleiner49b14a52010-12-09 07:00:07 +01006040 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006041}
6042
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006043void intel_prepare_page_flip(struct drm_device *dev, int plane)
6044{
6045 drm_i915_private_t *dev_priv = dev->dev_private;
6046 struct intel_crtc *intel_crtc =
6047 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6048 unsigned long flags;
6049
6050 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006051 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006052 if ((++intel_crtc->unpin_work->pending) > 1)
6053 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006054 } else {
6055 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6056 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006057 spin_unlock_irqrestore(&dev->event_lock, flags);
6058}
6059
6060static int intel_crtc_page_flip(struct drm_crtc *crtc,
6061 struct drm_framebuffer *fb,
6062 struct drm_pending_vblank_event *event)
6063{
6064 struct drm_device *dev = crtc->dev;
6065 struct drm_i915_private *dev_priv = dev->dev_private;
6066 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006067 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6069 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006070 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01006071 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01006072 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01006073 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006074
6075 work = kzalloc(sizeof *work, GFP_KERNEL);
6076 if (work == NULL)
6077 return -ENOMEM;
6078
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006079 work->event = event;
6080 work->dev = crtc->dev;
6081 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006082 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006083 INIT_WORK(&work->work, intel_unpin_work_fn);
6084
6085 /* We borrow the event spin lock for protecting unpin_work */
6086 spin_lock_irqsave(&dev->event_lock, flags);
6087 if (intel_crtc->unpin_work) {
6088 spin_unlock_irqrestore(&dev->event_lock, flags);
6089 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006090
6091 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006092 return -EBUSY;
6093 }
6094 intel_crtc->unpin_work = work;
6095 spin_unlock_irqrestore(&dev->event_lock, flags);
6096
6097 intel_fb = to_intel_framebuffer(fb);
6098 obj = intel_fb->obj;
6099
Chris Wilson468f0b42010-05-27 13:18:13 +01006100 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00006101 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
Chris Wilson96b099f2010-06-07 14:03:04 +01006102 if (ret)
6103 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006104
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08006105 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006106 drm_gem_object_reference(&work->old_fb_obj->base);
6107 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006108
6109 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006110
6111 ret = drm_vblank_get(dev, intel_crtc->pipe);
6112 if (ret)
6113 goto cleanup_objs;
6114
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006115 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6116 u32 flip_mask;
6117
6118 /* Can't queue multiple flips, so wait for the previous
6119 * one to finish before executing the next.
6120 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006121 ret = BEGIN_LP_RING(2);
6122 if (ret)
6123 goto cleanup_objs;
6124
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006125 if (intel_crtc->plane)
6126 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6127 else
6128 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6129 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6130 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02006131 ADVANCE_LP_RING();
6132 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07006133
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006134 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006135
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006136 work->enable_stall_check = true;
6137
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006138 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01006139 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006140
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006141 ret = BEGIN_LP_RING(4);
6142 if (ret)
6143 goto cleanup_objs;
6144
6145 /* Block clients from rendering to the new back buffer until
6146 * the flip occurs and the object is no longer visible.
6147 */
Chris Wilson05394f32010-11-08 19:18:58 +00006148 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006149
6150 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01006151 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006152 OUT_RING(MI_DISPLAY_FLIP |
6153 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6154 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006155 OUT_RING(obj->gtt_offset + offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006156 OUT_RING(MI_NOOP);
6157 break;
6158
6159 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006160 OUT_RING(MI_DISPLAY_FLIP_I915 |
6161 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6162 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006163 OUT_RING(obj->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006164 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01006165 break;
6166
6167 case 4:
6168 case 5:
6169 /* i965+ uses the linear or tiled offsets from the
6170 * Display Registers (which do not change across a page-flip)
6171 * so we need only reprogram the base address.
6172 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02006173 OUT_RING(MI_DISPLAY_FLIP |
6174 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6175 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006176 OUT_RING(obj->gtt_offset | obj->tiling_mode);
Chris Wilson52e68632010-08-08 10:15:59 +01006177
6178 /* XXX Enabling the panel-fitter across page-flip is so far
6179 * untested on non-native modes, so ignore it for now.
6180 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6181 */
6182 pf = 0;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006183 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006184 OUT_RING(pf | pipesrc);
6185 break;
6186
6187 case 6:
6188 OUT_RING(MI_DISPLAY_FLIP |
6189 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilson05394f32010-11-08 19:18:58 +00006190 OUT_RING(fb->pitch | obj->tiling_mode);
6191 OUT_RING(obj->gtt_offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006192
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006193 pf = I915_READ(PF_CTL(pipe)) & PF_ENABLE;
6194 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006195 OUT_RING(pf | pipesrc);
6196 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006197 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006198 ADVANCE_LP_RING();
6199
6200 mutex_unlock(&dev->struct_mutex);
6201
Jesse Barnese5510fa2010-07-01 16:48:37 -07006202 trace_i915_flip_request(intel_crtc->plane, obj);
6203
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006204 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006205
6206cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006207 drm_gem_object_unreference(&work->old_fb_obj->base);
6208 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006209cleanup_work:
6210 mutex_unlock(&dev->struct_mutex);
6211
6212 spin_lock_irqsave(&dev->event_lock, flags);
6213 intel_crtc->unpin_work = NULL;
6214 spin_unlock_irqrestore(&dev->event_lock, flags);
6215
6216 kfree(work);
6217
6218 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006219}
6220
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006221static void intel_crtc_reset(struct drm_crtc *crtc)
6222{
6223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6224
6225 /* Reset flags back to the 'unknown' status so that they
6226 * will be correctly set on the initial modeset.
6227 */
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006228 intel_crtc->dpms_mode = -1;
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006229}
6230
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006231static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006232 .dpms = intel_crtc_dpms,
6233 .mode_fixup = intel_crtc_mode_fixup,
6234 .mode_set = intel_crtc_mode_set,
6235 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07006236 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10006237 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01006238 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08006239};
6240
6241static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006242 .reset = intel_crtc_reset,
Jesse Barnes79e53942008-11-07 14:24:08 -08006243 .cursor_set = intel_crtc_cursor_set,
6244 .cursor_move = intel_crtc_cursor_move,
6245 .gamma_set = intel_crtc_gamma_set,
6246 .set_config = drm_crtc_helper_set_config,
6247 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006248 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08006249};
6250
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006251static void intel_sanitize_modesetting(struct drm_device *dev,
6252 int pipe, int plane)
6253{
6254 struct drm_i915_private *dev_priv = dev->dev_private;
6255 u32 reg, val;
6256
6257 if (HAS_PCH_SPLIT(dev))
6258 return;
6259
6260 /* Who knows what state these registers were left in by the BIOS or
6261 * grub?
6262 *
6263 * If we leave the registers in a conflicting state (e.g. with the
6264 * display plane reading from the other pipe than the one we intend
6265 * to use) then when we attempt to teardown the active mode, we will
6266 * not disable the pipes and planes in the correct order -- leaving
6267 * a plane reading from a disabled pipe and possibly leading to
6268 * undefined behaviour.
6269 */
6270
6271 reg = DSPCNTR(plane);
6272 val = I915_READ(reg);
6273
6274 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6275 return;
6276 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6277 return;
6278
6279 /* This display plane is active and attached to the other CPU pipe. */
6280 pipe = !pipe;
6281
6282 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006283 intel_disable_plane(dev_priv, plane, pipe);
6284 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006285}
Jesse Barnes79e53942008-11-07 14:24:08 -08006286
Hannes Ederb358d0a2008-12-18 21:18:47 +01006287static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006288{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006289 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006290 struct intel_crtc *intel_crtc;
6291 int i;
6292
6293 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6294 if (intel_crtc == NULL)
6295 return;
6296
6297 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6298
6299 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006300 for (i = 0; i < 256; i++) {
6301 intel_crtc->lut_r[i] = i;
6302 intel_crtc->lut_g[i] = i;
6303 intel_crtc->lut_b[i] = i;
6304 }
6305
Jesse Barnes80824002009-09-10 15:28:06 -07006306 /* Swap pipes & planes for FBC on pre-965 */
6307 intel_crtc->pipe = pipe;
6308 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006309 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006310 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006311 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006312 }
6313
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006314 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6315 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6316 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6317 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6318
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006319 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006320 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006321
6322 if (HAS_PCH_SPLIT(dev)) {
6323 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6324 intel_helper_funcs.commit = ironlake_crtc_commit;
6325 } else {
6326 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6327 intel_helper_funcs.commit = i9xx_crtc_commit;
6328 }
6329
Jesse Barnes79e53942008-11-07 14:24:08 -08006330 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6331
Jesse Barnes652c3932009-08-17 13:31:43 -07006332 intel_crtc->busy = false;
6333
6334 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6335 (unsigned long)intel_crtc);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006336
6337 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08006338}
6339
Carl Worth08d7b3d2009-04-29 14:43:54 -07006340int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006341 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006342{
6343 drm_i915_private_t *dev_priv = dev->dev_private;
6344 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006345 struct drm_mode_object *drmmode_obj;
6346 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006347
6348 if (!dev_priv) {
6349 DRM_ERROR("called with no initialization\n");
6350 return -EINVAL;
6351 }
6352
Daniel Vetterc05422d2009-08-11 16:05:30 +02006353 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6354 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006355
Daniel Vetterc05422d2009-08-11 16:05:30 +02006356 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006357 DRM_ERROR("no such CRTC id\n");
6358 return -EINVAL;
6359 }
6360
Daniel Vetterc05422d2009-08-11 16:05:30 +02006361 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6362 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006363
Daniel Vetterc05422d2009-08-11 16:05:30 +02006364 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006365}
6366
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006367static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006368{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006369 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006370 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006371 int entry = 0;
6372
Chris Wilson4ef69c72010-09-09 15:14:28 +01006373 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6374 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006375 index_mask |= (1 << entry);
6376 entry++;
6377 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006378
Jesse Barnes79e53942008-11-07 14:24:08 -08006379 return index_mask;
6380}
6381
Chris Wilson4d302442010-12-14 19:21:29 +00006382static bool has_edp_a(struct drm_device *dev)
6383{
6384 struct drm_i915_private *dev_priv = dev->dev_private;
6385
6386 if (!IS_MOBILE(dev))
6387 return false;
6388
6389 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6390 return false;
6391
6392 if (IS_GEN5(dev) &&
6393 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6394 return false;
6395
6396 return true;
6397}
6398
Jesse Barnes79e53942008-11-07 14:24:08 -08006399static void intel_setup_outputs(struct drm_device *dev)
6400{
Eric Anholt725e30a2009-01-22 13:01:02 -08006401 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006402 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006403 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006404 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006405
Zhenyu Wang541998a2009-06-05 15:38:44 +08006406 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006407 has_lvds = intel_lvds_init(dev);
6408 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6409 /* disable the panel fitter on everything but LVDS */
6410 I915_WRITE(PFIT_CONTROL, 0);
6411 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006412
Eric Anholtbad720f2009-10-22 16:11:14 -07006413 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006414 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006415
Chris Wilson4d302442010-12-14 19:21:29 +00006416 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006417 intel_dp_init(dev, DP_A);
6418
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006419 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6420 intel_dp_init(dev, PCH_DP_D);
6421 }
6422
6423 intel_crt_init(dev);
6424
6425 if (HAS_PCH_SPLIT(dev)) {
6426 int found;
6427
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006428 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006429 /* PCH SDVOB multiplex with HDMIB */
6430 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006431 if (!found)
6432 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006433 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6434 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006435 }
6436
6437 if (I915_READ(HDMIC) & PORT_DETECTED)
6438 intel_hdmi_init(dev, HDMIC);
6439
6440 if (I915_READ(HDMID) & PORT_DETECTED)
6441 intel_hdmi_init(dev, HDMID);
6442
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006443 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6444 intel_dp_init(dev, PCH_DP_C);
6445
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006446 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006447 intel_dp_init(dev, PCH_DP_D);
6448
Zhenyu Wang103a1962009-11-27 11:44:36 +08006449 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006450 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006451
Eric Anholt725e30a2009-01-22 13:01:02 -08006452 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006453 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006454 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006455 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6456 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006457 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006458 }
Ma Ling27185ae2009-08-24 13:50:23 +08006459
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006460 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6461 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006462 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006463 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006464 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006465
6466 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006467
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006468 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6469 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006470 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006471 }
Ma Ling27185ae2009-08-24 13:50:23 +08006472
6473 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6474
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006475 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6476 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006477 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006478 }
6479 if (SUPPORTS_INTEGRATED_DP(dev)) {
6480 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006481 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006482 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006483 }
Ma Ling27185ae2009-08-24 13:50:23 +08006484
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006485 if (SUPPORTS_INTEGRATED_DP(dev) &&
6486 (I915_READ(DP_D) & DP_DETECTED)) {
6487 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006488 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006489 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006490 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006491 intel_dvo_init(dev);
6492
Zhenyu Wang103a1962009-11-27 11:44:36 +08006493 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006494 intel_tv_init(dev);
6495
Chris Wilson4ef69c72010-09-09 15:14:28 +01006496 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6497 encoder->base.possible_crtcs = encoder->crtc_mask;
6498 encoder->base.possible_clones =
6499 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006500 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006501
6502 intel_panel_setup_backlight(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006503}
6504
6505static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6506{
6507 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006508
6509 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006510 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006511
6512 kfree(intel_fb);
6513}
6514
6515static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006516 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006517 unsigned int *handle)
6518{
6519 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006520 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006521
Chris Wilson05394f32010-11-08 19:18:58 +00006522 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006523}
6524
6525static const struct drm_framebuffer_funcs intel_fb_funcs = {
6526 .destroy = intel_user_framebuffer_destroy,
6527 .create_handle = intel_user_framebuffer_create_handle,
6528};
6529
Dave Airlie38651672010-03-30 05:34:13 +00006530int intel_framebuffer_init(struct drm_device *dev,
6531 struct intel_framebuffer *intel_fb,
6532 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006533 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006534{
Jesse Barnes79e53942008-11-07 14:24:08 -08006535 int ret;
6536
Chris Wilson05394f32010-11-08 19:18:58 +00006537 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006538 return -EINVAL;
6539
6540 if (mode_cmd->pitch & 63)
6541 return -EINVAL;
6542
6543 switch (mode_cmd->bpp) {
6544 case 8:
6545 case 16:
6546 case 24:
6547 case 32:
6548 break;
6549 default:
6550 return -EINVAL;
6551 }
6552
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6554 if (ret) {
6555 DRM_ERROR("framebuffer init failed %d\n", ret);
6556 return ret;
6557 }
6558
6559 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006560 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006561 return 0;
6562}
6563
Jesse Barnes79e53942008-11-07 14:24:08 -08006564static struct drm_framebuffer *
6565intel_user_framebuffer_create(struct drm_device *dev,
6566 struct drm_file *filp,
6567 struct drm_mode_fb_cmd *mode_cmd)
6568{
Chris Wilson05394f32010-11-08 19:18:58 +00006569 struct drm_i915_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00006570 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006571 int ret;
6572
Chris Wilson05394f32010-11-08 19:18:58 +00006573 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006574 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006575 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006576
Dave Airlie38651672010-03-30 05:34:13 +00006577 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6578 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006579 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00006580
Chris Wilson05394f32010-11-08 19:18:58 +00006581 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006582 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00006583 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie38651672010-03-30 05:34:13 +00006584 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006585 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006586 }
6587
Dave Airlie38651672010-03-30 05:34:13 +00006588 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006589}
6590
Jesse Barnes79e53942008-11-07 14:24:08 -08006591static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006592 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006593 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006594};
6595
Chris Wilson05394f32010-11-08 19:18:58 +00006596static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006597intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006598{
Chris Wilson05394f32010-11-08 19:18:58 +00006599 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006600 int ret;
6601
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006602 ctx = i915_gem_alloc_object(dev, 4096);
6603 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006604 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6605 return NULL;
6606 }
6607
6608 mutex_lock(&dev->struct_mutex);
Daniel Vetter75e9e912010-11-04 17:11:09 +01006609 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006610 if (ret) {
6611 DRM_ERROR("failed to pin power context: %d\n", ret);
6612 goto err_unref;
6613 }
6614
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006615 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006616 if (ret) {
6617 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6618 goto err_unpin;
6619 }
6620 mutex_unlock(&dev->struct_mutex);
6621
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006622 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006623
6624err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006625 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006626err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006627 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006628 mutex_unlock(&dev->struct_mutex);
6629 return NULL;
6630}
6631
Jesse Barnes7648fa92010-05-20 14:28:11 -07006632bool ironlake_set_drps(struct drm_device *dev, u8 val)
6633{
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635 u16 rgvswctl;
6636
6637 rgvswctl = I915_READ16(MEMSWCTL);
6638 if (rgvswctl & MEMCTL_CMD_STS) {
6639 DRM_DEBUG("gpu busy, RCS change rejected\n");
6640 return false; /* still busy with another command */
6641 }
6642
6643 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6644 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6645 I915_WRITE16(MEMSWCTL, rgvswctl);
6646 POSTING_READ16(MEMSWCTL);
6647
6648 rgvswctl |= MEMCTL_CMD_STS;
6649 I915_WRITE16(MEMSWCTL, rgvswctl);
6650
6651 return true;
6652}
6653
Jesse Barnesf97108d2010-01-29 11:27:07 -08006654void ironlake_enable_drps(struct drm_device *dev)
6655{
6656 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006657 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006658 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006659
Jesse Barnesea056c12010-09-10 10:02:13 -07006660 /* Enable temp reporting */
6661 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6662 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6663
Jesse Barnesf97108d2010-01-29 11:27:07 -08006664 /* 100ms RC evaluation intervals */
6665 I915_WRITE(RCUPEI, 100000);
6666 I915_WRITE(RCDNEI, 100000);
6667
6668 /* Set max/min thresholds to 90ms and 80ms respectively */
6669 I915_WRITE(RCBMAXAVG, 90000);
6670 I915_WRITE(RCBMINAVG, 80000);
6671
6672 I915_WRITE(MEMIHYST, 1);
6673
6674 /* Set up min, max, and cur for interrupt handling */
6675 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6676 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6677 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6678 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006679
Jesse Barnesf97108d2010-01-29 11:27:07 -08006680 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6681 PXVFREQ_PX_SHIFT;
6682
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006683 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006684 dev_priv->fstart = fstart;
6685
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006686 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006687 dev_priv->min_delay = fmin;
6688 dev_priv->cur_delay = fstart;
6689
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006690 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6691 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006692
Jesse Barnesf97108d2010-01-29 11:27:07 -08006693 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6694
6695 /*
6696 * Interrupts will be enabled in ironlake_irq_postinstall
6697 */
6698
6699 I915_WRITE(VIDSTART, vstart);
6700 POSTING_READ(VIDSTART);
6701
6702 rgvmodectl |= MEMMODE_SWMODE_EN;
6703 I915_WRITE(MEMMODECTL, rgvmodectl);
6704
Chris Wilson481b6af2010-08-23 17:43:35 +01006705 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01006706 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08006707 msleep(1);
6708
Jesse Barnes7648fa92010-05-20 14:28:11 -07006709 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006710
Jesse Barnes7648fa92010-05-20 14:28:11 -07006711 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6712 I915_READ(0x112e0);
6713 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6714 dev_priv->last_count2 = I915_READ(0x112f4);
6715 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006716}
6717
6718void ironlake_disable_drps(struct drm_device *dev)
6719{
6720 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006721 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006722
6723 /* Ack interrupts, disable EFC interrupt */
6724 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6725 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6726 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6727 I915_WRITE(DEIIR, DE_PCU_EVENT);
6728 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6729
6730 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006731 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006732 msleep(1);
6733 rgvswctl |= MEMCTL_CMD_STS;
6734 I915_WRITE(MEMSWCTL, rgvswctl);
6735 msleep(1);
6736
6737}
6738
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006739void gen6_set_rps(struct drm_device *dev, u8 val)
6740{
6741 struct drm_i915_private *dev_priv = dev->dev_private;
6742 u32 swreq;
6743
6744 swreq = (val & 0x3ff) << 25;
6745 I915_WRITE(GEN6_RPNSWREQ, swreq);
6746}
6747
6748void gen6_disable_rps(struct drm_device *dev)
6749{
6750 struct drm_i915_private *dev_priv = dev->dev_private;
6751
6752 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6753 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6754 I915_WRITE(GEN6_PMIER, 0);
6755 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6756}
6757
Jesse Barnes7648fa92010-05-20 14:28:11 -07006758static unsigned long intel_pxfreq(u32 vidfreq)
6759{
6760 unsigned long freq;
6761 int div = (vidfreq & 0x3f0000) >> 16;
6762 int post = (vidfreq & 0x3000) >> 12;
6763 int pre = (vidfreq & 0x7);
6764
6765 if (!pre)
6766 return 0;
6767
6768 freq = ((div * 133333) / ((1<<post) * pre));
6769
6770 return freq;
6771}
6772
6773void intel_init_emon(struct drm_device *dev)
6774{
6775 struct drm_i915_private *dev_priv = dev->dev_private;
6776 u32 lcfuse;
6777 u8 pxw[16];
6778 int i;
6779
6780 /* Disable to program */
6781 I915_WRITE(ECR, 0);
6782 POSTING_READ(ECR);
6783
6784 /* Program energy weights for various events */
6785 I915_WRITE(SDEW, 0x15040d00);
6786 I915_WRITE(CSIEW0, 0x007f0000);
6787 I915_WRITE(CSIEW1, 0x1e220004);
6788 I915_WRITE(CSIEW2, 0x04000004);
6789
6790 for (i = 0; i < 5; i++)
6791 I915_WRITE(PEW + (i * 4), 0);
6792 for (i = 0; i < 3; i++)
6793 I915_WRITE(DEW + (i * 4), 0);
6794
6795 /* Program P-state weights to account for frequency power adjustment */
6796 for (i = 0; i < 16; i++) {
6797 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6798 unsigned long freq = intel_pxfreq(pxvidfreq);
6799 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6800 PXVFREQ_PX_SHIFT;
6801 unsigned long val;
6802
6803 val = vid * vid;
6804 val *= (freq / 1000);
6805 val *= 255;
6806 val /= (127*127*900);
6807 if (val > 0xff)
6808 DRM_ERROR("bad pxval: %ld\n", val);
6809 pxw[i] = val;
6810 }
6811 /* Render standby states get 0 weight */
6812 pxw[14] = 0;
6813 pxw[15] = 0;
6814
6815 for (i = 0; i < 4; i++) {
6816 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6817 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6818 I915_WRITE(PXW + (i * 4), val);
6819 }
6820
6821 /* Adjust magic regs to magic values (more experimental results) */
6822 I915_WRITE(OGW0, 0);
6823 I915_WRITE(OGW1, 0);
6824 I915_WRITE(EG0, 0x00007f00);
6825 I915_WRITE(EG1, 0x0000000e);
6826 I915_WRITE(EG2, 0x000e0000);
6827 I915_WRITE(EG3, 0x68000300);
6828 I915_WRITE(EG4, 0x42000000);
6829 I915_WRITE(EG5, 0x00140031);
6830 I915_WRITE(EG6, 0);
6831 I915_WRITE(EG7, 0);
6832
6833 for (i = 0; i < 8; i++)
6834 I915_WRITE(PXWL + (i * 4), 0);
6835
6836 /* Enable PMON + select events */
6837 I915_WRITE(ECR, 0x80000019);
6838
6839 lcfuse = I915_READ(LCFUSE02);
6840
6841 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6842}
6843
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006844void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00006845{
Jesse Barnesa6044e22010-12-20 11:34:20 -08006846 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6847 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6848 u32 pcu_mbox;
6849 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00006850 int i;
6851
6852 /* Here begins a magic sequence of register writes to enable
6853 * auto-downclocking.
6854 *
6855 * Perhaps there might be some value in exposing these to
6856 * userspace...
6857 */
6858 I915_WRITE(GEN6_RC_STATE, 0);
Chris Wilson91355832011-03-04 19:22:40 +00006859 __gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00006860
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006861 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00006862 I915_WRITE(GEN6_RC_CONTROL, 0);
6863
6864 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6865 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6866 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6867 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6868 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6869
6870 for (i = 0; i < I915_NUM_RINGS; i++)
6871 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6872
6873 I915_WRITE(GEN6_RC_SLEEP, 0);
6874 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6875 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6876 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6877 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6878
6879 I915_WRITE(GEN6_RC_CONTROL,
6880 GEN6_RC_CTL_RC6p_ENABLE |
6881 GEN6_RC_CTL_RC6_ENABLE |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00006882 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00006883 GEN6_RC_CTL_HW_ENABLE);
6884
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006885 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00006886 GEN6_FREQUENCY(10) |
6887 GEN6_OFFSET(0) |
6888 GEN6_AGGRESSIVE_TURBO);
6889 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6890 GEN6_FREQUENCY(12));
6891
6892 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6893 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6894 18 << 24 |
6895 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006896 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6897 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006898 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006899 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006900 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6901 I915_WRITE(GEN6_RP_CONTROL,
6902 GEN6_RP_MEDIA_TURBO |
6903 GEN6_RP_USE_NORMAL_FREQ |
6904 GEN6_RP_MEDIA_IS_GFX |
6905 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08006906 GEN6_RP_UP_BUSY_AVG |
6907 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00006908
6909 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6910 500))
6911 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6912
6913 I915_WRITE(GEN6_PCODE_DATA, 0);
6914 I915_WRITE(GEN6_PCODE_MAILBOX,
6915 GEN6_PCODE_READY |
6916 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6917 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6918 500))
6919 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6920
Jesse Barnesa6044e22010-12-20 11:34:20 -08006921 min_freq = (rp_state_cap & 0xff0000) >> 16;
6922 max_freq = rp_state_cap & 0xff;
6923 cur_freq = (gt_perf_status & 0xff00) >> 8;
6924
6925 /* Check for overclock support */
6926 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6927 500))
6928 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6929 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6930 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6931 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6932 500))
6933 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6934 if (pcu_mbox & (1<<31)) { /* OC supported */
6935 max_freq = pcu_mbox & 0xff;
6936 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6937 }
6938
6939 /* In units of 100MHz */
6940 dev_priv->max_delay = max_freq;
6941 dev_priv->min_delay = min_freq;
6942 dev_priv->cur_delay = cur_freq;
6943
Chris Wilson8fd26852010-12-08 18:40:43 +00006944 /* requires MSI enabled */
6945 I915_WRITE(GEN6_PMIER,
6946 GEN6_PM_MBOX_EVENT |
6947 GEN6_PM_THERMAL_EVENT |
6948 GEN6_PM_RP_DOWN_TIMEOUT |
6949 GEN6_PM_RP_UP_THRESHOLD |
6950 GEN6_PM_RP_DOWN_THRESHOLD |
6951 GEN6_PM_RP_UP_EI_EXPIRED |
6952 GEN6_PM_RP_DOWN_EI_EXPIRED);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006953 I915_WRITE(GEN6_PMIMR, 0);
6954 /* enable all PM interrupts */
6955 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00006956
Chris Wilson91355832011-03-04 19:22:40 +00006957 __gen6_gt_force_wake_put(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00006958}
6959
Chris Wilson0cdab212010-12-05 17:27:06 +00006960void intel_enable_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006961{
6962 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006963 int pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07006964
6965 /*
6966 * Disable clock gating reported to work incorrectly according to the
6967 * specs, but enable as much else as we can.
6968 */
Eric Anholtbad720f2009-10-22 16:11:14 -07006969 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006970 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6971
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006972 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006973 /* Required for FBC */
Jesse Barnes1ffa3252011-01-17 13:35:57 -08006974 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6975 DPFCRUNIT_CLOCK_GATE_DISABLE |
6976 DPFDUNIT_CLOCK_GATE_DISABLE;
Eric Anholt8956c8b2010-03-18 13:21:14 -07006977 /* Required for CxSR */
6978 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6979
6980 I915_WRITE(PCH_3DCGDIS0,
6981 MARIUNIT_CLOCK_GATE_DISABLE |
6982 SVSMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt06f37752010-12-14 10:06:46 -08006983 I915_WRITE(PCH_3DCGDIS1,
6984 VFMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt8956c8b2010-03-18 13:21:14 -07006985 }
6986
6987 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006988
6989 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07006990 * On Ibex Peak and Cougar Point, we need to disable clock
6991 * gating for the panel power sequencer or it will fail to
6992 * start up when no ports are active.
6993 */
6994 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6995
6996 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006997 * According to the spec the following bits should be set in
6998 * order to enable memory self-refresh
6999 * The bit 22/21 of 0x42004
7000 * The bit 5 of 0x42020
7001 * The bit 15 of 0x45000
7002 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007003 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007004 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7005 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7006 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7007 I915_WRITE(ILK_DSPCLK_GATE,
7008 (I915_READ(ILK_DSPCLK_GATE) |
7009 ILK_DPARB_CLK_GATE));
7010 I915_WRITE(DISP_ARB_CTL,
7011 (I915_READ(DISP_ARB_CTL) |
7012 DISP_FBC_WM_DIS));
Yuanhan Liu13982612010-12-15 15:42:31 +08007013 I915_WRITE(WM3_LP_ILK, 0);
7014 I915_WRITE(WM2_LP_ILK, 0);
7015 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007016 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007017 /*
7018 * Based on the document from hardware guys the following bits
7019 * should be set unconditionally in order to enable FBC.
7020 * The bit 22 of 0x42000
7021 * The bit 22 of 0x42004
7022 * The bit 7,8,9 of 0x42020.
7023 */
7024 if (IS_IRONLAKE_M(dev)) {
7025 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7026 I915_READ(ILK_DISPLAY_CHICKEN1) |
7027 ILK_FBCQ_DIS);
7028 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7029 I915_READ(ILK_DISPLAY_CHICKEN2) |
7030 ILK_DPARB_GATE);
7031 I915_WRITE(ILK_DSPCLK_GATE,
7032 I915_READ(ILK_DSPCLK_GATE) |
7033 ILK_DPFC_DIS1 |
7034 ILK_DPFC_DIS2 |
7035 ILK_CLK_FBC);
7036 }
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007037
Eric Anholt67e92af2010-11-06 14:53:33 -07007038 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7039 I915_READ(ILK_DISPLAY_CHICKEN2) |
7040 ILK_ELPIN_409_SELECT);
7041
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007042 if (IS_GEN5(dev)) {
7043 I915_WRITE(_3D_CHICKEN2,
7044 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7045 _3D_CHICKEN2_WM_READ_PIPELINED);
7046 }
Chris Wilson8fd26852010-12-08 18:40:43 +00007047
Yuanhan Liu13982612010-12-15 15:42:31 +08007048 if (IS_GEN6(dev)) {
7049 I915_WRITE(WM3_LP_ILK, 0);
7050 I915_WRITE(WM2_LP_ILK, 0);
7051 I915_WRITE(WM1_LP_ILK, 0);
7052
7053 /*
7054 * According to the spec the following bits should be
7055 * set in order to enable memory self-refresh and fbc:
7056 * The bit21 and bit22 of 0x42000
7057 * The bit21 and bit22 of 0x42004
7058 * The bit5 and bit7 of 0x42020
7059 * The bit14 of 0x70180
7060 * The bit14 of 0x71180
7061 */
7062 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7063 I915_READ(ILK_DISPLAY_CHICKEN1) |
7064 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7065 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7066 I915_READ(ILK_DISPLAY_CHICKEN2) |
7067 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7068 I915_WRITE(ILK_DSPCLK_GATE,
7069 I915_READ(ILK_DSPCLK_GATE) |
7070 ILK_DPARB_CLK_GATE |
7071 ILK_DPFD_CLK_GATE);
7072
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007073 for_each_pipe(pipe)
7074 I915_WRITE(DSPCNTR(pipe),
7075 I915_READ(DSPCNTR(pipe)) |
7076 DISPPLANE_TRICKLE_FEED_DISABLE);
Yuanhan Liu13982612010-12-15 15:42:31 +08007077 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08007078 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007079 uint32_t dspclk_gate;
7080 I915_WRITE(RENCLK_GATE_D1, 0);
7081 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7082 GS_UNIT_CLOCK_GATE_DISABLE |
7083 CL_UNIT_CLOCK_GATE_DISABLE);
7084 I915_WRITE(RAMCLK_GATE_D, 0);
7085 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7086 OVRUNIT_CLOCK_GATE_DISABLE |
7087 OVCUNIT_CLOCK_GATE_DISABLE;
7088 if (IS_GM45(dev))
7089 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7090 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007091 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007092 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7093 I915_WRITE(RENCLK_GATE_D2, 0);
7094 I915_WRITE(DSPCLK_GATE_D, 0);
7095 I915_WRITE(RAMCLK_GATE_D, 0);
7096 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007097 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007098 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7099 I965_RCC_CLOCK_GATE_DISABLE |
7100 I965_RCPB_CLOCK_GATE_DISABLE |
7101 I965_ISC_CLOCK_GATE_DISABLE |
7102 I965_FBC_CLOCK_GATE_DISABLE);
7103 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007104 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007105 u32 dstate = I915_READ(D_STATE);
7106
7107 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7108 DSTATE_DOT_CLOCK_GATING;
7109 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007110 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007111 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7112 } else if (IS_I830(dev)) {
7113 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7114 }
7115}
7116
Chris Wilsonac668082011-02-09 16:15:32 +00007117static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00007118{
7119 struct drm_i915_private *dev_priv = dev->dev_private;
7120
7121 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007122 i915_gem_object_unpin(dev_priv->renderctx);
7123 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007124 dev_priv->renderctx = NULL;
7125 }
7126
7127 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007128 i915_gem_object_unpin(dev_priv->pwrctx);
7129 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007130 dev_priv->pwrctx = NULL;
7131 }
7132}
7133
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007134static void ironlake_disable_rc6(struct drm_device *dev)
7135{
7136 struct drm_i915_private *dev_priv = dev->dev_private;
7137
Chris Wilsonac668082011-02-09 16:15:32 +00007138 if (I915_READ(PWRCTXA)) {
7139 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7140 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7141 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7142 50);
7143
7144 I915_WRITE(PWRCTXA, 0);
7145 POSTING_READ(PWRCTXA);
7146
7147 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7148 POSTING_READ(RSTDBYCTL);
7149 }
7150
Chris Wilson99507302011-02-24 09:42:52 +00007151 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00007152}
7153
7154static int ironlake_setup_rc6(struct drm_device *dev)
7155{
7156 struct drm_i915_private *dev_priv = dev->dev_private;
7157
7158 if (dev_priv->renderctx == NULL)
7159 dev_priv->renderctx = intel_alloc_context_page(dev);
7160 if (!dev_priv->renderctx)
7161 return -ENOMEM;
7162
7163 if (dev_priv->pwrctx == NULL)
7164 dev_priv->pwrctx = intel_alloc_context_page(dev);
7165 if (!dev_priv->pwrctx) {
7166 ironlake_teardown_rc6(dev);
7167 return -ENOMEM;
7168 }
7169
7170 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007171}
7172
7173void ironlake_enable_rc6(struct drm_device *dev)
7174{
7175 struct drm_i915_private *dev_priv = dev->dev_private;
7176 int ret;
7177
Chris Wilsonac668082011-02-09 16:15:32 +00007178 /* rc6 disabled by default due to repeated reports of hanging during
7179 * boot and resume.
7180 */
7181 if (!i915_enable_rc6)
7182 return;
7183
7184 ret = ironlake_setup_rc6(dev);
7185 if (ret)
7186 return;
7187
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007188 /*
7189 * GPU can automatically power down the render unit if given a page
7190 * to save state.
7191 */
7192 ret = BEGIN_LP_RING(6);
7193 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00007194 ironlake_teardown_rc6(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007195 return;
7196 }
Chris Wilsonac668082011-02-09 16:15:32 +00007197
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007198 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7199 OUT_RING(MI_SET_CONTEXT);
7200 OUT_RING(dev_priv->renderctx->gtt_offset |
7201 MI_MM_SPACE_GTT |
7202 MI_SAVE_EXT_STATE_EN |
7203 MI_RESTORE_EXT_STATE_EN |
7204 MI_RESTORE_INHIBIT);
7205 OUT_RING(MI_SUSPEND_FLUSH);
7206 OUT_RING(MI_NOOP);
7207 OUT_RING(MI_FLUSH);
7208 ADVANCE_LP_RING();
7209
7210 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7211 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7212}
7213
Chris Wilsonac668082011-02-09 16:15:32 +00007214
Jesse Barnese70236a2009-09-21 10:42:27 -07007215/* Set up chip specific display functions */
7216static void intel_init_display(struct drm_device *dev)
7217{
7218 struct drm_i915_private *dev_priv = dev->dev_private;
7219
7220 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07007221 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007222 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07007223 else
7224 dev_priv->display.dpms = i9xx_crtc_dpms;
7225
Adam Jacksonee5382a2010-04-23 11:17:39 -04007226 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007227 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007228 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7229 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7230 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7231 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007232 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7233 dev_priv->display.enable_fbc = g4x_enable_fbc;
7234 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007235 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007236 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7237 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7238 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7239 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007240 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007241 }
7242
7243 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007244 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007245 dev_priv->display.get_display_clock_speed =
7246 i945_get_display_clock_speed;
7247 else if (IS_I915G(dev))
7248 dev_priv->display.get_display_clock_speed =
7249 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007250 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007251 dev_priv->display.get_display_clock_speed =
7252 i9xx_misc_get_display_clock_speed;
7253 else if (IS_I915GM(dev))
7254 dev_priv->display.get_display_clock_speed =
7255 i915gm_get_display_clock_speed;
7256 else if (IS_I865G(dev))
7257 dev_priv->display.get_display_clock_speed =
7258 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007259 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007260 dev_priv->display.get_display_clock_speed =
7261 i855_get_display_clock_speed;
7262 else /* 852, 830 */
7263 dev_priv->display.get_display_clock_speed =
7264 i830_get_display_clock_speed;
7265
7266 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007267 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007268 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007269 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7270 dev_priv->display.update_wm = ironlake_update_wm;
7271 else {
7272 DRM_DEBUG_KMS("Failed to get proper latency. "
7273 "Disable CxSR\n");
7274 dev_priv->display.update_wm = NULL;
7275 }
Yuanhan Liu13982612010-12-15 15:42:31 +08007276 } else if (IS_GEN6(dev)) {
7277 if (SNB_READ_WM0_LATENCY()) {
7278 dev_priv->display.update_wm = sandybridge_update_wm;
7279 } else {
7280 DRM_DEBUG_KMS("Failed to read display plane latency. "
7281 "Disable CxSR\n");
7282 dev_priv->display.update_wm = NULL;
7283 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007284 } else
7285 dev_priv->display.update_wm = NULL;
7286 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007287 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007288 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007289 dev_priv->fsb_freq,
7290 dev_priv->mem_freq)) {
7291 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007292 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007293 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007294 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007295 dev_priv->fsb_freq, dev_priv->mem_freq);
7296 /* Disable CxSR and never update its watermark again */
7297 pineview_disable_cxsr(dev);
7298 dev_priv->display.update_wm = NULL;
7299 } else
7300 dev_priv->display.update_wm = pineview_update_wm;
7301 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007302 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007303 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007304 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007305 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007306 dev_priv->display.update_wm = i9xx_update_wm;
7307 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007308 } else if (IS_I85X(dev)) {
7309 dev_priv->display.update_wm = i9xx_update_wm;
7310 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007311 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007312 dev_priv->display.update_wm = i830_update_wm;
7313 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007314 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7315 else
7316 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007317 }
7318}
7319
Jesse Barnesb690e962010-07-19 13:53:12 -07007320/*
7321 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7322 * resume, or other times. This quirk makes sure that's the case for
7323 * affected systems.
7324 */
7325static void quirk_pipea_force (struct drm_device *dev)
7326{
7327 struct drm_i915_private *dev_priv = dev->dev_private;
7328
7329 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7330 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7331}
7332
7333struct intel_quirk {
7334 int device;
7335 int subsystem_vendor;
7336 int subsystem_device;
7337 void (*hook)(struct drm_device *dev);
7338};
7339
7340struct intel_quirk intel_quirks[] = {
7341 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7342 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7343 /* HP Mini needs pipe A force quirk (LP: #322104) */
7344 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7345
7346 /* Thinkpad R31 needs pipe A force quirk */
7347 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7348 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7349 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7350
7351 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7352 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7353 /* ThinkPad X40 needs pipe A force quirk */
7354
7355 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7356 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7357
7358 /* 855 & before need to leave pipe A & dpll A up */
7359 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7360 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7361};
7362
7363static void intel_init_quirks(struct drm_device *dev)
7364{
7365 struct pci_dev *d = dev->pdev;
7366 int i;
7367
7368 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7369 struct intel_quirk *q = &intel_quirks[i];
7370
7371 if (d->device == q->device &&
7372 (d->subsystem_vendor == q->subsystem_vendor ||
7373 q->subsystem_vendor == PCI_ANY_ID) &&
7374 (d->subsystem_device == q->subsystem_device ||
7375 q->subsystem_device == PCI_ANY_ID))
7376 q->hook(dev);
7377 }
7378}
7379
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007380/* Disable the VGA plane that we never use */
7381static void i915_disable_vga(struct drm_device *dev)
7382{
7383 struct drm_i915_private *dev_priv = dev->dev_private;
7384 u8 sr1;
7385 u32 vga_reg;
7386
7387 if (HAS_PCH_SPLIT(dev))
7388 vga_reg = CPU_VGACNTRL;
7389 else
7390 vga_reg = VGACNTRL;
7391
7392 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7393 outb(1, VGA_SR_INDEX);
7394 sr1 = inb(VGA_SR_DATA);
7395 outb(sr1 | 1<<5, VGA_SR_DATA);
7396 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7397 udelay(300);
7398
7399 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7400 POSTING_READ(vga_reg);
7401}
7402
Jesse Barnes79e53942008-11-07 14:24:08 -08007403void intel_modeset_init(struct drm_device *dev)
7404{
Jesse Barnes652c3932009-08-17 13:31:43 -07007405 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007406 int i;
7407
7408 drm_mode_config_init(dev);
7409
7410 dev->mode_config.min_width = 0;
7411 dev->mode_config.min_height = 0;
7412
7413 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7414
Jesse Barnesb690e962010-07-19 13:53:12 -07007415 intel_init_quirks(dev);
7416
Jesse Barnese70236a2009-09-21 10:42:27 -07007417 intel_init_display(dev);
7418
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007419 if (IS_GEN2(dev)) {
7420 dev->mode_config.max_width = 2048;
7421 dev->mode_config.max_height = 2048;
7422 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007423 dev->mode_config.max_width = 4096;
7424 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007425 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007426 dev->mode_config.max_width = 8192;
7427 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007428 }
Chris Wilson35c30472010-12-22 14:07:12 +00007429 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007430
Zhao Yakui28c97732009-10-09 11:39:41 +08007431 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007432 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007433
Dave Airliea3524f12010-06-06 18:59:41 +10007434 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007435 intel_crtc_init(dev, i);
7436 }
7437
7438 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007439
Chris Wilson0cdab212010-12-05 17:27:06 +00007440 intel_enable_clock_gating(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007441
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007442 /* Just disable it once at startup */
7443 i915_disable_vga(dev);
7444
Jesse Barnes7648fa92010-05-20 14:28:11 -07007445 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007446 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007447 intel_init_emon(dev);
7448 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007449
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007450 if (IS_GEN6(dev))
7451 gen6_enable_rps(dev_priv);
7452
Chris Wilsonac668082011-02-09 16:15:32 +00007453 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007454 ironlake_enable_rc6(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007455
Jesse Barnes652c3932009-08-17 13:31:43 -07007456 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7457 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7458 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007459
7460 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007461}
7462
7463void intel_modeset_cleanup(struct drm_device *dev)
7464{
Jesse Barnes652c3932009-08-17 13:31:43 -07007465 struct drm_i915_private *dev_priv = dev->dev_private;
7466 struct drm_crtc *crtc;
7467 struct intel_crtc *intel_crtc;
7468
Keith Packardf87ea762010-10-03 19:36:26 -07007469 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007470 mutex_lock(&dev->struct_mutex);
7471
Jesse Barnes723bfd72010-10-07 16:01:13 -07007472 intel_unregister_dsm_handler();
7473
7474
Jesse Barnes652c3932009-08-17 13:31:43 -07007475 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7476 /* Skip inactive CRTCs */
7477 if (!crtc->fb)
7478 continue;
7479
7480 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007481 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007482 }
7483
Jesse Barnese70236a2009-09-21 10:42:27 -07007484 if (dev_priv->display.disable_fbc)
7485 dev_priv->display.disable_fbc(dev);
7486
Jesse Barnesf97108d2010-01-29 11:27:07 -08007487 if (IS_IRONLAKE_M(dev))
7488 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007489 if (IS_GEN6(dev))
7490 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007491
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007492 if (IS_IRONLAKE_M(dev))
7493 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007494
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007495 mutex_unlock(&dev->struct_mutex);
7496
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007497 /* Disable the irq before mode object teardown, for the irq might
7498 * enqueue unpin/hotplug work. */
7499 drm_irq_uninstall(dev);
7500 cancel_work_sync(&dev_priv->hotplug_work);
7501
Daniel Vetter3dec0092010-08-20 21:40:52 +02007502 /* Shut off idle work before the crtcs get freed. */
7503 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7504 intel_crtc = to_intel_crtc(crtc);
7505 del_timer_sync(&intel_crtc->idle_timer);
7506 }
7507 del_timer_sync(&dev_priv->idle_timer);
7508 cancel_work_sync(&dev_priv->idle_work);
7509
Jesse Barnes79e53942008-11-07 14:24:08 -08007510 drm_mode_config_cleanup(dev);
7511}
7512
Dave Airlie28d52042009-09-21 14:33:58 +10007513/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007514 * Return which encoder is currently attached for connector.
7515 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007516struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007517{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007518 return &intel_attached_encoder(connector)->base;
7519}
Jesse Barnes79e53942008-11-07 14:24:08 -08007520
Chris Wilsondf0e9242010-09-09 16:20:55 +01007521void intel_connector_attach_encoder(struct intel_connector *connector,
7522 struct intel_encoder *encoder)
7523{
7524 connector->encoder = encoder;
7525 drm_mode_connector_attach_encoder(&connector->base,
7526 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007527}
Dave Airlie28d52042009-09-21 14:33:58 +10007528
7529/*
7530 * set vga decode state - true == enable VGA decode
7531 */
7532int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7533{
7534 struct drm_i915_private *dev_priv = dev->dev_private;
7535 u16 gmch_ctrl;
7536
7537 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7538 if (state)
7539 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7540 else
7541 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7542 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7543 return 0;
7544}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007545
7546#ifdef CONFIG_DEBUG_FS
7547#include <linux/seq_file.h>
7548
7549struct intel_display_error_state {
7550 struct intel_cursor_error_state {
7551 u32 control;
7552 u32 position;
7553 u32 base;
7554 u32 size;
7555 } cursor[2];
7556
7557 struct intel_pipe_error_state {
7558 u32 conf;
7559 u32 source;
7560
7561 u32 htotal;
7562 u32 hblank;
7563 u32 hsync;
7564 u32 vtotal;
7565 u32 vblank;
7566 u32 vsync;
7567 } pipe[2];
7568
7569 struct intel_plane_error_state {
7570 u32 control;
7571 u32 stride;
7572 u32 size;
7573 u32 pos;
7574 u32 addr;
7575 u32 surface;
7576 u32 tile_offset;
7577 } plane[2];
7578};
7579
7580struct intel_display_error_state *
7581intel_display_capture_error_state(struct drm_device *dev)
7582{
7583 drm_i915_private_t *dev_priv = dev->dev_private;
7584 struct intel_display_error_state *error;
7585 int i;
7586
7587 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7588 if (error == NULL)
7589 return NULL;
7590
7591 for (i = 0; i < 2; i++) {
7592 error->cursor[i].control = I915_READ(CURCNTR(i));
7593 error->cursor[i].position = I915_READ(CURPOS(i));
7594 error->cursor[i].base = I915_READ(CURBASE(i));
7595
7596 error->plane[i].control = I915_READ(DSPCNTR(i));
7597 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7598 error->plane[i].size = I915_READ(DSPSIZE(i));
7599 error->plane[i].pos= I915_READ(DSPPOS(i));
7600 error->plane[i].addr = I915_READ(DSPADDR(i));
7601 if (INTEL_INFO(dev)->gen >= 4) {
7602 error->plane[i].surface = I915_READ(DSPSURF(i));
7603 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7604 }
7605
7606 error->pipe[i].conf = I915_READ(PIPECONF(i));
7607 error->pipe[i].source = I915_READ(PIPESRC(i));
7608 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7609 error->pipe[i].hblank = I915_READ(HBLANK(i));
7610 error->pipe[i].hsync = I915_READ(HSYNC(i));
7611 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7612 error->pipe[i].vblank = I915_READ(VBLANK(i));
7613 error->pipe[i].vsync = I915_READ(VSYNC(i));
7614 }
7615
7616 return error;
7617}
7618
7619void
7620intel_display_print_error_state(struct seq_file *m,
7621 struct drm_device *dev,
7622 struct intel_display_error_state *error)
7623{
7624 int i;
7625
7626 for (i = 0; i < 2; i++) {
7627 seq_printf(m, "Pipe [%d]:\n", i);
7628 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7629 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7630 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7631 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7632 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7633 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7634 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7635 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7636
7637 seq_printf(m, "Plane [%d]:\n", i);
7638 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7639 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7640 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7641 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7642 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7643 if (INTEL_INFO(dev)->gen >= 4) {
7644 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7645 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7646 }
7647
7648 seq_printf(m, "Cursor [%d]:\n", i);
7649 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7650 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7651 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7652 }
7653}
7654#endif