blob: 817d8be6ff49599c6c1909d31426448c83bcf903 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070047#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Jesse Barnes317c35d2008-08-25 15:11:06 -070049enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
Jesse Barnes80824002009-09-10 15:28:06 -070054enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
Keith Packard52440212008-11-18 09:30:25 -080059#define I915_NUM_PIPE 2
60
Eric Anholt62fdfea2010-05-21 13:26:39 -070061#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Interface history:
64 *
65 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110066 * 1.2: Add Power Management
67 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110068 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100069 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100070 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100074#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#define DRIVER_PATCHLEVEL 0
76
Eric Anholt673a3942008-07-30 12:06:12 -070077#define WATCH_COHERENCY 0
Eric Anholt673a3942008-07-30 12:06:12 -070078#define WATCH_EXEC 0
Eric Anholt673a3942008-07-30 12:06:12 -070079#define WATCH_RELOC 0
Chris Wilson23bc5982010-09-29 16:10:57 +010080#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070081#define WATCH_PWRITE 0
82
Dave Airlie71acb5e2008-12-30 20:31:46 +100083#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100113 void *vbt;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100114};
Chris Wilson44834a62010-08-19 16:09:23 +0100115#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100116
Chris Wilson6ef3d422010-08-04 20:26:07 +0100117struct intel_overlay;
118struct intel_overlay_error_state;
119
Dave Airlie7c1c2872008-11-28 14:22:24 +1000120struct drm_i915_master_private {
121 drm_local_map_t *sarea;
122 struct _drm_i915_sarea *sarea_priv;
123};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800124#define I915_FENCE_REG_NONE -1
125
126struct drm_i915_fence_reg {
127 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200128 struct list_head lru_list;
Chris Wilson53640e12010-09-20 11:40:50 +0100129 bool gpu;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800130};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000131
yakui_zhao9b9d1722009-05-31 17:17:17 +0800132struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100133 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100137 u8 i2c_pin;
138 u8 i2c_speed;
Adam Jacksonb1083332010-04-23 16:07:40 -0400139 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800140};
141
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700142struct drm_i915_error_state {
143 u32 eir;
144 u32 pgtbl_er;
145 u32 pipeastat;
146 u32 pipebstat;
147 u32 ipeir;
148 u32 ipehr;
149 u32 instdone;
150 u32 acthd;
151 u32 instpm;
152 u32 instps;
153 u32 instdone1;
154 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000155 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700156 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000157 struct drm_i915_error_object {
158 int page_count;
159 u32 gtt_offset;
160 u32 *pages[0];
161 } *ringbuffer, *batchbuffer[2];
162 struct drm_i915_error_buffer {
163 size_t size;
164 u32 name;
165 u32 seqno;
166 u32 gtt_offset;
167 u32 read_domains;
168 u32 write_domain;
169 u32 fence_reg;
170 s32 pinned:2;
171 u32 tiling:2;
172 u32 dirty:1;
173 u32 purgeable:1;
174 } *active_bo;
175 u32 active_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100176 struct intel_overlay_error_state *overlay;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700177};
178
Jesse Barnese70236a2009-09-21 10:42:27 -0700179struct drm_i915_display_funcs {
180 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400181 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700182 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
183 void (*disable_fbc)(struct drm_device *dev);
184 int (*get_display_clock_speed)(struct drm_device *dev);
185 int (*get_fifo_size)(struct drm_device *dev, int plane);
186 void (*update_wm)(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +0800187 int planeb_clock, int sr_hdisplay, int sr_htotal,
188 int pixel_size);
Jesse Barnese70236a2009-09-21 10:42:27 -0700189 /* clock updates for mode set */
190 /* cursor updates */
191 /* render clock increase/decrease */
192 /* display clock increase/decrease */
193 /* pll clock increase/decrease */
194 /* clock gating init */
195};
196
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500197struct intel_device_info {
Chris Wilsonc96c3a82010-08-11 09:59:24 +0100198 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500199 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400200 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500201 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500202 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203 u8 is_g33 : 1;
204 u8 need_gfx_hws : 1;
205 u8 is_g4x : 1;
206 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100207 u8 is_broadwater : 1;
208 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500209 u8 is_ironlake : 1;
210 u8 has_fbc : 1;
211 u8 has_rc6 : 1;
212 u8 has_pipe_cxsr : 1;
213 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500214 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100215 u8 has_overlay : 1;
216 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100217 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800218 u8 has_bsd_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219};
220
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800221enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100222 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800223 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
224 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
225 FBC_MODE_TOO_LARGE, /* mode too large for compression */
226 FBC_BAD_PLANE, /* fbc not supported on plane */
227 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700228 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800229};
230
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231enum intel_pch {
232 PCH_IBX, /* Ibexpeak PCH */
233 PCH_CPT, /* Cougarpoint PCH */
234};
235
Jesse Barnesb690e962010-07-19 13:53:12 -0700236#define QUIRK_PIPEA_FORCE (1<<0)
237
Dave Airlie8be48d92010-03-30 05:34:14 +0000238struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700241 struct drm_device *dev;
242
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500243 const struct intel_device_info *info;
244
Dave Airlieac5c4e72008-12-19 15:38:34 +1000245 int has_gem;
246
Eric Anholt3043c602008-10-02 12:24:47 -0700247 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
Chris Wilsonf899fc62010-07-20 15:44:45 -0700249 struct intel_gmbus {
250 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100251 struct i2c_adapter *force_bit;
252 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700253 } *gmbus;
254
Dave Airlieec2a4c32009-08-04 11:43:41 +1000255 struct pci_dev *bridge_dev;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800256 struct intel_ring_buffer render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800257 struct intel_ring_buffer bsd_ring;
Chris Wilson6f392d52010-08-07 11:01:22 +0100258 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000260 drm_dma_handle_t *status_page_dmah;
Jesse Barnese552eb72010-04-21 11:39:23 -0700261 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700263 uint32_t counter;
Jesse Barnese552eb72010-04-21 11:39:23 -0700264 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000265 drm_local_map_t hws_map;
Jesse Barnese552eb72010-04-21 11:39:23 -0700266 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700267 struct drm_gem_object *pwrctx;
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800268 struct drm_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Jesse Barnesd7658982009-06-05 14:41:29 +0000270 struct resource mch_res;
271
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000272 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 int back_offset;
274 int front_offset;
275 int current_page;
276 int page_flipping;
Jesse Barnesbe282fd2010-08-13 15:50:28 -0700277#define I915_DEBUG_READ (1<<0)
278#define I915_DEBUG_WRITE (1<<1)
279 unsigned long debug_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281 wait_queue_head_t irq_queue;
282 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700283 /** Protects user_irq_refcount and irq_mask_reg */
284 spinlock_t user_irq_lock;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100285 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700286 /** Cached value of IMR to avoid reads in updating the bitfield */
287 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800288 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500289 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800290 irq_mask_reg is still used for display irq. */
291 u32 gt_irq_mask_reg;
292 u32 gt_irq_enable_reg;
293 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000294 u32 pch_irq_mask_reg;
295 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297 u32 hotplug_supported_mask;
298 struct work_struct hotplug_work;
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 int tex_lru_log_granularity;
301 int allow_batchbuffer;
302 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100303 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000304 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000305 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000306
Ben Gamarif65d9422009-09-14 17:48:44 -0400307 /* For hangcheck timer */
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100308#define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400309 struct timer_list hangcheck_timer;
310 int hangcheck_count;
311 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100312 uint32_t last_instdone;
313 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400314
Jesse Barnes80824002009-09-10 15:28:06 -0700315 unsigned long cfb_size;
316 unsigned long cfb_pitch;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100317 unsigned long cfb_offset;
Jesse Barnes80824002009-09-10 15:28:06 -0700318 int cfb_fence;
319 int cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100320 int cfb_y;
Jesse Barnes80824002009-09-10 15:28:06 -0700321
Jesse Barnes79e53942008-11-07 14:24:08 -0800322 int irq_enabled;
323
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100324 struct intel_opregion opregion;
325
Daniel Vetter02e792f2009-09-15 22:57:34 +0200326 /* overlay */
327 struct intel_overlay *overlay;
328
Jesse Barnes79e53942008-11-07 14:24:08 -0800329 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100330 int backlight_level; /* restore backlight to this value */
Jesse Barnes79e53942008-11-07 14:24:08 -0800331 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800332 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
333 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800334
335 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100336 unsigned int int_tv_support:1;
337 unsigned int lvds_dither:1;
338 unsigned int lvds_vbt:1;
339 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500340 unsigned int lvds_use_ssc:1;
341 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100342 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700343 int rate;
344 int lanes;
345 int preemphasis;
346 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100347
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700348 bool initialized;
349 bool support;
350 int bpp;
351 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100352 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700353 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800354
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700355 struct notifier_block lid_notifier;
356
Chris Wilsonf899fc62010-07-20 15:44:45 -0700357 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800358 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
359 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
360 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
361
Li Peng95534262010-05-18 18:58:44 +0800362 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800363
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700364 spinlock_t error_lock;
365 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400366 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100367 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700368 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700369
Jesse Barnese70236a2009-09-21 10:42:27 -0700370 /* Display functions */
371 struct drm_i915_display_funcs display;
372
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800373 /* PCH chipset type */
374 enum intel_pch pch_type;
375
Jesse Barnesb690e962010-07-19 13:53:12 -0700376 unsigned long quirks;
377
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000378 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800379 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000380 u8 saveLBB;
381 u32 saveDSPACNTR;
382 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000383 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800384 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000385 u32 savePIPEACONF;
386 u32 savePIPEBCONF;
387 u32 savePIPEASRC;
388 u32 savePIPEBSRC;
389 u32 saveFPA0;
390 u32 saveFPA1;
391 u32 saveDPLL_A;
392 u32 saveDPLL_A_MD;
393 u32 saveHTOTAL_A;
394 u32 saveHBLANK_A;
395 u32 saveHSYNC_A;
396 u32 saveVTOTAL_A;
397 u32 saveVBLANK_A;
398 u32 saveVSYNC_A;
399 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000400 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800401 u32 saveTRANS_HTOTAL_A;
402 u32 saveTRANS_HBLANK_A;
403 u32 saveTRANS_HSYNC_A;
404 u32 saveTRANS_VTOTAL_A;
405 u32 saveTRANS_VBLANK_A;
406 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000407 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000408 u32 saveDSPASTRIDE;
409 u32 saveDSPASIZE;
410 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700411 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000412 u32 saveDSPASURF;
413 u32 saveDSPATILEOFF;
414 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700415 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000416 u32 saveBLC_PWM_CTL;
417 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800418 u32 saveBLC_CPU_PWM_CTL;
419 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000420 u32 saveFPB0;
421 u32 saveFPB1;
422 u32 saveDPLL_B;
423 u32 saveDPLL_B_MD;
424 u32 saveHTOTAL_B;
425 u32 saveHBLANK_B;
426 u32 saveHSYNC_B;
427 u32 saveVTOTAL_B;
428 u32 saveVBLANK_B;
429 u32 saveVSYNC_B;
430 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000431 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800432 u32 saveTRANS_HTOTAL_B;
433 u32 saveTRANS_HBLANK_B;
434 u32 saveTRANS_HSYNC_B;
435 u32 saveTRANS_VTOTAL_B;
436 u32 saveTRANS_VBLANK_B;
437 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000438 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000439 u32 saveDSPBSTRIDE;
440 u32 saveDSPBSIZE;
441 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700442 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000443 u32 saveDSPBSURF;
444 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700445 u32 saveVGA0;
446 u32 saveVGA1;
447 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000448 u32 saveVGACNTRL;
449 u32 saveADPA;
450 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700451 u32 savePP_ON_DELAYS;
452 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000453 u32 saveDVOA;
454 u32 saveDVOB;
455 u32 saveDVOC;
456 u32 savePP_ON;
457 u32 savePP_OFF;
458 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700459 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000460 u32 savePFIT_CONTROL;
461 u32 save_palette_a[256];
462 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700463 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000464 u32 saveFBC_CFB_BASE;
465 u32 saveFBC_LL_BASE;
466 u32 saveFBC_CONTROL;
467 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000468 u32 saveIER;
469 u32 saveIIR;
470 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800471 u32 saveDEIER;
472 u32 saveDEIMR;
473 u32 saveGTIER;
474 u32 saveGTIMR;
475 u32 saveFDI_RXA_IMR;
476 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800477 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800478 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000479 u32 saveSWF0[16];
480 u32 saveSWF1[16];
481 u32 saveSWF2[3];
482 u8 saveMSR;
483 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800484 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000485 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000486 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000487 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000488 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700489 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000490 u32 saveCURACNTR;
491 u32 saveCURAPOS;
492 u32 saveCURABASE;
493 u32 saveCURBCNTR;
494 u32 saveCURBPOS;
495 u32 saveCURBBASE;
496 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 u32 saveDP_B;
498 u32 saveDP_C;
499 u32 saveDP_D;
500 u32 savePIPEA_GMCH_DATA_M;
501 u32 savePIPEB_GMCH_DATA_M;
502 u32 savePIPEA_GMCH_DATA_N;
503 u32 savePIPEB_GMCH_DATA_N;
504 u32 savePIPEA_DP_LINK_M;
505 u32 savePIPEB_DP_LINK_M;
506 u32 savePIPEA_DP_LINK_N;
507 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800508 u32 saveFDI_RXA_CTL;
509 u32 saveFDI_TXA_CTL;
510 u32 saveFDI_RXB_CTL;
511 u32 saveFDI_TXB_CTL;
512 u32 savePFA_CTL_1;
513 u32 savePFB_CTL_1;
514 u32 savePFA_WIN_SZ;
515 u32 savePFB_WIN_SZ;
516 u32 savePFA_WIN_POS;
517 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000518 u32 savePCH_DREF_CONTROL;
519 u32 saveDISP_ARB_CTL;
520 u32 savePIPEA_DATA_M1;
521 u32 savePIPEA_DATA_N1;
522 u32 savePIPEA_LINK_M1;
523 u32 savePIPEA_LINK_N1;
524 u32 savePIPEB_DATA_M1;
525 u32 savePIPEB_DATA_N1;
526 u32 savePIPEB_LINK_M1;
527 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000528 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700529
530 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200531 /** Bridge to intel-gtt-ko */
532 struct intel_gtt *gtt;
533 /** Memory allocator for GTT stolen memory */
534 struct drm_mm vram;
535 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700536 struct drm_mm gtt_space;
537
Keith Packard0839ccb2008-10-30 19:38:48 -0700538 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800539 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700540
Eric Anholt673a3942008-07-30 12:06:12 -0700541 /**
Chris Wilson31169712009-09-14 16:50:28 +0100542 * Membership on list of all loaded devices, used to evict
543 * inactive buffers under memory pressure.
544 *
545 * Modifications should only be done whilst holding the
546 * shrink_list_lock spinlock.
547 */
548 struct list_head shrink_list;
549
Eric Anholt673a3942008-07-30 12:06:12 -0700550 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100551 * List of objects currently involved in rendering.
552 *
553 * Includes buffers having the contents of their GPU caches
554 * flushed, not necessarily primitives. last_rendering_seqno
555 * represents when the rendering involved will be completed.
556 *
557 * A reference is held on the buffer while on this list.
558 */
559 struct list_head active_list;
560
561 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700562 * List of objects which are not in the ringbuffer but which
563 * still have a write_domain which needs to be flushed before
564 * unbinding.
565 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800566 * last_rendering_seqno is 0 while an object is in this list.
567 *
Eric Anholt673a3942008-07-30 12:06:12 -0700568 * A reference is held on the buffer while on this list.
569 */
570 struct list_head flushing_list;
571
572 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100573 * List of objects currently pending a GPU write flush.
574 *
575 * All elements on this list will belong to either the
576 * active_list or flushing_list, last_rendering_seqno can
577 * be used to differentiate between the two elements.
578 */
579 struct list_head gpu_write_list;
580
581 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700582 * LRU list of objects which are not in the ringbuffer and
583 * are ready to unbind, but are still in the GTT.
584 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800585 * last_rendering_seqno is 0 while an object is in this list.
586 *
Eric Anholt673a3942008-07-30 12:06:12 -0700587 * A reference is not held on the buffer while on this list,
588 * as merely being GTT-bound shouldn't prevent its being
589 * freed, and we'll pull it off the list in the free path.
590 */
591 struct list_head inactive_list;
592
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100593 /**
594 * LRU list of objects which are not in the ringbuffer but
595 * are still pinned in the GTT.
596 */
597 struct list_head pinned_list;
598
Eric Anholta09ba7f2009-08-29 12:49:51 -0700599 /** LRU list of objects with fence regs on them. */
600 struct list_head fence_list;
601
Eric Anholt673a3942008-07-30 12:06:12 -0700602 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100603 * List of objects currently pending being freed.
604 *
605 * These objects are no longer in use, but due to a signal
606 * we were prevented from freeing them at the appointed time.
607 */
608 struct list_head deferred_free_list;
609
610 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700611 * We leave the user IRQ off as much as possible,
612 * but this means that requests will finish and never
613 * be retired once the system goes idle. Set a timer to
614 * fire periodically while the ring is running. When it
615 * fires, go retire requests.
616 */
617 struct delayed_work retire_work;
618
Eric Anholt673a3942008-07-30 12:06:12 -0700619 /**
620 * Waiting sequence number, if any
621 */
622 uint32_t waiting_gem_seqno;
623
624 /**
625 * Last seq seen at irq time
626 */
627 uint32_t irq_gem_seqno;
628
629 /**
630 * Flag if the X Server, and thus DRM, is not currently in
631 * control of the device.
632 *
633 * This is set between LeaveVT and EnterVT. It needs to be
634 * replaced with a semaphore. It also needs to be
635 * transitioned away from for kernel modesetting.
636 */
637 int suspended;
638
639 /**
640 * Flag if the hardware appears to be wedged.
641 *
642 * This is set when attempts to idle the device timeout.
643 * It prevents command submission from occuring and makes
644 * every pending request fail
645 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400646 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700647
648 /** Bit 6 swizzling required for X tiling */
649 uint32_t bit_6_swizzle_x;
650 /** Bit 6 swizzling required for Y tiling */
651 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000652
653 /* storage for physical objects */
654 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100655
656 uint32_t flush_rings;
Chris Wilson73aa8082010-09-30 11:46:12 +0100657
658 /* accounting, useful for userland debugging */
659 size_t object_memory;
660 size_t pin_memory;
661 size_t gtt_memory;
662 size_t gtt_total;
663 u32 object_count;
664 u32 pin_count;
665 u32 gtt_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700666 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800667 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800668 /* indicate whether the LVDS_BORDER should be enabled or not */
669 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100670 /* Panel fitter placement and size for Ironlake+ */
671 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700672
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500673 struct drm_crtc *plane_to_crtc_mapping[2];
674 struct drm_crtc *pipe_to_crtc_mapping[2];
675 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700676 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500677
Jesse Barnes652c3932009-08-17 13:31:43 -0700678 /* Reclocking support */
679 bool render_reclock_avail;
680 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000681 /* indicates the reduced downclock for LVDS*/
682 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700683 struct work_struct idle_work;
684 struct timer_list idle_timer;
685 bool busy;
686 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800687 int child_dev_num;
688 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800689 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800690
Zhenyu Wangc4804412009-12-17 14:48:43 +0800691 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800692
693 u8 cur_delay;
694 u8 min_delay;
695 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700696 u8 fmax;
697 u8 fstart;
698
699 u64 last_count1;
700 unsigned long last_time1;
701 u64 last_count2;
702 struct timespec last_time2;
703 unsigned long gfx_power;
704 int c_m;
705 int r_t;
706 u8 corr;
707 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800708
709 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000710
Jesse Barnes20bf3772010-04-21 11:39:22 -0700711 struct drm_mm_node *compressed_fb;
712 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700713
Chris Wilsonae681d92010-10-01 14:57:56 +0100714 unsigned long last_gpu_reset;
715
Dave Airlie8be48d92010-03-30 05:34:14 +0000716 /* list of fbdev register on this device */
717 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718} drm_i915_private_t;
719
Eric Anholt673a3942008-07-30 12:06:12 -0700720/** driver private structure attached to each drm_gem_object */
721struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000722 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700723
724 /** Current space allocated to this object in the GTT, if any. */
725 struct drm_mm_node *gtt_space;
726
727 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100728 struct list_head ring_list;
729 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100730 /** This object's place on GPU write list */
731 struct list_head gpu_write_list;
Chris Wilsoncd377ea2010-08-07 11:01:24 +0100732 /** This object's place on eviction list */
733 struct list_head evict_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700734
735 /**
736 * This is set if the object is on the active or flushing lists
737 * (has pending rendering), and is not set if it's on inactive (ready
738 * to be unbound).
739 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200740 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700741
742 /**
743 * This is set if the object has been written to since last bound
744 * to the GTT
745 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200746 unsigned int dirty : 1;
747
748 /**
749 * Fence register bits (if any) for this object. Will be set
750 * as needed when mapped into the GTT.
751 * Protected by dev->struct_mutex.
752 *
753 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
754 */
Chris Wilson11824e82010-06-06 15:40:18 +0100755 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200756
757 /**
758 * Used for checking the object doesn't appear more than once
759 * in an execbuffer object list.
760 */
761 unsigned int in_execbuffer : 1;
762
763 /**
764 * Advice: are the backing pages purgeable?
765 */
766 unsigned int madv : 2;
767
768 /**
769 * Refcount for the pages array. With the current locking scheme, there
770 * are at most two concurrent users: Binding a bo to the gtt and
771 * pwrite/pread using physical addresses. So two bits for a maximum
772 * of two users are enough.
773 */
774 unsigned int pages_refcount : 2;
775#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
776
777 /**
778 * Current tiling mode for the object.
779 */
780 unsigned int tiling_mode : 2;
781
782 /** How many users have pinned this object in GTT space. The following
783 * users can each hold at most one reference: pwrite/pread, pin_ioctl
784 * (via user_pin_count), execbuffer (objects are not allowed multiple
785 * times for the same batchbuffer), and the framebuffer code. When
786 * switching/pageflipping, the framebuffer code has at most two buffers
787 * pinned per crtc.
788 *
789 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
790 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100791 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200792#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700793
794 /** AGP memory structure for our GTT binding. */
795 DRM_AGP_MEM *agp_mem;
796
Eric Anholt856fa192009-03-19 14:10:50 -0700797 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700798
799 /**
800 * Current offset of the object in GTT space.
801 *
802 * This is the same as gtt_space->start
803 */
804 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100805
Zou Nan hai852835f2010-05-21 09:08:56 +0800806 /* Which ring is refering to is this object */
807 struct intel_ring_buffer *ring;
808
Jesse Barnesde151cf2008-11-12 10:03:55 -0800809 /**
810 * Fake offset for use by mmap(2)
811 */
812 uint64_t mmap_offset;
813
Eric Anholt673a3942008-07-30 12:06:12 -0700814 /** Breadcrumb of last rendering to the buffer. */
815 uint32_t last_rendering_seqno;
816
Daniel Vetter778c3542010-05-13 11:49:44 +0200817 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800818 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700819
Eric Anholt280b7132009-03-12 16:56:27 -0700820 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100821 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700822
Keith Packardba1eb1d2008-10-14 19:55:10 -0700823 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
824 uint32_t agp_type;
825
Eric Anholt673a3942008-07-30 12:06:12 -0700826 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800827 * If present, while GEM_DOMAIN_CPU is in the read domain this array
828 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700829 */
830 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800831
832 /** User space pin count and filp owning the pin */
833 uint32_t user_pin_count;
834 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000835
836 /** for phy allocated objects */
837 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500838
839 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500840 * Number of crtcs where this object is currently the fb, but
841 * will be page flipped away on the next vblank. When it
842 * reaches 0, dev_priv->pending_flip_queue will be woken up.
843 */
844 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700845};
846
Daniel Vetter62b8b212010-04-09 19:05:08 +0000847#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100848
Eric Anholt673a3942008-07-30 12:06:12 -0700849/**
850 * Request queue structure.
851 *
852 * The request queue allows us to note sequence numbers that have been emitted
853 * and may be associated with active buffers to be retired.
854 *
855 * By keeping this list, we can avoid having to do questionable
856 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
857 * an emission time with seqnos for tracking how far ahead of the GPU we are.
858 */
859struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800860 /** On Which ring this request was generated */
861 struct intel_ring_buffer *ring;
862
Eric Anholt673a3942008-07-30 12:06:12 -0700863 /** GEM sequence number associated with this request. */
864 uint32_t seqno;
865
866 /** Time at which this request was emitted, in jiffies. */
867 unsigned long emitted_jiffies;
868
Eric Anholtb9624422009-06-03 07:27:35 +0000869 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700870 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000871
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100872 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000873 /** file_priv list entry for this request */
874 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700875};
876
877struct drm_i915_file_private {
878 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100879 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000880 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700881 } mm;
882};
883
Jesse Barnes79e53942008-11-07 14:24:08 -0800884enum intel_chip_family {
885 CHIP_I8XX = 0x01,
886 CHIP_I9XX = 0x02,
887 CHIP_I915 = 0x04,
888 CHIP_I965 = 0x08,
889};
890
Eric Anholtc153f452007-09-03 12:06:45 +1000891extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000892extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800893extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700894extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000895extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000896
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000897extern int i915_suspend(struct drm_device *dev, pm_message_t state);
898extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400899extern void i915_save_display(struct drm_device *dev);
900extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000901extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
902extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
903
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000905extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100906extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000907extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700908extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000909extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000910extern void i915_driver_preclose(struct drm_device *dev,
911 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700912extern void i915_driver_postclose(struct drm_device *dev,
913 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000914extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100915extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
916 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700917extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700918 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700919 int i, int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100920extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700921extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
922extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
923extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
924extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
925
Dave Airlieaf6061a2008-05-07 12:15:39 +1000926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400928void i915_hangcheck_elapsed(unsigned long data);
Eric Anholtc153f452007-09-03 12:06:45 +1000929extern int i915_irq_emit(struct drm_device *dev, void *data,
930 struct drm_file *file_priv);
931extern int i915_irq_wait(struct drm_device *dev, void *data,
932 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100933void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800934extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
936extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000937extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700938extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000939extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000940extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
941 struct drm_file *file_priv);
942extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
943 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700944extern int i915_enable_vblank(struct drm_device *dev, int crtc);
945extern void i915_disable_vblank(struct drm_device *dev, int crtc);
946extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800947extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000948extern int i915_vblank_swap(struct drm_device *dev, void *data,
949 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100950extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700951extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800952extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
953 u32 mask);
954extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
955 u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Keith Packard7c463582008-11-04 02:03:27 -0800957void
958i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
959
960void
961i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
962
Zhao Yakui01c66882009-10-28 05:10:00 +0000963void intel_enable_asle (struct drm_device *dev);
964
Chris Wilson3bd3c932010-08-19 08:19:30 +0100965#ifdef CONFIG_DEBUG_FS
966extern void i915_destroy_error_state(struct drm_device *dev);
967#else
968#define i915_destroy_error_state(x)
969#endif
970
Keith Packard7c463582008-11-04 02:03:27 -0800971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000973extern int i915_mem_alloc(struct drm_device *dev, void *data,
974 struct drm_file *file_priv);
975extern int i915_mem_free(struct drm_device *dev, void *data,
976 struct drm_file *file_priv);
977extern int i915_mem_init_heap(struct drm_device *dev, void *data,
978 struct drm_file *file_priv);
979extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
980 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000982extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000983 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700984/* i915_gem.c */
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100985int i915_gem_check_is_wedged(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700986int i915_gem_init_ioctl(struct drm_device *dev, void *data,
987 struct drm_file *file_priv);
988int i915_gem_create_ioctl(struct drm_device *dev, void *data,
989 struct drm_file *file_priv);
990int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
991 struct drm_file *file_priv);
992int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
993 struct drm_file *file_priv);
994int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
995 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800996int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
997 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700998int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
999 struct drm_file *file_priv);
1000int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
1002int i915_gem_execbuffer(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001004int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1005 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001006int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1007 struct drm_file *file_priv);
1008int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1009 struct drm_file *file_priv);
1010int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1011 struct drm_file *file_priv);
1012int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1013 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001014int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1015 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001016int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1017 struct drm_file *file_priv);
1018int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1019 struct drm_file *file_priv);
1020int i915_gem_set_tiling(struct drm_device *dev, void *data,
1021 struct drm_file *file_priv);
1022int i915_gem_get_tiling(struct drm_device *dev, void *data,
1023 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001024int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1025 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001026void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001027int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +00001028struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
1029 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001030void i915_gem_free_object(struct drm_gem_object *obj);
1031int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
1032void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -08001033int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -07001034void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001035void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001036
1037/**
1038 * Returns true if seq1 is later than seq2.
1039 */
1040static inline bool
1041i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1042{
1043 return (int32_t)(seq1 - seq2) >= 0;
1044}
1045
Chris Wilson2cf34d72010-09-14 13:03:28 +01001046int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
1047 bool interruptible);
1048int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
1049 bool interruptible);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001050void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001051void i915_gem_reset(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001052void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001053int i915_gem_object_set_domain(struct drm_gem_object *obj,
1054 uint32_t read_domains,
1055 uint32_t write_domain);
1056int i915_gem_init_ringbuffer(struct drm_device *dev);
1057void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1058int i915_gem_do_init(struct drm_device *dev, unsigned long start,
1059 unsigned long end);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001060int i915_gpu_idle(struct drm_device *dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -08001061int i915_gem_idle(struct drm_device *dev);
Zou Nan hai852835f2010-05-21 09:08:56 +08001062uint32_t i915_add_request(struct drm_device *dev,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001063 struct drm_file *file_priv,
1064 struct drm_i915_gem_request *request,
1065 struct intel_ring_buffer *ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001066int i915_do_wait_request(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001067 uint32_t seqno,
1068 bool interruptible,
1069 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001070int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -08001071int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
1072 int write);
Chris Wilson48b956c2010-09-14 12:50:34 +01001073int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
1074 bool pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001075int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001076 struct drm_gem_object *obj,
1077 int id,
1078 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001079void i915_gem_detach_phys_object(struct drm_device *dev,
1080 struct drm_gem_object *obj);
1081void i915_gem_free_all_phys_object(struct drm_device *dev);
Eric Anholt1fd1c622009-06-03 07:26:58 +00001082void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001083
Chris Wilson31169712009-09-14 16:50:28 +01001084void i915_gem_shrinker_init(void);
1085void i915_gem_shrinker_exit(void);
1086
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001087/* i915_gem_evict.c */
1088int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
1089int i915_gem_evict_everything(struct drm_device *dev);
1090int i915_gem_evict_inactive(struct drm_device *dev);
1091
Eric Anholt673a3942008-07-30 12:06:12 -07001092/* i915_gem_tiling.c */
1093void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07001094void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1095void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001096bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
1097 int tiling_mode);
Owain Ainsworthf590d272010-02-18 15:33:00 +00001098bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1099 int tiling_mode);
Eric Anholt673a3942008-07-30 12:06:12 -07001100
1101/* i915_gem_debug.c */
1102void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1103 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001104#if WATCH_LISTS
1105int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001106#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001107#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001108#endif
1109void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1110void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1111 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
Ben Gamari20172632009-02-17 20:08:50 -05001113/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001114int i915_debugfs_init(struct drm_minor *minor);
1115void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001116
Jesse Barnes317c35d2008-08-25 15:11:06 -07001117/* i915_suspend.c */
1118extern int i915_save_state(struct drm_device *dev);
1119extern int i915_restore_state(struct drm_device *dev);
1120
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001121/* i915_suspend.c */
1122extern int i915_save_state(struct drm_device *dev);
1123extern int i915_restore_state(struct drm_device *dev);
1124
Chris Wilsonf899fc62010-07-20 15:44:45 -07001125/* intel_i2c.c */
1126extern int intel_setup_gmbus(struct drm_device *dev);
1127extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001128extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1129extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001130extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1131{
1132 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1133}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001134extern void intel_i2c_reset(struct drm_device *dev);
1135
Chris Wilson3b617962010-08-24 09:02:58 +01001136/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001137extern int intel_opregion_setup(struct drm_device *dev);
1138#ifdef CONFIG_ACPI
1139extern void intel_opregion_init(struct drm_device *dev);
1140extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001141extern void intel_opregion_asle_intr(struct drm_device *dev);
1142extern void intel_opregion_gse_intr(struct drm_device *dev);
1143extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001144#else
Chris Wilson44834a62010-08-19 16:09:23 +01001145static inline void intel_opregion_init(struct drm_device *dev) { return; }
1146static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001147static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1148static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1149static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001150#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001151
Jesse Barnes723bfd72010-10-07 16:01:13 -07001152/* intel_acpi.c */
1153#ifdef CONFIG_ACPI
1154extern void intel_register_dsm_handler(void);
1155extern void intel_unregister_dsm_handler(void);
1156#else
1157static inline void intel_register_dsm_handler(void) { return; }
1158static inline void intel_unregister_dsm_handler(void) { return; }
1159#endif /* CONFIG_ACPI */
1160
Jesse Barnes79e53942008-11-07 14:24:08 -08001161/* modesetting */
1162extern void intel_modeset_init(struct drm_device *dev);
1163extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001164extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001165extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001166extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001167extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001168extern void intel_disable_fbc(struct drm_device *dev);
1169extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1170extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001171extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001172extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001173extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001174
Chris Wilson6ef3d422010-08-04 20:26:07 +01001175/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001176#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001177extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1178extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001179#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001180
Eric Anholt546b0972008-09-01 16:45:29 -07001181/**
1182 * Lock test for when it's just for synchronization of ring access.
1183 *
1184 * In that case, we don't need to do it when GEM is initialized as nobody else
1185 * has access to the ring.
1186 */
1187#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001188 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1189 == NULL) \
Eric Anholt546b0972008-09-01 16:45:29 -07001190 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1191} while (0)
1192
Jesse Barnesbe282fd2010-08-13 15:50:28 -07001193static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
1194{
1195 u32 val;
1196
1197 val = readl(dev_priv->regs + reg);
1198 if (dev_priv->debug_flags & I915_DEBUG_READ)
1199 printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
1200 return val;
1201}
1202
1203static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
1204 u32 val)
1205{
1206 writel(val, dev_priv->regs + reg);
1207 if (dev_priv->debug_flags & I915_DEBUG_WRITE)
1208 printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
1209}
1210
1211#define I915_READ(reg) i915_read(dev_priv, (reg))
1212#define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
Eric Anholt3043c602008-10-02 12:24:47 -07001213#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1214#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1215#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1216#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -08001217#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -07001218#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -08001219#define POSTING_READ(reg) (void)I915_READ(reg)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001220#define POSTING_READ16(reg) (void)I915_READ16(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
Jesse Barnesbe282fd2010-08-13 15:50:28 -07001222#define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
1223 I915_DEBUG_WRITE)
1224#define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
1225 I915_DEBUG_WRITE))
1226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227#define I915_VERBOSE 0
1228
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001229#define BEGIN_LP_RING(n) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001230 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001231 if (I915_VERBOSE) \
1232 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001233 intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234} while (0)
1235
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001236
1237#define OUT_RING(x) do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001238 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001239 if (I915_VERBOSE) \
1240 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001241 intel_ring_emit(dev, &dev_priv__->render_ring, x); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242} while (0)
1243
1244#define ADVANCE_LP_RING() do { \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001245 drm_i915_private_t *dev_priv__ = dev->dev_private; \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001246 if (I915_VERBOSE) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001247 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
Chris Wilsondbd7ac92010-08-04 15:18:15 +01001248 dev_priv__->render_ring.tail); \
1249 intel_ring_advance(dev, &dev_priv__->render_ring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250} while(0)
1251
Jesse Barnes585fb112008-07-29 11:54:06 -07001252/**
1253 * Reads a dword out of the status page, which is written to from the command
1254 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1255 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001256 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001257 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001258 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1259 * 0x04: ring 0 head pointer
1260 * 0x05: ring 1 head pointer (915-class)
1261 * 0x06: ring 2 head pointer (915-class)
1262 * 0x10-0x1b: Context status DWords (GM45)
1263 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001264 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001265 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001266 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001267#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1268 (dev_priv->render_ring.status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001269#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001270#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001271#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001272
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001273#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001274
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001275#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1276#define IS_845G(dev) ((dev)->pci_device == 0x2562)
Adam Jackson5ce8ba72010-04-15 14:03:30 -04001277#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001278#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001279#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1280#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1281#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1282#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
Chris Wilson534843d2010-07-05 18:01:46 +01001283#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1284#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001285#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1286#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1287#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1288#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1289#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1290#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001291#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1292#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001293#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001294#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001295
Chris Wilsonc96c3a82010-08-11 09:59:24 +01001296#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1297#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1298#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1299#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1300#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Eric Anholtbad720f2009-10-22 16:11:14 -07001301
Xiang, Haihao92f49d92010-09-16 10:43:10 +08001302#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001303#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001304
Chris Wilson315781482010-08-12 09:42:51 +01001305#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1306#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1307
Jesse Barnes0f973f22009-01-26 17:10:45 -08001308/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1309 * rows, which changed the alignment requirements and fence programming.
1310 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001311#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
Jesse Barnes0f973f22009-01-26 17:10:45 -08001312 IS_I915GM(dev)))
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001313#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001314#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1315#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1316#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001317#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001318#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001319/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001320#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001321
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001322#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001323#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1324#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1325#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001326
Eric Anholtbad720f2009-10-22 16:11:14 -07001327#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1328 IS_GEN6(dev))
Jesse Barnese552eb72010-04-21 11:39:23 -07001329#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholtbad720f2009-10-22 16:11:14 -07001330
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001331#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1332#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1333
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001334#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001335
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336#endif