blob: 35588d62d1646c36409320f9c7ca4c6caa7f2a2c [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Pratik Patel212ab362012-03-16 12:30:07 -070034#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080035#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include "clock.h"
37#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080038#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070039#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060040#include "rpm_stats.h"
41#include "rpm_log.h"
42#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043
44/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070045#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060047#define MSM_GSBI4_PHYS 0x16300000
48#define MSM_GSBI5_PHYS 0x1A200000
49#define MSM_GSBI6_PHYS 0x16500000
50#define MSM_GSBI7_PHYS 0x16600000
51
Kenneth Heitke748593a2011-07-15 15:45:11 -060052/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070053#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080055#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056
Harini Jayaramanc4c58692011-07-19 14:50:10 -060057/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080058#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060059#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
60#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
61#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
62#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
63#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
64#define MSM_QUP_SIZE SZ_4K
65
Kenneth Heitke36920d32011-07-20 16:44:30 -060066/* Address of SSBI CMD */
67#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
68#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
69#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060070
Hemant Kumarcaa09092011-07-30 00:26:33 -070071/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080072#define MSM_HSUSB1_PHYS 0x12500000
73#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070074
Manu Gautam91223e02011-11-08 15:27:22 +053075/* Address of HS USB3 */
76#define MSM_HSUSB3_PHYS 0x12520000
77#define MSM_HSUSB3_SIZE SZ_4K
78
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080079/* Address of HS USB4 */
80#define MSM_HSUSB4_PHYS 0x12530000
81#define MSM_HSUSB4_SIZE SZ_4K
82
83
Jeff Ohlstein7e668552011-10-06 16:17:25 -070084static struct msm_watchdog_pdata msm_watchdog_pdata = {
85 .pet_time = 10000,
86 .bark_time = 11000,
87 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080088 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070089};
90
91struct platform_device msm8064_device_watchdog = {
92 .name = "msm_watchdog",
93 .id = -1,
94 .dev = {
95 .platform_data = &msm_watchdog_pdata,
96 },
97};
98
Joel King0581896d2011-07-19 16:43:28 -070099static struct resource msm_dmov_resource[] = {
100 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800101 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700102 .flags = IORESOURCE_IRQ,
103 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700104 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800105 .start = 0x18320000,
106 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700107 .flags = IORESOURCE_MEM,
108 },
109};
110
111static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800112 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700113 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700114};
115
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700116struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700117 .name = "msm_dmov",
118 .id = -1,
119 .resource = msm_dmov_resource,
120 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700121 .dev = {
122 .platform_data = &msm_dmov_pdata,
123 },
Joel King0581896d2011-07-19 16:43:28 -0700124};
125
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700126static struct resource resources_uart_gsbi1[] = {
127 {
128 .start = APQ8064_GSBI1_UARTDM_IRQ,
129 .end = APQ8064_GSBI1_UARTDM_IRQ,
130 .flags = IORESOURCE_IRQ,
131 },
132 {
133 .start = MSM_UART1DM_PHYS,
134 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
135 .name = "uartdm_resource",
136 .flags = IORESOURCE_MEM,
137 },
138 {
139 .start = MSM_GSBI1_PHYS,
140 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
141 .name = "gsbi_resource",
142 .flags = IORESOURCE_MEM,
143 },
144};
145
146struct platform_device apq8064_device_uart_gsbi1 = {
147 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800148 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700149 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
150 .resource = resources_uart_gsbi1,
151};
152
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153static struct resource resources_uart_gsbi3[] = {
154 {
155 .start = GSBI3_UARTDM_IRQ,
156 .end = GSBI3_UARTDM_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159 {
160 .start = MSM_UART3DM_PHYS,
161 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
162 .name = "uartdm_resource",
163 .flags = IORESOURCE_MEM,
164 },
165 {
166 .start = MSM_GSBI3_PHYS,
167 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
168 .name = "gsbi_resource",
169 .flags = IORESOURCE_MEM,
170 },
171};
172
173struct platform_device apq8064_device_uart_gsbi3 = {
174 .name = "msm_serial_hsl",
175 .id = 0,
176 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
177 .resource = resources_uart_gsbi3,
178};
179
Jing Lin04601f92012-02-05 15:36:07 -0800180static struct resource resources_qup_i2c_gsbi3[] = {
181 {
182 .name = "gsbi_qup_i2c_addr",
183 .start = MSM_GSBI3_PHYS,
184 .end = MSM_GSBI3_PHYS + 4 - 1,
185 .flags = IORESOURCE_MEM,
186 },
187 {
188 .name = "qup_phys_addr",
189 .start = MSM_GSBI3_QUP_PHYS,
190 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
191 .flags = IORESOURCE_MEM,
192 },
193 {
194 .name = "qup_err_intr",
195 .start = GSBI3_QUP_IRQ,
196 .end = GSBI3_QUP_IRQ,
197 .flags = IORESOURCE_IRQ,
198 },
199 {
200 .name = "i2c_clk",
201 .start = 9,
202 .end = 9,
203 .flags = IORESOURCE_IO,
204 },
205 {
206 .name = "i2c_sda",
207 .start = 8,
208 .end = 8,
209 .flags = IORESOURCE_IO,
210 },
211};
212
David Keitel3c40fc52012-02-09 17:53:52 -0800213static struct resource resources_qup_i2c_gsbi1[] = {
214 {
215 .name = "gsbi_qup_i2c_addr",
216 .start = MSM_GSBI1_PHYS,
217 .end = MSM_GSBI1_PHYS + 4 - 1,
218 .flags = IORESOURCE_MEM,
219 },
220 {
221 .name = "qup_phys_addr",
222 .start = MSM_GSBI1_QUP_PHYS,
223 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
224 .flags = IORESOURCE_MEM,
225 },
226 {
227 .name = "qup_err_intr",
228 .start = APQ8064_GSBI1_QUP_IRQ,
229 .end = APQ8064_GSBI1_QUP_IRQ,
230 .flags = IORESOURCE_IRQ,
231 },
232 {
233 .name = "i2c_clk",
234 .start = 21,
235 .end = 21,
236 .flags = IORESOURCE_IO,
237 },
238 {
239 .name = "i2c_sda",
240 .start = 20,
241 .end = 20,
242 .flags = IORESOURCE_IO,
243 },
244};
245
246struct platform_device apq8064_device_qup_i2c_gsbi1 = {
247 .name = "qup_i2c",
248 .id = 0,
249 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
250 .resource = resources_qup_i2c_gsbi1,
251};
252
Jing Lin04601f92012-02-05 15:36:07 -0800253struct platform_device apq8064_device_qup_i2c_gsbi3 = {
254 .name = "qup_i2c",
255 .id = 3,
256 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
257 .resource = resources_qup_i2c_gsbi3,
258};
259
Kenneth Heitke748593a2011-07-15 15:45:11 -0600260static struct resource resources_qup_i2c_gsbi4[] = {
261 {
262 .name = "gsbi_qup_i2c_addr",
263 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600264 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600265 .flags = IORESOURCE_MEM,
266 },
267 {
268 .name = "qup_phys_addr",
269 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600270 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600271 .flags = IORESOURCE_MEM,
272 },
273 {
274 .name = "qup_err_intr",
275 .start = GSBI4_QUP_IRQ,
276 .end = GSBI4_QUP_IRQ,
277 .flags = IORESOURCE_IRQ,
278 },
Kevin Chand07220e2012-02-13 15:52:22 -0800279 {
280 .name = "i2c_clk",
281 .start = 11,
282 .end = 11,
283 .flags = IORESOURCE_IO,
284 },
285 {
286 .name = "i2c_sda",
287 .start = 10,
288 .end = 10,
289 .flags = IORESOURCE_IO,
290 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600291};
292
293struct platform_device apq8064_device_qup_i2c_gsbi4 = {
294 .name = "qup_i2c",
295 .id = 4,
296 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
297 .resource = resources_qup_i2c_gsbi4,
298};
299
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700300static struct resource resources_qup_spi_gsbi5[] = {
301 {
302 .name = "spi_base",
303 .start = MSM_GSBI5_QUP_PHYS,
304 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
305 .flags = IORESOURCE_MEM,
306 },
307 {
308 .name = "gsbi_base",
309 .start = MSM_GSBI5_PHYS,
310 .end = MSM_GSBI5_PHYS + 4 - 1,
311 .flags = IORESOURCE_MEM,
312 },
313 {
314 .name = "spi_irq_in",
315 .start = GSBI5_QUP_IRQ,
316 .end = GSBI5_QUP_IRQ,
317 .flags = IORESOURCE_IRQ,
318 },
319};
320
321struct platform_device apq8064_device_qup_spi_gsbi5 = {
322 .name = "spi_qsd",
323 .id = 0,
324 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
325 .resource = resources_qup_spi_gsbi5,
326};
327
Joel King8f839b92012-04-01 14:37:46 -0700328static struct resource resources_qup_i2c_gsbi5[] = {
329 {
330 .name = "gsbi_qup_i2c_addr",
331 .start = MSM_GSBI5_PHYS,
332 .end = MSM_GSBI5_PHYS + 4 - 1,
333 .flags = IORESOURCE_MEM,
334 },
335 {
336 .name = "qup_phys_addr",
337 .start = MSM_GSBI5_QUP_PHYS,
338 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
339 .flags = IORESOURCE_MEM,
340 },
341 {
342 .name = "qup_err_intr",
343 .start = GSBI5_QUP_IRQ,
344 .end = GSBI5_QUP_IRQ,
345 .flags = IORESOURCE_IRQ,
346 },
347 {
348 .name = "i2c_clk",
349 .start = 54,
350 .end = 54,
351 .flags = IORESOURCE_IO,
352 },
353 {
354 .name = "i2c_sda",
355 .start = 53,
356 .end = 53,
357 .flags = IORESOURCE_IO,
358 },
359};
360
361struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
362 .name = "qup_i2c",
363 .id = 5,
364 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
365 .resource = resources_qup_i2c_gsbi5,
366};
367
Jin Hong4bbbfba2012-02-02 21:48:07 -0800368static struct resource resources_uart_gsbi7[] = {
369 {
370 .start = GSBI7_UARTDM_IRQ,
371 .end = GSBI7_UARTDM_IRQ,
372 .flags = IORESOURCE_IRQ,
373 },
374 {
375 .start = MSM_UART7DM_PHYS,
376 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
377 .name = "uartdm_resource",
378 .flags = IORESOURCE_MEM,
379 },
380 {
381 .start = MSM_GSBI7_PHYS,
382 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
383 .name = "gsbi_resource",
384 .flags = IORESOURCE_MEM,
385 },
386};
387
388struct platform_device apq8064_device_uart_gsbi7 = {
389 .name = "msm_serial_hsl",
390 .id = 0,
391 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
392 .resource = resources_uart_gsbi7,
393};
394
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800395struct platform_device apq_pcm = {
396 .name = "msm-pcm-dsp",
397 .id = -1,
398};
399
400struct platform_device apq_pcm_routing = {
401 .name = "msm-pcm-routing",
402 .id = -1,
403};
404
405struct platform_device apq_cpudai0 = {
406 .name = "msm-dai-q6",
407 .id = 0x4000,
408};
409
410struct platform_device apq_cpudai1 = {
411 .name = "msm-dai-q6",
412 .id = 0x4001,
413};
414
415struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800416 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800417 .id = 8,
418};
419
420struct platform_device apq_cpudai_bt_rx = {
421 .name = "msm-dai-q6",
422 .id = 0x3000,
423};
424
425struct platform_device apq_cpudai_bt_tx = {
426 .name = "msm-dai-q6",
427 .id = 0x3001,
428};
429
430struct platform_device apq_cpudai_fm_rx = {
431 .name = "msm-dai-q6",
432 .id = 0x3004,
433};
434
435struct platform_device apq_cpudai_fm_tx = {
436 .name = "msm-dai-q6",
437 .id = 0x3005,
438};
439
440/*
441 * Machine specific data for AUX PCM Interface
442 * which the driver will be unware of.
443 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800444struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800445 .clk = "pcm_clk",
446 .mode = AFE_PCM_CFG_MODE_PCM,
447 .sync = AFE_PCM_CFG_SYNC_INT,
448 .frame = AFE_PCM_CFG_FRM_256BPF,
449 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
450 .slot = 0,
451 .data = AFE_PCM_CFG_CDATAOE_MASTER,
452 .pcm_clk_rate = 2048000,
453};
454
455struct platform_device apq_cpudai_auxpcm_rx = {
456 .name = "msm-dai-q6",
457 .id = 2,
458 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800459 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800460 },
461};
462
463struct platform_device apq_cpudai_auxpcm_tx = {
464 .name = "msm-dai-q6",
465 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800466 .dev = {
467 .platform_data = &apq_auxpcm_pdata,
468 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800469};
470
471struct platform_device apq_cpu_fe = {
472 .name = "msm-dai-fe",
473 .id = -1,
474};
475
476struct platform_device apq_stub_codec = {
477 .name = "msm-stub-codec",
478 .id = 1,
479};
480
481struct platform_device apq_voice = {
482 .name = "msm-pcm-voice",
483 .id = -1,
484};
485
486struct platform_device apq_voip = {
487 .name = "msm-voip-dsp",
488 .id = -1,
489};
490
491struct platform_device apq_lpa_pcm = {
492 .name = "msm-pcm-lpa",
493 .id = -1,
494};
495
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700496struct platform_device apq_compr_dsp = {
497 .name = "msm-compr-dsp",
498 .id = -1,
499};
500
501struct platform_device apq_multi_ch_pcm = {
502 .name = "msm-multi-ch-pcm-dsp",
503 .id = -1,
504};
505
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800506struct platform_device apq_pcm_hostless = {
507 .name = "msm-pcm-hostless",
508 .id = -1,
509};
510
511struct platform_device apq_cpudai_afe_01_rx = {
512 .name = "msm-dai-q6",
513 .id = 0xE0,
514};
515
516struct platform_device apq_cpudai_afe_01_tx = {
517 .name = "msm-dai-q6",
518 .id = 0xF0,
519};
520
521struct platform_device apq_cpudai_afe_02_rx = {
522 .name = "msm-dai-q6",
523 .id = 0xF1,
524};
525
526struct platform_device apq_cpudai_afe_02_tx = {
527 .name = "msm-dai-q6",
528 .id = 0xE1,
529};
530
531struct platform_device apq_pcm_afe = {
532 .name = "msm-pcm-afe",
533 .id = -1,
534};
535
Neema Shetty8427c262012-02-16 11:23:43 -0800536struct platform_device apq_cpudai_stub = {
537 .name = "msm-dai-stub",
538 .id = -1,
539};
540
Neema Shetty3c9d2862012-03-11 01:25:32 -0800541struct platform_device apq_cpudai_slimbus_1_rx = {
542 .name = "msm-dai-q6",
543 .id = 0x4002,
544};
545
546struct platform_device apq_cpudai_slimbus_1_tx = {
547 .name = "msm-dai-q6",
548 .id = 0x4003,
549};
550
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700551static struct resource resources_ssbi_pmic1[] = {
552 {
553 .start = MSM_PMIC1_SSBI_CMD_PHYS,
554 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
555 .flags = IORESOURCE_MEM,
556 },
557};
558
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600559#define LPASS_SLIMBUS_PHYS 0x28080000
560#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800561#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600562/* Board info for the slimbus slave device */
563static struct resource slimbus_res[] = {
564 {
565 .start = LPASS_SLIMBUS_PHYS,
566 .end = LPASS_SLIMBUS_PHYS + 8191,
567 .flags = IORESOURCE_MEM,
568 .name = "slimbus_physical",
569 },
570 {
571 .start = LPASS_SLIMBUS_BAM_PHYS,
572 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
573 .flags = IORESOURCE_MEM,
574 .name = "slimbus_bam_physical",
575 },
576 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800577 .start = LPASS_SLIMBUS_SLEW,
578 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
579 .flags = IORESOURCE_MEM,
580 .name = "slimbus_slew_reg",
581 },
582 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600583 .start = SLIMBUS0_CORE_EE1_IRQ,
584 .end = SLIMBUS0_CORE_EE1_IRQ,
585 .flags = IORESOURCE_IRQ,
586 .name = "slimbus_irq",
587 },
588 {
589 .start = SLIMBUS0_BAM_EE1_IRQ,
590 .end = SLIMBUS0_BAM_EE1_IRQ,
591 .flags = IORESOURCE_IRQ,
592 .name = "slimbus_bam_irq",
593 },
594};
595
596struct platform_device apq8064_slim_ctrl = {
597 .name = "msm_slim_ctrl",
598 .id = 1,
599 .num_resources = ARRAY_SIZE(slimbus_res),
600 .resource = slimbus_res,
601 .dev = {
602 .coherent_dma_mask = 0xffffffffULL,
603 },
604};
605
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700606struct platform_device apq8064_device_ssbi_pmic1 = {
607 .name = "msm_ssbi",
608 .id = 0,
609 .resource = resources_ssbi_pmic1,
610 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
611};
612
613static struct resource resources_ssbi_pmic2[] = {
614 {
615 .start = MSM_PMIC2_SSBI_CMD_PHYS,
616 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
617 .flags = IORESOURCE_MEM,
618 },
619};
620
621struct platform_device apq8064_device_ssbi_pmic2 = {
622 .name = "msm_ssbi",
623 .id = 1,
624 .resource = resources_ssbi_pmic2,
625 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
626};
627
628static struct resource resources_otg[] = {
629 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800630 .start = MSM_HSUSB1_PHYS,
631 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700632 .flags = IORESOURCE_MEM,
633 },
634 {
635 .start = USB1_HS_IRQ,
636 .end = USB1_HS_IRQ,
637 .flags = IORESOURCE_IRQ,
638 },
639};
640
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700641struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700642 .name = "msm_otg",
643 .id = -1,
644 .num_resources = ARRAY_SIZE(resources_otg),
645 .resource = resources_otg,
646 .dev = {
647 .coherent_dma_mask = 0xffffffff,
648 },
649};
650
651static struct resource resources_hsusb[] = {
652 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800653 .start = MSM_HSUSB1_PHYS,
654 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700655 .flags = IORESOURCE_MEM,
656 },
657 {
658 .start = USB1_HS_IRQ,
659 .end = USB1_HS_IRQ,
660 .flags = IORESOURCE_IRQ,
661 },
662};
663
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700664struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700665 .name = "msm_hsusb",
666 .id = -1,
667 .num_resources = ARRAY_SIZE(resources_hsusb),
668 .resource = resources_hsusb,
669 .dev = {
670 .coherent_dma_mask = 0xffffffff,
671 },
672};
673
Hemant Kumard86c4882012-01-24 19:39:37 -0800674static struct resource resources_hsusb_host[] = {
675 {
676 .start = MSM_HSUSB1_PHYS,
677 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
678 .flags = IORESOURCE_MEM,
679 },
680 {
681 .start = USB1_HS_IRQ,
682 .end = USB1_HS_IRQ,
683 .flags = IORESOURCE_IRQ,
684 },
685};
686
Hemant Kumara945b472012-01-25 15:08:06 -0800687static struct resource resources_hsic_host[] = {
688 {
689 .start = 0x12510000,
690 .end = 0x12510000 + SZ_4K - 1,
691 .flags = IORESOURCE_MEM,
692 },
693 {
694 .start = USB2_HSIC_IRQ,
695 .end = USB2_HSIC_IRQ,
696 .flags = IORESOURCE_IRQ,
697 },
698 {
699 .start = MSM_GPIO_TO_INT(49),
700 .end = MSM_GPIO_TO_INT(49),
701 .name = "peripheral_status_irq",
702 .flags = IORESOURCE_IRQ,
703 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800704 {
705 .start = MSM_GPIO_TO_INT(88),
706 .end = MSM_GPIO_TO_INT(88),
707 .name = "wakeup_irq",
708 .flags = IORESOURCE_IRQ,
709 },
Hemant Kumara945b472012-01-25 15:08:06 -0800710};
711
Hemant Kumard86c4882012-01-24 19:39:37 -0800712static u64 dma_mask = DMA_BIT_MASK(32);
713struct platform_device apq8064_device_hsusb_host = {
714 .name = "msm_hsusb_host",
715 .id = -1,
716 .num_resources = ARRAY_SIZE(resources_hsusb_host),
717 .resource = resources_hsusb_host,
718 .dev = {
719 .dma_mask = &dma_mask,
720 .coherent_dma_mask = 0xffffffff,
721 },
722};
723
Hemant Kumara945b472012-01-25 15:08:06 -0800724struct platform_device apq8064_device_hsic_host = {
725 .name = "msm_hsic_host",
726 .id = -1,
727 .num_resources = ARRAY_SIZE(resources_hsic_host),
728 .resource = resources_hsic_host,
729 .dev = {
730 .dma_mask = &dma_mask,
731 .coherent_dma_mask = DMA_BIT_MASK(32),
732 },
733};
734
Manu Gautam91223e02011-11-08 15:27:22 +0530735static struct resource resources_ehci_host3[] = {
736{
737 .start = MSM_HSUSB3_PHYS,
738 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
739 .flags = IORESOURCE_MEM,
740 },
741 {
742 .start = USB3_HS_IRQ,
743 .end = USB3_HS_IRQ,
744 .flags = IORESOURCE_IRQ,
745 },
746};
747
748struct platform_device apq8064_device_ehci_host3 = {
749 .name = "msm_ehci_host",
750 .id = 0,
751 .num_resources = ARRAY_SIZE(resources_ehci_host3),
752 .resource = resources_ehci_host3,
753 .dev = {
754 .dma_mask = &dma_mask,
755 .coherent_dma_mask = 0xffffffff,
756 },
757};
758
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800759static struct resource resources_ehci_host4[] = {
760{
761 .start = MSM_HSUSB4_PHYS,
762 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
763 .flags = IORESOURCE_MEM,
764 },
765 {
766 .start = USB4_HS_IRQ,
767 .end = USB4_HS_IRQ,
768 .flags = IORESOURCE_IRQ,
769 },
770};
771
772struct platform_device apq8064_device_ehci_host4 = {
773 .name = "msm_ehci_host",
774 .id = 1,
775 .num_resources = ARRAY_SIZE(resources_ehci_host4),
776 .resource = resources_ehci_host4,
777 .dev = {
778 .dma_mask = &dma_mask,
779 .coherent_dma_mask = 0xffffffff,
780 },
781};
782
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800783/* MSM Video core device */
784#ifdef CONFIG_MSM_BUS_SCALING
785static struct msm_bus_vectors vidc_init_vectors[] = {
786 {
787 .src = MSM_BUS_MASTER_VIDEO_ENC,
788 .dst = MSM_BUS_SLAVE_EBI_CH0,
789 .ab = 0,
790 .ib = 0,
791 },
792 {
793 .src = MSM_BUS_MASTER_VIDEO_DEC,
794 .dst = MSM_BUS_SLAVE_EBI_CH0,
795 .ab = 0,
796 .ib = 0,
797 },
798 {
799 .src = MSM_BUS_MASTER_AMPSS_M0,
800 .dst = MSM_BUS_SLAVE_EBI_CH0,
801 .ab = 0,
802 .ib = 0,
803 },
804 {
805 .src = MSM_BUS_MASTER_AMPSS_M0,
806 .dst = MSM_BUS_SLAVE_EBI_CH0,
807 .ab = 0,
808 .ib = 0,
809 },
810};
811static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
812 {
813 .src = MSM_BUS_MASTER_VIDEO_ENC,
814 .dst = MSM_BUS_SLAVE_EBI_CH0,
815 .ab = 54525952,
816 .ib = 436207616,
817 },
818 {
819 .src = MSM_BUS_MASTER_VIDEO_DEC,
820 .dst = MSM_BUS_SLAVE_EBI_CH0,
821 .ab = 72351744,
822 .ib = 289406976,
823 },
824 {
825 .src = MSM_BUS_MASTER_AMPSS_M0,
826 .dst = MSM_BUS_SLAVE_EBI_CH0,
827 .ab = 500000,
828 .ib = 1000000,
829 },
830 {
831 .src = MSM_BUS_MASTER_AMPSS_M0,
832 .dst = MSM_BUS_SLAVE_EBI_CH0,
833 .ab = 500000,
834 .ib = 1000000,
835 },
836};
837static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
838 {
839 .src = MSM_BUS_MASTER_VIDEO_ENC,
840 .dst = MSM_BUS_SLAVE_EBI_CH0,
841 .ab = 40894464,
842 .ib = 327155712,
843 },
844 {
845 .src = MSM_BUS_MASTER_VIDEO_DEC,
846 .dst = MSM_BUS_SLAVE_EBI_CH0,
847 .ab = 48234496,
848 .ib = 192937984,
849 },
850 {
851 .src = MSM_BUS_MASTER_AMPSS_M0,
852 .dst = MSM_BUS_SLAVE_EBI_CH0,
853 .ab = 500000,
854 .ib = 2000000,
855 },
856 {
857 .src = MSM_BUS_MASTER_AMPSS_M0,
858 .dst = MSM_BUS_SLAVE_EBI_CH0,
859 .ab = 500000,
860 .ib = 2000000,
861 },
862};
863static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
864 {
865 .src = MSM_BUS_MASTER_VIDEO_ENC,
866 .dst = MSM_BUS_SLAVE_EBI_CH0,
867 .ab = 163577856,
868 .ib = 1308622848,
869 },
870 {
871 .src = MSM_BUS_MASTER_VIDEO_DEC,
872 .dst = MSM_BUS_SLAVE_EBI_CH0,
873 .ab = 219152384,
874 .ib = 876609536,
875 },
876 {
877 .src = MSM_BUS_MASTER_AMPSS_M0,
878 .dst = MSM_BUS_SLAVE_EBI_CH0,
879 .ab = 1750000,
880 .ib = 3500000,
881 },
882 {
883 .src = MSM_BUS_MASTER_AMPSS_M0,
884 .dst = MSM_BUS_SLAVE_EBI_CH0,
885 .ab = 1750000,
886 .ib = 3500000,
887 },
888};
889static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
890 {
891 .src = MSM_BUS_MASTER_VIDEO_ENC,
892 .dst = MSM_BUS_SLAVE_EBI_CH0,
893 .ab = 121634816,
894 .ib = 973078528,
895 },
896 {
897 .src = MSM_BUS_MASTER_VIDEO_DEC,
898 .dst = MSM_BUS_SLAVE_EBI_CH0,
899 .ab = 155189248,
900 .ib = 620756992,
901 },
902 {
903 .src = MSM_BUS_MASTER_AMPSS_M0,
904 .dst = MSM_BUS_SLAVE_EBI_CH0,
905 .ab = 1750000,
906 .ib = 7000000,
907 },
908 {
909 .src = MSM_BUS_MASTER_AMPSS_M0,
910 .dst = MSM_BUS_SLAVE_EBI_CH0,
911 .ab = 1750000,
912 .ib = 7000000,
913 },
914};
915static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
916 {
917 .src = MSM_BUS_MASTER_VIDEO_ENC,
918 .dst = MSM_BUS_SLAVE_EBI_CH0,
919 .ab = 372244480,
920 .ib = 2560000000U,
921 },
922 {
923 .src = MSM_BUS_MASTER_VIDEO_DEC,
924 .dst = MSM_BUS_SLAVE_EBI_CH0,
925 .ab = 501219328,
926 .ib = 2560000000U,
927 },
928 {
929 .src = MSM_BUS_MASTER_AMPSS_M0,
930 .dst = MSM_BUS_SLAVE_EBI_CH0,
931 .ab = 2500000,
932 .ib = 5000000,
933 },
934 {
935 .src = MSM_BUS_MASTER_AMPSS_M0,
936 .dst = MSM_BUS_SLAVE_EBI_CH0,
937 .ab = 2500000,
938 .ib = 5000000,
939 },
940};
941static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
942 {
943 .src = MSM_BUS_MASTER_VIDEO_ENC,
944 .dst = MSM_BUS_SLAVE_EBI_CH0,
945 .ab = 222298112,
946 .ib = 2560000000U,
947 },
948 {
949 .src = MSM_BUS_MASTER_VIDEO_DEC,
950 .dst = MSM_BUS_SLAVE_EBI_CH0,
951 .ab = 330301440,
952 .ib = 2560000000U,
953 },
954 {
955 .src = MSM_BUS_MASTER_AMPSS_M0,
956 .dst = MSM_BUS_SLAVE_EBI_CH0,
957 .ab = 2500000,
958 .ib = 700000000,
959 },
960 {
961 .src = MSM_BUS_MASTER_AMPSS_M0,
962 .dst = MSM_BUS_SLAVE_EBI_CH0,
963 .ab = 2500000,
964 .ib = 10000000,
965 },
966};
967
968static struct msm_bus_paths vidc_bus_client_config[] = {
969 {
970 ARRAY_SIZE(vidc_init_vectors),
971 vidc_init_vectors,
972 },
973 {
974 ARRAY_SIZE(vidc_venc_vga_vectors),
975 vidc_venc_vga_vectors,
976 },
977 {
978 ARRAY_SIZE(vidc_vdec_vga_vectors),
979 vidc_vdec_vga_vectors,
980 },
981 {
982 ARRAY_SIZE(vidc_venc_720p_vectors),
983 vidc_venc_720p_vectors,
984 },
985 {
986 ARRAY_SIZE(vidc_vdec_720p_vectors),
987 vidc_vdec_720p_vectors,
988 },
989 {
990 ARRAY_SIZE(vidc_venc_1080p_vectors),
991 vidc_venc_1080p_vectors,
992 },
993 {
994 ARRAY_SIZE(vidc_vdec_1080p_vectors),
995 vidc_vdec_1080p_vectors,
996 },
997};
998
999static struct msm_bus_scale_pdata vidc_bus_client_data = {
1000 vidc_bus_client_config,
1001 ARRAY_SIZE(vidc_bus_client_config),
1002 .name = "vidc",
1003};
1004#endif
1005
1006
1007#define APQ8064_VIDC_BASE_PHYS 0x04400000
1008#define APQ8064_VIDC_BASE_SIZE 0x00100000
1009
1010static struct resource apq8064_device_vidc_resources[] = {
1011 {
1012 .start = APQ8064_VIDC_BASE_PHYS,
1013 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1014 .flags = IORESOURCE_MEM,
1015 },
1016 {
1017 .start = VCODEC_IRQ,
1018 .end = VCODEC_IRQ,
1019 .flags = IORESOURCE_IRQ,
1020 },
1021};
1022
1023struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1024#ifdef CONFIG_MSM_BUS_SCALING
1025 .vidc_bus_client_pdata = &vidc_bus_client_data,
1026#endif
1027#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1028 .memtype = ION_CP_MM_HEAP_ID,
1029 .enable_ion = 1,
1030#else
1031 .memtype = MEMTYPE_EBI1,
1032 .enable_ion = 0,
1033#endif
1034 .disable_dmx = 0,
1035 .disable_fullhd = 0,
1036};
1037
1038struct platform_device apq8064_msm_device_vidc = {
1039 .name = "msm_vidc",
1040 .id = 0,
1041 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1042 .resource = apq8064_device_vidc_resources,
1043 .dev = {
1044 .platform_data = &apq8064_vidc_platform_data,
1045 },
1046};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001047#define MSM_SDC1_BASE 0x12400000
1048#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1049#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1050#define MSM_SDC2_BASE 0x12140000
1051#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1052#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1053#define MSM_SDC3_BASE 0x12180000
1054#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1055#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1056#define MSM_SDC4_BASE 0x121C0000
1057#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1058#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1059
1060static struct resource resources_sdc1[] = {
1061 {
1062 .name = "core_mem",
1063 .flags = IORESOURCE_MEM,
1064 .start = MSM_SDC1_BASE,
1065 .end = MSM_SDC1_DML_BASE - 1,
1066 },
1067 {
1068 .name = "core_irq",
1069 .flags = IORESOURCE_IRQ,
1070 .start = SDC1_IRQ_0,
1071 .end = SDC1_IRQ_0
1072 },
1073#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1074 {
1075 .name = "sdcc_dml_addr",
1076 .start = MSM_SDC1_DML_BASE,
1077 .end = MSM_SDC1_BAM_BASE - 1,
1078 .flags = IORESOURCE_MEM,
1079 },
1080 {
1081 .name = "sdcc_bam_addr",
1082 .start = MSM_SDC1_BAM_BASE,
1083 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1084 .flags = IORESOURCE_MEM,
1085 },
1086 {
1087 .name = "sdcc_bam_irq",
1088 .start = SDC1_BAM_IRQ,
1089 .end = SDC1_BAM_IRQ,
1090 .flags = IORESOURCE_IRQ,
1091 },
1092#endif
1093};
1094
1095static struct resource resources_sdc2[] = {
1096 {
1097 .name = "core_mem",
1098 .flags = IORESOURCE_MEM,
1099 .start = MSM_SDC2_BASE,
1100 .end = MSM_SDC2_DML_BASE - 1,
1101 },
1102 {
1103 .name = "core_irq",
1104 .flags = IORESOURCE_IRQ,
1105 .start = SDC2_IRQ_0,
1106 .end = SDC2_IRQ_0
1107 },
1108#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1109 {
1110 .name = "sdcc_dml_addr",
1111 .start = MSM_SDC2_DML_BASE,
1112 .end = MSM_SDC2_BAM_BASE - 1,
1113 .flags = IORESOURCE_MEM,
1114 },
1115 {
1116 .name = "sdcc_bam_addr",
1117 .start = MSM_SDC2_BAM_BASE,
1118 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1119 .flags = IORESOURCE_MEM,
1120 },
1121 {
1122 .name = "sdcc_bam_irq",
1123 .start = SDC2_BAM_IRQ,
1124 .end = SDC2_BAM_IRQ,
1125 .flags = IORESOURCE_IRQ,
1126 },
1127#endif
1128};
1129
1130static struct resource resources_sdc3[] = {
1131 {
1132 .name = "core_mem",
1133 .flags = IORESOURCE_MEM,
1134 .start = MSM_SDC3_BASE,
1135 .end = MSM_SDC3_DML_BASE - 1,
1136 },
1137 {
1138 .name = "core_irq",
1139 .flags = IORESOURCE_IRQ,
1140 .start = SDC3_IRQ_0,
1141 .end = SDC3_IRQ_0
1142 },
1143#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1144 {
1145 .name = "sdcc_dml_addr",
1146 .start = MSM_SDC3_DML_BASE,
1147 .end = MSM_SDC3_BAM_BASE - 1,
1148 .flags = IORESOURCE_MEM,
1149 },
1150 {
1151 .name = "sdcc_bam_addr",
1152 .start = MSM_SDC3_BAM_BASE,
1153 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1154 .flags = IORESOURCE_MEM,
1155 },
1156 {
1157 .name = "sdcc_bam_irq",
1158 .start = SDC3_BAM_IRQ,
1159 .end = SDC3_BAM_IRQ,
1160 .flags = IORESOURCE_IRQ,
1161 },
1162#endif
1163};
1164
1165static struct resource resources_sdc4[] = {
1166 {
1167 .name = "core_mem",
1168 .flags = IORESOURCE_MEM,
1169 .start = MSM_SDC4_BASE,
1170 .end = MSM_SDC4_DML_BASE - 1,
1171 },
1172 {
1173 .name = "core_irq",
1174 .flags = IORESOURCE_IRQ,
1175 .start = SDC4_IRQ_0,
1176 .end = SDC4_IRQ_0
1177 },
1178#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1179 {
1180 .name = "sdcc_dml_addr",
1181 .start = MSM_SDC4_DML_BASE,
1182 .end = MSM_SDC4_BAM_BASE - 1,
1183 .flags = IORESOURCE_MEM,
1184 },
1185 {
1186 .name = "sdcc_bam_addr",
1187 .start = MSM_SDC4_BAM_BASE,
1188 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1189 .flags = IORESOURCE_MEM,
1190 },
1191 {
1192 .name = "sdcc_bam_irq",
1193 .start = SDC4_BAM_IRQ,
1194 .end = SDC4_BAM_IRQ,
1195 .flags = IORESOURCE_IRQ,
1196 },
1197#endif
1198};
1199
1200struct platform_device apq8064_device_sdc1 = {
1201 .name = "msm_sdcc",
1202 .id = 1,
1203 .num_resources = ARRAY_SIZE(resources_sdc1),
1204 .resource = resources_sdc1,
1205 .dev = {
1206 .coherent_dma_mask = 0xffffffff,
1207 },
1208};
1209
1210struct platform_device apq8064_device_sdc2 = {
1211 .name = "msm_sdcc",
1212 .id = 2,
1213 .num_resources = ARRAY_SIZE(resources_sdc2),
1214 .resource = resources_sdc2,
1215 .dev = {
1216 .coherent_dma_mask = 0xffffffff,
1217 },
1218};
1219
1220struct platform_device apq8064_device_sdc3 = {
1221 .name = "msm_sdcc",
1222 .id = 3,
1223 .num_resources = ARRAY_SIZE(resources_sdc3),
1224 .resource = resources_sdc3,
1225 .dev = {
1226 .coherent_dma_mask = 0xffffffff,
1227 },
1228};
1229
1230struct platform_device apq8064_device_sdc4 = {
1231 .name = "msm_sdcc",
1232 .id = 4,
1233 .num_resources = ARRAY_SIZE(resources_sdc4),
1234 .resource = resources_sdc4,
1235 .dev = {
1236 .coherent_dma_mask = 0xffffffff,
1237 },
1238};
1239
1240static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1241 &apq8064_device_sdc1,
1242 &apq8064_device_sdc2,
1243 &apq8064_device_sdc3,
1244 &apq8064_device_sdc4,
1245};
1246
1247int __init apq8064_add_sdcc(unsigned int controller,
1248 struct mmc_platform_data *plat)
1249{
1250 struct platform_device *pdev;
1251
1252 if (!plat)
1253 return 0;
1254 if (controller < 1 || controller > 4)
1255 return -EINVAL;
1256
1257 pdev = apq8064_sdcc_devices[controller-1];
1258 pdev->dev.platform_data = plat;
1259 return platform_device_register(pdev);
1260}
1261
Yan He06913ce2011-08-26 16:33:46 -07001262static struct resource resources_sps[] = {
1263 {
1264 .name = "pipe_mem",
1265 .start = 0x12800000,
1266 .end = 0x12800000 + 0x4000 - 1,
1267 .flags = IORESOURCE_MEM,
1268 },
1269 {
1270 .name = "bamdma_dma",
1271 .start = 0x12240000,
1272 .end = 0x12240000 + 0x1000 - 1,
1273 .flags = IORESOURCE_MEM,
1274 },
1275 {
1276 .name = "bamdma_bam",
1277 .start = 0x12244000,
1278 .end = 0x12244000 + 0x4000 - 1,
1279 .flags = IORESOURCE_MEM,
1280 },
1281 {
1282 .name = "bamdma_irq",
1283 .start = SPS_BAM_DMA_IRQ,
1284 .end = SPS_BAM_DMA_IRQ,
1285 .flags = IORESOURCE_IRQ,
1286 },
1287};
1288
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001289struct platform_device msm_bus_8064_sys_fabric = {
1290 .name = "msm_bus_fabric",
1291 .id = MSM_BUS_FAB_SYSTEM,
1292};
1293struct platform_device msm_bus_8064_apps_fabric = {
1294 .name = "msm_bus_fabric",
1295 .id = MSM_BUS_FAB_APPSS,
1296};
1297struct platform_device msm_bus_8064_mm_fabric = {
1298 .name = "msm_bus_fabric",
1299 .id = MSM_BUS_FAB_MMSS,
1300};
1301struct platform_device msm_bus_8064_sys_fpb = {
1302 .name = "msm_bus_fabric",
1303 .id = MSM_BUS_FAB_SYSTEM_FPB,
1304};
1305struct platform_device msm_bus_8064_cpss_fpb = {
1306 .name = "msm_bus_fabric",
1307 .id = MSM_BUS_FAB_CPSS_FPB,
1308};
1309
Yan He06913ce2011-08-26 16:33:46 -07001310static struct msm_sps_platform_data msm_sps_pdata = {
1311 .bamdma_restricted_pipes = 0x06,
1312};
1313
1314struct platform_device msm_device_sps_apq8064 = {
1315 .name = "msm_sps",
1316 .id = -1,
1317 .num_resources = ARRAY_SIZE(resources_sps),
1318 .resource = resources_sps,
1319 .dev.platform_data = &msm_sps_pdata,
1320};
1321
Eric Holmberg023d25c2012-03-01 12:27:55 -07001322static struct resource smd_resource[] = {
1323 {
1324 .name = "a9_m2a_0",
1325 .start = INT_A9_M2A_0,
1326 .flags = IORESOURCE_IRQ,
1327 },
1328 {
1329 .name = "a9_m2a_5",
1330 .start = INT_A9_M2A_5,
1331 .flags = IORESOURCE_IRQ,
1332 },
1333 {
1334 .name = "adsp_a11",
1335 .start = INT_ADSP_A11,
1336 .flags = IORESOURCE_IRQ,
1337 },
1338 {
1339 .name = "adsp_a11_smsm",
1340 .start = INT_ADSP_A11_SMSM,
1341 .flags = IORESOURCE_IRQ,
1342 },
1343 {
1344 .name = "dsps_a11",
1345 .start = INT_DSPS_A11,
1346 .flags = IORESOURCE_IRQ,
1347 },
1348 {
1349 .name = "dsps_a11_smsm",
1350 .start = INT_DSPS_A11_SMSM,
1351 .flags = IORESOURCE_IRQ,
1352 },
1353 {
1354 .name = "wcnss_a11",
1355 .start = INT_WCNSS_A11,
1356 .flags = IORESOURCE_IRQ,
1357 },
1358 {
1359 .name = "wcnss_a11_smsm",
1360 .start = INT_WCNSS_A11_SMSM,
1361 .flags = IORESOURCE_IRQ,
1362 },
1363};
1364
1365static struct smd_subsystem_config smd_config_list[] = {
1366 {
1367 .irq_config_id = SMD_MODEM,
1368 .subsys_name = "gss",
1369 .edge = SMD_APPS_MODEM,
1370
1371 .smd_int.irq_name = "a9_m2a_0",
1372 .smd_int.flags = IRQF_TRIGGER_RISING,
1373 .smd_int.irq_id = -1,
1374 .smd_int.device_name = "smd_dev",
1375 .smd_int.dev_id = 0,
1376 .smd_int.out_bit_pos = 1 << 3,
1377 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1378 .smd_int.out_offset = 0x8,
1379
1380 .smsm_int.irq_name = "a9_m2a_5",
1381 .smsm_int.flags = IRQF_TRIGGER_RISING,
1382 .smsm_int.irq_id = -1,
1383 .smsm_int.device_name = "smd_smsm",
1384 .smsm_int.dev_id = 0,
1385 .smsm_int.out_bit_pos = 1 << 4,
1386 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1387 .smsm_int.out_offset = 0x8,
1388 },
1389 {
1390 .irq_config_id = SMD_Q6,
1391 .subsys_name = "q6",
1392 .edge = SMD_APPS_QDSP,
1393
1394 .smd_int.irq_name = "adsp_a11",
1395 .smd_int.flags = IRQF_TRIGGER_RISING,
1396 .smd_int.irq_id = -1,
1397 .smd_int.device_name = "smd_dev",
1398 .smd_int.dev_id = 0,
1399 .smd_int.out_bit_pos = 1 << 15,
1400 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1401 .smd_int.out_offset = 0x8,
1402
1403 .smsm_int.irq_name = "adsp_a11_smsm",
1404 .smsm_int.flags = IRQF_TRIGGER_RISING,
1405 .smsm_int.irq_id = -1,
1406 .smsm_int.device_name = "smd_smsm",
1407 .smsm_int.dev_id = 0,
1408 .smsm_int.out_bit_pos = 1 << 14,
1409 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1410 .smsm_int.out_offset = 0x8,
1411 },
1412 {
1413 .irq_config_id = SMD_DSPS,
1414 .subsys_name = "dsps",
1415 .edge = SMD_APPS_DSPS,
1416
1417 .smd_int.irq_name = "dsps_a11",
1418 .smd_int.flags = IRQF_TRIGGER_RISING,
1419 .smd_int.irq_id = -1,
1420 .smd_int.device_name = "smd_dev",
1421 .smd_int.dev_id = 0,
1422 .smd_int.out_bit_pos = 1,
1423 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1424 .smd_int.out_offset = 0x4080,
1425
1426 .smsm_int.irq_name = "dsps_a11_smsm",
1427 .smsm_int.flags = IRQF_TRIGGER_RISING,
1428 .smsm_int.irq_id = -1,
1429 .smsm_int.device_name = "smd_smsm",
1430 .smsm_int.dev_id = 0,
1431 .smsm_int.out_bit_pos = 1,
1432 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1433 .smsm_int.out_offset = 0x4094,
1434 },
1435 {
1436 .irq_config_id = SMD_WCNSS,
1437 .subsys_name = "wcnss",
1438 .edge = SMD_APPS_WCNSS,
1439
1440 .smd_int.irq_name = "wcnss_a11",
1441 .smd_int.flags = IRQF_TRIGGER_RISING,
1442 .smd_int.irq_id = -1,
1443 .smd_int.device_name = "smd_dev",
1444 .smd_int.dev_id = 0,
1445 .smd_int.out_bit_pos = 1 << 25,
1446 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1447 .smd_int.out_offset = 0x8,
1448
1449 .smsm_int.irq_name = "wcnss_a11_smsm",
1450 .smsm_int.flags = IRQF_TRIGGER_RISING,
1451 .smsm_int.irq_id = -1,
1452 .smsm_int.device_name = "smd_smsm",
1453 .smsm_int.dev_id = 0,
1454 .smsm_int.out_bit_pos = 1 << 23,
1455 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1456 .smsm_int.out_offset = 0x8,
1457 },
1458};
1459
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001460static struct smd_subsystem_restart_config smd_ssr_config = {
1461 .disable_smsm_reset_handshake = 1,
1462};
1463
Eric Holmberg023d25c2012-03-01 12:27:55 -07001464static struct smd_platform smd_platform_data = {
1465 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1466 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001467 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001468};
1469
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001470struct platform_device msm_device_smd_apq8064 = {
1471 .name = "msm_smd",
1472 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001473 .resource = smd_resource,
1474 .num_resources = ARRAY_SIZE(smd_resource),
1475 .dev = {
1476 .platform_data = &smd_platform_data,
1477 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001478};
1479
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001480#ifdef CONFIG_HW_RANDOM_MSM
1481/* PRNG device */
1482#define MSM_PRNG_PHYS 0x1A500000
1483static struct resource rng_resources = {
1484 .flags = IORESOURCE_MEM,
1485 .start = MSM_PRNG_PHYS,
1486 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1487};
1488
1489struct platform_device apq8064_device_rng = {
1490 .name = "msm_rng",
1491 .id = 0,
1492 .num_resources = 1,
1493 .resource = &rng_resources,
1494};
1495#endif
1496
Matt Wagantall292aace2012-01-26 19:12:34 -08001497static struct resource msm_gss_resources[] = {
1498 {
1499 .start = 0x10000000,
1500 .end = 0x10000000 + SZ_256 - 1,
1501 .flags = IORESOURCE_MEM,
1502 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001503 {
1504 .start = 0x10008000,
1505 .end = 0x10008000 + SZ_256 - 1,
1506 .flags = IORESOURCE_MEM,
1507 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001508};
1509
1510struct platform_device msm_gss = {
1511 .name = "pil_gss",
1512 .id = -1,
1513 .num_resources = ARRAY_SIZE(msm_gss_resources),
1514 .resource = msm_gss_resources,
1515};
1516
Matt Wagantall1875d322012-02-22 16:11:33 -08001517struct platform_device *apq8064_fs_devices[] = {
1518 FS_8X60(FS_ROT, "fs_rot"),
1519 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1520 FS_8X60(FS_VFE, "fs_vfe"),
1521 FS_8X60(FS_VPE, "fs_vpe"),
1522 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1523 FS_8X60(FS_VED, "fs_ved"),
1524 FS_8X60(FS_VCAP, "fs_vcap"),
1525};
1526unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1527
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001528static struct clk_lookup msm_clocks_8064_dummy[] = {
1529 CLK_DUMMY("pll2", PLL2, NULL, 0),
1530 CLK_DUMMY("pll8", PLL8, NULL, 0),
1531 CLK_DUMMY("pll4", PLL4, NULL, 0),
1532
1533 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1534 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1535 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1536 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1537 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1538 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1539 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1540 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1541 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1542 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1543 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1544 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1545 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1546 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1547 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1548 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1549
Matt Wagantalle2522372011-08-17 14:52:21 -07001550 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1551 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1552 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001553 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001554 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1555 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1556 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1557 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1558 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1559 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1560 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1561 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1562 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001563 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1564 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001565 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001566 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1567 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001568 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1569 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001570 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001571 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001572 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001573 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1574 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1575 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1576 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001577 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001578 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001579 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1580 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1581 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1582 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1583 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1584 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1585 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001586 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1587 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1588 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1589 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001590 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1591 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1592 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1593 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001594 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001595 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1596 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001597 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001598 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1599 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001600 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001601 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001602 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001603 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1604 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1605 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1606 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001607 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1608 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1609 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1610 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001611 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1612 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001613 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1614 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1615 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1616 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1617 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001618 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1619 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1620 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1621 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1622 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1623 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1624 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1625 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1626 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1627 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1628 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1629 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1630 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1631 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1632 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001633 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1634 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001635 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001636 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001637 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001638 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001639 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1640 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1641 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001642 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001643 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001644 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001645 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001646 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1647 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001648 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001649 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001650 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1651 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1652 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1653 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1654 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1655 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001656 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001657 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1658 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1659 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1660 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001661 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001662 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1663 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001664 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1665 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1666 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1667 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1668 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1669 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001670 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1671 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1672 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1673 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001674 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001675 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1676 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001677 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1678 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001679 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001680 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001681 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001682 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001683 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1684 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1685 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1686 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1687 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1688 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1689 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1690 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1691 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1692 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1693 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1694 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1695 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1696 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001697 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001698
1699 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001700 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001701 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1702 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1703 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1704 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001705 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1706 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001707 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001708 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1709 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1710 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1711 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1712 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1713 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001714};
1715
Stephen Boydbb600ae2011-08-02 20:11:40 -07001716struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1717 .table = msm_clocks_8064_dummy,
1718 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1719};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001720
1721struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1722 .reg_base_addrs = {
1723 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1724 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1725 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1726 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1727 },
1728 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001729 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001730 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1731 .ipc_rpm_val = 4,
1732 .target_id = {
1733 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1734 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1735 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1736 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1737 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1738 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1739 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1740 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1741 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1742 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1743 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1744 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1745 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1746 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1747 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1748 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1749 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1750 APPS_FABRIC_CFG_HALT, 2),
1751 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1752 APPS_FABRIC_CFG_CLKMOD, 3),
1753 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1754 APPS_FABRIC_CFG_IOCTL, 1),
1755 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1756 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1757 SYS_FABRIC_CFG_HALT, 2),
1758 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1759 SYS_FABRIC_CFG_CLKMOD, 3),
1760 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1761 SYS_FABRIC_CFG_IOCTL, 1),
1762 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1763 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1764 MMSS_FABRIC_CFG_HALT, 2),
1765 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1766 MMSS_FABRIC_CFG_CLKMOD, 3),
1767 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1768 MMSS_FABRIC_CFG_IOCTL, 1),
1769 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1770 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1771 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1772 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1773 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1774 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1775 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1776 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1777 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1778 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1779 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1780 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1781 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1782 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1783 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1784 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1785 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1786 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1787 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1788 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1789 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1790 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1791 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1792 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1793 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1794 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1795 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1796 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1797 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1798 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1799 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1800 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1801 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1802 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1803 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1804 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1805 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1806 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1807 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1808 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1809 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1810 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1811 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1812 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1813 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1814 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1815 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1816 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1817 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1818 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1819 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1820 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1821 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1822 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1823 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1824 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1825 },
1826 .target_status = {
1827 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1828 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1829 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1830 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1831 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1832 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1833 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1834 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1835 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1836 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1837 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1838 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1839 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1840 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1841 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1842 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1843 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1844 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1845 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1846 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1847 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1848 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1849 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1850 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1851 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1852 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1853 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1854 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1855 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1856 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1857 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1858 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1859 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1860 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1861 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1862 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1863 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1864 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1865 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1866 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1867 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1868 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1869 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1870 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1871 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1872 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1873 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1874 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1875 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1876 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1877 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1878 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1879 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1880 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1881 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1882 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1883 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1884 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1885 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1886 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1887 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1888 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1889 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1890 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1891 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1892 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1893 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1894 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1895 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1896 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1897 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1898 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1899 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1900 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1901 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1902 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1903 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1904 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1905 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1906 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1907 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1908 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1909 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1910 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1911 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1912 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1913 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1914 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1915 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1916 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1917 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1918 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1919 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1920 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1921 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1922 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1923 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1924 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1925 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1926 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1927 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1928 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1929 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1930 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1931 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1932 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1933 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1934 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1935 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1936 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1937 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1938 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1939 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1940 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1941 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1942 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1943 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1944 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1945 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1946 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1947 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1948 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1949 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1950 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1951 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1952 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1953 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1954 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1955 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1956 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1957 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1958 },
1959 .target_ctrl_id = {
1960 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1961 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1962 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1963 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1964 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1965 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1966 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1967 },
1968 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1969 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1970 .sel_last = MSM_RPM_8064_SEL_LAST,
1971 .ver = {3, 0, 0},
1972};
1973
1974struct platform_device apq8064_rpm_device = {
1975 .name = "msm_rpm",
1976 .id = -1,
1977};
1978
1979static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1980 .phys_addr_base = 0x0010D204,
1981 .phys_size = SZ_8K,
1982};
1983
1984struct platform_device apq8064_rpm_stat_device = {
1985 .name = "msm_rpm_stat",
1986 .id = -1,
1987 .dev = {
1988 .platform_data = &msm_rpm_stat_pdata,
1989 },
1990};
1991
1992static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1993 .phys_addr_base = 0x0010C000,
1994 .reg_offsets = {
1995 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1996 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1997 },
1998 .phys_size = SZ_8K,
1999 .log_len = 4096, /* log's buffer length in bytes */
2000 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2001};
2002
2003struct platform_device apq8064_rpm_log_device = {
2004 .name = "msm_rpm_log",
2005 .id = -1,
2006 .dev = {
2007 .platform_data = &msm_rpm_log_pdata,
2008 },
2009};
2010
Jin Hongd3024e62012-02-09 16:13:32 -08002011/* Sensors DSPS platform data */
2012
2013#define PPSS_REG_PHYS_BASE 0x12080000
2014
2015static struct dsps_clk_info dsps_clks[] = {};
2016static struct dsps_regulator_info dsps_regs[] = {};
2017
2018/*
2019 * Note: GPIOs field is intialized in run-time at the function
2020 * apq8064_init_dsps().
2021 */
2022
2023struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2024 .clks = dsps_clks,
2025 .clks_num = ARRAY_SIZE(dsps_clks),
2026 .gpios = NULL,
2027 .gpios_num = 0,
2028 .regs = dsps_regs,
2029 .regs_num = ARRAY_SIZE(dsps_regs),
2030 .dsps_pwr_ctl_en = 1,
2031 .signature = DSPS_SIGNATURE,
2032};
2033
2034static struct resource msm_dsps_resources[] = {
2035 {
2036 .start = PPSS_REG_PHYS_BASE,
2037 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2038 .name = "ppss_reg",
2039 .flags = IORESOURCE_MEM,
2040 },
2041
2042 {
2043 .start = PPSS_WDOG_TIMER_IRQ,
2044 .end = PPSS_WDOG_TIMER_IRQ,
2045 .name = "ppss_wdog",
2046 .flags = IORESOURCE_IRQ,
2047 },
2048};
2049
2050struct platform_device msm_dsps_device_8064 = {
2051 .name = "msm_dsps",
2052 .id = 0,
2053 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2054 .resource = msm_dsps_resources,
2055 .dev.platform_data = &msm_dsps_pdata_8064,
2056};
2057
Praveen Chidambaram78499012011-11-01 17:15:17 -06002058#ifdef CONFIG_MSM_MPM
2059static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2060 [1] = MSM_GPIO_TO_INT(26),
2061 [2] = MSM_GPIO_TO_INT(88),
2062 [4] = MSM_GPIO_TO_INT(73),
2063 [5] = MSM_GPIO_TO_INT(74),
2064 [6] = MSM_GPIO_TO_INT(75),
2065 [7] = MSM_GPIO_TO_INT(76),
2066 [8] = MSM_GPIO_TO_INT(77),
2067 [9] = MSM_GPIO_TO_INT(36),
2068 [10] = MSM_GPIO_TO_INT(84),
2069 [11] = MSM_GPIO_TO_INT(7),
2070 [12] = MSM_GPIO_TO_INT(11),
2071 [13] = MSM_GPIO_TO_INT(52),
2072 [14] = MSM_GPIO_TO_INT(15),
2073 [15] = MSM_GPIO_TO_INT(83),
2074 [16] = USB3_HS_IRQ,
2075 [19] = MSM_GPIO_TO_INT(61),
2076 [20] = MSM_GPIO_TO_INT(58),
2077 [23] = MSM_GPIO_TO_INT(65),
2078 [24] = MSM_GPIO_TO_INT(63),
2079 [25] = USB1_HS_IRQ,
2080 [27] = HDMI_IRQ,
2081 [29] = MSM_GPIO_TO_INT(22),
2082 [30] = MSM_GPIO_TO_INT(72),
2083 [31] = USB4_HS_IRQ,
2084 [33] = MSM_GPIO_TO_INT(44),
2085 [34] = MSM_GPIO_TO_INT(39),
2086 [35] = MSM_GPIO_TO_INT(19),
2087 [36] = MSM_GPIO_TO_INT(23),
2088 [37] = MSM_GPIO_TO_INT(41),
2089 [38] = MSM_GPIO_TO_INT(30),
2090 [41] = MSM_GPIO_TO_INT(42),
2091 [42] = MSM_GPIO_TO_INT(56),
2092 [43] = MSM_GPIO_TO_INT(55),
2093 [44] = MSM_GPIO_TO_INT(50),
2094 [45] = MSM_GPIO_TO_INT(49),
2095 [46] = MSM_GPIO_TO_INT(47),
2096 [47] = MSM_GPIO_TO_INT(45),
2097 [48] = MSM_GPIO_TO_INT(38),
2098 [49] = MSM_GPIO_TO_INT(34),
2099 [50] = MSM_GPIO_TO_INT(32),
2100 [51] = MSM_GPIO_TO_INT(29),
2101 [52] = MSM_GPIO_TO_INT(18),
2102 [53] = MSM_GPIO_TO_INT(10),
2103 [54] = MSM_GPIO_TO_INT(81),
2104 [55] = MSM_GPIO_TO_INT(6),
2105};
2106
2107static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2108 TLMM_MSM_SUMMARY_IRQ,
2109 RPM_APCC_CPU0_GP_HIGH_IRQ,
2110 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2111 RPM_APCC_CPU0_GP_LOW_IRQ,
2112 RPM_APCC_CPU0_WAKE_UP_IRQ,
2113 RPM_APCC_CPU1_GP_HIGH_IRQ,
2114 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2115 RPM_APCC_CPU1_GP_LOW_IRQ,
2116 RPM_APCC_CPU1_WAKE_UP_IRQ,
2117 MSS_TO_APPS_IRQ_0,
2118 MSS_TO_APPS_IRQ_1,
2119 MSS_TO_APPS_IRQ_2,
2120 MSS_TO_APPS_IRQ_3,
2121 MSS_TO_APPS_IRQ_4,
2122 MSS_TO_APPS_IRQ_5,
2123 MSS_TO_APPS_IRQ_6,
2124 MSS_TO_APPS_IRQ_7,
2125 MSS_TO_APPS_IRQ_8,
2126 MSS_TO_APPS_IRQ_9,
2127 LPASS_SCSS_GP_LOW_IRQ,
2128 LPASS_SCSS_GP_MEDIUM_IRQ,
2129 LPASS_SCSS_GP_HIGH_IRQ,
2130 SPS_MTI_30,
2131 SPS_MTI_31,
2132 RIVA_APSS_SPARE_IRQ,
2133 RIVA_APPS_WLAN_SMSM_IRQ,
2134 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2135 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2136};
2137
2138struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2139 .irqs_m2a = msm_mpm_irqs_m2a,
2140 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2141 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2142 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2143 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2144 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2145 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2146 .mpm_apps_ipc_val = BIT(1),
2147 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2148
2149};
2150#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002151
2152#define MDM2AP_ERRFATAL 19
2153#define AP2MDM_ERRFATAL 18
2154#define MDM2AP_STATUS 49
2155#define AP2MDM_STATUS 48
2156#define AP2MDM_PMIC_RESET_N 27
2157
2158static struct resource mdm_resources[] = {
2159 {
2160 .start = MDM2AP_ERRFATAL,
2161 .end = MDM2AP_ERRFATAL,
2162 .name = "MDM2AP_ERRFATAL",
2163 .flags = IORESOURCE_IO,
2164 },
2165 {
2166 .start = AP2MDM_ERRFATAL,
2167 .end = AP2MDM_ERRFATAL,
2168 .name = "AP2MDM_ERRFATAL",
2169 .flags = IORESOURCE_IO,
2170 },
2171 {
2172 .start = MDM2AP_STATUS,
2173 .end = MDM2AP_STATUS,
2174 .name = "MDM2AP_STATUS",
2175 .flags = IORESOURCE_IO,
2176 },
2177 {
2178 .start = AP2MDM_STATUS,
2179 .end = AP2MDM_STATUS,
2180 .name = "AP2MDM_STATUS",
2181 .flags = IORESOURCE_IO,
2182 },
2183 {
2184 .start = AP2MDM_PMIC_RESET_N,
2185 .end = AP2MDM_PMIC_RESET_N,
2186 .name = "AP2MDM_PMIC_RESET_N",
2187 .flags = IORESOURCE_IO,
2188 },
2189};
2190
2191struct platform_device mdm_8064_device = {
2192 .name = "mdm2_modem",
2193 .id = -1,
2194 .num_resources = ARRAY_SIZE(mdm_resources),
2195 .resource = mdm_resources,
2196};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002197
2198static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2199
2200struct platform_device apq8064_cpu_idle_device = {
2201 .name = "msm_cpu_idle",
2202 .id = -1,
2203 .dev = {
2204 .platform_data = &apq8064_LPM_latency,
2205 },
2206};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002207
2208static struct msm_dcvs_freq_entry apq8064_freq[] = {
2209 { 384000, 166981, 345600},
2210 { 702000, 213049, 632502},
2211 {1026000, 285712, 925613},
2212 {1242000, 383945, 1176550},
2213 {1458000, 419729, 1465478},
2214 {1512000, 434116, 1546674},
2215
2216};
2217
2218static struct msm_dcvs_core_info apq8064_core_info = {
2219 .freq_tbl = &apq8064_freq[0],
2220 .core_param = {
2221 .max_time_us = 100000,
2222 .num_freq = ARRAY_SIZE(apq8064_freq),
2223 },
2224 .algo_param = {
2225 .slack_time_us = 58000,
2226 .scale_slack_time = 0,
2227 .scale_slack_time_pct = 0,
2228 .disable_pc_threshold = 1458000,
2229 .em_window_size = 100000,
2230 .em_max_util_pct = 97,
2231 .ss_window_size = 1000000,
2232 .ss_util_pct = 95,
2233 .ss_iobusy_conv = 100,
2234 },
2235};
2236
2237struct platform_device apq8064_msm_gov_device = {
2238 .name = "msm_dcvs_gov",
2239 .id = -1,
2240 .dev = {
2241 .platform_data = &apq8064_core_info,
2242 },
2243};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002244
2245static struct resource msm_cache_erp_resources[] = {
2246 {
2247 .name = "l1_irq",
2248 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2249 .flags = IORESOURCE_IRQ,
2250 },
2251 {
2252 .name = "l2_irq",
2253 .start = APCC_QGICL2IRPTREQ,
2254 .flags = IORESOURCE_IRQ,
2255 }
2256};
2257
2258struct platform_device apq8064_device_cache_erp = {
2259 .name = "msm_cache_erp",
2260 .id = -1,
2261 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2262 .resource = msm_cache_erp_resources,
2263};
Pratik Patel212ab362012-03-16 12:30:07 -07002264
2265#define MSM_QDSS_PHYS_BASE 0x01A00000
2266#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2267
2268#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2269
2270static struct qdss_source msm_qdss_sources[] = {
2271 QDSS_SOURCE("msm_etm", 0x33),
2272 QDSS_SOURCE("msm_oxili", 0x80),
2273};
2274
2275static struct msm_qdss_platform_data qdss_pdata = {
2276 .src_table = msm_qdss_sources,
2277 .size = ARRAY_SIZE(msm_qdss_sources),
2278 .afamily = 1,
2279};
2280
2281struct platform_device apq8064_qdss_device = {
2282 .name = "msm_qdss",
2283 .id = -1,
2284 .dev = {
2285 .platform_data = &qdss_pdata,
2286 },
2287};
2288
2289static struct resource msm_etm_resources[] = {
2290 {
2291 .start = MSM_ETM_PHYS_BASE,
2292 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2293 .flags = IORESOURCE_MEM,
2294 },
2295};
2296
2297struct platform_device apq8064_etm_device = {
2298 .name = "msm_etm",
2299 .id = 0,
2300 .num_resources = ARRAY_SIZE(msm_etm_resources),
2301 .resource = msm_etm_resources,
2302};