blob: 2017c8d7eccc8cc0ba9657eeb3716a814ec2ac6a [file] [log] [blame]
Xiaozhe Shi767fdb62013-01-10 15:09:08 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/kernel.h>
16#include <linux/of.h>
17#include <linux/err.h>
18#include <linux/init.h>
19#include <linux/slab.h>
20#include <linux/delay.h>
21#include <linux/mutex.h>
22#include <linux/types.h>
23#include <linux/hwmon.h>
24#include <linux/module.h>
25#include <linux/debugfs.h>
26#include <linux/spmi.h>
27#include <linux/of_irq.h>
28#include <linux/wakelock.h>
29#include <linux/interrupt.h>
30#include <linux/completion.h>
31#include <linux/hwmon-sysfs.h>
32#include <linux/qpnp/qpnp-adc.h>
33#include <linux/platform_device.h>
34
35/* QPNP IADC register definition */
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070036#define QPNP_IADC_REVISION1 0x0
37#define QPNP_IADC_REVISION2 0x1
38#define QPNP_IADC_REVISION3 0x2
39#define QPNP_IADC_REVISION4 0x3
40#define QPNP_IADC_PERPH_TYPE 0x4
41#define QPNP_IADC_PERH_SUBTYPE 0x5
42
43#define QPNP_IADC_SUPPORTED_REVISION2 1
44
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070045#define QPNP_STATUS1 0x8
46#define QPNP_STATUS1_OP_MODE 4
47#define QPNP_STATUS1_MULTI_MEAS_EN BIT(3)
48#define QPNP_STATUS1_MEAS_INTERVAL_EN_STS BIT(2)
49#define QPNP_STATUS1_REQ_STS BIT(1)
50#define QPNP_STATUS1_EOC BIT(0)
51#define QPNP_STATUS2 0x9
52#define QPNP_STATUS2_CONV_SEQ_STATE_SHIFT 4
53#define QPNP_STATUS2_FIFO_NOT_EMPTY_FLAG BIT(1)
54#define QPNP_STATUS2_CONV_SEQ_TIMEOUT_STS BIT(0)
55#define QPNP_CONV_TIMEOUT_ERR 2
56
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070057#define QPNP_IADC_MODE_CTL 0x40
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070058#define QPNP_OP_MODE_SHIFT 4
59#define QPNP_USE_BMS_DATA BIT(4)
60#define QPNP_VADC_SYNCH_EN BIT(2)
61#define QPNP_OFFSET_RMV_EN BIT(1)
62#define QPNP_ADC_TRIM_EN BIT(0)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070063#define QPNP_IADC_EN_CTL1 0x46
64#define QPNP_IADC_ADC_EN BIT(7)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070065#define QPNP_ADC_CH_SEL_CTL 0x48
66#define QPNP_ADC_DIG_PARAM 0x50
67#define QPNP_ADC_CLK_SEL_MASK 0x3
68#define QPNP_ADC_DEC_RATIO_SEL_MASK 0xc
69#define QPNP_ADC_DIG_DEC_RATIO_SEL_SHIFT 2
70
71#define QPNP_HW_SETTLE_DELAY 0x51
72#define QPNP_CONV_REQ 0x52
73#define QPNP_CONV_REQ_SET BIT(7)
74#define QPNP_CONV_SEQ_CTL 0x54
75#define QPNP_CONV_SEQ_HOLDOFF_SHIFT 4
76#define QPNP_CONV_SEQ_TRIG_CTL 0x55
77#define QPNP_FAST_AVG_CTL 0x5a
78
79#define QPNP_M0_LOW_THR_LSB 0x5c
80#define QPNP_M0_LOW_THR_MSB 0x5d
81#define QPNP_M0_HIGH_THR_LSB 0x5e
82#define QPNP_M0_HIGH_THR_MSB 0x5f
83#define QPNP_M1_LOW_THR_LSB 0x69
84#define QPNP_M1_LOW_THR_MSB 0x6a
85#define QPNP_M1_HIGH_THR_LSB 0x6b
86#define QPNP_M1_HIGH_THR_MSB 0x6c
87
88#define QPNP_DATA0 0x60
89#define QPNP_DATA1 0x61
90#define QPNP_CONV_TIMEOUT_ERR 2
91
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -070092#define QPNP_IADC_SEC_ACCESS 0xD0
93#define QPNP_IADC_SEC_ACCESS_DATA 0xA5
94#define QPNP_IADC_MSB_OFFSET 0xF2
95#define QPNP_IADC_LSB_OFFSET 0xF3
96#define QPNP_IADC_NOMINAL_RSENSE 0xF4
97#define QPNP_IADC_ATE_GAIN_CALIB_OFFSET 0xF5
98
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070099#define QPNP_IADC_ADC_CH_SEL_CTL 0x48
100#define QPNP_IADC_ADC_CHX_SEL_SHIFT 3
101
102#define QPNP_IADC_ADC_DIG_PARAM 0x50
103#define QPNP_IADC_CLK_SEL_SHIFT 1
104#define QPNP_IADC_DEC_RATIO_SEL 3
105
106#define QPNP_IADC_CONV_REQUEST 0x52
107#define QPNP_IADC_CONV_REQ BIT(7)
108
109#define QPNP_IADC_DATA0 0x60
110#define QPNP_IADC_DATA1 0x61
111
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700112#define QPNP_ADC_CONV_TIME_MIN 8000
113#define QPNP_ADC_CONV_TIME_MAX 8200
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700114
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700115#define QPNP_ADC_GAIN_NV 17857
116#define QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL 0
117#define QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR 10000000
118#define QPNP_IADC_NANO_VOLTS_FACTOR 1000000000
119#define QPNP_IADC_CALIB_SECONDS 300000
120#define QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT 15625
121#define QPNP_IADC_DIE_TEMP_CALIB_OFFSET 5000
122
123#define QPNP_RAW_CODE_16_BIT_MSB_MASK 0xff00
124#define QPNP_RAW_CODE_16_BIT_LSB_MASK 0xff
125#define QPNP_BIT_SHIFT_8 8
126#define QPNP_RSENSE_MSB_SIGN_CHECK 0x80
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700127#define QPNP_ADC_COMPLETION_TIMEOUT HZ
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800128#define QPNP_IADC_ERR_CHK_RATELIMIT 3
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700129
130struct qpnp_iadc_drv {
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700131 struct qpnp_adc_drv *adc;
132 int32_t rsense;
133 struct device *iadc_hwmon;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700134 bool iadc_initialized;
135 int64_t die_temp_calib_offset;
136 struct delayed_work iadc_work;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800137 struct mutex iadc_vadc_lock;
138 bool iadc_mode_sel;
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800139 uint32_t iadc_err_cnt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700140 struct sensor_device_attribute sens_attr[0];
141};
142
143struct qpnp_iadc_drv *qpnp_iadc;
144
145static int32_t qpnp_iadc_read_reg(uint32_t reg, u8 *data)
146{
147 struct qpnp_iadc_drv *iadc = qpnp_iadc;
148 int rc;
149
150 rc = spmi_ext_register_readl(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700151 (iadc->adc->offset + reg), data, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700152 if (rc < 0) {
153 pr_err("qpnp iadc read reg %d failed with %d\n", reg, rc);
154 return rc;
155 }
156
157 return 0;
158}
159
160static int32_t qpnp_iadc_write_reg(uint32_t reg, u8 data)
161{
162 struct qpnp_iadc_drv *iadc = qpnp_iadc;
163 int rc;
164 u8 *buf;
165
166 buf = &data;
167 rc = spmi_ext_register_writel(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700168 (iadc->adc->offset + reg), buf, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700169 if (rc < 0) {
170 pr_err("qpnp iadc write reg %d failed with %d\n", reg, rc);
171 return rc;
172 }
173
174 return 0;
175}
176
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800177static void trigger_iadc_completion(struct work_struct *work)
178{
179 struct qpnp_iadc_drv *iadc = qpnp_iadc;
180
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800181 if (!iadc || !iadc->iadc_initialized)
182 return;
183
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800184 complete(&iadc->adc->adc_rslt_completion);
185
186 return;
187}
188DECLARE_WORK(trigger_iadc_completion_work, trigger_iadc_completion);
189
190static irqreturn_t qpnp_iadc_isr(int irq, void *dev_id)
191{
192 schedule_work(&trigger_iadc_completion_work);
193
194 return IRQ_HANDLED;
195}
196
197static int32_t qpnp_iadc_enable(bool state)
198{
199 int rc = 0;
200 u8 data = 0;
201
202 data = QPNP_IADC_ADC_EN;
203 if (state) {
204 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
205 data);
206 if (rc < 0) {
207 pr_err("IADC enable failed\n");
208 return rc;
209 }
210 } else {
211 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
212 (~data & QPNP_IADC_ADC_EN));
213 if (rc < 0) {
214 pr_err("IADC disable failed\n");
215 return rc;
216 }
217 }
218
219 return 0;
220}
221
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800222static int32_t qpnp_iadc_status_debug(void)
223{
224 int rc = 0;
225 u8 mode = 0, status1 = 0, chan = 0, dig = 0, en = 0;
226
227 rc = qpnp_iadc_read_reg(QPNP_IADC_MODE_CTL, &mode);
228 if (rc < 0) {
229 pr_err("mode ctl register read failed with %d\n", rc);
230 return rc;
231 }
232
233 rc = qpnp_iadc_read_reg(QPNP_ADC_DIG_PARAM, &dig);
234 if (rc < 0) {
235 pr_err("digital param read failed with %d\n", rc);
236 return rc;
237 }
238
239 rc = qpnp_iadc_read_reg(QPNP_IADC_ADC_CH_SEL_CTL, &chan);
240 if (rc < 0) {
241 pr_err("channel read failed with %d\n", rc);
242 return rc;
243 }
244
245 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
246 if (rc < 0) {
247 pr_err("status1 read failed with %d\n", rc);
248 return rc;
249 }
250
251 rc = qpnp_iadc_read_reg(QPNP_IADC_EN_CTL1, &en);
252 if (rc < 0) {
253 pr_err("en read failed with %d\n", rc);
254 return rc;
255 }
256
257 pr_err("EOC not set with status:%x, dig:%x, ch:%x, mode:%x, en:%x\n",
258 status1, dig, chan, mode, en);
259
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800260 rc = qpnp_iadc_enable(false);
261 if (rc < 0) {
262 pr_err("IADC disable failed with %d\n", rc);
263 return rc;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700264 }
265
266 return 0;
267}
268
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700269static int32_t qpnp_iadc_read_conversion_result(uint16_t *data)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700270{
271 uint8_t rslt_lsb, rslt_msb;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700272 uint16_t rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700273 int32_t rc;
274
275 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA0, &rslt_lsb);
276 if (rc < 0) {
277 pr_err("qpnp adc result read failed with %d\n", rc);
278 return rc;
279 }
280
281 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA1, &rslt_msb);
282 if (rc < 0) {
283 pr_err("qpnp adc result read failed with %d\n", rc);
284 return rc;
285 }
286
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700287 rslt = (rslt_msb << 8) | rslt_lsb;
288 *data = rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700289
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700290 rc = qpnp_iadc_enable(false);
291 if (rc)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700292 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700293
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700294 return 0;
295}
296
297static int32_t qpnp_iadc_configure(enum qpnp_iadc_channels channel,
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800298 uint16_t *raw_code, uint32_t mode_sel)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700299{
300 struct qpnp_iadc_drv *iadc = qpnp_iadc;
301 u8 qpnp_iadc_mode_reg = 0, qpnp_iadc_ch_sel_reg = 0;
302 u8 qpnp_iadc_conv_req = 0, qpnp_iadc_dig_param_reg = 0;
303 int32_t rc = 0;
304
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700305 qpnp_iadc_ch_sel_reg = channel;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700306
307 qpnp_iadc_dig_param_reg |= iadc->adc->amux_prop->decimation <<
308 QPNP_IADC_DEC_RATIO_SEL;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800309 if (iadc->iadc_mode_sel)
310 qpnp_iadc_mode_reg |= (QPNP_ADC_TRIM_EN | QPNP_VADC_SYNCH_EN);
311 else
312 qpnp_iadc_mode_reg |= QPNP_ADC_TRIM_EN;
313
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700314 qpnp_iadc_conv_req = QPNP_IADC_CONV_REQ;
315
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700316 rc = qpnp_iadc_write_reg(QPNP_IADC_MODE_CTL, qpnp_iadc_mode_reg);
317 if (rc) {
318 pr_err("qpnp adc read adc failed with %d\n", rc);
319 return rc;
320 }
321
322 rc = qpnp_iadc_write_reg(QPNP_IADC_ADC_CH_SEL_CTL,
323 qpnp_iadc_ch_sel_reg);
324 if (rc) {
325 pr_err("qpnp adc read adc failed with %d\n", rc);
326 return rc;
327 }
328
329 rc = qpnp_iadc_write_reg(QPNP_ADC_DIG_PARAM,
330 qpnp_iadc_dig_param_reg);
331 if (rc) {
332 pr_err("qpnp adc read adc failed with %d\n", rc);
333 return rc;
334 }
335
336 rc = qpnp_iadc_write_reg(QPNP_HW_SETTLE_DELAY,
337 iadc->adc->amux_prop->hw_settle_time);
338 if (rc < 0) {
339 pr_err("qpnp adc configure error for hw settling time setup\n");
340 return rc;
341 }
342
343 rc = qpnp_iadc_write_reg(QPNP_FAST_AVG_CTL,
344 iadc->adc->amux_prop->fast_avg_setup);
345 if (rc < 0) {
346 pr_err("qpnp adc fast averaging configure error\n");
347 return rc;
348 }
349
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700350 rc = qpnp_iadc_enable(true);
351 if (rc)
352 return rc;
353
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700354 rc = qpnp_iadc_write_reg(QPNP_CONV_REQ, qpnp_iadc_conv_req);
355 if (rc) {
356 pr_err("qpnp adc read adc failed with %d\n", rc);
357 return rc;
358 }
359
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700360 rc = wait_for_completion_timeout(&iadc->adc->adc_rslt_completion,
361 QPNP_ADC_COMPLETION_TIMEOUT);
362 if (!rc) {
363 u8 status1 = 0;
364 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
365 if (rc < 0)
366 return rc;
367 status1 &= (QPNP_STATUS1_REQ_STS | QPNP_STATUS1_EOC);
368 if (status1 == QPNP_STATUS1_EOC)
369 pr_debug("End of conversion status set\n");
370 else {
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800371 rc = qpnp_iadc_status_debug();
372 if (rc < 0) {
373 pr_err("status1 read failed with %d\n", rc);
374 return rc;
375 }
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700376 return -EINVAL;
377 }
378 }
379
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700380 rc = qpnp_iadc_read_conversion_result(raw_code);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700381 if (rc) {
382 pr_err("qpnp adc read adc failed with %d\n", rc);
383 return rc;
384 }
385
386 return 0;
387}
388
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700389static int32_t qpnp_convert_raw_offset_voltage(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700390{
391 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700392 uint32_t num = 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700393
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800394 if ((iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw) == 0) {
395 pr_err("raw offset errors! raw_gain:0x%x and raw_offset:0x%x\n",
396 iadc->adc->calib.gain_raw, iadc->adc->calib.offset_raw);
397 return -EINVAL;
398 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700399
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800400 iadc->adc->calib.offset_uv = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700401
402 num = iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw;
403
404 iadc->adc->calib.gain_uv = (num * QPNP_ADC_GAIN_NV)/
405 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
406
407 return 0;
408}
409
410static int32_t qpnp_iadc_calibrate_for_trim(void)
411{
412 struct qpnp_iadc_drv *iadc = qpnp_iadc;
413 uint8_t rslt_lsb, rslt_msb;
414 int32_t rc = 0;
415 uint16_t raw_data;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800416 uint32_t mode_sel = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700417
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800418 mutex_lock(&iadc->adc->adc_lock);
419
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800420 rc = qpnp_iadc_configure(GAIN_CALIBRATION_17P857MV,
421 &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700422 if (rc < 0) {
423 pr_err("qpnp adc result read failed with %d\n", rc);
424 goto fail;
425 }
426
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700427 iadc->adc->calib.gain_raw = raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700428
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800429 rc = qpnp_iadc_configure(OFFSET_CALIBRATION_CSP2_CSN2,
430 &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700431 if (rc < 0) {
432 pr_err("qpnp adc result read failed with %d\n", rc);
433 goto fail;
434 }
435
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700436 iadc->adc->calib.offset_raw = raw_data;
437 if (rc < 0) {
438 pr_err("qpnp adc offset/gain calculation failed\n");
439 goto fail;
440 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700441
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700442 rc = qpnp_convert_raw_offset_voltage();
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800443 if (rc < 0) {
444 pr_err("qpnp raw_voltage conversion failed\n");
445 goto fail;
446 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700447
448 rslt_msb = (raw_data & QPNP_RAW_CODE_16_BIT_MSB_MASK) >>
449 QPNP_BIT_SHIFT_8;
450 rslt_lsb = raw_data & QPNP_RAW_CODE_16_BIT_LSB_MASK;
451
452 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
453 QPNP_IADC_SEC_ACCESS_DATA);
454 if (rc < 0) {
455 pr_err("qpnp iadc configure error for sec access\n");
456 goto fail;
457 }
458
459 rc = qpnp_iadc_write_reg(QPNP_IADC_MSB_OFFSET,
460 rslt_msb);
461 if (rc < 0) {
462 pr_err("qpnp iadc configure error for MSB write\n");
463 goto fail;
464 }
465
466 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
467 QPNP_IADC_SEC_ACCESS_DATA);
468 if (rc < 0) {
469 pr_err("qpnp iadc configure error for sec access\n");
470 goto fail;
471 }
472
473 rc = qpnp_iadc_write_reg(QPNP_IADC_LSB_OFFSET,
474 rslt_lsb);
475 if (rc < 0) {
476 pr_err("qpnp iadc configure error for LSB write\n");
477 goto fail;
478 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700479fail:
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800480 mutex_unlock(&iadc->adc->adc_lock);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700481 return rc;
482}
483
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700484static void qpnp_iadc_work(struct work_struct *work)
485{
486 struct qpnp_iadc_drv *iadc = qpnp_iadc;
487 int rc = 0;
488
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700489 rc = qpnp_iadc_calibrate_for_trim();
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800490 if (rc) {
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700491 pr_err("periodic IADC calibration failed\n");
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800492 iadc->iadc_err_cnt++;
493 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700494
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800495 if (iadc->iadc_err_cnt < QPNP_IADC_ERR_CHK_RATELIMIT)
496 schedule_delayed_work(&iadc->iadc_work,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700497 round_jiffies_relative(msecs_to_jiffies
498 (QPNP_IADC_CALIB_SECONDS)));
499
500 return;
501}
502
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700503static int32_t qpnp_iadc_version_check(void)
504{
505 uint8_t revision;
506 int rc;
507
508 rc = qpnp_iadc_read_reg(QPNP_IADC_REVISION2, &revision);
509 if (rc < 0) {
510 pr_err("qpnp adc result read failed with %d\n", rc);
511 return rc;
512 }
513
514 if (revision < QPNP_IADC_SUPPORTED_REVISION2) {
515 pr_err("IADC Version not supported\n");
516 return -EINVAL;
517 }
518
519 return 0;
520}
521
522int32_t qpnp_iadc_is_ready(void)
523{
524 struct qpnp_iadc_drv *iadc = qpnp_iadc;
525
526 if (!iadc || !iadc->iadc_initialized)
527 return -EPROBE_DEFER;
528 else
529 return 0;
530}
531EXPORT_SYMBOL(qpnp_iadc_is_ready);
532
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700533int32_t qpnp_iadc_get_rsense(int32_t *rsense)
534{
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800535 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700536 uint8_t rslt_rsense;
537 int32_t rc, sign_bit = 0;
538
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800539 if (!iadc || !iadc->iadc_initialized)
540 return -EPROBE_DEFER;
541
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700542 rc = qpnp_iadc_read_reg(QPNP_IADC_NOMINAL_RSENSE, &rslt_rsense);
543 if (rc < 0) {
544 pr_err("qpnp adc rsense read failed with %d\n", rc);
545 return rc;
546 }
547
548 if (rslt_rsense & QPNP_RSENSE_MSB_SIGN_CHECK)
549 sign_bit = 1;
550
551 rslt_rsense &= ~QPNP_RSENSE_MSB_SIGN_CHECK;
552
553 if (sign_bit)
554 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR -
555 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
556 else
557 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR +
558 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
559
560 return rc;
561}
Xiaozhe Shi767fdb62013-01-10 15:09:08 -0800562EXPORT_SYMBOL(qpnp_iadc_get_rsense);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700563
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800564static int32_t qpnp_check_pmic_temp(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700565{
566 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700567 struct qpnp_vadc_result result_pmic_therm;
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800568 int rc = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700569
570 rc = qpnp_vadc_read(DIE_TEMP, &result_pmic_therm);
571 if (rc < 0)
572 return rc;
573
574 if (((uint64_t) (result_pmic_therm.physical -
575 iadc->die_temp_calib_offset))
576 > QPNP_IADC_DIE_TEMP_CALIB_OFFSET) {
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700577 rc = qpnp_iadc_calibrate_for_trim();
578 if (rc)
579 pr_err("periodic IADC calibration failed\n");
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700580 }
581
Siddartha Mohanadossd752e472013-02-26 18:30:14 -0800582 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700583}
584
585int32_t qpnp_iadc_read(enum qpnp_iadc_channels channel,
586 struct qpnp_iadc_result *result)
587{
588 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800589 int32_t rc, rsense_n_ohms, sign = 0, num, mode_sel = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700590 int64_t result_current;
591 uint16_t raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700592
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700593 if (!iadc || !iadc->iadc_initialized)
594 return -EPROBE_DEFER;
595
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800596 if (!iadc->iadc_mode_sel) {
597 rc = qpnp_check_pmic_temp();
598 if (rc) {
599 pr_err("Error checking pmic therm temp\n");
600 return rc;
601 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700602 }
603
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700604 mutex_lock(&iadc->adc->adc_lock);
605
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800606 rc = qpnp_iadc_configure(channel, &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700607 if (rc < 0) {
608 pr_err("qpnp adc result read failed with %d\n", rc);
609 goto fail;
610 }
611
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700612 rc = qpnp_iadc_get_rsense(&rsense_n_ohms);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700613
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700614 num = raw_data - iadc->adc->calib.offset_raw;
615 if (num < 0) {
616 sign = 1;
617 num = -num;
618 }
619
620 result->result_uv = (num * QPNP_ADC_GAIN_NV)/
621 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
622 result_current = result->result_uv;
623 result_current *= QPNP_IADC_NANO_VOLTS_FACTOR;
624 do_div(result_current, rsense_n_ohms);
625
626 if (sign) {
627 result->result_uv = -result->result_uv;
628 result_current = -result_current;
629 }
630
631 result->result_ua = (int32_t) result_current;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700632fail:
633 mutex_unlock(&iadc->adc->adc_lock);
634
635 return rc;
636}
637EXPORT_SYMBOL(qpnp_iadc_read);
638
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700639int32_t qpnp_iadc_get_gain_and_offset(struct qpnp_iadc_calib *result)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700640{
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700641 struct qpnp_iadc_drv *iadc = qpnp_iadc;
642 int rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700643
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700644 if (!iadc || !iadc->iadc_initialized)
645 return -EPROBE_DEFER;
646
647 rc = qpnp_check_pmic_temp();
648 if (rc) {
649 pr_err("Error checking pmic therm temp\n");
650 return rc;
651 }
652
653 mutex_lock(&iadc->adc->adc_lock);
654 result->gain_raw = iadc->adc->calib.gain_raw;
655 result->ideal_gain_nv = QPNP_ADC_GAIN_NV;
656 result->gain_uv = iadc->adc->calib.gain_uv;
657 result->offset_raw = iadc->adc->calib.offset_raw;
658 result->ideal_offset_uv =
659 QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL;
660 result->offset_uv = iadc->adc->calib.offset_uv;
661 mutex_unlock(&iadc->adc->adc_lock);
662
663 return 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700664}
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700665EXPORT_SYMBOL(qpnp_iadc_get_gain_and_offset);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700666
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800667int32_t qpnp_iadc_vadc_sync_read(
668 enum qpnp_iadc_channels i_channel, struct qpnp_iadc_result *i_result,
669 enum qpnp_vadc_channels v_channel, struct qpnp_vadc_result *v_result)
670{
671 struct qpnp_iadc_drv *iadc = qpnp_iadc;
672 int rc = 0;
673
674 if (!iadc || !iadc->iadc_initialized)
675 return -EPROBE_DEFER;
676
677 mutex_lock(&iadc->iadc_vadc_lock);
678
679 rc = qpnp_check_pmic_temp();
680 if (rc) {
681 pr_err("PMIC die temp check failed\n");
682 goto fail;
683 }
684
685 iadc->iadc_mode_sel = true;
686
687 rc = qpnp_vadc_iadc_sync_request(v_channel);
688 if (rc) {
689 pr_err("Configuring VADC failed\n");
690 goto fail;
691 }
692
693 rc = qpnp_iadc_read(i_channel, i_result);
694 if (rc)
695 pr_err("Configuring IADC failed\n");
696 /* Intentional fall through to release VADC */
697
698 rc = qpnp_vadc_iadc_sync_complete_request(v_channel,
699 v_result);
700 if (rc)
701 pr_err("Releasing VADC failed\n");
702fail:
703 iadc->iadc_mode_sel = false;
704
705 mutex_unlock(&iadc->iadc_vadc_lock);
706
707 return rc;
708}
709EXPORT_SYMBOL(qpnp_iadc_vadc_sync_read);
710
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700711static ssize_t qpnp_iadc_show(struct device *dev,
712 struct device_attribute *devattr, char *buf)
713{
714 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700715 struct qpnp_iadc_result result;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700716 int rc = -1;
717
718 rc = qpnp_iadc_read(attr->index, &result);
719
720 if (rc)
721 return 0;
722
723 return snprintf(buf, QPNP_ADC_HWMON_NAME_LENGTH,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700724 "Result:%d\n", result.result_ua);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700725}
726
727static struct sensor_device_attribute qpnp_adc_attr =
728 SENSOR_ATTR(NULL, S_IRUGO, qpnp_iadc_show, NULL, 0);
729
730static int32_t qpnp_iadc_init_hwmon(struct spmi_device *spmi)
731{
732 struct qpnp_iadc_drv *iadc = qpnp_iadc;
733 struct device_node *child;
734 struct device_node *node = spmi->dev.of_node;
735 int rc = 0, i = 0, channel;
736
737 for_each_child_of_node(node, child) {
738 channel = iadc->adc->adc_channels[i].channel_num;
739 qpnp_adc_attr.index = iadc->adc->adc_channels[i].channel_num;
740 qpnp_adc_attr.dev_attr.attr.name =
741 iadc->adc->adc_channels[i].name;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700742 memcpy(&iadc->sens_attr[i], &qpnp_adc_attr,
743 sizeof(qpnp_adc_attr));
Stephen Boyd8a5c4e42012-10-30 11:07:22 -0700744 sysfs_attr_init(&iadc->sens_attr[i].dev_attr.attr);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700745 rc = device_create_file(&spmi->dev,
746 &iadc->sens_attr[i].dev_attr);
747 if (rc) {
748 dev_err(&spmi->dev,
749 "device_create_file failed for dev %s\n",
750 iadc->adc->adc_channels[i].name);
751 goto hwmon_err_sens;
752 }
753 i++;
754 }
755
756 return 0;
757hwmon_err_sens:
758 pr_err("Init HWMON failed for qpnp_iadc with %d\n", rc);
759 return rc;
760}
761
762static int __devinit qpnp_iadc_probe(struct spmi_device *spmi)
763{
764 struct qpnp_iadc_drv *iadc;
765 struct qpnp_adc_drv *adc_qpnp;
766 struct device_node *node = spmi->dev.of_node;
767 struct device_node *child;
768 int rc, count_adc_channel_list = 0;
769
770 if (!node)
771 return -EINVAL;
772
773 if (qpnp_iadc) {
774 pr_err("IADC already in use\n");
775 return -EBUSY;
776 }
777
778 for_each_child_of_node(node, child)
779 count_adc_channel_list++;
780
781 if (!count_adc_channel_list) {
782 pr_err("No channel listing\n");
783 return -EINVAL;
784 }
785
786 iadc = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_iadc_drv) +
787 (sizeof(struct sensor_device_attribute) *
788 count_adc_channel_list), GFP_KERNEL);
789 if (!iadc) {
790 dev_err(&spmi->dev, "Unable to allocate memory\n");
791 return -ENOMEM;
792 }
793
794 adc_qpnp = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_adc_drv),
795 GFP_KERNEL);
796 if (!adc_qpnp) {
797 dev_err(&spmi->dev, "Unable to allocate memory\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800798 rc = -ENOMEM;
799 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700800 }
801
802 iadc->adc = adc_qpnp;
803
804 rc = qpnp_adc_get_devicetree_data(spmi, iadc->adc);
805 if (rc) {
806 dev_err(&spmi->dev, "failed to read device tree\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800807 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700808 }
809
810 rc = of_property_read_u32(node, "qcom,rsense",
811 &iadc->rsense);
812 if (rc) {
813 pr_err("Invalid rsens reference property\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800814 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700815 }
816
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800817 rc = devm_request_irq(&spmi->dev, iadc->adc->adc_irq_eoc,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700818 qpnp_iadc_isr,
819 IRQF_TRIGGER_RISING, "qpnp_iadc_interrupt", iadc);
820 if (rc) {
821 dev_err(&spmi->dev, "failed to request adc irq\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800822 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700823 } else
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800824 enable_irq_wake(iadc->adc->adc_irq_eoc);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700825
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700826 dev_set_drvdata(&spmi->dev, iadc);
827 qpnp_iadc = iadc;
828
829 rc = qpnp_iadc_init_hwmon(spmi);
830 if (rc) {
831 dev_err(&spmi->dev, "failed to initialize qpnp hwmon adc\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800832 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700833 }
834 iadc->iadc_hwmon = hwmon_device_register(&iadc->adc->spmi->dev);
835
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700836 rc = qpnp_iadc_version_check();
837 if (rc) {
838 dev_err(&spmi->dev, "IADC version not supported\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800839 goto fail;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700840 }
841
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800842 mutex_init(&iadc->iadc_vadc_lock);
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800843 INIT_DELAYED_WORK(&iadc->iadc_work, qpnp_iadc_work);
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800844 iadc->iadc_err_cnt = 0;
845 iadc->iadc_initialized = true;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700846
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800847 rc = qpnp_iadc_calibrate_for_trim();
848 if (rc)
849 dev_err(&spmi->dev, "failed to calibrate for USR trim\n");
850 schedule_delayed_work(&iadc->iadc_work,
851 round_jiffies_relative(msecs_to_jiffies
852 (QPNP_IADC_CALIB_SECONDS)));
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700853 return 0;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800854fail:
Siddartha Mohanadoss32019b52012-12-23 17:05:45 -0800855 qpnp_iadc = NULL;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800856 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700857}
858
859static int __devexit qpnp_iadc_remove(struct spmi_device *spmi)
860{
861 struct qpnp_iadc_drv *iadc = dev_get_drvdata(&spmi->dev);
862 struct device_node *node = spmi->dev.of_node;
863 struct device_node *child;
864 int i = 0;
865
Siddartha Mohanadossa9b91672013-02-22 18:32:27 -0800866 cancel_delayed_work(&iadc->iadc_work);
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800867 mutex_destroy(&iadc->iadc_vadc_lock);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700868 for_each_child_of_node(node, child) {
869 device_remove_file(&spmi->dev,
870 &iadc->sens_attr[i].dev_attr);
871 i++;
872 }
873 dev_set_drvdata(&spmi->dev, NULL);
874
875 return 0;
876}
877
878static const struct of_device_id qpnp_iadc_match_table[] = {
879 { .compatible = "qcom,qpnp-iadc",
880 },
881 {}
882};
883
884static struct spmi_driver qpnp_iadc_driver = {
885 .driver = {
886 .name = "qcom,qpnp-iadc",
887 .of_match_table = qpnp_iadc_match_table,
888 },
889 .probe = qpnp_iadc_probe,
890 .remove = qpnp_iadc_remove,
891};
892
893static int __init qpnp_iadc_init(void)
894{
895 return spmi_driver_register(&qpnp_iadc_driver);
896}
897module_init(qpnp_iadc_init);
898
899static void __exit qpnp_iadc_exit(void)
900{
901 spmi_driver_unregister(&qpnp_iadc_driver);
902}
903module_exit(qpnp_iadc_exit);
904
905MODULE_DESCRIPTION("QPNP PMIC current ADC driver");
906MODULE_LICENSE("GPL v2");