blob: d17ed1a3898398bedfd15092a930529b04e54b6f [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
27 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
32 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000036// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
39 [add, mul, shl, or, frameindex, X86Wrapper],
40 []>;
41
42//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000043// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000049 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000055 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000061 return (int64_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062}]>;
63
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
65def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
66def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
67
68def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
69def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
70def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
71def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
72
73def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
74def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
75def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
76def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
77
78//===----------------------------------------------------------------------===//
79// Instruction list...
80//
81
Dan Gohman01c9f772008-10-01 18:28:06 +000082// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
83// a stack adjustment and the codegen must know that they may modify the stack
84// pointer before prolog-epilog rewriting occurs.
85// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
86// sub / add which can clobber EFLAGS.
87let Defs = [RSP, EFLAGS], Uses = [RSP] in {
88def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
89 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +000090 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +000091 Requires<[In64BitMode]>;
92def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
93 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +000094 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +000095 Requires<[In64BitMode]>;
96}
97
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098//===----------------------------------------------------------------------===//
99// Call Instructions...
100//
Evan Cheng37e7c752007-07-21 00:34:19 +0000101let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000102 // All calls clobber the non-callee saved registers. RSP is marked as
103 // a use to prevent stack-pointer assignments that appear immediately
104 // before calls from potentially appearing dead. Uses for argument
105 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +0000107 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
109 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Dan Gohman9499cfe2008-10-01 04:14:30 +0000110 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
111 Uses = [RSP] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000112 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000113 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000114 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000115 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000116 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000117 "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 }
119
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000120
121
122let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000123def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000124 "#TC_RETURN $dst $offset",
125 []>;
126
127let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000128def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000129 "#TC_RETURN $dst $offset",
130 []>;
131
132
133let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
134 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst # TAILCALL",
135 []>;
136
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000138let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000139 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000141 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 [(brind (loadi64 addr:$dst))]>;
143}
144
145//===----------------------------------------------------------------------===//
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +0000146// EH Pseudo Instructions
147//
148let isTerminator = 1, isReturn = 1, isBarrier = 1,
149 hasCtrlDep = 1 in {
150def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
151 "ret\t#eh_return, addr: $addr",
152 [(X86ehret GR64:$addr)]>;
153
154}
155
156//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157// Miscellaneous Instructions...
158//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000159let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000161 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000162let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
163let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000165 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000166let mayStore = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000168 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
169}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000171let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000172def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000173let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000174def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000175
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000177 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000178 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
180
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000181let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000182def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000183 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000184 [(set GR64:$dst, lea64addr:$src)]>;
185
186let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000187def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000188 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190
Evan Cheng48679f42007-12-14 02:13:44 +0000191// Bit scan instructions.
192let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000193def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000194 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000195 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000196def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000197 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000198 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
199 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000200
Evan Cheng4e33de92007-12-14 18:49:43 +0000201def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000202 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000203 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000204def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000205 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000206 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
207 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000208} // Defs = [EFLAGS]
209
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000211let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000212def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000213 [(X86rep_movs i64)]>, REP;
214let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000215def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000216 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217
218//===----------------------------------------------------------------------===//
219// Move Instructions...
220//
221
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000222let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000223def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000224 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225
Evan Chengd2b9d302008-06-25 01:16:38 +0000226let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000227def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000228 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000230def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000231 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000233}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234
Chris Lattner1a1932c2008-01-06 23:38:27 +0000235let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000236def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000237 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 [(set GR64:$dst, (load addr:$src))]>;
239
Evan Chengb783fa32007-07-19 01:14:50 +0000240def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000241 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000243def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000244 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 [(store i64immSExt32:$src, addr:$dst)]>;
246
247// Sign/Zero extenders
248
Evan Chengb783fa32007-07-19 01:14:50 +0000249def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000250 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000252def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000253 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000255def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000256 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000258def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000259 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000261def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000262 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000264def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000265 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
267
Dan Gohman9203ab42008-07-30 18:09:17 +0000268// Use movzbl instead of movzbq when the destination is a register; it's
269// equivalent due to implicit zero-extending, and it has a smaller encoding.
270def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
271 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
272 [(set GR64:$dst, (zext GR8:$src))]>, TB;
273def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
274 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
275 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
276// Use movzwl instead of movzwq when the destination is a register; it's
277// equivalent due to implicit zero-extending, and it has a smaller encoding.
278def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
279 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
280 [(set GR64:$dst, (zext GR16:$src))]>, TB;
281def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
282 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
283 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284
Dan Gohman47a419d2008-08-07 02:54:50 +0000285// There's no movzlq instruction, but movl can be used for this purpose, using
286// implicit zero-extension. We need this because the seeming alternative for
287// implementing zext from 32 to 64, an EXTRACT_SUBREG/SUBREG_TO_REG pair, isn't
288// safe because both instructions could be optimized away in the
289// register-to-register case, leaving nothing behind to do the zero extension.
290def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
291 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
292 [(set GR64:$dst, (zext GR32:$src))]>;
293def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
294 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
295 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
296
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000297let neverHasSideEffects = 1 in {
298 let Defs = [RAX], Uses = [EAX] in
299 def CDQE : RI<0x98, RawFrm, (outs), (ins),
300 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000302 let Defs = [RAX,RDX], Uses = [RAX] in
303 def CQO : RI<0x99, RawFrm, (outs), (ins),
304 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
305}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306
307//===----------------------------------------------------------------------===//
308// Arithmetic Instructions...
309//
310
Evan Cheng55687072007-09-14 21:48:26 +0000311let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312let isTwoAddress = 1 in {
313let isConvertibleToThreeAddress = 1 in {
314let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000315def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000316 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
318
Evan Chengb783fa32007-07-19 01:14:50 +0000319def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
325} // isConvertibleToThreeAddress
326
Evan Chengb783fa32007-07-19 01:14:50 +0000327def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
330} // isTwoAddress
331
Evan Chengb783fa32007-07-19 01:14:50 +0000332def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000333 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000335def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000336 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000338def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000339 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
341
Evan Cheng259471d2007-10-05 17:59:57 +0000342let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343let isTwoAddress = 1 in {
344let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000345def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000346 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
348
Evan Chengb783fa32007-07-19 01:14:50 +0000349def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
352
Evan Chengb783fa32007-07-19 01:14:50 +0000353def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000354 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000356def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000357 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
359} // isTwoAddress
360
Evan Chengb783fa32007-07-19 01:14:50 +0000361def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000362 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000364def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000365 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000367def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000368 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000370} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371
372let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000373def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000374 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
376
Evan Chengb783fa32007-07-19 01:14:50 +0000377def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000378 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
380
Evan Chengb783fa32007-07-19 01:14:50 +0000381def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000382 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000384def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000385 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
387} // isTwoAddress
388
Evan Chengb783fa32007-07-19 01:14:50 +0000389def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000390 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000392def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000393 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000395def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000396 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
398
Evan Cheng259471d2007-10-05 17:59:57 +0000399let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000401def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000402 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
404
Evan Chengb783fa32007-07-19 01:14:50 +0000405def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000406 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
408
Evan Chengb783fa32007-07-19 01:14:50 +0000409def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000410 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000412def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
415} // isTwoAddress
416
Evan Chengb783fa32007-07-19 01:14:50 +0000417def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000418 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000420def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000421 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000422 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000423def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000424 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000426} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000427} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
429// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000430let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000431def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000432 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000433let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000434def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000435 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436
437// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000438def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000439 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000440let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000441def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000442 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
443}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444
Evan Cheng55687072007-09-14 21:48:26 +0000445let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446let isTwoAddress = 1 in {
447let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000448def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000449 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000450 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
451
Evan Chengb783fa32007-07-19 01:14:50 +0000452def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000453 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
455} // isTwoAddress
456
457// Suprisingly enough, these are not two address instructions!
458def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000459 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000460 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
462def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000463 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000464 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
466def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000467 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
470def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000471 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
Evan Cheng55687072007-09-14 21:48:26 +0000474} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475
476// Unsigned division / remainder
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000477let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000478let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000479def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000480 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000482def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000483 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000484let mayLoad = 1 in {
485def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
486 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000487def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000488 "idiv{q}\t$src", []>;
489}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000490}
491}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492
493// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000494let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000495let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000496def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000498def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
500
501let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000502def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000504def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000505 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
506
507let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000508def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000510def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
512
513// In 64-bit mode, single byte INC and DEC cannot be encoded.
514let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
515// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000516def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 [(set GR16:$dst, (add GR16:$src, 1))]>,
518 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000519def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 [(set GR32:$dst, (add GR32:$src, 1))]>,
521 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000522def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 [(set GR16:$dst, (add GR16:$src, -1))]>,
524 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000525def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 [(set GR32:$dst, (add GR32:$src, -1))]>,
527 Requires<[In64BitMode]>;
528} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000529
530// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
531// how to unfold them.
532let isTwoAddress = 0, CodeSize = 2 in {
533 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
534 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
535 OpSize, Requires<[In64BitMode]>;
536 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
537 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
538 Requires<[In64BitMode]>;
539 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
540 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
541 OpSize, Requires<[In64BitMode]>;
542 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
543 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
544 Requires<[In64BitMode]>;
545}
Evan Cheng55687072007-09-14 21:48:26 +0000546} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547
548
Evan Cheng55687072007-09-14 21:48:26 +0000549let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550// Shift instructions
551let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000552let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000553def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000554 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000555 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000556let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000557def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000558 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000560// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
561// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562} // isTwoAddress
563
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000564let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000565def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000566 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000567 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000568def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000569 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000570 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000571def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000572 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
574
575let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000576let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000577def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000578 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000579 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000580def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000581 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000583def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000584 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
586} // isTwoAddress
587
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000588let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000589def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000590 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000591 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000592def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000593 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000595def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000596 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
598
599let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000600let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000601def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000602 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000603 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000604def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000605 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000607def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000608 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
610} // isTwoAddress
611
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000612let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000613def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000614 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000615 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000616def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000619def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
622
623// Rotate instructions
624let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000625let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000626def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000628 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000629def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000630 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000632def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000633 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
635} // isTwoAddress
636
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000637let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000638def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000639 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000640 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000641def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000642 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000644def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000645 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
647
648let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000649let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000650def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000651 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000652 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000653def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000654 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000656def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000657 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
659} // isTwoAddress
660
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000661let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000662def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000663 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000664 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000665def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000666 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000668def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000669 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
671
672// Double shift instructions (generalizations of rotate)
673let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000674let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000675def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000676 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
677 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000678def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000679 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
680 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000681}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682
683let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
684def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000685 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000686 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
687 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
688 (i8 imm:$src3)))]>,
689 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000691 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000692 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
693 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
694 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000695 TB;
696} // isCommutable
697} // isTwoAddress
698
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000699let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000700def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000701 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
702 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
703 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000704def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000705 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
706 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
707 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000708}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000710 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000711 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
712 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
713 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 TB;
715def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000716 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000717 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
718 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
719 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000721} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722
723//===----------------------------------------------------------------------===//
724// Logical Instructions...
725//
726
727let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000728def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000730def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
732
Evan Cheng55687072007-09-14 21:48:26 +0000733let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734let isTwoAddress = 1 in {
735let isCommutable = 1 in
736def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000737 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000738 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
740def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000741 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000742 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
744def AND64ri32 : RIi32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000745 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000746 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
748def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000749 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000750 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000751 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
752} // isTwoAddress
753
754def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000755 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000756 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
758def AND64mi32 : RIi32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000759 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000760 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
762def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000763 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000764 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000765 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
766
767let isTwoAddress = 1 in {
768let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000769def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000770 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000772def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000773 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000775def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000776 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000778def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000779 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
781} // isTwoAddress
782
Evan Chengb783fa32007-07-19 01:14:50 +0000783def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000784 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000786def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000787 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000789def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
792
793let isTwoAddress = 1 in {
Evan Cheng0685efa2008-08-30 08:54:22 +0000794let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000795def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000796 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000797 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000798def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000799 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
801def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000802 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000805def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
808} // isTwoAddress
809
Evan Chengb783fa32007-07-19 01:14:50 +0000810def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000811 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000813def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000816def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000819} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820
821//===----------------------------------------------------------------------===//
822// Comparison Instructions...
823//
824
825// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +0000826let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000828def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000829 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000830 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
831 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000832def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000833 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000834 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
835 (implicit EFLAGS)]>;
836def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
837 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000838 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000839 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
840 (implicit EFLAGS)]>;
841def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
842 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000843 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000844 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
845 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846
Evan Chengb783fa32007-07-19 01:14:50 +0000847def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000848 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000849 [(X86cmp GR64:$src1, GR64:$src2),
850 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000851def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000852 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000853 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
854 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000855def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000856 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000857 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
858 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000859def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000860 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000861 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000862 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000863def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000864 (ins i64mem:$src1, i64i32imm:$src2),
865 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000866 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000867 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000868def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000869 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000870 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000871 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000872def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000873 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000874 [(X86cmp GR64:$src1, i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000875 (implicit EFLAGS)]>;
876} // Defs = [EFLAGS]
877
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000879let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +0000880let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000882 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000883 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000885 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000887 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000888 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000890 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000892 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000893 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000895 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000897 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000898 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000900 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000902 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000903 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000905 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000907 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000908 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000910 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000912 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000913 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000915 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000917 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000918 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000920 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000922 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000923 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000925 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000927 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000928 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000930 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000932 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000933 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000935 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000937 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000938 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000940 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000942 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000943 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000945 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000947 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000948 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000950 X86_COND_NP, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +0000951} // isCommutable = 1
952
953def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
954 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
955 "cmovb\t{$src2, $dst|$dst, $src2}",
956 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
957 X86_COND_B, EFLAGS))]>, TB;
958def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
959 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
960 "cmovae\t{$src2, $dst|$dst, $src2}",
961 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
962 X86_COND_AE, EFLAGS))]>, TB;
963def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
964 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
965 "cmove\t{$src2, $dst|$dst, $src2}",
966 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
967 X86_COND_E, EFLAGS))]>, TB;
968def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
969 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
970 "cmovne\t{$src2, $dst|$dst, $src2}",
971 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
972 X86_COND_NE, EFLAGS))]>, TB;
973def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
974 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
975 "cmovbe\t{$src2, $dst|$dst, $src2}",
976 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
977 X86_COND_BE, EFLAGS))]>, TB;
978def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
979 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
980 "cmova\t{$src2, $dst|$dst, $src2}",
981 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
982 X86_COND_A, EFLAGS))]>, TB;
983def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
984 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
985 "cmovl\t{$src2, $dst|$dst, $src2}",
986 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
987 X86_COND_L, EFLAGS))]>, TB;
988def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
989 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
990 "cmovge\t{$src2, $dst|$dst, $src2}",
991 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
992 X86_COND_GE, EFLAGS))]>, TB;
993def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
994 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
995 "cmovle\t{$src2, $dst|$dst, $src2}",
996 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
997 X86_COND_LE, EFLAGS))]>, TB;
998def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
999 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1000 "cmovg\t{$src2, $dst|$dst, $src2}",
1001 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1002 X86_COND_G, EFLAGS))]>, TB;
1003def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
1004 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1005 "cmovs\t{$src2, $dst|$dst, $src2}",
1006 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1007 X86_COND_S, EFLAGS))]>, TB;
1008def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
1009 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1010 "cmovns\t{$src2, $dst|$dst, $src2}",
1011 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1012 X86_COND_NS, EFLAGS))]>, TB;
1013def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1014 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1015 "cmovp\t{$src2, $dst|$dst, $src2}",
1016 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1017 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +00001019 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001020 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001022 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023} // isTwoAddress
1024
1025//===----------------------------------------------------------------------===//
1026// Conversion Instructions...
1027//
1028
1029// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001030def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001032 [(set GR64:$dst,
1033 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001034def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001035 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001036 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1037 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001038def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001041def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001044def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001046 [(set GR64:$dst,
1047 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001048def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001049 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001050 [(set GR64:$dst,
1051 (int_x86_sse2_cvttsd2si64
1052 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053
1054// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001055def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001056 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001058def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001061
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062let isTwoAddress = 1 in {
1063def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001064 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001066 [(set VR128:$dst,
1067 (int_x86_sse2_cvtsi642sd VR128:$src1,
1068 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001070 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001071 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001072 [(set VR128:$dst,
1073 (int_x86_sse2_cvtsi642sd VR128:$src1,
1074 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075} // isTwoAddress
1076
1077// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001078def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001079 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001081def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001082 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001084
1085let isTwoAddress = 1 in {
1086 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1087 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1088 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1089 [(set VR128:$dst,
1090 (int_x86_sse_cvtsi642ss VR128:$src1,
1091 GR64:$src2))]>;
1092 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1093 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1094 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1095 [(set VR128:$dst,
1096 (int_x86_sse_cvtsi642ss VR128:$src1,
1097 (loadi64 addr:$src2)))]>;
1098}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099
1100// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001101def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001102 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001103 [(set GR64:$dst,
1104 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001105def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001106 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001107 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1108 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001109def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001110 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001112def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001113 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001115def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001116 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001117 [(set GR64:$dst,
1118 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001119def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001120 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001121 [(set GR64:$dst,
1122 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1123
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124//===----------------------------------------------------------------------===//
1125// Alias Instructions
1126//===----------------------------------------------------------------------===//
1127
Dan Gohman027cd112007-09-17 14:55:08 +00001128// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1129// equivalent due to implicit zero-extending, and it sometimes has a smaller
1130// encoding.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1132// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1133// when we have a better way to specify isel priority.
Bill Wendling12e97212008-05-30 06:47:04 +00001134let Defs = [EFLAGS], AddedComplexity = 1,
1135 isReMaterializable = 1, isAsCheapAsAMove = 1 in
Dan Gohman9203ab42008-07-30 18:09:17 +00001136def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins),
1137 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
1138 [(set GR64:$dst, 0)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139
1140// Materialize i64 constant where top 32-bits are zero.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001141let AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001142def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001143 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 [(set GR64:$dst, i64immZExt32:$src)]>;
1145
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001146//===----------------------------------------------------------------------===//
1147// Thread Local Storage Instructions
1148//===----------------------------------------------------------------------===//
1149
1150def TLS_addr64 : I<0, Pseudo, (outs GR64:$dst), (ins i64imm:$sym),
Anton Korobeynikov5577e2e2008-05-05 17:08:59 +00001151 ".byte\t0x66; leaq\t${sym:mem}(%rip), $dst; .word\t0x6666; rex64",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001152 [(set GR64:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001153
1154//===----------------------------------------------------------------------===//
1155// Atomic Instructions
1156//===----------------------------------------------------------------------===//
1157
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001158let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001159def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Bill Wendling6f189e22008-08-19 23:09:18 +00001160 "lock\n\tcmpxchgq\t$swap,$ptr",
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001161 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1162}
1163
Dan Gohmana41a1c092008-08-06 15:52:50 +00001164let Constraints = "$val = $dst" in {
1165let Defs = [EFLAGS] in
Evan Chengd49dbb82008-04-18 20:55:36 +00001166def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001167 "lock\n\txadd\t$val, $ptr",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00001168 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001169 TB, LOCK;
Evan Chenga1e80602008-04-19 02:05:42 +00001170def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001171 "xchg\t$val, $ptr",
Evan Chenga1e80602008-04-19 02:05:42 +00001172 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001173}
1174
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001175// Atomic exchange, and, or, xor
1176let Constraints = "$val = $dst", Defs = [EFLAGS],
1177 usesCustomDAGSchedInserter = 1 in {
1178def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1179 "#ATOMAND64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001180 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001181def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1182 "#ATOMOR64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001183 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001184def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1185 "#ATOMXOR64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001186 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001187def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1188 "#ATOMNAND64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001189 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001190def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
1191 "#ATOMMIN64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001192 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001193def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1194 "#ATOMMAX64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001195 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001196def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1197 "#ATOMUMIN64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001198 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001199def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1200 "#ATOMUMAX64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001201 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001202}
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001203
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001204//===----------------------------------------------------------------------===//
1205// Non-Instruction Patterns
1206//===----------------------------------------------------------------------===//
1207
Bill Wendlingfef06052008-09-16 21:48:12 +00001208// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1210 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1211def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1212 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1213def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1214 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1215def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1216 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1217
1218def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1219 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001220 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1222 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001223 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1225 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001226 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001227def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1228 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001229 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230
1231// Calls
1232// Direct PC relative function call for small code model. 32-bit displacement
1233// sign extended to 64-bit.
1234def : Pat<(X86call (i64 tglobaladdr:$dst)),
1235 (CALL64pcrel32 tglobaladdr:$dst)>;
1236def : Pat<(X86call (i64 texternalsym:$dst)),
1237 (CALL64pcrel32 texternalsym:$dst)>;
1238
1239def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1240 (CALL64pcrel32 tglobaladdr:$dst)>;
1241def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1242 (CALL64pcrel32 texternalsym:$dst)>;
1243
1244def : Pat<(X86tailcall GR64:$dst),
1245 (CALL64r GR64:$dst)>;
1246
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001247
1248// tailcall stuff
1249def : Pat<(X86tailcall GR32:$dst),
1250 (TAILCALL)>;
1251def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1252 (TAILCALL)>;
1253def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1254 (TAILCALL)>;
1255
1256def : Pat<(X86tcret GR64:$dst, imm:$off),
1257 (TCRETURNri64 GR64:$dst, imm:$off)>;
1258
1259def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1260 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1261
1262def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1263 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1264
Dan Gohmanec596042007-09-17 14:35:24 +00001265// Comparisons.
1266
1267// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001268def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001269 (TEST64rr GR64:$src1, GR64:$src1)>;
1270
Christopher Lambb371e032008-03-13 05:47:01 +00001271
1272
1273// Zero-extension
Christopher Lamb76d72da2008-03-16 03:12:01 +00001274def : Pat<(i64 (zext GR32:$src)),
1275 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001276
Duncan Sands082524c2008-01-23 20:39:46 +00001277// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1279
1280// extload
Dan Gohmanab460da2008-08-27 17:33:15 +00001281// When extloading from 16-bit and smaller memory locations into 64-bit registers,
1282// use zero-extending loads so that the entire 64-bit register is defined, avoiding
1283// partial-register updates.
1284def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1285def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1286def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1287// For other extloads, use subregs, since the high contents of the register are
1288// defined after an extload.
Dan Gohmandd612bb2008-08-20 21:27:32 +00001289def : Pat<(extloadi64i32 addr:$src),
1290 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1291 x86_subreg_32bit)>;
1292def : Pat<(extloadi16i1 addr:$src),
1293 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), (MOV8rm addr:$src),
1294 x86_subreg_8bit)>,
1295 Requires<[In64BitMode]>;
1296def : Pat<(extloadi16i8 addr:$src),
1297 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), (MOV8rm addr:$src),
1298 x86_subreg_8bit)>,
1299 Requires<[In64BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001300
Dan Gohmandd612bb2008-08-20 21:27:32 +00001301// anyext
1302def : Pat<(i64 (anyext GR8:$src)),
1303 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>;
1304def : Pat<(i64 (anyext GR16:$src)),
1305 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001306def : Pat<(i64 (anyext GR32:$src)),
1307 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, x86_subreg_32bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001308def : Pat<(i16 (anyext GR8:$src)),
1309 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>,
1310 Requires<[In64BitMode]>;
1311def : Pat<(i32 (anyext GR8:$src)),
1312 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>,
1313 Requires<[In64BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314
1315//===----------------------------------------------------------------------===//
1316// Some peepholes
1317//===----------------------------------------------------------------------===//
1318
Dan Gohman5a5e6e92008-10-17 01:33:43 +00001319// Odd encoding trick: -128 fits into an 8-bit immediate field while
1320// +128 doesn't, so in this special case use a sub instead of an add.
1321def : Pat<(add GR64:$src1, 128),
1322 (SUB64ri8 GR64:$src1, -128)>;
1323def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1324 (SUB64mi8 addr:$dst, -128)>;
1325
1326// The same trick applies for 32-bit immediate fields in 64-bit
1327// instructions.
1328def : Pat<(add GR64:$src1, 0x0000000080000000),
1329 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1330def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1331 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1332
Dan Gohman47a419d2008-08-07 02:54:50 +00001333// r & (2^32-1) ==> movz
Dan Gohman5a5e6e92008-10-17 01:33:43 +00001334def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
Dan Gohman47a419d2008-08-07 02:54:50 +00001335 (MOVZX64rr32 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001336// r & (2^16-1) ==> movz
1337def : Pat<(and GR64:$src, 0xffff),
1338 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1339// r & (2^8-1) ==> movz
1340def : Pat<(and GR64:$src, 0xff),
1341 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001342// r & (2^8-1) ==> movz
1343def : Pat<(and GR32:$src1, 0xff),
1344 (MOVZX32rr8 (i8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit)))>,
1345 Requires<[In64BitMode]>;
1346// r & (2^8-1) ==> movz
1347def : Pat<(and GR16:$src1, 0xff),
1348 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
1349 Requires<[In64BitMode]>;
Christopher Lambb371e032008-03-13 05:47:01 +00001350
Dan Gohmandd612bb2008-08-20 21:27:32 +00001351// sext_inreg patterns
1352def : Pat<(sext_inreg GR64:$src, i32),
1353 (MOVSX64rr32 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)))>;
1354def : Pat<(sext_inreg GR64:$src, i16),
1355 (MOVSX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1356def : Pat<(sext_inreg GR64:$src, i8),
1357 (MOVSX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
1358def : Pat<(sext_inreg GR32:$src, i8),
1359 (MOVSX32rr8 (i8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)))>,
1360 Requires<[In64BitMode]>;
1361def : Pat<(sext_inreg GR16:$src, i8),
1362 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
1363 Requires<[In64BitMode]>;
1364
1365// trunc patterns
1366def : Pat<(i32 (trunc GR64:$src)),
1367 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
1368def : Pat<(i16 (trunc GR64:$src)),
1369 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
1370def : Pat<(i8 (trunc GR64:$src)),
1371 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
1372def : Pat<(i8 (trunc GR32:$src)),
1373 (i8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
1374 Requires<[In64BitMode]>;
1375def : Pat<(i8 (trunc GR16:$src)),
1376 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit))>,
1377 Requires<[In64BitMode]>;
1378
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379// (shl x, 1) ==> (add x, x)
1380def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1381
Evan Cheng76a64c72008-08-30 02:03:58 +00001382// (shl x (and y, 63)) ==> (shl x, y)
1383def : Pat<(shl GR64:$src1, (and CL:$amt, 63)),
1384 (SHL64rCL GR64:$src1)>;
1385def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1386 (SHL64mCL addr:$dst)>;
1387
1388def : Pat<(srl GR64:$src1, (and CL:$amt, 63)),
1389 (SHR64rCL GR64:$src1)>;
1390def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1391 (SHR64mCL addr:$dst)>;
1392
1393def : Pat<(sra GR64:$src1, (and CL:$amt, 63)),
1394 (SAR64rCL GR64:$src1)>;
1395def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1396 (SAR64mCL addr:$dst)>;
1397
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1399def : Pat<(or (srl GR64:$src1, CL:$amt),
1400 (shl GR64:$src2, (sub 64, CL:$amt))),
1401 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1402
1403def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1404 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1405 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1406
Dan Gohman921581d2008-10-17 01:23:35 +00001407def : Pat<(or (srl GR64:$src1, (i8 (trunc RCX:$amt))),
1408 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1409 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1410
1411def : Pat<(store (or (srl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1412 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1413 addr:$dst),
1414 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1415
1416def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1417 (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1418
1419def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1),
1420 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1421 (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1422
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1424def : Pat<(or (shl GR64:$src1, CL:$amt),
1425 (srl GR64:$src2, (sub 64, CL:$amt))),
1426 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1427
1428def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1429 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1430 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1431
Dan Gohman921581d2008-10-17 01:23:35 +00001432def : Pat<(or (shl GR64:$src1, (i8 (trunc RCX:$amt))),
1433 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1434 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1435
1436def : Pat<(store (or (shl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1437 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1438 addr:$dst),
1439 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1440
1441def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1442 (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1443
1444def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1),
1445 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1446 (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1447
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448// X86 specific add which produces a flag.
1449def : Pat<(addc GR64:$src1, GR64:$src2),
1450 (ADD64rr GR64:$src1, GR64:$src2)>;
1451def : Pat<(addc GR64:$src1, (load addr:$src2)),
1452 (ADD64rm GR64:$src1, addr:$src2)>;
1453def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1454 (ADD64ri32 GR64:$src1, imm:$src2)>;
1455def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1456 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1457
1458def : Pat<(subc GR64:$src1, GR64:$src2),
1459 (SUB64rr GR64:$src1, GR64:$src2)>;
1460def : Pat<(subc GR64:$src1, (load addr:$src2)),
1461 (SUB64rm GR64:$src1, addr:$src2)>;
1462def : Pat<(subc GR64:$src1, imm:$src2),
1463 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1464def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1465 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1466
1467
1468//===----------------------------------------------------------------------===//
1469// X86-64 SSE Instructions
1470//===----------------------------------------------------------------------===//
1471
1472// Move instructions...
1473
Evan Chengb783fa32007-07-19 01:14:50 +00001474def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001475 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476 [(set VR128:$dst,
1477 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001478def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001479 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1481 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482
Evan Chengb783fa32007-07-19 01:14:50 +00001483def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001484 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001486def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00001487 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1489
Evan Chengb783fa32007-07-19 01:14:50 +00001490def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001491 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001492 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001493def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00001494 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00001496
1497//===----------------------------------------------------------------------===//
1498// X86-64 SSE4.1 Instructions
1499//===----------------------------------------------------------------------===//
1500
Nate Begeman4294c1f2008-02-12 22:51:28 +00001501/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
1502multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001503 def rr : SS4AIi8<opc, MRMSrcReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001504 (ins VR128:$src1, i32i8imm:$src2),
1505 !strconcat(OpcodeStr,
1506 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1507 [(set GR64:$dst,
1508 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001509 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001510 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
1511 !strconcat(OpcodeStr,
1512 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1513 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
1514 addr:$dst)]>, OpSize, REX_W;
1515}
1516
1517defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
1518
1519let isTwoAddress = 1 in {
1520 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001521 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001522 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
1523 !strconcat(OpcodeStr,
1524 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1525 [(set VR128:$dst,
1526 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
1527 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001528 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001529 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
1530 !strconcat(OpcodeStr,
1531 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1532 [(set VR128:$dst,
1533 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
1534 imm:$src3)))]>, OpSize, REX_W;
1535 }
1536}
1537
1538defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;