blob: 956c96dce20a36d9263441242dbf40af00037271 [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
27 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
32 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000036// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
39 [add, mul, shl, or, frameindex, X86Wrapper],
40 []>;
41
42//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000043// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000049 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000055 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000061 return (int64_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062}]>;
63
Chris Lattner20be7d72008-02-27 05:47:54 +000064def i64immFFFFFFFF : PatLeaf<(i64 imm), [{
65 // i64immFFFFFFFF - True if this is a specific constant we can't write in
66 // tblgen files.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000067 return N->getZExtValue() == 0x00000000FFFFFFFFULL;
Chris Lattner20be7d72008-02-27 05:47:54 +000068}]>;
69
70
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
72def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
73def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
74
75def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
76def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
77def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
78def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
79
80def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
81def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
82def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
83def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
84
85//===----------------------------------------------------------------------===//
86// Instruction list...
87//
88
Dan Gohman01c9f772008-10-01 18:28:06 +000089// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
90// a stack adjustment and the codegen must know that they may modify the stack
91// pointer before prolog-epilog rewriting occurs.
92// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
93// sub / add which can clobber EFLAGS.
94let Defs = [RSP, EFLAGS], Uses = [RSP] in {
95def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
96 "#ADJCALLSTACKDOWN",
97 [(X86callseq_start imm:$amt)]>,
98 Requires<[In64BitMode]>;
99def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
100 "#ADJCALLSTACKUP",
101 [(X86callseq_end imm:$amt1, imm:$amt2)]>,
102 Requires<[In64BitMode]>;
103}
104
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105//===----------------------------------------------------------------------===//
106// Call Instructions...
107//
Evan Cheng37e7c752007-07-21 00:34:19 +0000108let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000109 // All calls clobber the non-callee saved registers. RSP is marked as
110 // a use to prevent stack-pointer assignments that appear immediately
111 // before calls from potentially appearing dead. Uses for argument
112 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +0000114 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
116 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Dan Gohman9499cfe2008-10-01 04:14:30 +0000117 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
118 Uses = [RSP] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000119 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000120 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000121 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000122 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000123 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000124 "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 }
126
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000127
128
129let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000130def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000131 "#TC_RETURN $dst $offset",
132 []>;
133
134let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000135def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000136 "#TC_RETURN $dst $offset",
137 []>;
138
139
140let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
141 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst # TAILCALL",
142 []>;
143
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000145let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000146 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000148 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 [(brind (loadi64 addr:$dst))]>;
150}
151
152//===----------------------------------------------------------------------===//
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +0000153// EH Pseudo Instructions
154//
155let isTerminator = 1, isReturn = 1, isBarrier = 1,
156 hasCtrlDep = 1 in {
157def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
158 "ret\t#eh_return, addr: $addr",
159 [(X86ehret GR64:$addr)]>;
160
161}
162
163//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164// Miscellaneous Instructions...
165//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000166let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000168 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000169let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
170let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000172 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000173let mayStore = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000175 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
176}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000178let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000179def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000180let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000181def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000182
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000184 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000185 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
187
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000188let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000189def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000190 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 [(set GR64:$dst, lea64addr:$src)]>;
192
193let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000194def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000195 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197
Evan Cheng48679f42007-12-14 02:13:44 +0000198// Bit scan instructions.
199let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000200def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000201 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000202 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000203def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000204 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000205 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
206 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000207
Evan Cheng4e33de92007-12-14 18:49:43 +0000208def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000209 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000210 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000211def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000212 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000213 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
214 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000215} // Defs = [EFLAGS]
216
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000218let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000219def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000220 [(X86rep_movs i64)]>, REP;
221let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000222def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000223 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224
225//===----------------------------------------------------------------------===//
226// Move Instructions...
227//
228
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000229let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000230def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000231 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232
Evan Chengd2b9d302008-06-25 01:16:38 +0000233let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000234def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000235 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000237def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000238 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000240}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241
Chris Lattner1a1932c2008-01-06 23:38:27 +0000242let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000243def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000244 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 [(set GR64:$dst, (load addr:$src))]>;
246
Evan Chengb783fa32007-07-19 01:14:50 +0000247def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000248 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000250def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000251 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 [(store i64immSExt32:$src, addr:$dst)]>;
253
254// Sign/Zero extenders
255
Evan Chengb783fa32007-07-19 01:14:50 +0000256def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000257 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000259def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000260 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000262def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000263 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000265def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000266 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000268def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000269 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000271def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000272 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
274
Dan Gohman9203ab42008-07-30 18:09:17 +0000275// Use movzbl instead of movzbq when the destination is a register; it's
276// equivalent due to implicit zero-extending, and it has a smaller encoding.
277def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
278 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
279 [(set GR64:$dst, (zext GR8:$src))]>, TB;
280def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
281 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
282 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
283// Use movzwl instead of movzwq when the destination is a register; it's
284// equivalent due to implicit zero-extending, and it has a smaller encoding.
285def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
286 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
287 [(set GR64:$dst, (zext GR16:$src))]>, TB;
288def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
289 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
290 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291
Dan Gohman47a419d2008-08-07 02:54:50 +0000292// There's no movzlq instruction, but movl can be used for this purpose, using
293// implicit zero-extension. We need this because the seeming alternative for
294// implementing zext from 32 to 64, an EXTRACT_SUBREG/SUBREG_TO_REG pair, isn't
295// safe because both instructions could be optimized away in the
296// register-to-register case, leaving nothing behind to do the zero extension.
297def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
298 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
299 [(set GR64:$dst, (zext GR32:$src))]>;
300def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
301 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
302 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
303
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000304let neverHasSideEffects = 1 in {
305 let Defs = [RAX], Uses = [EAX] in
306 def CDQE : RI<0x98, RawFrm, (outs), (ins),
307 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000309 let Defs = [RAX,RDX], Uses = [RAX] in
310 def CQO : RI<0x99, RawFrm, (outs), (ins),
311 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
312}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313
314//===----------------------------------------------------------------------===//
315// Arithmetic Instructions...
316//
317
Evan Cheng55687072007-09-14 21:48:26 +0000318let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319let isTwoAddress = 1 in {
320let isConvertibleToThreeAddress = 1 in {
321let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000322def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
325
Evan Chengb783fa32007-07-19 01:14:50 +0000326def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000327 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000329def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000330 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000331 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
332} // isConvertibleToThreeAddress
333
Evan Chengb783fa32007-07-19 01:14:50 +0000334def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000335 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000336 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
337} // isTwoAddress
338
Evan Chengb783fa32007-07-19 01:14:50 +0000339def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000340 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000342def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000343 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000345def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000346 "add{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
348
Evan Cheng259471d2007-10-05 17:59:57 +0000349let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350let isTwoAddress = 1 in {
351let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000352def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
355
Evan Chengb783fa32007-07-19 01:14:50 +0000356def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000357 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
359
Evan Chengb783fa32007-07-19 01:14:50 +0000360def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000361 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000363def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000364 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
366} // isTwoAddress
367
Evan Chengb783fa32007-07-19 01:14:50 +0000368def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000369 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000371def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000372 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000374def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000375 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000377} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378
379let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000380def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000381 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
383
Evan Chengb783fa32007-07-19 01:14:50 +0000384def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000385 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
387
Evan Chengb783fa32007-07-19 01:14:50 +0000388def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000389 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000391def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000392 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
394} // isTwoAddress
395
Evan Chengb783fa32007-07-19 01:14:50 +0000396def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000397 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000399def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000400 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000402def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000403 "sub{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
405
Evan Cheng259471d2007-10-05 17:59:57 +0000406let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407let isTwoAddress = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000408def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000409 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
411
Evan Chengb783fa32007-07-19 01:14:50 +0000412def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
415
Evan Chengb783fa32007-07-19 01:14:50 +0000416def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000417 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000419def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000420 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
422} // isTwoAddress
423
Evan Chengb783fa32007-07-19 01:14:50 +0000424def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000425 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000427def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000428 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000430def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000431 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000433} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000434} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435
436// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000437let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000438def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000439 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000440let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000441def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000442 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443
444// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000445def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000446 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000447let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000448def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000449 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
450}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451
Evan Cheng55687072007-09-14 21:48:26 +0000452let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453let isTwoAddress = 1 in {
454let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000455def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000456 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
458
Evan Chengb783fa32007-07-19 01:14:50 +0000459def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000460 "imul{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000461 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
462} // isTwoAddress
463
464// Suprisingly enough, these are not two address instructions!
465def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000466 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000467 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
469def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000470 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000471 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
473def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Chengb783fa32007-07-19 01:14:50 +0000474 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000475 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
477def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000478 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000479 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
Evan Cheng55687072007-09-14 21:48:26 +0000481} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482
483// Unsigned division / remainder
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000484let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000485let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000486def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000487 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000489def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000490 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000491let mayLoad = 1 in {
492def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
493 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000494def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000495 "idiv{q}\t$src", []>;
496}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000497}
498}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499
500// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000501let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000503def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000505def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
507
508let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000509def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000511def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
513
514let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000515def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000517def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
519
520// In 64-bit mode, single byte INC and DEC cannot be encoded.
521let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
522// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000523def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524 [(set GR16:$dst, (add GR16:$src, 1))]>,
525 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000526def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 [(set GR32:$dst, (add GR32:$src, 1))]>,
528 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000529def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530 [(set GR16:$dst, (add GR16:$src, -1))]>,
531 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000532def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 [(set GR32:$dst, (add GR32:$src, -1))]>,
534 Requires<[In64BitMode]>;
535} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000536
537// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
538// how to unfold them.
539let isTwoAddress = 0, CodeSize = 2 in {
540 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
541 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
542 OpSize, Requires<[In64BitMode]>;
543 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
544 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
545 Requires<[In64BitMode]>;
546 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
547 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
548 OpSize, Requires<[In64BitMode]>;
549 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
550 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
551 Requires<[In64BitMode]>;
552}
Evan Cheng55687072007-09-14 21:48:26 +0000553} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554
555
Evan Cheng55687072007-09-14 21:48:26 +0000556let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557// Shift instructions
558let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000559let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000560def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000561 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000562 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000563let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000564def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000565 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +0000567// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
568// cheaper.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000569} // isTwoAddress
570
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000571let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000572def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000573 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000574 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000575def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000576 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000578def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000579 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
581
582let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000583let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000584def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000585 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000586 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000587def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000588 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000590def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000591 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
593} // isTwoAddress
594
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000595let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000596def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000597 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000598 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000599def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000600 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000602def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
605
606let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000607let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000608def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000609 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000610 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000611def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000612 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000614def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000615 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
617} // isTwoAddress
618
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000619let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000620def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000621 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000622 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000623def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000624 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000626def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000627 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
629
630// Rotate instructions
631let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000632let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000633def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000634 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000635 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000636def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000637 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000639def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000640 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
642} // isTwoAddress
643
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000644let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000645def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000647 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000648def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000649 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000651def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000652 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000653 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
654
655let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000656let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000657def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000658 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000659 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000660def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000661 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000663def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000664 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
666} // isTwoAddress
667
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000668let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000669def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000670 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000671 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000672def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000675def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
678
679// Double shift instructions (generalizations of rotate)
680let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000681let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000682def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000683 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
684 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000685def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000686 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
687 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000688}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689
690let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
691def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000692 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000693 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
694 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
695 (i8 imm:$src3)))]>,
696 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000698 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000699 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
700 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
701 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 TB;
703} // isCommutable
704} // isTwoAddress
705
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000706let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000707def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000708 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
709 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
710 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000711def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000712 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
713 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
714 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000715}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000717 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000718 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
719 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
720 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 TB;
722def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000723 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000724 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
725 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
726 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000728} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729
730//===----------------------------------------------------------------------===//
731// Logical Instructions...
732//
733
734let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000735def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000737def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
739
Evan Cheng55687072007-09-14 21:48:26 +0000740let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741let isTwoAddress = 1 in {
742let isCommutable = 1 in
743def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000744 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000745 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
747def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000748 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000749 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
751def AND64ri32 : RIi32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000752 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000753 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
755def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000756 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000757 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
759} // isTwoAddress
760
761def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000762 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000763 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
765def AND64mi32 : RIi32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000766 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000767 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
769def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000770 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000771 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
773
774let isTwoAddress = 1 in {
775let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000776def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000777 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000779def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000780 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000782def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000785def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
788} // isTwoAddress
789
Evan Chengb783fa32007-07-19 01:14:50 +0000790def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000791 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000792 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000793def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000794 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000795 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000796def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000797 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
799
800let isTwoAddress = 1 in {
Evan Cheng0685efa2008-08-30 08:54:22 +0000801let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000802def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000805def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000807 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
808def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +0000809 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000812def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000813 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
815} // isTwoAddress
816
Evan Chengb783fa32007-07-19 01:14:50 +0000817def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000818 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000820def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000823def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000824 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000826} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827
828//===----------------------------------------------------------------------===//
829// Comparison Instructions...
830//
831
832// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +0000833let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000835def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000836 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000837 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
838 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000839def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000840 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000841 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
842 (implicit EFLAGS)]>;
843def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
844 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000846 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
847 (implicit EFLAGS)]>;
848def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
849 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000850 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000851 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
852 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853
Evan Chengb783fa32007-07-19 01:14:50 +0000854def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000855 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000856 [(X86cmp GR64:$src1, GR64:$src2),
857 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000858def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000860 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
861 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000862def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000863 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000864 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
865 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000866def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000867 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000868 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000869 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000870def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000871 (ins i64mem:$src1, i64i32imm:$src2),
872 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000873 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000874 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000875def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000876 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000877 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000878 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000879def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000880 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000881 [(X86cmp GR64:$src1, i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000882 (implicit EFLAGS)]>;
883} // Defs = [EFLAGS]
884
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000886let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +0000887let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000889 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000890 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000892 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000894 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000895 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000897 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000899 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000900 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000902 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000904 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000905 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000907 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000909 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000910 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000912 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000914 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000915 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000917 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000919 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000920 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000922 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000924 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000925 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000927 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000929 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000930 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000932 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000933def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000934 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000935 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000937 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000939 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000940 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000942 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000944 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000945 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000947 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000949 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000950 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000952 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +0000954 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000955 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000957 X86_COND_NP, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +0000958} // isCommutable = 1
959
960def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
961 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
962 "cmovb\t{$src2, $dst|$dst, $src2}",
963 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
964 X86_COND_B, EFLAGS))]>, TB;
965def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
966 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
967 "cmovae\t{$src2, $dst|$dst, $src2}",
968 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
969 X86_COND_AE, EFLAGS))]>, TB;
970def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
971 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
972 "cmove\t{$src2, $dst|$dst, $src2}",
973 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
974 X86_COND_E, EFLAGS))]>, TB;
975def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
976 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
977 "cmovne\t{$src2, $dst|$dst, $src2}",
978 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
979 X86_COND_NE, EFLAGS))]>, TB;
980def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
981 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
982 "cmovbe\t{$src2, $dst|$dst, $src2}",
983 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
984 X86_COND_BE, EFLAGS))]>, TB;
985def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
986 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
987 "cmova\t{$src2, $dst|$dst, $src2}",
988 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
989 X86_COND_A, EFLAGS))]>, TB;
990def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
991 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
992 "cmovl\t{$src2, $dst|$dst, $src2}",
993 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
994 X86_COND_L, EFLAGS))]>, TB;
995def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
996 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
997 "cmovge\t{$src2, $dst|$dst, $src2}",
998 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
999 X86_COND_GE, EFLAGS))]>, TB;
1000def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
1001 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1002 "cmovle\t{$src2, $dst|$dst, $src2}",
1003 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1004 X86_COND_LE, EFLAGS))]>, TB;
1005def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
1006 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1007 "cmovg\t{$src2, $dst|$dst, $src2}",
1008 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1009 X86_COND_G, EFLAGS))]>, TB;
1010def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
1011 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1012 "cmovs\t{$src2, $dst|$dst, $src2}",
1013 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1014 X86_COND_S, EFLAGS))]>, TB;
1015def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
1016 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1017 "cmovns\t{$src2, $dst|$dst, $src2}",
1018 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1019 X86_COND_NS, EFLAGS))]>, TB;
1020def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1021 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1022 "cmovp\t{$src2, $dst|$dst, $src2}",
1023 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1024 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +00001026 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001027 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001029 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030} // isTwoAddress
1031
1032//===----------------------------------------------------------------------===//
1033// Conversion Instructions...
1034//
1035
1036// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001037def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001038 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001039 [(set GR64:$dst,
1040 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001041def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001043 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1044 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001045def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001046 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001048def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001049 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001051def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001052 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001053 [(set GR64:$dst,
1054 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001055def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001056 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001057 [(set GR64:$dst,
1058 (int_x86_sse2_cvttsd2si64
1059 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060
1061// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001062def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001063 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001065def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001068
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069let isTwoAddress = 1 in {
1070def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001071 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001073 [(set VR128:$dst,
1074 (int_x86_sse2_cvtsi642sd VR128:$src1,
1075 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001077 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001078 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001079 [(set VR128:$dst,
1080 (int_x86_sse2_cvtsi642sd VR128:$src1,
1081 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082} // isTwoAddress
1083
1084// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001085def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001088def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001089 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001091
1092let isTwoAddress = 1 in {
1093 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1094 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1095 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1096 [(set VR128:$dst,
1097 (int_x86_sse_cvtsi642ss VR128:$src1,
1098 GR64:$src2))]>;
1099 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1100 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1101 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1102 [(set VR128:$dst,
1103 (int_x86_sse_cvtsi642ss VR128:$src1,
1104 (loadi64 addr:$src2)))]>;
1105}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106
1107// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001108def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001109 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001110 [(set GR64:$dst,
1111 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001112def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001113 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001114 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1115 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001116def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001117 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001119def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001120 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001122def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001123 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001124 [(set GR64:$dst,
1125 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001126def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001127 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001128 [(set GR64:$dst,
1129 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1130
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131//===----------------------------------------------------------------------===//
1132// Alias Instructions
1133//===----------------------------------------------------------------------===//
1134
Dan Gohman027cd112007-09-17 14:55:08 +00001135// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1136// equivalent due to implicit zero-extending, and it sometimes has a smaller
1137// encoding.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1139// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1140// when we have a better way to specify isel priority.
Bill Wendling12e97212008-05-30 06:47:04 +00001141let Defs = [EFLAGS], AddedComplexity = 1,
1142 isReMaterializable = 1, isAsCheapAsAMove = 1 in
Dan Gohman9203ab42008-07-30 18:09:17 +00001143def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins),
1144 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
1145 [(set GR64:$dst, 0)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146
1147// Materialize i64 constant where top 32-bits are zero.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001148let AddedComplexity = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001149def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001150 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151 [(set GR64:$dst, i64immZExt32:$src)]>;
1152
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001153//===----------------------------------------------------------------------===//
1154// Thread Local Storage Instructions
1155//===----------------------------------------------------------------------===//
1156
1157def TLS_addr64 : I<0, Pseudo, (outs GR64:$dst), (ins i64imm:$sym),
Anton Korobeynikov5577e2e2008-05-05 17:08:59 +00001158 ".byte\t0x66; leaq\t${sym:mem}(%rip), $dst; .word\t0x6666; rex64",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001159 [(set GR64:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001160
1161//===----------------------------------------------------------------------===//
1162// Atomic Instructions
1163//===----------------------------------------------------------------------===//
1164
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001165let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001166def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Bill Wendling6f189e22008-08-19 23:09:18 +00001167 "lock\n\tcmpxchgq\t$swap,$ptr",
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001168 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1169}
1170
Dan Gohmana41a1c092008-08-06 15:52:50 +00001171let Constraints = "$val = $dst" in {
1172let Defs = [EFLAGS] in
Evan Chengd49dbb82008-04-18 20:55:36 +00001173def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001174 "lock\n\txadd\t$val, $ptr",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00001175 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001176 TB, LOCK;
Evan Chenga1e80602008-04-19 02:05:42 +00001177def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001178 "xchg\t$val, $ptr",
Evan Chenga1e80602008-04-19 02:05:42 +00001179 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001180}
1181
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001182// Atomic exchange, and, or, xor
1183let Constraints = "$val = $dst", Defs = [EFLAGS],
1184 usesCustomDAGSchedInserter = 1 in {
1185def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1186 "#ATOMAND64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001187 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001188def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1189 "#ATOMOR64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001190 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001191def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1192 "#ATOMXOR64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001193 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001194def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1195 "#ATOMNAND64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001196 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001197def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
1198 "#ATOMMIN64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001199 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001200def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1201 "#ATOMMAX64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001202 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001203def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1204 "#ATOMUMIN64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001205 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001206def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
1207 "#ATOMUMAX64 PSUEDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001208 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001209}
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001210
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211//===----------------------------------------------------------------------===//
1212// Non-Instruction Patterns
1213//===----------------------------------------------------------------------===//
1214
Bill Wendlingfef06052008-09-16 21:48:12 +00001215// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1217 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1218def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1219 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1220def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1221 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1222def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1223 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1224
1225def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1226 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001227 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1229 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001230 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1232 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001233 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1235 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng3b5a1272008-02-07 08:53:49 +00001236 Requires<[SmallCode, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001237
1238// Calls
1239// Direct PC relative function call for small code model. 32-bit displacement
1240// sign extended to 64-bit.
1241def : Pat<(X86call (i64 tglobaladdr:$dst)),
1242 (CALL64pcrel32 tglobaladdr:$dst)>;
1243def : Pat<(X86call (i64 texternalsym:$dst)),
1244 (CALL64pcrel32 texternalsym:$dst)>;
1245
1246def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1247 (CALL64pcrel32 tglobaladdr:$dst)>;
1248def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1249 (CALL64pcrel32 texternalsym:$dst)>;
1250
1251def : Pat<(X86tailcall GR64:$dst),
1252 (CALL64r GR64:$dst)>;
1253
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001254
1255// tailcall stuff
1256def : Pat<(X86tailcall GR32:$dst),
1257 (TAILCALL)>;
1258def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1259 (TAILCALL)>;
1260def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1261 (TAILCALL)>;
1262
1263def : Pat<(X86tcret GR64:$dst, imm:$off),
1264 (TCRETURNri64 GR64:$dst, imm:$off)>;
1265
1266def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1267 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1268
1269def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1270 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1271
Dan Gohmanec596042007-09-17 14:35:24 +00001272// Comparisons.
1273
1274// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001275def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001276 (TEST64rr GR64:$src1, GR64:$src1)>;
1277
Christopher Lambb371e032008-03-13 05:47:01 +00001278
1279
1280// Zero-extension
Christopher Lamb76d72da2008-03-16 03:12:01 +00001281def : Pat<(i64 (zext GR32:$src)),
1282 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001283
Duncan Sands082524c2008-01-23 20:39:46 +00001284// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1286
1287// extload
Dan Gohmanab460da2008-08-27 17:33:15 +00001288// When extloading from 16-bit and smaller memory locations into 64-bit registers,
1289// use zero-extending loads so that the entire 64-bit register is defined, avoiding
1290// partial-register updates.
1291def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1292def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1293def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1294// For other extloads, use subregs, since the high contents of the register are
1295// defined after an extload.
Dan Gohmandd612bb2008-08-20 21:27:32 +00001296def : Pat<(extloadi64i32 addr:$src),
1297 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1298 x86_subreg_32bit)>;
1299def : Pat<(extloadi16i1 addr:$src),
1300 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), (MOV8rm addr:$src),
1301 x86_subreg_8bit)>,
1302 Requires<[In64BitMode]>;
1303def : Pat<(extloadi16i8 addr:$src),
1304 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), (MOV8rm addr:$src),
1305 x86_subreg_8bit)>,
1306 Requires<[In64BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307
Dan Gohmandd612bb2008-08-20 21:27:32 +00001308// anyext
1309def : Pat<(i64 (anyext GR8:$src)),
1310 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>;
1311def : Pat<(i64 (anyext GR16:$src)),
1312 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Christopher Lamb76d72da2008-03-16 03:12:01 +00001313def : Pat<(i64 (anyext GR32:$src)),
1314 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, x86_subreg_32bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001315def : Pat<(i16 (anyext GR8:$src)),
1316 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>,
1317 Requires<[In64BitMode]>;
1318def : Pat<(i32 (anyext GR8:$src)),
1319 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>,
1320 Requires<[In64BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321
1322//===----------------------------------------------------------------------===//
1323// Some peepholes
1324//===----------------------------------------------------------------------===//
1325
Dan Gohman47a419d2008-08-07 02:54:50 +00001326// r & (2^32-1) ==> movz
1327def : Pat<(and GR64:$src, i64immFFFFFFFF),
1328 (MOVZX64rr32 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001329// r & (2^16-1) ==> movz
1330def : Pat<(and GR64:$src, 0xffff),
1331 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1332// r & (2^8-1) ==> movz
1333def : Pat<(and GR64:$src, 0xff),
1334 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001335// r & (2^8-1) ==> movz
1336def : Pat<(and GR32:$src1, 0xff),
1337 (MOVZX32rr8 (i8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit)))>,
1338 Requires<[In64BitMode]>;
1339// r & (2^8-1) ==> movz
1340def : Pat<(and GR16:$src1, 0xff),
1341 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
1342 Requires<[In64BitMode]>;
Christopher Lambb371e032008-03-13 05:47:01 +00001343
Dan Gohmandd612bb2008-08-20 21:27:32 +00001344// sext_inreg patterns
1345def : Pat<(sext_inreg GR64:$src, i32),
1346 (MOVSX64rr32 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)))>;
1347def : Pat<(sext_inreg GR64:$src, i16),
1348 (MOVSX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1349def : Pat<(sext_inreg GR64:$src, i8),
1350 (MOVSX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
1351def : Pat<(sext_inreg GR32:$src, i8),
1352 (MOVSX32rr8 (i8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)))>,
1353 Requires<[In64BitMode]>;
1354def : Pat<(sext_inreg GR16:$src, i8),
1355 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
1356 Requires<[In64BitMode]>;
1357
1358// trunc patterns
1359def : Pat<(i32 (trunc GR64:$src)),
1360 (i32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
1361def : Pat<(i16 (trunc GR64:$src)),
1362 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
1363def : Pat<(i8 (trunc GR64:$src)),
1364 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
1365def : Pat<(i8 (trunc GR32:$src)),
1366 (i8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
1367 Requires<[In64BitMode]>;
1368def : Pat<(i8 (trunc GR16:$src)),
1369 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit))>,
1370 Requires<[In64BitMode]>;
1371
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372// (shl x, 1) ==> (add x, x)
1373def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1374
Evan Cheng76a64c72008-08-30 02:03:58 +00001375// (shl x (and y, 63)) ==> (shl x, y)
1376def : Pat<(shl GR64:$src1, (and CL:$amt, 63)),
1377 (SHL64rCL GR64:$src1)>;
1378def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1379 (SHL64mCL addr:$dst)>;
1380
1381def : Pat<(srl GR64:$src1, (and CL:$amt, 63)),
1382 (SHR64rCL GR64:$src1)>;
1383def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1384 (SHR64mCL addr:$dst)>;
1385
1386def : Pat<(sra GR64:$src1, (and CL:$amt, 63)),
1387 (SAR64rCL GR64:$src1)>;
1388def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1389 (SAR64mCL addr:$dst)>;
1390
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1392def : Pat<(or (srl GR64:$src1, CL:$amt),
1393 (shl GR64:$src2, (sub 64, CL:$amt))),
1394 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1395
1396def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1397 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1398 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1399
1400// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1401def : Pat<(or (shl GR64:$src1, CL:$amt),
1402 (srl GR64:$src2, (sub 64, CL:$amt))),
1403 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1404
1405def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1406 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1407 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1408
1409// X86 specific add which produces a flag.
1410def : Pat<(addc GR64:$src1, GR64:$src2),
1411 (ADD64rr GR64:$src1, GR64:$src2)>;
1412def : Pat<(addc GR64:$src1, (load addr:$src2)),
1413 (ADD64rm GR64:$src1, addr:$src2)>;
1414def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1415 (ADD64ri32 GR64:$src1, imm:$src2)>;
1416def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1417 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1418
1419def : Pat<(subc GR64:$src1, GR64:$src2),
1420 (SUB64rr GR64:$src1, GR64:$src2)>;
1421def : Pat<(subc GR64:$src1, (load addr:$src2)),
1422 (SUB64rm GR64:$src1, addr:$src2)>;
1423def : Pat<(subc GR64:$src1, imm:$src2),
1424 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1425def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1426 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1427
1428
1429//===----------------------------------------------------------------------===//
1430// X86-64 SSE Instructions
1431//===----------------------------------------------------------------------===//
1432
1433// Move instructions...
1434
Evan Chengb783fa32007-07-19 01:14:50 +00001435def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 [(set VR128:$dst,
1438 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001439def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001440 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1442 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443
Evan Chengb783fa32007-07-19 01:14:50 +00001444def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001445 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001447def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00001448 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1450
Evan Chengb783fa32007-07-19 01:14:50 +00001451def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001452 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001454def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00001455 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00001457
1458//===----------------------------------------------------------------------===//
1459// X86-64 SSE4.1 Instructions
1460//===----------------------------------------------------------------------===//
1461
Nate Begeman4294c1f2008-02-12 22:51:28 +00001462/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
1463multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001464 def rr : SS4AIi8<opc, MRMSrcReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001465 (ins VR128:$src1, i32i8imm:$src2),
1466 !strconcat(OpcodeStr,
1467 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1468 [(set GR64:$dst,
1469 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001470 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001471 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
1472 !strconcat(OpcodeStr,
1473 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1474 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
1475 addr:$dst)]>, OpSize, REX_W;
1476}
1477
1478defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
1479
1480let isTwoAddress = 1 in {
1481 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00001482 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001483 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
1484 !strconcat(OpcodeStr,
1485 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1486 [(set VR128:$dst,
1487 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
1488 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00001489 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00001490 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
1491 !strconcat(OpcodeStr,
1492 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
1493 [(set VR128:$dst,
1494 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
1495 imm:$src3)))]>, OpSize, REX_W;
1496 }
1497}
1498
1499defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;