Anton Korobeynikov | d4022c3 | 2009-05-29 23:41:08 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb2 instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 13 | |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 14 | // IT block predicate field |
| 15 | def it_pred : Operand<i32> { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 16 | let PrintMethod = "printMandatoryPredicateOperand"; |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 17 | } |
| 18 | |
| 19 | // IT block condition mask |
| 20 | def it_mask : Operand<i32> { |
| 21 | let PrintMethod = "printThumbITMask"; |
| 22 | } |
| 23 | |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 24 | // Shifted operands. No register controlled shifts for Thumb2. |
| 25 | // Note: We do not support rrx shifted operands yet. |
| 26 | def t2_so_reg : Operand<i32>, // reg imm |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 27 | ComplexPattern<i32, 2, "SelectT2ShifterOperandReg", |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 28 | [shl,srl,sra,rotr]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 29 | let EncoderMethod = "getT2SORegOpValue"; |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 30 | let PrintMethod = "printT2SOOperand"; |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 31 | let MIOperandInfo = (ops rGPR, i32imm); |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 32 | } |
| 33 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 34 | // t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value |
| 35 | def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 36 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 37 | }]>; |
| 38 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 39 | // t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value |
| 40 | def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 41 | return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32); |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 42 | }]>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 43 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 44 | // t2_so_imm - Match a 32-bit immediate operand, which is an |
| 45 | // 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit |
| 46 | // immediate splatted into multiple bytes of the word. t2_so_imm values are |
| 47 | // represented in the imm field in the same 12-bit form that they are encoded |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 48 | // into t2_so_imm instructions: the 8-bit immediate is the least significant |
| 49 | // bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11]. |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 50 | def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 51 | let EncoderMethod = "getT2SOImmOpValue"; |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 52 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 53 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 54 | // t2_so_imm_not - Match an immediate that is a complement |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 55 | // of a t2_so_imm. |
| 56 | def t2_so_imm_not : Operand<i32>, |
| 57 | PatLeaf<(imm), [{ |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 58 | return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1; |
| 59 | }], t2_so_imm_not_XFORM>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 60 | |
| 61 | // t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm. |
| 62 | def t2_so_imm_neg : Operand<i32>, |
| 63 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 64 | return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1; |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 65 | }], t2_so_imm_neg_XFORM>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 66 | |
Jim Grosbach | 65b7f3a | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 67 | // Break t2_so_imm's up into two pieces. This handles immediates with up to 16 |
| 68 | // bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12] |
| 69 | // to get the first/second pieces. |
| 70 | def t2_so_imm2part : Operand<i32>, |
| 71 | PatLeaf<(imm), [{ |
| 72 | return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 73 | }]> { |
| 74 | } |
| 75 | |
| 76 | def t2_so_imm2part_1 : SDNodeXForm<imm, [{ |
| 77 | unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue()); |
| 78 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 79 | }]>; |
| 80 | |
| 81 | def t2_so_imm2part_2 : SDNodeXForm<imm, [{ |
| 82 | unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue()); |
| 83 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 84 | }]>; |
| 85 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 86 | def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 87 | return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue()); |
| 88 | }]> { |
| 89 | } |
| 90 | |
| 91 | def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 92 | unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 93 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 94 | }]>; |
| 95 | |
| 96 | def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 97 | unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 98 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 99 | }]>; |
| 100 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 101 | /// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31]. |
| 102 | def imm1_31 : PatLeaf<(i32 imm), [{ |
| 103 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32; |
| 104 | }]>; |
| 105 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 106 | /// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095]. |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 107 | def imm0_4095 : Operand<i32>, |
| 108 | PatLeaf<(i32 imm), [{ |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 109 | return (uint32_t)N->getZExtValue() < 4096; |
| 110 | }]>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 111 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 112 | def imm0_4095_neg : PatLeaf<(i32 imm), [{ |
| 113 | return (uint32_t)(-N->getZExtValue()) < 4096; |
| 114 | }], imm_neg_XFORM>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 115 | |
Evan Cheng | fa2ea1a | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 116 | def imm0_255_neg : PatLeaf<(i32 imm), [{ |
| 117 | return (uint32_t)(-N->getZExtValue()) < 255; |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 118 | }], imm_neg_XFORM>; |
Evan Cheng | fa2ea1a | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 119 | |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 120 | def imm0_255_not : PatLeaf<(i32 imm), [{ |
| 121 | return (uint32_t)(~N->getZExtValue()) < 255; |
| 122 | }], imm_comp_XFORM>; |
| 123 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 124 | // Define Thumb2 specific addressing modes. |
| 125 | |
| 126 | // t2addrmode_imm12 := reg + imm12 |
| 127 | def t2addrmode_imm12 : Operand<i32>, |
| 128 | ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> { |
Jim Grosbach | 458f2dc | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 129 | let PrintMethod = "printAddrModeImm12Operand"; |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 130 | string EncoderMethod = "getT2AddrModeImm12OpValue"; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 131 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 132 | } |
| 133 | |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 134 | // t2addrmode_imm8 := reg +/- imm8 |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 135 | def t2addrmode_imm8 : Operand<i32>, |
| 136 | ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { |
| 137 | let PrintMethod = "printT2AddrModeImm8Operand"; |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 138 | string EncoderMethod = "getT2AddrModeImm8OpValue"; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 139 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 140 | } |
| 141 | |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 142 | def t2am_imm8_offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 143 | ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", |
| 144 | [], [SDNPWantRoot]> { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 145 | let PrintMethod = "printT2AddrModeImm8OffsetOperand"; |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 146 | string EncoderMethod = "getT2AddrModeImm8OffsetOpValue"; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 147 | } |
| 148 | |
Evan Cheng | 5c87417 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 149 | // t2addrmode_imm8s4 := reg +/- (imm8 << 2) |
Chris Lattner | 979b061 | 2010-09-05 22:51:11 +0000 | [diff] [blame] | 150 | def t2addrmode_imm8s4 : Operand<i32> { |
Evan Cheng | 5c87417 | 2009-07-09 22:21:59 +0000 | [diff] [blame] | 151 | let PrintMethod = "printT2AddrModeImm8s4Operand"; |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 152 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
| 153 | } |
| 154 | |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 155 | def t2am_imm8s4_offset : Operand<i32> { |
| 156 | let PrintMethod = "printT2AddrModeImm8s4OffsetOperand"; |
| 157 | } |
| 158 | |
Evan Cheng | cba962d | 2009-07-09 20:40:44 +0000 | [diff] [blame] | 159 | // t2addrmode_so_reg := reg + (reg << imm2) |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 160 | def t2addrmode_so_reg : Operand<i32>, |
| 161 | ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> { |
| 162 | let PrintMethod = "printT2AddrModeSoRegOperand"; |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 163 | string EncoderMethod = "getT2AddrModeSORegOpValue"; |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 164 | let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm); |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 168 | //===----------------------------------------------------------------------===// |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 169 | // Multiclass helpers... |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 170 | // |
| 171 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 172 | |
| 173 | class T2OneRegImm<dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 174 | string opc, string asm, list<dag> pattern> |
| 175 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 176 | bits<4> Rd; |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 177 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 178 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 179 | let Inst{11-8} = Rd{3-0}; |
| 180 | let Inst{26} = imm{11}; |
| 181 | let Inst{14-12} = imm{10-8}; |
| 182 | let Inst{7-0} = imm{7-0}; |
| 183 | } |
| 184 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 185 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 186 | class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin, |
| 187 | string opc, string asm, list<dag> pattern> |
| 188 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
| 189 | bits<4> Rd; |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 190 | bits<4> Rn; |
| 191 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 192 | |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 193 | let Inst{11-8} = Rd{3-0}; |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 194 | let Inst{26} = imm{11}; |
| 195 | let Inst{14-12} = imm{10-8}; |
| 196 | let Inst{7-0} = imm{7-0}; |
| 197 | } |
| 198 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 199 | class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin, |
| 200 | string opc, string asm, list<dag> pattern> |
| 201 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 202 | bits<4> Rn; |
| 203 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 204 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 205 | let Inst{19-16} = Rn{3-0}; |
| 206 | let Inst{26} = imm{11}; |
| 207 | let Inst{14-12} = imm{10-8}; |
| 208 | let Inst{7-0} = imm{7-0}; |
| 209 | } |
| 210 | |
| 211 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 212 | class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 213 | string opc, string asm, list<dag> pattern> |
| 214 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 215 | bits<4> Rd; |
| 216 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 217 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 218 | let Inst{11-8} = Rd{3-0}; |
| 219 | let Inst{3-0} = ShiftedRm{3-0}; |
| 220 | let Inst{5-4} = ShiftedRm{6-5}; |
| 221 | let Inst{14-12} = ShiftedRm{11-9}; |
| 222 | let Inst{7-6} = ShiftedRm{8-7}; |
| 223 | } |
| 224 | |
| 225 | class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 226 | string opc, string asm, list<dag> pattern> |
| 227 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 228 | bits<4> Rd; |
| 229 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 230 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 231 | let Inst{11-8} = Rd{3-0}; |
| 232 | let Inst{3-0} = ShiftedRm{3-0}; |
| 233 | let Inst{5-4} = ShiftedRm{6-5}; |
| 234 | let Inst{14-12} = ShiftedRm{11-9}; |
| 235 | let Inst{7-6} = ShiftedRm{8-7}; |
| 236 | } |
| 237 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 238 | class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 239 | string opc, string asm, list<dag> pattern> |
| 240 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 241 | bits<4> Rn; |
| 242 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 243 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 244 | let Inst{19-16} = Rn{3-0}; |
| 245 | let Inst{3-0} = ShiftedRm{3-0}; |
| 246 | let Inst{5-4} = ShiftedRm{6-5}; |
| 247 | let Inst{14-12} = ShiftedRm{11-9}; |
| 248 | let Inst{7-6} = ShiftedRm{8-7}; |
| 249 | } |
| 250 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 251 | class T2TwoReg<dag oops, dag iops, InstrItinClass itin, |
| 252 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 253 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 254 | bits<4> Rd; |
| 255 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 256 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 257 | let Inst{11-8} = Rd{3-0}; |
| 258 | let Inst{3-0} = Rm{3-0}; |
| 259 | } |
| 260 | |
| 261 | class T2sTwoReg<dag oops, dag iops, InstrItinClass itin, |
| 262 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 263 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 264 | bits<4> Rd; |
| 265 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 266 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 267 | let Inst{11-8} = Rd{3-0}; |
| 268 | let Inst{3-0} = Rm{3-0}; |
| 269 | } |
| 270 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 271 | class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin, |
| 272 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 273 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 274 | bits<4> Rn; |
| 275 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 276 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 277 | let Inst{19-16} = Rn{3-0}; |
| 278 | let Inst{3-0} = Rm{3-0}; |
| 279 | } |
| 280 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 281 | |
| 282 | class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin, |
| 283 | string opc, string asm, list<dag> pattern> |
| 284 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 285 | bits<4> Rd; |
| 286 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 287 | |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 288 | let Inst{11-8} = Rd{3-0}; |
| 289 | let Inst{3-0} = Rm{3-0}; |
| 290 | } |
| 291 | |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 292 | class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 293 | string opc, string asm, list<dag> pattern> |
| 294 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
| 295 | bits<4> Rd; |
| 296 | bits<4> Rn; |
| 297 | bits<12> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 298 | |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 299 | let Inst{11-8} = Rd{3-0}; |
| 300 | let Inst{19-16} = Rn{3-0}; |
| 301 | let Inst{26} = imm{11}; |
| 302 | let Inst{14-12} = imm{10-8}; |
| 303 | let Inst{7-0} = imm{7-0}; |
| 304 | } |
| 305 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 306 | class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin, |
| 307 | string opc, string asm, list<dag> pattern> |
| 308 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 309 | bits<4> Rd; |
| 310 | bits<4> Rm; |
| 311 | bits<5> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 312 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 313 | let Inst{11-8} = Rd{3-0}; |
| 314 | let Inst{3-0} = Rm{3-0}; |
| 315 | let Inst{14-12} = imm{4-2}; |
| 316 | let Inst{7-6} = imm{1-0}; |
| 317 | } |
| 318 | |
| 319 | class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin, |
| 320 | string opc, string asm, list<dag> pattern> |
| 321 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
| 322 | bits<4> Rd; |
| 323 | bits<4> Rm; |
| 324 | bits<5> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 325 | |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 326 | let Inst{11-8} = Rd{3-0}; |
| 327 | let Inst{3-0} = Rm{3-0}; |
| 328 | let Inst{14-12} = imm{4-2}; |
| 329 | let Inst{7-6} = imm{1-0}; |
| 330 | } |
| 331 | |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 332 | class T2ThreeReg<dag oops, dag iops, InstrItinClass itin, |
| 333 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 334 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 335 | bits<4> Rd; |
| 336 | bits<4> Rn; |
| 337 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 338 | |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 339 | let Inst{11-8} = Rd{3-0}; |
| 340 | let Inst{19-16} = Rn{3-0}; |
| 341 | let Inst{3-0} = Rm{3-0}; |
| 342 | } |
| 343 | |
| 344 | class T2sThreeReg<dag oops, dag iops, InstrItinClass itin, |
| 345 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 346 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 347 | bits<4> Rd; |
| 348 | bits<4> Rn; |
| 349 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 350 | |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 351 | let Inst{11-8} = Rd{3-0}; |
| 352 | let Inst{19-16} = Rn{3-0}; |
| 353 | let Inst{3-0} = Rm{3-0}; |
| 354 | } |
| 355 | |
| 356 | class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 357 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 358 | : T2I<oops, iops, itin, opc, asm, pattern> { |
| 359 | bits<4> Rd; |
| 360 | bits<4> Rn; |
| 361 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 362 | |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 363 | let Inst{11-8} = Rd{3-0}; |
| 364 | let Inst{19-16} = Rn{3-0}; |
| 365 | let Inst{3-0} = ShiftedRm{3-0}; |
| 366 | let Inst{5-4} = ShiftedRm{6-5}; |
| 367 | let Inst{14-12} = ShiftedRm{11-9}; |
| 368 | let Inst{7-6} = ShiftedRm{8-7}; |
| 369 | } |
| 370 | |
| 371 | class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin, |
| 372 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 373 | : T2sI<oops, iops, itin, opc, asm, pattern> { |
| 374 | bits<4> Rd; |
| 375 | bits<4> Rn; |
| 376 | bits<12> ShiftedRm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 377 | |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 378 | let Inst{11-8} = Rd{3-0}; |
| 379 | let Inst{19-16} = Rn{3-0}; |
| 380 | let Inst{3-0} = ShiftedRm{3-0}; |
| 381 | let Inst{5-4} = ShiftedRm{6-5}; |
| 382 | let Inst{14-12} = ShiftedRm{11-9}; |
| 383 | let Inst{7-6} = ShiftedRm{8-7}; |
| 384 | } |
| 385 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 386 | class T2FourReg<dag oops, dag iops, InstrItinClass itin, |
| 387 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 388 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 389 | bits<4> Rd; |
| 390 | bits<4> Rn; |
| 391 | bits<4> Rm; |
| 392 | bits<4> Ra; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 393 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 394 | let Inst{11-8} = Rd{3-0}; |
| 395 | let Inst{19-16} = Rn{3-0}; |
| 396 | let Inst{3-0} = Rm{3-0}; |
| 397 | let Inst{15-12} = Ra{3-0}; |
| 398 | } |
| 399 | |
| 400 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 401 | /// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 402 | /// unary operation that produces a value. These are predicable and can be |
| 403 | /// changed to modify CPSR. |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 404 | multiclass T2I_un_irs<bits<4> opcod, string opc, |
| 405 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 406 | PatFrag opnode, bit Cheap = 0, bit ReMat = 0> { |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 407 | // shifted imm |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 408 | def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii, |
| 409 | opc, "\t$Rd, $imm", |
| 410 | [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> { |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 411 | let isAsCheapAsAMove = Cheap; |
| 412 | let isReMaterializable = ReMat; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 413 | let Inst{31-27} = 0b11110; |
| 414 | let Inst{25} = 0; |
| 415 | let Inst{24-21} = opcod; |
| 416 | let Inst{20} = ?; // The S bit. |
| 417 | let Inst{19-16} = 0b1111; // Rn |
| 418 | let Inst{15} = 0; |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 419 | } |
| 420 | // register |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 421 | def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir, |
| 422 | opc, ".w\t$Rd, $Rm", |
| 423 | [(set rGPR:$Rd, (opnode rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 424 | let Inst{31-27} = 0b11101; |
| 425 | let Inst{26-25} = 0b01; |
| 426 | let Inst{24-21} = opcod; |
| 427 | let Inst{20} = ?; // The S bit. |
| 428 | let Inst{19-16} = 0b1111; // Rn |
| 429 | let Inst{14-12} = 0b000; // imm3 |
| 430 | let Inst{7-6} = 0b00; // imm2 |
| 431 | let Inst{5-4} = 0b00; // type |
| 432 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 433 | // shifted register |
Owen Anderson | a99e778 | 2010-11-15 18:45:17 +0000 | [diff] [blame] | 434 | def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis, |
| 435 | opc, ".w\t$Rd, $ShiftedRm", |
| 436 | [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 437 | let Inst{31-27} = 0b11101; |
| 438 | let Inst{26-25} = 0b01; |
| 439 | let Inst{24-21} = opcod; |
| 440 | let Inst{20} = ?; // The S bit. |
| 441 | let Inst{19-16} = 0b1111; // Rn |
| 442 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 443 | } |
| 444 | |
| 445 | /// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a |
Bob Wilson | 4876bdb | 2010-05-25 04:43:08 +0000 | [diff] [blame] | 446 | /// binary operation that produces a value. These are predicable and can be |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 447 | /// changed to modify CPSR. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 448 | multiclass T2I_bin_irs<bits<4> opcod, string opc, |
| 449 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 450 | PatFrag opnode, bit Commutable = 0, string wide = ""> { |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 451 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 452 | def ri : T2sTwoRegImm< |
| 453 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii, |
| 454 | opc, "\t$Rd, $Rn, $imm", |
| 455 | [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 456 | let Inst{31-27} = 0b11110; |
| 457 | let Inst{25} = 0; |
| 458 | let Inst{24-21} = opcod; |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 459 | let Inst{20} = ?; // The S bit. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 460 | let Inst{15} = 0; |
| 461 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 462 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 463 | def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir, |
| 464 | opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"), |
| 465 | [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 466 | let isCommutable = Commutable; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 467 | let Inst{31-27} = 0b11101; |
| 468 | let Inst{26-25} = 0b01; |
| 469 | let Inst{24-21} = opcod; |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 470 | let Inst{20} = ?; // The S bit. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 471 | let Inst{14-12} = 0b000; // imm3 |
| 472 | let Inst{7-6} = 0b00; // imm2 |
| 473 | let Inst{5-4} = 0b00; // type |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 474 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 475 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 476 | def rs : T2sTwoRegShiftedReg< |
| 477 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis, |
| 478 | opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"), |
| 479 | [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 480 | let Inst{31-27} = 0b11101; |
| 481 | let Inst{26-25} = 0b01; |
| 482 | let Inst{24-21} = opcod; |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 483 | let Inst{20} = ?; // The S bit. |
| 484 | } |
| 485 | } |
| 486 | |
David Goodwin | 1f09627 | 2009-07-27 23:34:12 +0000 | [diff] [blame] | 487 | /// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need |
| 488 | // the ".w" prefix to indicate that they are wide. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 489 | multiclass T2I_bin_w_irs<bits<4> opcod, string opc, |
| 490 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 491 | PatFrag opnode, bit Commutable = 0> : |
| 492 | T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">; |
Bill Wendling | 1f7bf0e | 2010-08-29 03:55:31 +0000 | [diff] [blame] | 493 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 494 | /// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 495 | /// reversed. The 'rr' form is only defined for the disassembler; for codegen |
| 496 | /// it is equivalent to the T2I_bin_irs counterpart. |
| 497 | multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 498 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 499 | def ri : T2sTwoRegImm< |
| 500 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi, |
| 501 | opc, ".w\t$Rd, $Rn, $imm", |
| 502 | [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 503 | let Inst{31-27} = 0b11110; |
| 504 | let Inst{25} = 0; |
| 505 | let Inst{24-21} = opcod; |
Bob Wilson | 4876bdb | 2010-05-25 04:43:08 +0000 | [diff] [blame] | 506 | let Inst{20} = ?; // The S bit. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 507 | let Inst{15} = 0; |
| 508 | } |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 509 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 510 | def rr : T2sThreeReg< |
| 511 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, |
| 512 | opc, "\t$Rd, $Rn, $Rm", |
Bob Wilson | 136e491 | 2010-08-14 03:18:29 +0000 | [diff] [blame] | 513 | [/* For disassembly only; pattern left blank */]> { |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 514 | let Inst{31-27} = 0b11101; |
| 515 | let Inst{26-25} = 0b01; |
| 516 | let Inst{24-21} = opcod; |
| 517 | let Inst{20} = ?; // The S bit. |
| 518 | let Inst{14-12} = 0b000; // imm3 |
| 519 | let Inst{7-6} = 0b00; // imm2 |
| 520 | let Inst{5-4} = 0b00; // type |
| 521 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 522 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 523 | def rs : T2sTwoRegShiftedReg< |
| 524 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), |
| 525 | IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm", |
| 526 | [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 527 | let Inst{31-27} = 0b11101; |
| 528 | let Inst{26-25} = 0b01; |
| 529 | let Inst{24-21} = opcod; |
Bob Wilson | 4876bdb | 2010-05-25 04:43:08 +0000 | [diff] [blame] | 530 | let Inst{20} = ?; // The S bit. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 531 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 532 | } |
| 533 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 534 | /// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 535 | /// instruction modifies the CPSR register. |
| 536 | let Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 537 | multiclass T2I_bin_s_irs<bits<4> opcod, string opc, |
| 538 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 539 | PatFrag opnode, bit Commutable = 0> { |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 540 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 541 | def ri : T2TwoRegImm< |
| 542 | (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii, |
| 543 | !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm", |
| 544 | [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 545 | let Inst{31-27} = 0b11110; |
| 546 | let Inst{25} = 0; |
| 547 | let Inst{24-21} = opcod; |
| 548 | let Inst{20} = 1; // The S bit. |
| 549 | let Inst{15} = 0; |
| 550 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 551 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 552 | def rr : T2ThreeReg< |
| 553 | (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir, |
| 554 | !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm", |
| 555 | [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 556 | let isCommutable = Commutable; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 557 | let Inst{31-27} = 0b11101; |
| 558 | let Inst{26-25} = 0b01; |
| 559 | let Inst{24-21} = opcod; |
| 560 | let Inst{20} = 1; // The S bit. |
| 561 | let Inst{14-12} = 0b000; // imm3 |
| 562 | let Inst{7-6} = 0b00; // imm2 |
| 563 | let Inst{5-4} = 0b00; // type |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 564 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 565 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 566 | def rs : T2TwoRegShiftedReg< |
| 567 | (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis, |
| 568 | !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm", |
| 569 | [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 570 | let Inst{31-27} = 0b11101; |
| 571 | let Inst{26-25} = 0b01; |
| 572 | let Inst{24-21} = opcod; |
| 573 | let Inst{20} = 1; // The S bit. |
| 574 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 575 | } |
| 576 | } |
| 577 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 578 | /// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg}) |
| 579 | /// patterns for a binary operation that produces a value. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 580 | multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode, |
| 581 | bit Commutable = 0> { |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 582 | // shifted imm |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 583 | // The register-immediate version is re-materializable. This is useful |
| 584 | // in particular for taking the address of a local. |
| 585 | let isReMaterializable = 1 in { |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 586 | def ri : T2sTwoRegImm< |
| 587 | (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi, |
| 588 | opc, ".w\t$Rd, $Rn, $imm", |
| 589 | [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 590 | let Inst{31-27} = 0b11110; |
| 591 | let Inst{25} = 0; |
| 592 | let Inst{24} = 1; |
| 593 | let Inst{23-21} = op23_21; |
| 594 | let Inst{20} = 0; // The S bit. |
| 595 | let Inst{15} = 0; |
| 596 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 597 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 598 | // 12-bit imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 599 | def ri12 : T2TwoRegImm< |
| 600 | (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi, |
| 601 | !strconcat(opc, "w"), "\t$Rd, $Rn, $imm", |
| 602 | [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 603 | let Inst{31-27} = 0b11110; |
| 604 | let Inst{25} = 1; |
| 605 | let Inst{24} = 0; |
| 606 | let Inst{23-21} = op23_21; |
| 607 | let Inst{20} = 0; // The S bit. |
| 608 | let Inst{15} = 0; |
| 609 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 610 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 611 | def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr, |
| 612 | opc, ".w\t$Rd, $Rn, $Rm", |
| 613 | [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 614 | let isCommutable = Commutable; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 615 | let Inst{31-27} = 0b11101; |
| 616 | let Inst{26-25} = 0b01; |
| 617 | let Inst{24} = 1; |
| 618 | let Inst{23-21} = op23_21; |
| 619 | let Inst{20} = 0; // The S bit. |
| 620 | let Inst{14-12} = 0b000; // imm3 |
| 621 | let Inst{7-6} = 0b00; // imm2 |
| 622 | let Inst{5-4} = 0b00; // type |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 623 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 624 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 625 | def rs : T2sTwoRegShiftedReg< |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 626 | (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 627 | IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", |
| 628 | [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 629 | let Inst{31-27} = 0b11101; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 630 | let Inst{26-25} = 0b01; |
Johnny Chen | d248ffb | 2010-01-08 17:41:33 +0000 | [diff] [blame] | 631 | let Inst{24} = 1; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 632 | let Inst{23-21} = op23_21; |
| 633 | let Inst{20} = 0; // The S bit. |
| 634 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 635 | } |
| 636 | |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 637 | /// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 638 | /// for a binary operation that produces a value and use the carry |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 639 | /// bit. It's not predicable. |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 640 | let Uses = [CPSR] in { |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 641 | multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 642 | bit Commutable = 0> { |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 643 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 644 | def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 645 | IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 646 | [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>, |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 647 | Requires<[IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 648 | let Inst{31-27} = 0b11110; |
| 649 | let Inst{25} = 0; |
| 650 | let Inst{24-21} = opcod; |
| 651 | let Inst{20} = 0; // The S bit. |
| 652 | let Inst{15} = 0; |
| 653 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 654 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 655 | def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 656 | opc, ".w\t$Rd, $Rn, $Rm", |
| 657 | [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>, |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 658 | Requires<[IsThumb2]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 659 | let isCommutable = Commutable; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 660 | let Inst{31-27} = 0b11101; |
| 661 | let Inst{26-25} = 0b01; |
| 662 | let Inst{24-21} = opcod; |
| 663 | let Inst{20} = 0; // The S bit. |
| 664 | let Inst{14-12} = 0b000; // imm3 |
| 665 | let Inst{7-6} = 0b00; // imm2 |
| 666 | let Inst{5-4} = 0b00; // type |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 667 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 668 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 669 | def rs : T2sTwoRegShiftedReg< |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 670 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 671 | IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", |
| 672 | [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>, |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 673 | Requires<[IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 674 | let Inst{31-27} = 0b11101; |
| 675 | let Inst{26-25} = 0b01; |
| 676 | let Inst{24-21} = opcod; |
| 677 | let Inst{20} = 0; // The S bit. |
| 678 | } |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 679 | } |
| 680 | |
| 681 | // Carry setting variants |
| 682 | let Defs = [CPSR] in { |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 683 | multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 684 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 685 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 686 | def ri : T2sTwoRegImm< |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 687 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi, |
| 688 | opc, "\t$Rd, $Rn, $imm", |
| 689 | [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>, |
Johnny Chen | b5031ad | 2010-03-02 19:38:59 +0000 | [diff] [blame] | 690 | Requires<[IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 691 | let Inst{31-27} = 0b11110; |
| 692 | let Inst{25} = 0; |
| 693 | let Inst{24-21} = opcod; |
| 694 | let Inst{20} = 1; // The S bit. |
| 695 | let Inst{15} = 0; |
| 696 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 697 | // register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 698 | def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 699 | opc, ".w\t$Rd, $Rn, $Rm", |
| 700 | [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>, |
Johnny Chen | b5031ad | 2010-03-02 19:38:59 +0000 | [diff] [blame] | 701 | Requires<[IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 702 | let isCommutable = Commutable; |
| 703 | let Inst{31-27} = 0b11101; |
| 704 | let Inst{26-25} = 0b01; |
| 705 | let Inst{24-21} = opcod; |
| 706 | let Inst{20} = 1; // The S bit. |
| 707 | let Inst{14-12} = 0b000; // imm3 |
| 708 | let Inst{7-6} = 0b00; // imm2 |
| 709 | let Inst{5-4} = 0b00; // type |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 710 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 711 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 712 | def rs : T2sTwoRegShiftedReg< |
Owen Anderson | 5de6d84 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 713 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), |
| 714 | IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", |
| 715 | [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>, |
Johnny Chen | b5031ad | 2010-03-02 19:38:59 +0000 | [diff] [blame] | 716 | Requires<[IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 717 | let Inst{31-27} = 0b11101; |
| 718 | let Inst{26-25} = 0b01; |
| 719 | let Inst{24-21} = opcod; |
| 720 | let Inst{20} = 1; // The S bit. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 721 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 722 | } |
| 723 | } |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 724 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 725 | |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 726 | /// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register |
| 727 | /// version is not needed since this is only for codegen. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 728 | let Defs = [CPSR] in { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 729 | multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> { |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 730 | // shifted imm |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 731 | def ri : T2TwoRegImm< |
| 732 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi, |
| 733 | !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm", |
| 734 | [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 735 | let Inst{31-27} = 0b11110; |
| 736 | let Inst{25} = 0; |
| 737 | let Inst{24-21} = opcod; |
| 738 | let Inst{20} = 1; // The S bit. |
| 739 | let Inst{15} = 0; |
| 740 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 741 | // shifted register |
Owen Anderson | 83da6cd | 2010-11-14 05:37:38 +0000 | [diff] [blame] | 742 | def rs : T2TwoRegShiftedReg< |
| 743 | (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), |
| 744 | IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm", |
| 745 | [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 746 | let Inst{31-27} = 0b11101; |
| 747 | let Inst{26-25} = 0b01; |
| 748 | let Inst{24-21} = opcod; |
| 749 | let Inst{20} = 1; // The S bit. |
| 750 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 751 | } |
| 752 | } |
| 753 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 754 | /// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift / |
| 755 | // rotate operation that produces a value. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 756 | multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> { |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 757 | // 5-bit imm |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 758 | def ri : T2sTwoRegShiftImm< |
| 759 | (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi, |
| 760 | opc, ".w\t$Rd, $Rm, $imm", |
| 761 | [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 762 | let Inst{31-27} = 0b11101; |
| 763 | let Inst{26-21} = 0b010010; |
| 764 | let Inst{19-16} = 0b1111; // Rn |
| 765 | let Inst{5-4} = opcod; |
| 766 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 767 | // register |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 768 | def rr : T2sThreeReg< |
| 769 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr, |
| 770 | opc, ".w\t$Rd, $Rn, $Rm", |
| 771 | [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 772 | let Inst{31-27} = 0b11111; |
| 773 | let Inst{26-23} = 0b0100; |
| 774 | let Inst{22-21} = opcod; |
| 775 | let Inst{15-12} = 0b1111; |
| 776 | let Inst{7-4} = 0b0000; |
| 777 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 778 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 779 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 780 | /// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 781 | /// patterns. Similar to T2I_bin_irs except the instruction does not produce |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 782 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | f0e132c | 2010-08-19 00:05:48 +0000 | [diff] [blame] | 783 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 784 | multiclass T2I_cmp_irs<bits<4> opcod, string opc, |
| 785 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 786 | PatFrag opnode> { |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 787 | // shifted imm |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 788 | def ri : T2OneRegCmpImm< |
| 789 | (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii, |
| 790 | opc, ".w\t$Rn, $imm", |
| 791 | [(opnode GPR:$Rn, t2_so_imm:$imm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 792 | let Inst{31-27} = 0b11110; |
| 793 | let Inst{25} = 0; |
| 794 | let Inst{24-21} = opcod; |
| 795 | let Inst{20} = 1; // The S bit. |
| 796 | let Inst{15} = 0; |
| 797 | let Inst{11-8} = 0b1111; // Rd |
| 798 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 799 | // register |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 800 | def rr : T2TwoRegCmp< |
| 801 | (outs), (ins GPR:$lhs, rGPR:$rhs), iir, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 802 | opc, ".w\t$lhs, $rhs", |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 803 | [(opnode GPR:$lhs, rGPR:$rhs)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 804 | let Inst{31-27} = 0b11101; |
| 805 | let Inst{26-25} = 0b01; |
| 806 | let Inst{24-21} = opcod; |
| 807 | let Inst{20} = 1; // The S bit. |
| 808 | let Inst{14-12} = 0b000; // imm3 |
| 809 | let Inst{11-8} = 0b1111; // Rd |
| 810 | let Inst{7-6} = 0b00; // imm2 |
| 811 | let Inst{5-4} = 0b00; // type |
| 812 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 813 | // shifted register |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 814 | def rs : T2OneRegCmpShiftedReg< |
| 815 | (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis, |
| 816 | opc, ".w\t$Rn, $ShiftedRm", |
| 817 | [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 818 | let Inst{31-27} = 0b11101; |
| 819 | let Inst{26-25} = 0b01; |
| 820 | let Inst{24-21} = opcod; |
| 821 | let Inst{20} = 1; // The S bit. |
| 822 | let Inst{11-8} = 0b1111; // Rd |
| 823 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 824 | } |
| 825 | } |
| 826 | |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 827 | /// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns. |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 828 | multiclass T2I_ld<bit signed, bits<2> opcod, string opc, |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 829 | InstrItinClass iii, InstrItinClass iis, PatFrag opnode> { |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 830 | def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii, |
| 831 | opc, ".w\t$Rt, $addr", |
| 832 | [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 833 | let Inst{31-27} = 0b11111; |
| 834 | let Inst{26-25} = 0b00; |
| 835 | let Inst{24} = signed; |
| 836 | let Inst{23} = 1; |
| 837 | let Inst{22-21} = opcod; |
| 838 | let Inst{20} = 1; // load |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 839 | |
| 840 | bits<4> Rt; |
| 841 | let Inst{15-12} = Rt{3-0}; |
| 842 | |
| 843 | bits<16> addr; |
| 844 | let Inst{19-16} = addr{15-12}; // Rn |
| 845 | let Inst{11-0} = addr{11-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 846 | } |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 847 | def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii, |
| 848 | opc, "\t$Rt, $addr", |
| 849 | [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 850 | let Inst{31-27} = 0b11111; |
| 851 | let Inst{26-25} = 0b00; |
| 852 | let Inst{24} = signed; |
| 853 | let Inst{23} = 0; |
| 854 | let Inst{22-21} = opcod; |
| 855 | let Inst{20} = 1; // load |
| 856 | let Inst{11} = 1; |
| 857 | // Offset: index==TRUE, wback==FALSE |
| 858 | let Inst{10} = 1; // The P bit. |
| 859 | let Inst{8} = 0; // The W bit. |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 860 | |
| 861 | bits<4> Rt; |
| 862 | let Inst{15-12} = Rt{3-0}; |
| 863 | |
| 864 | bits<13> addr; |
| 865 | let Inst{19-16} = addr{12-9}; // Rn |
| 866 | let Inst{9} = addr{8}; // U |
| 867 | let Inst{7-0} = addr{7-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 868 | } |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 869 | def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis, |
| 870 | opc, ".w\t$Rt, $addr", |
| 871 | [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 872 | let Inst{31-27} = 0b11111; |
| 873 | let Inst{26-25} = 0b00; |
| 874 | let Inst{24} = signed; |
| 875 | let Inst{23} = 0; |
| 876 | let Inst{22-21} = opcod; |
| 877 | let Inst{20} = 1; // load |
| 878 | let Inst{11-6} = 0b000000; |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 879 | |
| 880 | bits<4> Rt; |
| 881 | let Inst{15-12} = Rt{3-0}; |
| 882 | |
| 883 | bits<10> addr; |
| 884 | let Inst{19-16} = addr{9-6}; // Rn |
| 885 | let Inst{3-0} = addr{5-2}; // Rm |
| 886 | let Inst{5-4} = addr{1-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 887 | } |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 888 | |
| 889 | // FIXME: Is the pci variant actually needed? |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 890 | def pci : T2Ipc <(outs GPR:$Rt), (ins i32imm:$addr), iii, |
| 891 | opc, ".w\t$Rt, $addr", |
| 892 | [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> { |
Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 893 | let isReMaterializable = 1; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 894 | let Inst{31-27} = 0b11111; |
| 895 | let Inst{26-25} = 0b00; |
| 896 | let Inst{24} = signed; |
| 897 | let Inst{23} = ?; // add = (U == '1') |
| 898 | let Inst{22-21} = opcod; |
| 899 | let Inst{20} = 1; // load |
| 900 | let Inst{19-16} = 0b1111; // Rn |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 901 | |
| 902 | bits<4> Rt; |
| 903 | bits<12> addr; |
| 904 | let Inst{15-12} = Rt{3-0}; |
| 905 | let Inst{11-0} = addr{11-0}; |
Evan Cheng | 9eda689 | 2009-10-31 03:39:36 +0000 | [diff] [blame] | 906 | } |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 907 | } |
| 908 | |
David Goodwin | 73b8f16 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 909 | /// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns. |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 910 | multiclass T2I_st<bits<2> opcod, string opc, |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 911 | InstrItinClass iii, InstrItinClass iis, PatFrag opnode> { |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 912 | def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii, |
| 913 | opc, ".w\t$Rt, $addr", |
| 914 | [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 915 | let Inst{31-27} = 0b11111; |
| 916 | let Inst{26-23} = 0b0001; |
| 917 | let Inst{22-21} = opcod; |
| 918 | let Inst{20} = 0; // !load |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 919 | |
| 920 | bits<4> Rt; |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 921 | let Inst{15-12} = Rt{3-0}; |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 922 | |
| 923 | bits<16> addr; |
| 924 | let Inst{19-16} = addr{15-12}; // Rn |
| 925 | let Inst{11-0} = addr{11-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 926 | } |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 927 | def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii, |
| 928 | opc, "\t$Rt, $addr", |
| 929 | [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 930 | let Inst{31-27} = 0b11111; |
| 931 | let Inst{26-23} = 0b0000; |
| 932 | let Inst{22-21} = opcod; |
| 933 | let Inst{20} = 0; // !load |
| 934 | let Inst{11} = 1; |
| 935 | // Offset: index==TRUE, wback==FALSE |
| 936 | let Inst{10} = 1; // The P bit. |
| 937 | let Inst{8} = 0; // The W bit. |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 938 | |
| 939 | bits<4> Rt; |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 940 | let Inst{15-12} = Rt{3-0}; |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 941 | |
| 942 | bits<13> addr; |
| 943 | let Inst{19-16} = addr{12-9}; // Rn |
| 944 | let Inst{9} = addr{8}; // U |
| 945 | let Inst{7-0} = addr{7-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 946 | } |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 947 | def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis, |
| 948 | opc, ".w\t$Rt, $addr", |
| 949 | [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 950 | let Inst{31-27} = 0b11111; |
| 951 | let Inst{26-23} = 0b0000; |
| 952 | let Inst{22-21} = opcod; |
| 953 | let Inst{20} = 0; // !load |
| 954 | let Inst{11-6} = 0b000000; |
Owen Anderson | 75579f7 | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 955 | |
| 956 | bits<4> Rt; |
| 957 | let Inst{15-12} = Rt{3-0}; |
| 958 | |
| 959 | bits<10> addr; |
| 960 | let Inst{19-16} = addr{9-6}; // Rn |
| 961 | let Inst{3-0} = addr{5-2}; // Rm |
| 962 | let Inst{5-4} = addr{1-0}; // imm |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 963 | } |
David Goodwin | 73b8f16 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 964 | } |
| 965 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 966 | /// T2I_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 967 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 968 | multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> { |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 969 | def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr, |
| 970 | opc, ".w\t$Rd, $Rm", |
| 971 | [(set rGPR:$Rd, (opnode rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 972 | let Inst{31-27} = 0b11111; |
| 973 | let Inst{26-23} = 0b0100; |
| 974 | let Inst{22-20} = opcod; |
| 975 | let Inst{19-16} = 0b1111; // Rn |
| 976 | let Inst{15-12} = 0b1111; |
| 977 | let Inst{7} = 1; |
| 978 | let Inst{5-4} = 0b00; // rotate |
| 979 | } |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 980 | def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr, |
| 981 | opc, ".w\t$Rd, $Rm, ror $rot", |
| 982 | [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 983 | let Inst{31-27} = 0b11111; |
| 984 | let Inst{26-23} = 0b0100; |
| 985 | let Inst{22-20} = opcod; |
| 986 | let Inst{19-16} = 0b1111; // Rn |
| 987 | let Inst{15-12} = 0b1111; |
| 988 | let Inst{7} = 1; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 989 | |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 990 | bits<2> rot; |
| 991 | let Inst{5-4} = rot{1-0}; // rotate |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 992 | } |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 993 | } |
| 994 | |
Eli Friedman | 761fa7a | 2010-06-24 18:20:04 +0000 | [diff] [blame] | 995 | // UXTB16 - Requres T2ExtractPack, does not need the .w qualifier. |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 996 | multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> { |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 997 | def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr, |
| 998 | opc, "\t$Rd, $Rm", |
| 999 | [(set rGPR:$Rd, (opnode rGPR:$Rm))]>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 1000 | Requires<[HasT2ExtractPack, IsThumb2]> { |
Johnny Chen | 267124c | 2010-03-04 22:24:41 +0000 | [diff] [blame] | 1001 | let Inst{31-27} = 0b11111; |
| 1002 | let Inst{26-23} = 0b0100; |
| 1003 | let Inst{22-20} = opcod; |
| 1004 | let Inst{19-16} = 0b1111; // Rn |
| 1005 | let Inst{15-12} = 0b1111; |
| 1006 | let Inst{7} = 1; |
| 1007 | let Inst{5-4} = 0b00; // rotate |
| 1008 | } |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1009 | def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr, |
| 1010 | opc, "\t$dst, $Rm, ror $rot", |
| 1011 | [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 1012 | Requires<[HasT2ExtractPack, IsThumb2]> { |
Johnny Chen | 267124c | 2010-03-04 22:24:41 +0000 | [diff] [blame] | 1013 | let Inst{31-27} = 0b11111; |
| 1014 | let Inst{26-23} = 0b0100; |
| 1015 | let Inst{22-20} = opcod; |
| 1016 | let Inst{19-16} = 0b1111; // Rn |
| 1017 | let Inst{15-12} = 0b1111; |
| 1018 | let Inst{7} = 1; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1019 | |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1020 | bits<2> rot; |
| 1021 | let Inst{5-4} = rot{1-0}; // rotate |
Johnny Chen | 267124c | 2010-03-04 22:24:41 +0000 | [diff] [blame] | 1022 | } |
| 1023 | } |
| 1024 | |
Eli Friedman | 761fa7a | 2010-06-24 18:20:04 +0000 | [diff] [blame] | 1025 | // SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern |
| 1026 | // supported yet. |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1027 | multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> { |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1028 | def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr, |
| 1029 | opc, "\t$Rd, $Rm", []> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1030 | let Inst{31-27} = 0b11111; |
| 1031 | let Inst{26-23} = 0b0100; |
| 1032 | let Inst{22-20} = opcod; |
| 1033 | let Inst{19-16} = 0b1111; // Rn |
| 1034 | let Inst{15-12} = 0b1111; |
| 1035 | let Inst{7} = 1; |
| 1036 | let Inst{5-4} = 0b00; // rotate |
| 1037 | } |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1038 | def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr, |
| 1039 | opc, "\t$Rd, $Rm, ror $rot", []> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1040 | let Inst{31-27} = 0b11111; |
| 1041 | let Inst{26-23} = 0b0100; |
| 1042 | let Inst{22-20} = opcod; |
| 1043 | let Inst{19-16} = 0b1111; // Rn |
| 1044 | let Inst{15-12} = 0b1111; |
| 1045 | let Inst{7} = 1; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1046 | |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1047 | bits<2> rot; |
| 1048 | let Inst{5-4} = rot{1-0}; // rotate |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1049 | } |
| 1050 | } |
| 1051 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1052 | /// T2I_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1053 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1054 | multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> { |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1055 | def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr, |
| 1056 | opc, "\t$Rd, $Rn, $Rm", |
| 1057 | [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 1058 | Requires<[HasT2ExtractPack, IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1059 | let Inst{31-27} = 0b11111; |
| 1060 | let Inst{26-23} = 0b0100; |
| 1061 | let Inst{22-20} = opcod; |
| 1062 | let Inst{15-12} = 0b1111; |
| 1063 | let Inst{7} = 1; |
| 1064 | let Inst{5-4} = 0b00; // rotate |
| 1065 | } |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1066 | def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot), |
| 1067 | IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
| 1068 | [(set rGPR:$Rd, (opnode rGPR:$Rn, |
| 1069 | (rotr rGPR:$Rm, rot_imm:$rot)))]>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 1070 | Requires<[HasT2ExtractPack, IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1071 | let Inst{31-27} = 0b11111; |
| 1072 | let Inst{26-23} = 0b0100; |
| 1073 | let Inst{22-20} = opcod; |
| 1074 | let Inst{15-12} = 0b1111; |
| 1075 | let Inst{7} = 1; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1076 | |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1077 | bits<2> rot; |
| 1078 | let Inst{5-4} = rot{1-0}; // rotate |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1079 | } |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1080 | } |
| 1081 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1082 | // DO variant - disassembly only, no pattern |
| 1083 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1084 | multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> { |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1085 | def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr, |
| 1086 | opc, "\t$Rd, $Rn, $Rm", []> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1087 | let Inst{31-27} = 0b11111; |
| 1088 | let Inst{26-23} = 0b0100; |
| 1089 | let Inst{22-20} = opcod; |
| 1090 | let Inst{15-12} = 0b1111; |
| 1091 | let Inst{7} = 1; |
| 1092 | let Inst{5-4} = 0b00; // rotate |
| 1093 | } |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1094 | def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot), |
| 1095 | IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1096 | let Inst{31-27} = 0b11111; |
| 1097 | let Inst{26-23} = 0b0100; |
| 1098 | let Inst{22-20} = opcod; |
| 1099 | let Inst{15-12} = 0b1111; |
| 1100 | let Inst{7} = 1; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1101 | |
Owen Anderson | 2c4c45d | 2010-11-15 21:12:05 +0000 | [diff] [blame] | 1102 | bits<2> rot; |
| 1103 | let Inst{5-4} = rot{1-0}; // rotate |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1104 | } |
| 1105 | } |
| 1106 | |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1107 | //===----------------------------------------------------------------------===// |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1108 | // Instructions |
| 1109 | //===----------------------------------------------------------------------===// |
| 1110 | |
| 1111 | //===----------------------------------------------------------------------===// |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1112 | // Miscellaneous Instructions. |
| 1113 | // |
| 1114 | |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1115 | class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin, |
| 1116 | string asm, list<dag> pattern> |
| 1117 | : T2XI<oops, iops, itin, asm, pattern> { |
| 1118 | bits<4> Rd; |
| 1119 | bits<12> label; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1120 | |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1121 | let Inst{11-8} = Rd{3-0}; |
| 1122 | let Inst{26} = label{11}; |
| 1123 | let Inst{14-12} = label{10-8}; |
| 1124 | let Inst{7-0} = label{7-0}; |
| 1125 | } |
| 1126 | |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1127 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1128 | // assembler. |
Evan Cheng | ea420b2 | 2010-05-19 01:52:25 +0000 | [diff] [blame] | 1129 | let neverHasSideEffects = 1 in { |
Evan Cheng | 9085f98 | 2010-05-19 07:28:01 +0000 | [diff] [blame] | 1130 | let isReMaterializable = 1 in |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1131 | def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi, |
| 1132 | "adr${p}.w\t$Rd, #$label", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1133 | let Inst{31-27} = 0b11110; |
| 1134 | let Inst{25-24} = 0b10; |
| 1135 | // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE) |
| 1136 | let Inst{22} = 0; |
| 1137 | let Inst{20} = 0; |
| 1138 | let Inst{19-16} = 0b1111; // Rn |
| 1139 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1140 | |
| 1141 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1142 | } |
Jim Grosbach | a967d11 | 2010-06-21 21:27:27 +0000 | [diff] [blame] | 1143 | } // neverHasSideEffects |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1144 | def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 1145 | (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi, |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1146 | "adr${p}.w\t$Rd, #${label}_${id}", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1147 | let Inst{31-27} = 0b11110; |
| 1148 | let Inst{25-24} = 0b10; |
| 1149 | // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE) |
| 1150 | let Inst{22} = 0; |
| 1151 | let Inst{20} = 0; |
| 1152 | let Inst{19-16} = 0b1111; // Rn |
| 1153 | let Inst{15} = 0; |
| 1154 | } |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1155 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 1156 | // ADD r, sp, {so_imm|i12} |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1157 | def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm), |
| 1158 | IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1159 | let Inst{31-27} = 0b11110; |
| 1160 | let Inst{25} = 0; |
| 1161 | let Inst{24-21} = 0b1000; |
| 1162 | let Inst{20} = ?; // The S bit. |
Owen Anderson | b9a643e | 2010-11-12 23:36:03 +0000 | [diff] [blame] | 1163 | let Inst{19-16} = 0b1101; // Rn = sp |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1164 | let Inst{15} = 0; |
| 1165 | } |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1166 | def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm), |
| 1167 | IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1168 | let Inst{31-27} = 0b11110; |
| 1169 | let Inst{25} = 1; |
| 1170 | let Inst{24-21} = 0b0000; |
| 1171 | let Inst{20} = 0; // The S bit. |
| 1172 | let Inst{19-16} = 0b1101; // Rn = sp |
| 1173 | let Inst{15} = 0; |
| 1174 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 1175 | |
| 1176 | // ADD r, sp, so_reg |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1177 | def t2ADDrSPs : T2sTwoRegShiftedReg< |
| 1178 | (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm), |
| 1179 | IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1180 | let Inst{31-27} = 0b11101; |
| 1181 | let Inst{26-25} = 0b01; |
| 1182 | let Inst{24-21} = 0b1000; |
| 1183 | let Inst{20} = ?; // The S bit. |
| 1184 | let Inst{19-16} = 0b1101; // Rn = sp |
| 1185 | let Inst{15} = 0; |
| 1186 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 1187 | |
| 1188 | // SUB r, sp, {so_imm|i12} |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1189 | def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm), |
| 1190 | IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1191 | let Inst{31-27} = 0b11110; |
| 1192 | let Inst{25} = 0; |
| 1193 | let Inst{24-21} = 0b1101; |
| 1194 | let Inst{20} = ?; // The S bit. |
| 1195 | let Inst{19-16} = 0b1101; // Rn = sp |
| 1196 | let Inst{15} = 0; |
| 1197 | } |
Owen Anderson | da663f7 | 2010-11-15 21:30:39 +0000 | [diff] [blame] | 1198 | def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm), |
| 1199 | IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1200 | let Inst{31-27} = 0b11110; |
| 1201 | let Inst{25} = 1; |
| 1202 | let Inst{24-21} = 0b0101; |
| 1203 | let Inst{20} = 0; // The S bit. |
| 1204 | let Inst{19-16} = 0b1101; // Rn = sp |
| 1205 | let Inst{15} = 0; |
| 1206 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 1207 | |
| 1208 | // SUB r, sp, so_reg |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1209 | def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1210 | IIC_iALUsi, |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1211 | "sub", "\t$Rd, $sp, $imm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1212 | let Inst{31-27} = 0b11101; |
| 1213 | let Inst{26-25} = 0b01; |
| 1214 | let Inst{24-21} = 0b1101; |
| 1215 | let Inst{20} = ?; // The S bit. |
| 1216 | let Inst{19-16} = 0b1101; // Rn = sp |
| 1217 | let Inst{15} = 0; |
| 1218 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 1219 | |
Jim Grosbach | b1dc393 | 2010-05-05 20:44:35 +0000 | [diff] [blame] | 1220 | // Signed and unsigned division on v7-M |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1221 | def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi, |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1222 | "sdiv", "\t$Rd, $Rn, $Rm", |
| 1223 | [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>, |
Evan Cheng | e8e67e1 | 2010-11-19 06:15:10 +0000 | [diff] [blame] | 1224 | Requires<[HasDivide, IsThumb2]> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1225 | let Inst{31-27} = 0b11111; |
| 1226 | let Inst{26-21} = 0b011100; |
| 1227 | let Inst{20} = 0b1; |
| 1228 | let Inst{15-12} = 0b1111; |
| 1229 | let Inst{7-4} = 0b1111; |
| 1230 | } |
| 1231 | |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1232 | def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi, |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1233 | "udiv", "\t$Rd, $Rn, $Rm", |
| 1234 | [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>, |
Evan Cheng | e8e67e1 | 2010-11-19 06:15:10 +0000 | [diff] [blame] | 1235 | Requires<[HasDivide, IsThumb2]> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1236 | let Inst{31-27} = 0b11111; |
| 1237 | let Inst{26-21} = 0b011101; |
| 1238 | let Inst{20} = 0b1; |
| 1239 | let Inst{15-12} = 0b1111; |
| 1240 | let Inst{7-4} = 0b1111; |
| 1241 | } |
| 1242 | |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 1243 | //===----------------------------------------------------------------------===// |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1244 | // Load / store Instructions. |
| 1245 | // |
| 1246 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1247 | // Load |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 1248 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1249 | defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1250 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1251 | |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1252 | // Loads with zero extension |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1253 | defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1254 | UnOpFrag<(zextloadi16 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1255 | defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1256 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1257 | |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1258 | // Loads with sign extension |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1259 | defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1260 | UnOpFrag<(sextloadi16 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1261 | defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1262 | UnOpFrag<(sextloadi8 node:$Src)>>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1263 | |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1264 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1, |
| 1265 | isCodeGenOnly = 1 in { // $dst doesn't exist in asmstring? |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1266 | // Load doubleword |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1267 | def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2), |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1268 | (ins t2addrmode_imm8s4:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1269 | IIC_iLoad_d_i, "ldrd", "\t$dst1, $addr", []>; |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1270 | def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1271 | (ins i32imm:$addr), IIC_iLoad_d_i, |
Johnny Chen | 8314299 | 2010-01-05 22:37:28 +0000 | [diff] [blame] | 1272 | "ldrd", "\t$dst1, $addr", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1273 | let Inst{19-16} = 0b1111; // Rn |
| 1274 | } |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1275 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1276 | |
| 1277 | // zextload i1 -> zextload i8 |
| 1278 | def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr), |
| 1279 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 1280 | def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr), |
| 1281 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 1282 | def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr), |
| 1283 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 1284 | def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)), |
| 1285 | (t2LDRBpci tconstpool:$addr)>; |
| 1286 | |
| 1287 | // extload -> zextload |
| 1288 | // FIXME: Reduce the number of patterns by legalizing extload to zextload |
| 1289 | // earlier? |
| 1290 | def : T2Pat<(extloadi1 t2addrmode_imm12:$addr), |
| 1291 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 1292 | def : T2Pat<(extloadi1 t2addrmode_imm8:$addr), |
| 1293 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 1294 | def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr), |
| 1295 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 1296 | def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)), |
| 1297 | (t2LDRBpci tconstpool:$addr)>; |
| 1298 | |
| 1299 | def : T2Pat<(extloadi8 t2addrmode_imm12:$addr), |
| 1300 | (t2LDRBi12 t2addrmode_imm12:$addr)>; |
| 1301 | def : T2Pat<(extloadi8 t2addrmode_imm8:$addr), |
| 1302 | (t2LDRBi8 t2addrmode_imm8:$addr)>; |
| 1303 | def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr), |
| 1304 | (t2LDRBs t2addrmode_so_reg:$addr)>; |
| 1305 | def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)), |
| 1306 | (t2LDRBpci tconstpool:$addr)>; |
| 1307 | |
| 1308 | def : T2Pat<(extloadi16 t2addrmode_imm12:$addr), |
| 1309 | (t2LDRHi12 t2addrmode_imm12:$addr)>; |
| 1310 | def : T2Pat<(extloadi16 t2addrmode_imm8:$addr), |
| 1311 | (t2LDRHi8 t2addrmode_imm8:$addr)>; |
| 1312 | def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr), |
| 1313 | (t2LDRHs t2addrmode_so_reg:$addr)>; |
| 1314 | def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)), |
| 1315 | (t2LDRHpci tconstpool:$addr)>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 1316 | |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1317 | // FIXME: The destination register of the loads and stores can't be PC, but |
| 1318 | // can be SP. We need another regclass (similar to rGPR) to represent |
| 1319 | // that. Not a pressing issue since these are selected manually, |
| 1320 | // not via pattern. |
| 1321 | |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1322 | // Indexed loads |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1323 | |
| 1324 | class T2Iidxld<bit signed, bits<2> opcod, bit pre, |
| 1325 | dag oops, dag iops, |
| 1326 | AddrMode am, IndexMode im, InstrItinClass itin, |
| 1327 | string opc, string asm, string cstr, list<dag> pattern> |
| 1328 | : T2Iidxldst<signed, opcod, 1, pre, oops, |
| 1329 | iops, am,im,itin, opc, asm, cstr, pattern>; |
| 1330 | class T2Iidxst<bit signed, bits<2> opcod, bit pre, |
| 1331 | dag oops, dag iops, |
| 1332 | AddrMode am, IndexMode im, InstrItinClass itin, |
| 1333 | string opc, string asm, string cstr, list<dag> pattern> |
| 1334 | : T2Iidxldst<signed, opcod, 0, pre, oops, |
| 1335 | iops, am,im,itin, opc, asm, cstr, pattern>; |
| 1336 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1337 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1338 | def t2LDR_PRE : T2Iidxld<0, 0b10, 1, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1339 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1340 | AddrModeT2_i8, IndexModePre, IIC_iLoad_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1341 | "ldr", "\t$Rt, $addr!", "$addr.base = $Rn", |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1342 | []>; |
| 1343 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1344 | def t2LDR_POST : T2Iidxld<0, 0b10, 0, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1345 | (ins GPR:$base, t2am_imm8_offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1346 | AddrModeT2_i8, IndexModePost, IIC_iLoad_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1347 | "ldr", "\t$Rt, [$Rn], $offset", "$base = $Rn", |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1348 | []>; |
| 1349 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1350 | def t2LDRB_PRE : T2Iidxld<0, 0b00, 1, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1351 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1352 | AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1353 | "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn", |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1354 | []>; |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1355 | def t2LDRB_POST : T2Iidxld<0, 0b00, 0, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1356 | (ins GPR:$base, t2am_imm8_offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1357 | AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1358 | "ldrb", "\t$Rt, [$Rn], $offset", "$base = $Rn", |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1359 | []>; |
| 1360 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1361 | def t2LDRH_PRE : T2Iidxld<0, 0b01, 1, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1362 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1363 | AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1364 | "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn", |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1365 | []>; |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1366 | def t2LDRH_POST : T2Iidxld<0, 0b01, 0, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1367 | (ins GPR:$base, t2am_imm8_offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1368 | AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1369 | "ldrh", "\t$Rt, [$Rn], $offset", "$base = $Rn", |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1370 | []>; |
| 1371 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1372 | def t2LDRSB_PRE : T2Iidxld<1, 0b00, 1, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1373 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1374 | AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1375 | "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn", |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1376 | []>; |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1377 | def t2LDRSB_POST : T2Iidxld<1, 0b00, 0, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1378 | (ins GPR:$base, t2am_imm8_offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1379 | AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1380 | "ldrsb", "\t$Rt, [$Rn], $offset", "$base = $Rn", |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1381 | []>; |
| 1382 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1383 | def t2LDRSH_PRE : T2Iidxld<1, 0b01, 1, (outs GPR:$Rt, GPR:$Rn), |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1384 | (ins t2addrmode_imm8:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1385 | AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1386 | "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn", |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1387 | []>; |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1388 | def t2LDRSH_POST : T2Iidxld<1, 0b01, 0, (outs GPR:$dst, GPR:$Rn), |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1389 | (ins GPR:$base, t2am_imm8_offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1390 | AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1391 | "ldrsh", "\t$dst, [$Rn], $offset", "$base = $Rn", |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1392 | []>; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1393 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | 4fbb996 | 2009-07-02 23:16:11 +0000 | [diff] [blame] | 1394 | |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1395 | // LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are |
| 1396 | // for disassembly only. |
| 1397 | // Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4 |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1398 | class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii> |
Owen Anderson | eb05a8d | 2010-11-30 18:38:28 +0000 | [diff] [blame] | 1399 | : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc, |
| 1400 | "\t$Rt, $addr", []> { |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1401 | let Inst{31-27} = 0b11111; |
| 1402 | let Inst{26-25} = 0b00; |
| 1403 | let Inst{24} = signed; |
| 1404 | let Inst{23} = 0; |
| 1405 | let Inst{22-21} = type; |
| 1406 | let Inst{20} = 1; // load |
| 1407 | let Inst{11} = 1; |
| 1408 | let Inst{10-8} = 0b110; // PUW. |
Owen Anderson | eb05a8d | 2010-11-30 18:38:28 +0000 | [diff] [blame] | 1409 | |
| 1410 | bits<4> Rt; |
| 1411 | bits<13> addr; |
| 1412 | let Inst{15-12} = Rt{3-0}; |
| 1413 | let Inst{19-16} = addr{12-9}; |
| 1414 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1415 | } |
| 1416 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1417 | def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>; |
| 1418 | def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>; |
| 1419 | def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>; |
| 1420 | def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>; |
| 1421 | def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>; |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1422 | |
David Goodwin | 73b8f16 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 1423 | // Store |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1424 | defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1425 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1426 | defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1427 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1428 | defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si, |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1429 | BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; |
David Goodwin | 73b8f16 | 2009-06-30 22:11:34 +0000 | [diff] [blame] | 1430 | |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 1431 | // Store doubleword |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1432 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1, |
| 1433 | isCodeGenOnly = 1 in // $src2 doesn't exist in asm string |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1434 | def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs), |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1435 | (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1436 | IIC_iStore_d_r, "strd", "\t$src1, $addr", []>; |
David Goodwin | 6647cea | 2009-06-30 22:50:01 +0000 | [diff] [blame] | 1437 | |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1438 | // Indexed stores |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1439 | def t2STR_PRE : T2Iidxst<0, 0b10, 1, (outs GPR:$base_wb), |
| 1440 | (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1441 | AddrModeT2_i8, IndexModePre, IIC_iStore_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1442 | "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb", |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1443 | [(set GPR:$base_wb, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1444 | (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1445 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1446 | def t2STR_POST : T2Iidxst<0, 0b10, 0, (outs GPR:$base_wb), |
| 1447 | (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1448 | AddrModeT2_i8, IndexModePost, IIC_iStore_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1449 | "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb", |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1450 | [(set GPR:$base_wb, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1451 | (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1452 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1453 | def t2STRH_PRE : T2Iidxst<0, 0b01, 1, (outs GPR:$base_wb), |
| 1454 | (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1455 | AddrModeT2_i8, IndexModePre, IIC_iStore_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1456 | "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb", |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1457 | [(set GPR:$base_wb, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1458 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1459 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1460 | def t2STRH_POST : T2Iidxst<0, 0b01, 0, (outs GPR:$base_wb), |
| 1461 | (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1462 | AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1463 | "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb", |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1464 | [(set GPR:$base_wb, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1465 | (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1466 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1467 | def t2STRB_PRE : T2Iidxst<0, 0b00, 1, (outs GPR:$base_wb), |
| 1468 | (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1469 | AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1470 | "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb", |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1471 | [(set GPR:$base_wb, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1472 | (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1473 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1474 | def t2STRB_POST : T2Iidxst<0, 0b00, 0, (outs GPR:$base_wb), |
| 1475 | (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1476 | AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1477 | "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb", |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1478 | [(set GPR:$base_wb, |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1479 | (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>; |
Evan Cheng | 6d94f11 | 2009-07-03 00:06:39 +0000 | [diff] [blame] | 1480 | |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1481 | // STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly |
| 1482 | // only. |
| 1483 | // Ref: A8.6.193 STR (immediate, Thumb) Encoding T4 |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1484 | class T2IstT<bits<2> type, string opc, InstrItinClass ii> |
Owen Anderson | eb05a8d | 2010-11-30 18:38:28 +0000 | [diff] [blame] | 1485 | : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc, |
| 1486 | "\t$Rt, $addr", []> { |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1487 | let Inst{31-27} = 0b11111; |
| 1488 | let Inst{26-25} = 0b00; |
| 1489 | let Inst{24} = 0; // not signed |
| 1490 | let Inst{23} = 0; |
| 1491 | let Inst{22-21} = type; |
| 1492 | let Inst{20} = 0; // store |
| 1493 | let Inst{11} = 1; |
| 1494 | let Inst{10-8} = 0b110; // PUW |
Owen Anderson | eb05a8d | 2010-11-30 18:38:28 +0000 | [diff] [blame] | 1495 | |
| 1496 | bits<4> Rt; |
| 1497 | bits<13> addr; |
| 1498 | let Inst{15-12} = Rt{3-0}; |
| 1499 | let Inst{19-16} = addr{12-9}; |
| 1500 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | e54a3ef | 2010-03-03 18:45:36 +0000 | [diff] [blame] | 1501 | } |
| 1502 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1503 | def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>; |
| 1504 | def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>; |
| 1505 | def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>; |
David Goodwin | d1fa120 | 2009-07-01 00:01:13 +0000 | [diff] [blame] | 1506 | |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 1507 | // ldrd / strd pre / post variants |
| 1508 | // For disassembly only. |
| 1509 | |
| 1510 | def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1511 | (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru, |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 1512 | "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>; |
| 1513 | |
| 1514 | def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1515 | (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru, |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 1516 | "ldrd", "\t$dst1, $dst2, [$base], $imm", []>; |
| 1517 | |
| 1518 | def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs), |
| 1519 | (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1520 | IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base, $imm]!", []>; |
Johnny Chen | ae1757b | 2010-03-11 01:13:36 +0000 | [diff] [blame] | 1521 | |
| 1522 | def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs), |
| 1523 | (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1524 | IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base], $imm", []>; |
Evan Cheng | 2889cce | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 1525 | |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1526 | // T2Ipl (Preload Data/Instruction) signals the memory system of possible future |
| 1527 | // data/instruction access. These are for disassembly only. |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1528 | // instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0), |
| 1529 | // (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1). |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1530 | multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> { |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1531 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1532 | def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1533 | "\t$addr", |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1534 | [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> { |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1535 | let Inst{31-25} = 0b1111100; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1536 | let Inst{24} = instr; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1537 | let Inst{23} = 1; // U = 1 |
| 1538 | let Inst{22} = 0; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1539 | let Inst{21} = write; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1540 | let Inst{20} = 1; |
| 1541 | let Inst{15-12} = 0b1111; |
| 1542 | } |
| 1543 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1544 | def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1545 | "\t$addr", |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1546 | [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> { |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1547 | let Inst{31-25} = 0b1111100; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1548 | let Inst{24} = instr; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1549 | let Inst{23} = 0; // U = 0 |
| 1550 | let Inst{22} = 0; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1551 | let Inst{21} = write; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1552 | let Inst{20} = 1; |
| 1553 | let Inst{15-12} = 0b1111; |
| 1554 | let Inst{11-8} = 0b1100; |
| 1555 | } |
| 1556 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1557 | def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1558 | "\t$addr", |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1559 | [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> { |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1560 | let Inst{31-25} = 0b1111100; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1561 | let Inst{24} = instr; |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1562 | let Inst{23} = 0; // add = TRUE for T1 |
| 1563 | let Inst{22} = 0; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1564 | let Inst{21} = write; |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1565 | let Inst{20} = 1; |
| 1566 | let Inst{15-12} = 0b1111; |
| 1567 | let Inst{11-6} = 0000000; |
| 1568 | } |
| 1569 | |
| 1570 | let isCodeGenOnly = 1 in |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1571 | def pci : T2Ipc<(outs), (ins i32imm:$addr), IIC_Preload, opc, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1572 | "\t$addr", |
| 1573 | []> { |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1574 | let Inst{31-25} = 0b1111100; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1575 | let Inst{24} = write; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1576 | let Inst{23} = ?; // add = (U == 1) |
| 1577 | let Inst{22} = 0; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1578 | let Inst{21} = instr; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1579 | let Inst{20} = 1; |
| 1580 | let Inst{19-16} = 0b1111; // Rn = 0b1111 |
| 1581 | let Inst{15-12} = 0b1111; |
| 1582 | } |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1583 | } |
| 1584 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1585 | defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>; |
| 1586 | defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>; |
| 1587 | defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>; |
Johnny Chen | 0635fc5 | 2010-03-04 17:40:44 +0000 | [diff] [blame] | 1588 | |
Evan Cheng | 2889cce | 2009-07-03 00:18:36 +0000 | [diff] [blame] | 1589 | //===----------------------------------------------------------------------===// |
| 1590 | // Load / store multiple Instructions. |
| 1591 | // |
| 1592 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1593 | multiclass thumb2_ldst_mult<string asm, InstrItinClass itin, |
| 1594 | InstrItinClass itin_upd, bit L_bit> { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1595 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1596 | T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1597 | itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1598 | bits<4> Rn; |
| 1599 | bits<16> regs; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1600 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1601 | let Inst{31-27} = 0b11101; |
| 1602 | let Inst{26-25} = 0b00; |
| 1603 | let Inst{24-23} = 0b01; // Increment After |
| 1604 | let Inst{22} = 0; |
| 1605 | let Inst{21} = 0; // No writeback |
| 1606 | let Inst{20} = L_bit; |
| 1607 | let Inst{19-16} = Rn; |
| 1608 | let Inst{15-0} = regs; |
| 1609 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1610 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1611 | T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1612 | itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1613 | bits<4> Rn; |
| 1614 | bits<16> regs; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1615 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1616 | let Inst{31-27} = 0b11101; |
| 1617 | let Inst{26-25} = 0b00; |
| 1618 | let Inst{24-23} = 0b01; // Increment After |
| 1619 | let Inst{22} = 0; |
| 1620 | let Inst{21} = 1; // Writeback |
| 1621 | let Inst{20} = L_bit; |
| 1622 | let Inst{19-16} = Rn; |
| 1623 | let Inst{15-0} = regs; |
| 1624 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1625 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1626 | T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1627 | itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> { |
| 1628 | bits<4> Rn; |
| 1629 | bits<16> regs; |
| 1630 | |
| 1631 | let Inst{31-27} = 0b11101; |
| 1632 | let Inst{26-25} = 0b00; |
| 1633 | let Inst{24-23} = 0b10; // Decrement Before |
| 1634 | let Inst{22} = 0; |
| 1635 | let Inst{21} = 0; // No writeback |
| 1636 | let Inst{20} = L_bit; |
| 1637 | let Inst{19-16} = Rn; |
| 1638 | let Inst{15-0} = regs; |
| 1639 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1640 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1641 | T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1642 | itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> { |
| 1643 | bits<4> Rn; |
| 1644 | bits<16> regs; |
| 1645 | |
| 1646 | let Inst{31-27} = 0b11101; |
| 1647 | let Inst{26-25} = 0b00; |
| 1648 | let Inst{24-23} = 0b10; // Decrement Before |
| 1649 | let Inst{22} = 0; |
| 1650 | let Inst{21} = 1; // Writeback |
| 1651 | let Inst{20} = L_bit; |
| 1652 | let Inst{19-16} = Rn; |
| 1653 | let Inst{15-0} = regs; |
| 1654 | } |
| 1655 | } |
| 1656 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 1657 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 1658 | |
| 1659 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 1660 | defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>; |
| 1661 | |
| 1662 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 1663 | defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>; |
| 1664 | |
| 1665 | } // neverHasSideEffects |
| 1666 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1667 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1668 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1669 | // Move Instructions. |
| 1670 | // |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1671 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1672 | let neverHasSideEffects = 1 in |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1673 | def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr, |
| 1674 | "mov", ".w\t$Rd, $Rm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1675 | let Inst{31-27} = 0b11101; |
| 1676 | let Inst{26-25} = 0b01; |
| 1677 | let Inst{24-21} = 0b0010; |
| 1678 | let Inst{20} = ?; // The S bit. |
| 1679 | let Inst{19-16} = 0b1111; // Rn |
| 1680 | let Inst{14-12} = 0b000; |
| 1681 | let Inst{7-4} = 0b0000; |
| 1682 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1683 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1684 | // AddedComplexity to ensure isel tries t2MOVi before t2MOVi16. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1685 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1, |
| 1686 | AddedComplexity = 1 in |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1687 | def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi, |
| 1688 | "mov", ".w\t$Rd, $imm", |
| 1689 | [(set rGPR:$Rd, t2_so_imm:$imm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1690 | let Inst{31-27} = 0b11110; |
| 1691 | let Inst{25} = 0; |
| 1692 | let Inst{24-21} = 0b0010; |
| 1693 | let Inst{20} = ?; // The S bit. |
| 1694 | let Inst{19-16} = 0b1111; // Rn |
| 1695 | let Inst{15} = 0; |
| 1696 | } |
David Goodwin | 83b3593 | 2009-06-26 16:10:07 +0000 | [diff] [blame] | 1697 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1698 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1699 | def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi, |
| 1700 | "movw", "\t$Rd, $imm", |
| 1701 | [(set rGPR:$Rd, imm0_65535:$imm)]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1702 | let Inst{31-27} = 0b11110; |
| 1703 | let Inst{25} = 1; |
| 1704 | let Inst{24-21} = 0b0010; |
| 1705 | let Inst{20} = 0; // The S bit. |
| 1706 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1707 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1708 | bits<4> Rd; |
| 1709 | bits<16> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1710 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1711 | let Inst{11-8} = Rd{3-0}; |
| 1712 | let Inst{19-16} = imm{15-12}; |
| 1713 | let Inst{26} = imm{11}; |
| 1714 | let Inst{14-12} = imm{10-8}; |
| 1715 | let Inst{7-0} = imm{7-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1716 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1717 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1718 | let Constraints = "$src = $Rd" in |
| 1719 | def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi, |
| 1720 | "movt", "\t$Rd, $imm", |
| 1721 | [(set rGPR:$Rd, |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1722 | (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1723 | let Inst{31-27} = 0b11110; |
| 1724 | let Inst{25} = 1; |
| 1725 | let Inst{24-21} = 0b0110; |
| 1726 | let Inst{20} = 0; // The S bit. |
| 1727 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1728 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1729 | bits<4> Rd; |
| 1730 | bits<16> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1731 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 1732 | let Inst{11-8} = Rd{3-0}; |
| 1733 | let Inst{19-16} = imm{15-12}; |
| 1734 | let Inst{26} = imm{11}; |
| 1735 | let Inst{14-12} = imm{10-8}; |
| 1736 | let Inst{7-0} = imm{7-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1737 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1738 | |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1739 | def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>; |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1740 | |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1741 | //===----------------------------------------------------------------------===// |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1742 | // Extend Instructions. |
| 1743 | // |
| 1744 | |
| 1745 | // Sign extenders |
| 1746 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1747 | defm t2SXTB : T2I_ext_rrot<0b100, "sxtb", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1748 | UnOpFrag<(sext_inreg node:$Src, i8)>>; |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1749 | defm t2SXTH : T2I_ext_rrot<0b000, "sxth", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1750 | UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1751 | defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1752 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1753 | defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab", |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1754 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1755 | defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah", |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1756 | BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1757 | defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1758 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1759 | // TODO: SXT(A){B|H}16 - done for disassembly only |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1760 | |
| 1761 | // Zero extenders |
| 1762 | |
| 1763 | let AddedComplexity = 16 in { |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1764 | defm t2UXTB : T2I_ext_rrot<0b101, "uxtb", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1765 | UnOpFrag<(and node:$Src, 0x000000FF)>>; |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1766 | defm t2UXTH : T2I_ext_rrot<0b001, "uxth", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1767 | UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1768 | defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1769 | UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1770 | |
Jim Grosbach | 7946494 | 2010-07-28 23:17:45 +0000 | [diff] [blame] | 1771 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 1772 | // The transformation should probably be done as a combiner action |
| 1773 | // instead so we can include a check for masking back in the upper |
| 1774 | // eight bits of the source into the lower eight bits of the result. |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1775 | //def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 1776 | // (t2UXTB16r_rot rGPR:$Src, 24)>, |
| 1777 | // Requires<[HasT2ExtractPack, IsThumb2]>; |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1778 | def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 1779 | (t2UXTB16r_rot rGPR:$Src, 8)>, |
| 1780 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1781 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1782 | defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab", |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 1783 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1784 | defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah", |
Jim Grosbach | 6935efc | 2009-11-24 00:20:27 +0000 | [diff] [blame] | 1785 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1786 | defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">; |
Evan Cheng | d27c9fc | 2009-07-03 01:43:10 +0000 | [diff] [blame] | 1787 | } |
| 1788 | |
| 1789 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1790 | // Arithmetic Instructions. |
| 1791 | // |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1792 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1793 | defm t2ADD : T2I_bin_ii12rs<0b000, "add", |
| 1794 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
| 1795 | defm t2SUB : T2I_bin_ii12rs<0b101, "sub", |
| 1796 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1797 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1798 | // ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1799 | defm t2ADDS : T2I_bin_s_irs <0b1000, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1800 | IIC_iALUi, IIC_iALUr, IIC_iALUsi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1801 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1802 | defm t2SUBS : T2I_bin_s_irs <0b1101, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 1803 | IIC_iALUi, IIC_iALUr, IIC_iALUsi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1804 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1805 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1806 | defm t2ADC : T2I_adde_sube_irs<0b1010, "adc", |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 1807 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1808 | defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc", |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 1809 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Johnny Chen | b5031ad | 2010-03-02 19:38:59 +0000 | [diff] [blame] | 1810 | defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc", |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 1811 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Johnny Chen | b5031ad | 2010-03-02 19:38:59 +0000 | [diff] [blame] | 1812 | defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc", |
Jim Grosbach | 39be8fc | 2010-02-16 20:42:29 +0000 | [diff] [blame] | 1813 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1814 | |
David Goodwin | 752aa7d | 2009-07-27 16:39:05 +0000 | [diff] [blame] | 1815 | // RSB |
Bob Wilson | 20d8e4e | 2010-08-13 23:24:25 +0000 | [diff] [blame] | 1816 | defm t2RSB : T2I_rbin_irs <0b1110, "rsb", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1817 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
| 1818 | defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb", |
| 1819 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1820 | |
| 1821 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1822 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 1823 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 1824 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 1825 | // details. |
| 1826 | // The AddedComplexity preferences the first variant over the others since |
| 1827 | // it can be shrunk to a 16-bit wide encoding, while the others cannot. |
Evan Cheng | fa2ea1a | 2009-08-04 01:41:15 +0000 | [diff] [blame] | 1828 | let AddedComplexity = 1 in |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1829 | def : T2Pat<(add GPR:$src, imm0_255_neg:$imm), |
| 1830 | (t2SUBri GPR:$src, imm0_255_neg:$imm)>; |
| 1831 | def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm), |
| 1832 | (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>; |
| 1833 | def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm), |
| 1834 | (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>; |
| 1835 | let AddedComplexity = 1 in |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1836 | def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm), |
| 1837 | (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>; |
| 1838 | def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm), |
| 1839 | (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 1840 | // The with-carry-in form matches bitwise not instead of the negation. |
| 1841 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 1842 | // for part of the negation. |
| 1843 | let AddedComplexity = 1 in |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 1844 | def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm), |
| 1845 | (t2SBCSri rGPR:$src, imm0_255_not:$imm)>; |
| 1846 | def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm), |
| 1847 | (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>; |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 1848 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 1849 | // Select Bytes -- for disassembly only |
| 1850 | |
| 1851 | def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel", |
| 1852 | "\t$dst, $a, $b", []> { |
| 1853 | let Inst{31-27} = 0b11111; |
| 1854 | let Inst{26-24} = 0b010; |
| 1855 | let Inst{23} = 0b1; |
| 1856 | let Inst{22-20} = 0b010; |
| 1857 | let Inst{15-12} = 0b1111; |
| 1858 | let Inst{7} = 0b1; |
| 1859 | let Inst{6-4} = 0b000; |
| 1860 | } |
| 1861 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1862 | // A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned) |
| 1863 | // And Miscellaneous operations -- for disassembly only |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1864 | class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc, |
| 1865 | list<dag> pat = [/* For disassembly only; pattern left blank */]> |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1866 | : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc, |
| 1867 | "\t$Rd, $Rn, $Rm", pat> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1868 | let Inst{31-27} = 0b11111; |
| 1869 | let Inst{26-23} = 0b0101; |
| 1870 | let Inst{22-20} = op22_20; |
| 1871 | let Inst{15-12} = 0b1111; |
| 1872 | let Inst{7-4} = op7_4; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1873 | |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1874 | bits<4> Rd; |
| 1875 | bits<4> Rn; |
| 1876 | bits<4> Rm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1877 | |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1878 | let Inst{11-8} = Rd{3-0}; |
| 1879 | let Inst{19-16} = Rn{3-0}; |
| 1880 | let Inst{3-0} = Rm{3-0}; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1881 | } |
| 1882 | |
| 1883 | // Saturating add/subtract -- for disassembly only |
| 1884 | |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1885 | def t2QADD : T2I_pam<0b000, 0b1000, "qadd", |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1886 | [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1887 | def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">; |
| 1888 | def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">; |
| 1889 | def t2QASX : T2I_pam<0b010, 0b0001, "qasx">; |
| 1890 | def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">; |
| 1891 | def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">; |
| 1892 | def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">; |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 1893 | def t2QSUB : T2I_pam<0b000, 0b1010, "qsub", |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1894 | [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1895 | def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">; |
| 1896 | def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">; |
| 1897 | def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">; |
| 1898 | def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">; |
| 1899 | def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">; |
| 1900 | def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">; |
| 1901 | def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">; |
| 1902 | def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">; |
| 1903 | |
| 1904 | // Signed/Unsigned add/subtract -- for disassembly only |
| 1905 | |
| 1906 | def t2SASX : T2I_pam<0b010, 0b0000, "sasx">; |
| 1907 | def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">; |
| 1908 | def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">; |
| 1909 | def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">; |
| 1910 | def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">; |
| 1911 | def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">; |
| 1912 | def t2UASX : T2I_pam<0b010, 0b0100, "uasx">; |
| 1913 | def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">; |
| 1914 | def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">; |
| 1915 | def t2USAX : T2I_pam<0b110, 0b0100, "usax">; |
| 1916 | def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">; |
| 1917 | def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">; |
| 1918 | |
| 1919 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 1920 | |
| 1921 | def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">; |
| 1922 | def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">; |
| 1923 | def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">; |
| 1924 | def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">; |
| 1925 | def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">; |
| 1926 | def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">; |
| 1927 | def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">; |
| 1928 | def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">; |
| 1929 | def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">; |
| 1930 | def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">; |
| 1931 | def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">; |
| 1932 | def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">; |
| 1933 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 1934 | // Helper class for disassembly only |
| 1935 | // A6.3.16 & A6.3.17 |
| 1936 | // T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions. |
| 1937 | class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, |
| 1938 | dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1939 | : T2ThreeReg<oops, iops, itin, opc, asm, pattern> { |
| 1940 | let Inst{31-27} = 0b11111; |
| 1941 | let Inst{26-24} = 0b011; |
| 1942 | let Inst{23} = long; |
| 1943 | let Inst{22-20} = op22_20; |
| 1944 | let Inst{7-4} = op7_4; |
| 1945 | } |
| 1946 | |
| 1947 | class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, |
| 1948 | dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1949 | : T2FourReg<oops, iops, itin, opc, asm, pattern> { |
| 1950 | let Inst{31-27} = 0b11111; |
| 1951 | let Inst{26-24} = 0b011; |
| 1952 | let Inst{23} = long; |
| 1953 | let Inst{22-20} = op22_20; |
| 1954 | let Inst{7-4} = op7_4; |
| 1955 | } |
| 1956 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1957 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
| 1958 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 1959 | def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd), |
| 1960 | (ins rGPR:$Rn, rGPR:$Rm), |
| 1961 | NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1962 | let Inst{15-12} = 0b1111; |
| 1963 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 1964 | def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd), |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1965 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary, |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 1966 | "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1967 | |
| 1968 | // Signed/Unsigned saturate -- for disassembly only |
| 1969 | |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1970 | class T2SatI<dag oops, dag iops, InstrItinClass itin, |
| 1971 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1972 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1973 | bits<4> Rd; |
| 1974 | bits<4> Rn; |
| 1975 | bits<5> sat_imm; |
| 1976 | bits<7> sh; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 1977 | |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1978 | let Inst{11-8} = Rd{3-0}; |
| 1979 | let Inst{19-16} = Rn{3-0}; |
| 1980 | let Inst{4-0} = sat_imm{4-0}; |
| 1981 | let Inst{21} = sh{6}; |
| 1982 | let Inst{14-12} = sh{4-2}; |
| 1983 | let Inst{7-6} = sh{1-0}; |
| 1984 | } |
| 1985 | |
| 1986 | def t2SSAT: T2I<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh), |
| 1987 | NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", |
Bob Wilson | 38aa287 | 2010-08-13 21:48:10 +0000 | [diff] [blame] | 1988 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1989 | let Inst{31-27} = 0b11110; |
| 1990 | let Inst{25-22} = 0b1100; |
| 1991 | let Inst{20} = 0; |
| 1992 | let Inst{15} = 0; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1993 | } |
| 1994 | |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 1995 | def t2SSAT16: T2I<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary, |
| 1996 | "ssat16", "\t$Rd, $sat_imm, $Rn", |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 1997 | [/* For disassembly only; pattern left blank */]> { |
| 1998 | let Inst{31-27} = 0b11110; |
| 1999 | let Inst{25-22} = 0b1100; |
| 2000 | let Inst{20} = 0; |
| 2001 | let Inst{15} = 0; |
| 2002 | let Inst{21} = 1; // sh = '1' |
| 2003 | let Inst{14-12} = 0b000; // imm3 = '000' |
| 2004 | let Inst{7-6} = 0b00; // imm2 = '00' |
| 2005 | } |
| 2006 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 2007 | def t2USAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh), |
Bob Wilson | 38aa287 | 2010-08-13 21:48:10 +0000 | [diff] [blame] | 2008 | NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh", |
| 2009 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2010 | let Inst{31-27} = 0b11110; |
| 2011 | let Inst{25-22} = 0b1110; |
| 2012 | let Inst{20} = 0; |
| 2013 | let Inst{15} = 0; |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2014 | } |
| 2015 | |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2016 | def t2USAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary, |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2017 | "usat16", "\t$dst, $bit_pos, $a", |
| 2018 | [/* For disassembly only; pattern left blank */]> { |
| 2019 | let Inst{31-27} = 0b11110; |
| 2020 | let Inst{25-22} = 0b1110; |
| 2021 | let Inst{20} = 0; |
| 2022 | let Inst{15} = 0; |
| 2023 | let Inst{21} = 1; // sh = '1' |
| 2024 | let Inst{14-12} = 0b000; // imm3 = '000' |
| 2025 | let Inst{7-6} = 0b00; // imm2 = '00' |
| 2026 | } |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2027 | |
Bob Wilson | 38aa287 | 2010-08-13 21:48:10 +0000 | [diff] [blame] | 2028 | def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>; |
| 2029 | def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2030 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2031 | //===----------------------------------------------------------------------===// |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 2032 | // Shift and rotate Instructions. |
| 2033 | // |
| 2034 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2035 | defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>; |
| 2036 | defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>; |
| 2037 | defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>; |
| 2038 | defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>; |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 2039 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2040 | let Uses = [CPSR] in { |
Owen Anderson | 46c478e | 2010-11-17 19:57:38 +0000 | [diff] [blame] | 2041 | def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, |
| 2042 | "rrx", "\t$Rd, $Rm", |
| 2043 | [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2044 | let Inst{31-27} = 0b11101; |
| 2045 | let Inst{26-25} = 0b01; |
| 2046 | let Inst{24-21} = 0b0010; |
| 2047 | let Inst{20} = ?; // The S bit. |
| 2048 | let Inst{19-16} = 0b1111; // Rn |
| 2049 | let Inst{14-12} = 0b000; |
| 2050 | let Inst{7-4} = 0b0011; |
| 2051 | } |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2052 | } |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 2053 | |
David Goodwin | 3583df7 | 2009-07-28 17:06:49 +0000 | [diff] [blame] | 2054 | let Defs = [CPSR] in { |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 2055 | def t2MOVsrl_flag : T2TwoRegShiftImm< |
| 2056 | (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, |
| 2057 | "lsrs", ".w\t$Rd, $Rm, #1", |
| 2058 | [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2059 | let Inst{31-27} = 0b11101; |
| 2060 | let Inst{26-25} = 0b01; |
| 2061 | let Inst{24-21} = 0b0010; |
| 2062 | let Inst{20} = 1; // The S bit. |
| 2063 | let Inst{19-16} = 0b1111; // Rn |
| 2064 | let Inst{5-4} = 0b01; // Shift type. |
| 2065 | // Shift amount = Inst{14-12:7-6} = 1. |
| 2066 | let Inst{14-12} = 0b000; |
| 2067 | let Inst{7-6} = 0b01; |
| 2068 | } |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 2069 | def t2MOVsra_flag : T2TwoRegShiftImm< |
| 2070 | (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, |
| 2071 | "asrs", ".w\t$Rd, $Rm, #1", |
| 2072 | [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2073 | let Inst{31-27} = 0b11101; |
| 2074 | let Inst{26-25} = 0b01; |
| 2075 | let Inst{24-21} = 0b0010; |
| 2076 | let Inst{20} = 1; // The S bit. |
| 2077 | let Inst{19-16} = 0b1111; // Rn |
| 2078 | let Inst{5-4} = 0b10; // Shift type. |
| 2079 | // Shift amount = Inst{14-12:7-6} = 1. |
| 2080 | let Inst{14-12} = 0b000; |
| 2081 | let Inst{7-6} = 0b01; |
| 2082 | } |
David Goodwin | 3583df7 | 2009-07-28 17:06:49 +0000 | [diff] [blame] | 2083 | } |
| 2084 | |
Evan Cheng | a67efd1 | 2009-06-23 19:39:13 +0000 | [diff] [blame] | 2085 | //===----------------------------------------------------------------------===// |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2086 | // Bitwise Instructions. |
| 2087 | // |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2088 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2089 | defm t2AND : T2I_bin_w_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2090 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2091 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
| 2092 | defm t2ORR : T2I_bin_w_irs<0b0010, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2093 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2094 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
| 2095 | defm t2EOR : T2I_bin_w_irs<0b0100, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2096 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2097 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2098 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2099 | defm t2BIC : T2I_bin_w_irs<0b0001, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2100 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2101 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2102 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2103 | class T2BitFI<dag oops, dag iops, InstrItinClass itin, |
| 2104 | string opc, string asm, list<dag> pattern> |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2105 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2106 | bits<4> Rd; |
| 2107 | bits<5> msb; |
| 2108 | bits<5> lsb; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2109 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2110 | let Inst{11-8} = Rd{3-0}; |
| 2111 | let Inst{4-0} = msb{4-0}; |
| 2112 | let Inst{14-12} = lsb{4-2}; |
| 2113 | let Inst{7-6} = lsb{1-0}; |
| 2114 | } |
| 2115 | |
| 2116 | class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin, |
| 2117 | string opc, string asm, list<dag> pattern> |
| 2118 | : T2BitFI<oops, iops, itin, opc, asm, pattern> { |
| 2119 | bits<4> Rn; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2120 | |
| 2121 | let Inst{19-16} = Rn{3-0}; |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2122 | } |
| 2123 | |
| 2124 | let Constraints = "$src = $Rd" in |
| 2125 | def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm), |
| 2126 | IIC_iUNAsi, "bfc", "\t$Rd, $imm", |
| 2127 | [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2128 | let Inst{31-27} = 0b11110; |
| 2129 | let Inst{25} = 1; |
| 2130 | let Inst{24-20} = 0b10110; |
| 2131 | let Inst{19-16} = 0b1111; // Rn |
| 2132 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2133 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2134 | bits<10> imm; |
| 2135 | let msb{4-0} = imm{9-5}; |
| 2136 | let lsb{4-0} = imm{4-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2137 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2138 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2139 | def t2SBFX: T2TwoRegBitFI< |
| 2140 | (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb), |
| 2141 | IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2142 | let Inst{31-27} = 0b11110; |
| 2143 | let Inst{25} = 1; |
| 2144 | let Inst{24-20} = 0b10100; |
| 2145 | let Inst{15} = 0; |
| 2146 | } |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2147 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2148 | def t2UBFX: T2TwoRegBitFI< |
| 2149 | (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb), |
| 2150 | IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2151 | let Inst{31-27} = 0b11110; |
| 2152 | let Inst{25} = 1; |
| 2153 | let Inst{24-20} = 0b11100; |
| 2154 | let Inst{15} = 0; |
| 2155 | } |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2156 | |
Johnny Chen | 9474d55 | 2010-02-02 19:31:58 +0000 | [diff] [blame] | 2157 | // A8.6.18 BFI - Bitfield insert (Encoding T1) |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2158 | let Constraints = "$src = $Rd" in |
| 2159 | def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd), |
| 2160 | (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm), |
| 2161 | IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm", |
| 2162 | [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2163 | bf_inv_mask_imm:$imm))]> { |
Johnny Chen | 9474d55 | 2010-02-02 19:31:58 +0000 | [diff] [blame] | 2164 | let Inst{31-27} = 0b11110; |
| 2165 | let Inst{25} = 1; |
| 2166 | let Inst{24-20} = 0b10110; |
| 2167 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2168 | |
Owen Anderson | 2f7aed3 | 2010-11-17 22:16:31 +0000 | [diff] [blame] | 2169 | bits<10> imm; |
| 2170 | let msb{4-0} = imm{9-5}; |
| 2171 | let lsb{4-0} = imm{4-0}; |
Johnny Chen | 9474d55 | 2010-02-02 19:31:58 +0000 | [diff] [blame] | 2172 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2173 | |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2174 | defm t2ORN : T2I_bin_irs<0b0011, "orn", |
| 2175 | IIC_iBITi, IIC_iBITr, IIC_iBITsi, |
| 2176 | BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2177 | |
| 2178 | // Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version |
| 2179 | let AddedComplexity = 1 in |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2180 | defm t2MVN : T2I_un_irs <0b0011, "mvn", |
Evan Cheng | 3881cb7 | 2010-09-29 22:42:35 +0000 | [diff] [blame] | 2181 | IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi, |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2182 | UnOpFrag<(not node:$Src)>, 1, 1>; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2183 | |
| 2184 | |
Jim Grosbach | f084a5e | 2010-07-20 16:07:04 +0000 | [diff] [blame] | 2185 | let AddedComplexity = 1 in |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2186 | def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm), |
| 2187 | (t2BICri rGPR:$src, t2_so_imm_not:$imm)>; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2188 | |
Evan Cheng | 25f7cfc | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 2189 | // FIXME: Disable this pattern on Darwin to workaround an assembler bug. |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2190 | def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm), |
| 2191 | (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>, |
Evan Cheng | ea253b9 | 2009-08-12 01:56:42 +0000 | [diff] [blame] | 2192 | Requires<[IsThumb2]>; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2193 | |
| 2194 | def : T2Pat<(t2_so_imm_not:$src), |
| 2195 | (t2MVNi t2_so_imm_not:$src)>; |
| 2196 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2197 | //===----------------------------------------------------------------------===// |
| 2198 | // Multiply Instructions. |
| 2199 | // |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2200 | let isCommutable = 1 in |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2201 | def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, |
| 2202 | "mul", "\t$Rd, $Rn, $Rm", |
| 2203 | [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2204 | let Inst{31-27} = 0b11111; |
| 2205 | let Inst{26-23} = 0b0110; |
| 2206 | let Inst{22-20} = 0b000; |
| 2207 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2208 | let Inst{7-4} = 0b0000; // Multiply |
| 2209 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2210 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2211 | def t2MLA: T2FourReg< |
| 2212 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2213 | "mla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2214 | [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2215 | let Inst{31-27} = 0b11111; |
| 2216 | let Inst{26-23} = 0b0110; |
| 2217 | let Inst{22-20} = 0b000; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2218 | let Inst{7-4} = 0b0000; // Multiply |
| 2219 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2220 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2221 | def t2MLS: T2FourReg< |
| 2222 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2223 | "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2224 | [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2225 | let Inst{31-27} = 0b11111; |
| 2226 | let Inst{26-23} = 0b0110; |
| 2227 | let Inst{22-20} = 0b000; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2228 | let Inst{7-4} = 0b0001; // Multiply and Subtract |
| 2229 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2230 | |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2231 | // Extra precision multiplies with low / high results |
| 2232 | let neverHasSideEffects = 1 in { |
| 2233 | let isCommutable = 1 in { |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2234 | def t2SMULL : T2FourReg< |
| 2235 | (outs rGPR:$Rd, rGPR:$Ra), |
| 2236 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64, |
| 2237 | "smull", "\t$Rd, $Ra, $Rn, $Rm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2238 | let Inst{31-27} = 0b11111; |
| 2239 | let Inst{26-23} = 0b0111; |
| 2240 | let Inst{22-20} = 0b000; |
| 2241 | let Inst{7-4} = 0b0000; |
| 2242 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2243 | |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2244 | def t2UMULL : T2FourReg< |
| 2245 | (outs rGPR:$Rd, rGPR:$Ra), |
| 2246 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64, |
| 2247 | "umull", "\t$Rd, $Ra, $Rn, $Rm", []> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2248 | let Inst{31-27} = 0b11111; |
| 2249 | let Inst{26-23} = 0b0111; |
| 2250 | let Inst{22-20} = 0b010; |
| 2251 | let Inst{7-4} = 0b0000; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2252 | } |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2253 | } // isCommutable |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2254 | |
| 2255 | // Multiply + accumulate |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2256 | def t2SMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd), |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2257 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2258 | "smlal", "\t$Ra, $Rd, $Rn, $Rm", []>{ |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2259 | let Inst{31-27} = 0b11111; |
| 2260 | let Inst{26-23} = 0b0111; |
| 2261 | let Inst{22-20} = 0b100; |
| 2262 | let Inst{7-4} = 0b0000; |
| 2263 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2264 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2265 | def t2UMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd), |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2266 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2267 | "umlal", "\t$Ra, $Rd, $Rn, $Rm", []>{ |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2268 | let Inst{31-27} = 0b11111; |
| 2269 | let Inst{26-23} = 0b0111; |
| 2270 | let Inst{22-20} = 0b110; |
| 2271 | let Inst{7-4} = 0b0000; |
| 2272 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2273 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2274 | def t2UMAAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd), |
Owen Anderson | 35141a9 | 2010-11-18 01:08:42 +0000 | [diff] [blame] | 2275 | (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2276 | "umaal", "\t$Ra, $Rd, $Rn, $Rm", []>{ |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2277 | let Inst{31-27} = 0b11111; |
| 2278 | let Inst{26-23} = 0b0111; |
| 2279 | let Inst{22-20} = 0b110; |
| 2280 | let Inst{7-4} = 0b0110; |
| 2281 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2282 | } // neverHasSideEffects |
| 2283 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2284 | // Rounding variants of the below included for disassembly only |
| 2285 | |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2286 | // Most significant word multiply |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2287 | def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, |
| 2288 | "smmul", "\t$Rd, $Rn, $Rm", |
| 2289 | [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2290 | let Inst{31-27} = 0b11111; |
| 2291 | let Inst{26-23} = 0b0110; |
| 2292 | let Inst{22-20} = 0b101; |
| 2293 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2294 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 2295 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2296 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2297 | def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, |
| 2298 | "smmulr", "\t$Rd, $Rn, $Rm", []> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2299 | let Inst{31-27} = 0b11111; |
| 2300 | let Inst{26-23} = 0b0110; |
| 2301 | let Inst{22-20} = 0b101; |
| 2302 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2303 | let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1) |
| 2304 | } |
| 2305 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2306 | def t2SMMLA : T2FourReg< |
| 2307 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2308 | "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2309 | [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2310 | let Inst{31-27} = 0b11111; |
| 2311 | let Inst{26-23} = 0b0110; |
| 2312 | let Inst{22-20} = 0b101; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2313 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 2314 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2315 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2316 | def t2SMMLAR: T2FourReg< |
| 2317 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2318 | "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2319 | let Inst{31-27} = 0b11111; |
| 2320 | let Inst{26-23} = 0b0110; |
| 2321 | let Inst{22-20} = 0b101; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2322 | let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1) |
| 2323 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2324 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2325 | def t2SMMLS: T2FourReg< |
| 2326 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2327 | "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2328 | [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2329 | let Inst{31-27} = 0b11111; |
| 2330 | let Inst{26-23} = 0b0110; |
| 2331 | let Inst{22-20} = 0b110; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2332 | let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0) |
| 2333 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2334 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2335 | def t2SMMLSR:T2FourReg< |
| 2336 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, |
| 2337 | "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> { |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2338 | let Inst{31-27} = 0b11111; |
| 2339 | let Inst{26-23} = 0b0110; |
| 2340 | let Inst{22-20} = 0b110; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 2341 | let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1) |
| 2342 | } |
| 2343 | |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2344 | multiclass T2I_smul<string opc, PatFrag opnode> { |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2345 | def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2346 | !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 2347 | [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16), |
| 2348 | (sext_inreg rGPR:$Rm, i16)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2349 | let Inst{31-27} = 0b11111; |
| 2350 | let Inst{26-23} = 0b0110; |
| 2351 | let Inst{22-20} = 0b001; |
| 2352 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2353 | let Inst{7-6} = 0b00; |
| 2354 | let Inst{5-4} = 0b00; |
| 2355 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2356 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2357 | def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2358 | !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 2359 | [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16), |
| 2360 | (sra rGPR:$Rm, (i32 16))))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2361 | let Inst{31-27} = 0b11111; |
| 2362 | let Inst{26-23} = 0b0110; |
| 2363 | let Inst{22-20} = 0b001; |
| 2364 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2365 | let Inst{7-6} = 0b00; |
| 2366 | let Inst{5-4} = 0b01; |
| 2367 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2368 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2369 | def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2370 | !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 2371 | [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)), |
| 2372 | (sext_inreg rGPR:$Rm, i16)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2373 | let Inst{31-27} = 0b11111; |
| 2374 | let Inst{26-23} = 0b0110; |
| 2375 | let Inst{22-20} = 0b001; |
| 2376 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2377 | let Inst{7-6} = 0b00; |
| 2378 | let Inst{5-4} = 0b10; |
| 2379 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2380 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2381 | def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2382 | !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 2383 | [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)), |
| 2384 | (sra rGPR:$Rm, (i32 16))))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2385 | let Inst{31-27} = 0b11111; |
| 2386 | let Inst{26-23} = 0b0110; |
| 2387 | let Inst{22-20} = 0b001; |
| 2388 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2389 | let Inst{7-6} = 0b00; |
| 2390 | let Inst{5-4} = 0b11; |
| 2391 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2392 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2393 | def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2394 | !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 2395 | [(set rGPR:$Rd, (sra (opnode rGPR:$Rn, |
| 2396 | (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2397 | let Inst{31-27} = 0b11111; |
| 2398 | let Inst{26-23} = 0b0110; |
| 2399 | let Inst{22-20} = 0b011; |
| 2400 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2401 | let Inst{7-6} = 0b00; |
| 2402 | let Inst{5-4} = 0b00; |
| 2403 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2404 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2405 | def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, |
| 2406 | !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 2407 | [(set rGPR:$Rd, (sra (opnode rGPR:$Rn, |
| 2408 | (sra rGPR:$Rm, (i32 16))), (i32 16)))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2409 | let Inst{31-27} = 0b11111; |
| 2410 | let Inst{26-23} = 0b0110; |
| 2411 | let Inst{22-20} = 0b011; |
| 2412 | let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) |
| 2413 | let Inst{7-6} = 0b00; |
| 2414 | let Inst{5-4} = 0b01; |
| 2415 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2416 | } |
| 2417 | |
| 2418 | |
| 2419 | multiclass T2I_smla<string opc, PatFrag opnode> { |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2420 | def BB : T2FourReg< |
| 2421 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2422 | !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2423 | [(set rGPR:$Rd, (add rGPR:$Ra, |
| 2424 | (opnode (sext_inreg rGPR:$Rn, i16), |
| 2425 | (sext_inreg rGPR:$Rm, i16))))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2426 | let Inst{31-27} = 0b11111; |
| 2427 | let Inst{26-23} = 0b0110; |
| 2428 | let Inst{22-20} = 0b001; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2429 | let Inst{7-6} = 0b00; |
| 2430 | let Inst{5-4} = 0b00; |
| 2431 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2432 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2433 | def BT : T2FourReg< |
| 2434 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2435 | !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2436 | [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16), |
| 2437 | (sra rGPR:$Rm, (i32 16)))))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2438 | let Inst{31-27} = 0b11111; |
| 2439 | let Inst{26-23} = 0b0110; |
| 2440 | let Inst{22-20} = 0b001; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2441 | let Inst{7-6} = 0b00; |
| 2442 | let Inst{5-4} = 0b01; |
| 2443 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2444 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2445 | def TB : T2FourReg< |
| 2446 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2447 | !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2448 | [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)), |
| 2449 | (sext_inreg rGPR:$Rm, i16))))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2450 | let Inst{31-27} = 0b11111; |
| 2451 | let Inst{26-23} = 0b0110; |
| 2452 | let Inst{22-20} = 0b001; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2453 | let Inst{7-6} = 0b00; |
| 2454 | let Inst{5-4} = 0b10; |
| 2455 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2456 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2457 | def TT : T2FourReg< |
| 2458 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2459 | !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2460 | [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)), |
| 2461 | (sra rGPR:$Rm, (i32 16)))))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2462 | let Inst{31-27} = 0b11111; |
| 2463 | let Inst{26-23} = 0b0110; |
| 2464 | let Inst{22-20} = 0b001; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2465 | let Inst{7-6} = 0b00; |
| 2466 | let Inst{5-4} = 0b11; |
| 2467 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2468 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2469 | def WB : T2FourReg< |
| 2470 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2471 | !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2472 | [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn, |
| 2473 | (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2474 | let Inst{31-27} = 0b11111; |
| 2475 | let Inst{26-23} = 0b0110; |
| 2476 | let Inst{22-20} = 0b011; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2477 | let Inst{7-6} = 0b00; |
| 2478 | let Inst{5-4} = 0b00; |
| 2479 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2480 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2481 | def WT : T2FourReg< |
| 2482 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16, |
| 2483 | !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2484 | [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn, |
| 2485 | (sra rGPR:$Rm, (i32 16))), (i32 16))))]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2486 | let Inst{31-27} = 0b11111; |
| 2487 | let Inst{26-23} = 0b0110; |
| 2488 | let Inst{22-20} = 0b011; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2489 | let Inst{7-6} = 0b00; |
| 2490 | let Inst{5-4} = 0b01; |
| 2491 | } |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2492 | } |
| 2493 | |
| 2494 | defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2495 | defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2496 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2497 | // Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2498 | def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd), |
| 2499 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm", |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2500 | [/* For disassembly only; pattern left blank */]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2501 | def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd), |
| 2502 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm", |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2503 | [/* For disassembly only; pattern left blank */]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2504 | def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd), |
| 2505 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm", |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2506 | [/* For disassembly only; pattern left blank */]>; |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2507 | def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd), |
| 2508 | (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm", |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2509 | [/* For disassembly only; pattern left blank */]>; |
Evan Cheng | 5b9fcd1 | 2009-07-07 01:17:28 +0000 | [diff] [blame] | 2510 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2511 | // Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
| 2512 | // These are for disassembly only. |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2513 | |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2514 | def t2SMUAD: T2ThreeReg_mac< |
| 2515 | 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), |
| 2516 | IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2517 | let Inst{15-12} = 0b1111; |
| 2518 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2519 | def t2SMUADX:T2ThreeReg_mac< |
| 2520 | 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), |
| 2521 | IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2522 | let Inst{15-12} = 0b1111; |
| 2523 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2524 | def t2SMUSD: T2ThreeReg_mac< |
| 2525 | 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), |
| 2526 | IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2527 | let Inst{15-12} = 0b1111; |
| 2528 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2529 | def t2SMUSDX:T2ThreeReg_mac< |
| 2530 | 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), |
| 2531 | IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> { |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2532 | let Inst{15-12} = 0b1111; |
| 2533 | } |
Owen Anderson | 821752e | 2010-11-18 20:32:18 +0000 | [diff] [blame] | 2534 | def t2SMLAD : T2ThreeReg_mac< |
| 2535 | 0, 0b010, 0b0000, (outs rGPR:$Rd), |
| 2536 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad", |
| 2537 | "\t$Rd, $Rn, $Rm, $Ra", []>; |
| 2538 | def t2SMLADX : T2FourReg_mac< |
| 2539 | 0, 0b010, 0b0001, (outs rGPR:$Rd), |
| 2540 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx", |
| 2541 | "\t$Rd, $Rn, $Rm, $Ra", []>; |
| 2542 | def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd), |
| 2543 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd", |
| 2544 | "\t$Rd, $Rn, $Rm, $Ra", []>; |
| 2545 | def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd), |
| 2546 | (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx", |
| 2547 | "\t$Rd, $Rn, $Rm, $Ra", []>; |
| 2548 | def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd), |
| 2549 | (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald", |
| 2550 | "\t$Ra, $Rd, $Rm, $Rn", []>; |
| 2551 | def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd), |
| 2552 | (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx", |
| 2553 | "\t$Ra, $Rd, $Rm, $Rn", []>; |
| 2554 | def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd), |
| 2555 | (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld", |
| 2556 | "\t$Ra, $Rd, $Rm, $Rn", []>; |
| 2557 | def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd), |
| 2558 | (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx", |
| 2559 | "\t$Ra, $Rd, $Rm, $Rn", []>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2560 | |
| 2561 | //===----------------------------------------------------------------------===// |
| 2562 | // Misc. Arithmetic Instructions. |
| 2563 | // |
| 2564 | |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2565 | class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops, |
| 2566 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2567 | : T2ThreeReg<oops, iops, itin, opc, asm, pattern> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2568 | let Inst{31-27} = 0b11111; |
| 2569 | let Inst{26-22} = 0b01010; |
| 2570 | let Inst{21-20} = op1; |
| 2571 | let Inst{15-12} = 0b1111; |
| 2572 | let Inst{7-6} = 0b10; |
| 2573 | let Inst{5-4} = op2; |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2574 | let Rn{3-0} = Rm{3-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2575 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2576 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2577 | def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2578 | "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2579 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2580 | def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2581 | "rbit", "\t$Rd, $Rm", |
| 2582 | [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2583 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2584 | def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2585 | "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2586 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2587 | def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2588 | "rev16", ".w\t$Rd, $Rm", |
| 2589 | [(set rGPR:$Rd, |
| 2590 | (or (and (srl rGPR:$Rm, (i32 8)), 0xFF), |
| 2591 | (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00), |
| 2592 | (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000), |
| 2593 | (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2594 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2595 | def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, |
| 2596 | "revsh", ".w\t$Rd, $Rm", |
| 2597 | [(set rGPR:$Rd, |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2598 | (sext_inreg |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2599 | (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)), |
| 2600 | (shl rGPR:$Rm, (i32 8))), i16))]>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2601 | |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2602 | def t2PKHBT : T2ThreeReg< |
| 2603 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh), |
| 2604 | IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
| 2605 | [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF), |
| 2606 | (and (shl rGPR:$Rm, lsl_amt:$sh), |
Jim Grosbach | b1dc393 | 2010-05-05 20:44:35 +0000 | [diff] [blame] | 2607 | 0xFFFF0000)))]>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2608 | Requires<[HasT2ExtractPack, IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2609 | let Inst{31-27} = 0b11101; |
| 2610 | let Inst{26-25} = 0b01; |
| 2611 | let Inst{24-20} = 0b01100; |
| 2612 | let Inst{5} = 0; // BT form |
| 2613 | let Inst{4} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2614 | |
Owen Anderson | 71c1182 | 2010-11-18 23:29:56 +0000 | [diff] [blame] | 2615 | bits<8> sh; |
| 2616 | let Inst{14-12} = sh{7-5}; |
| 2617 | let Inst{7-6} = sh{4-3}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2618 | } |
Evan Cheng | 40289b0 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 2619 | |
| 2620 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2621 | def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)), |
| 2622 | (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2623 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2624 | def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)), |
| 2625 | (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2626 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Evan Cheng | 40289b0 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 2627 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2628 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 2629 | // will match the pattern below. |
Owen Anderson | 612fb5b | 2010-11-18 21:15:19 +0000 | [diff] [blame] | 2630 | def t2PKHTB : T2ThreeReg< |
| 2631 | (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh), |
| 2632 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
| 2633 | [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000), |
| 2634 | (and (sra rGPR:$Rm, asr_amt:$sh), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2635 | 0xFFFF)))]>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2636 | Requires<[HasT2ExtractPack, IsThumb2]> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2637 | let Inst{31-27} = 0b11101; |
| 2638 | let Inst{26-25} = 0b01; |
| 2639 | let Inst{24-20} = 0b01100; |
| 2640 | let Inst{5} = 1; // TB form |
| 2641 | let Inst{4} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2642 | |
Owen Anderson | 71c1182 | 2010-11-18 23:29:56 +0000 | [diff] [blame] | 2643 | bits<8> sh; |
| 2644 | let Inst{14-12} = sh{7-5}; |
| 2645 | let Inst{7-6} = sh{4-3}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2646 | } |
Evan Cheng | 40289b0 | 2009-07-07 05:35:52 +0000 | [diff] [blame] | 2647 | |
| 2648 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2649 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2650 | def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2651 | (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2652 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 2653 | def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2654 | (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 2655 | (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>, |
Jim Grosbach | 9729d2e | 2010-11-01 15:59:52 +0000 | [diff] [blame] | 2656 | Requires<[HasT2ExtractPack, IsThumb2]>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2657 | |
| 2658 | //===----------------------------------------------------------------------===// |
| 2659 | // Comparison Instructions... |
| 2660 | // |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2661 | defm t2CMP : T2I_cmp_irs<0b1101, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2662 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2663 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
| 2664 | defm t2CMPz : T2I_cmp_irs<0b1101, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2665 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2666 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2667 | |
Dan Gohman | 4b7dff9 | 2010-08-26 15:50:25 +0000 | [diff] [blame] | 2668 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 2669 | // Compare-to-zero still works out, just not the relationals |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2670 | //defm t2CMN : T2I_cmp_irs<0b1000, "cmn", |
| 2671 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Dan Gohman | 4b7dff9 | 2010-08-26 15:50:25 +0000 | [diff] [blame] | 2672 | defm t2CMNz : T2I_cmp_irs<0b1000, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2673 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, |
Dan Gohman | 4b7dff9 | 2010-08-26 15:50:25 +0000 | [diff] [blame] | 2674 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
| 2675 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2676 | //def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm), |
| 2677 | // (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; |
Dan Gohman | 4b7dff9 | 2010-08-26 15:50:25 +0000 | [diff] [blame] | 2678 | |
| 2679 | def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm), |
| 2680 | (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2681 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2682 | defm t2TST : T2I_cmp_irs<0b0000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2683 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2684 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2685 | defm t2TEQ : T2I_cmp_irs<0b0100, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2686 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2687 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2688 | |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 2689 | // Conditional moves |
| 2690 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2691 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2692 | let neverHasSideEffects = 1 in { |
Owen Anderson | 8ee9779 | 2010-11-18 21:46:31 +0000 | [diff] [blame] | 2693 | def t2MOVCCr : T2TwoReg< |
| 2694 | (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr, |
| 2695 | "mov", ".w\t$Rd, $Rm", |
| 2696 | [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 2697 | RegConstraint<"$false = $Rd"> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2698 | let Inst{31-27} = 0b11101; |
| 2699 | let Inst{26-25} = 0b01; |
| 2700 | let Inst{24-21} = 0b0010; |
| 2701 | let Inst{20} = 0; // The S bit. |
| 2702 | let Inst{19-16} = 0b1111; // Rn |
| 2703 | let Inst{14-12} = 0b000; |
| 2704 | let Inst{7-4} = 0b0000; |
| 2705 | } |
Evan Cheng | e253c95 | 2009-07-07 20:39:03 +0000 | [diff] [blame] | 2706 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2707 | let isMoveImm = 1 in |
Owen Anderson | 8ee9779 | 2010-11-18 21:46:31 +0000 | [diff] [blame] | 2708 | def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm), |
| 2709 | IIC_iCMOVi, "mov", ".w\t$Rd, $imm", |
| 2710 | [/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
| 2711 | RegConstraint<"$false = $Rd"> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2712 | let Inst{31-27} = 0b11110; |
| 2713 | let Inst{25} = 0; |
| 2714 | let Inst{24-21} = 0b0010; |
| 2715 | let Inst{20} = 0; // The S bit. |
| 2716 | let Inst{19-16} = 0b1111; // Rn |
| 2717 | let Inst{15} = 0; |
| 2718 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 2719 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2720 | let isMoveImm = 1 in |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 2721 | def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm), |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2722 | IIC_iCMOVi, |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 2723 | "movw", "\t$Rd, $imm", []>, |
| 2724 | RegConstraint<"$false = $Rd"> { |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2725 | let Inst{31-27} = 0b11110; |
| 2726 | let Inst{25} = 1; |
| 2727 | let Inst{24-21} = 0b0010; |
| 2728 | let Inst{20} = 0; // The S bit. |
| 2729 | let Inst{15} = 0; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2730 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 2731 | bits<4> Rd; |
| 2732 | bits<16> imm; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2733 | |
Owen Anderson | c56dcbf | 2010-11-16 00:29:56 +0000 | [diff] [blame] | 2734 | let Inst{11-8} = Rd{3-0}; |
| 2735 | let Inst{19-16} = imm{15-12}; |
| 2736 | let Inst{26} = imm{11}; |
| 2737 | let Inst{14-12} = imm{10-8}; |
| 2738 | let Inst{7-0} = imm{7-0}; |
Jim Grosbach | a425716 | 2010-10-07 00:53:56 +0000 | [diff] [blame] | 2739 | } |
| 2740 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2741 | let isMoveImm = 1 in |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2742 | def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst), |
| 2743 | (ins rGPR:$false, i32imm:$src, pred:$p), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2744 | IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 2745 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2746 | let isMoveImm = 1 in |
Owen Anderson | 8ee9779 | 2010-11-18 21:46:31 +0000 | [diff] [blame] | 2747 | def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm), |
| 2748 | IIC_iCMOVi, "mvn", ".w\t$Rd, $imm", |
| 2749 | [/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2750 | imm:$cc, CCR:$ccr))*/]>, |
Owen Anderson | 8ee9779 | 2010-11-18 21:46:31 +0000 | [diff] [blame] | 2751 | RegConstraint<"$false = $Rd"> { |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 2752 | let Inst{31-27} = 0b11110; |
| 2753 | let Inst{25} = 0; |
| 2754 | let Inst{24-21} = 0b0011; |
| 2755 | let Inst{20} = 0; // The S bit. |
| 2756 | let Inst{19-16} = 0b1111; // Rn |
| 2757 | let Inst{15} = 0; |
| 2758 | } |
| 2759 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2760 | class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2761 | string opc, string asm, list<dag> pattern> |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 2762 | : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2763 | let Inst{31-27} = 0b11101; |
| 2764 | let Inst{26-25} = 0b01; |
| 2765 | let Inst{24-21} = 0b0010; |
| 2766 | let Inst{20} = 0; // The S bit. |
| 2767 | let Inst{19-16} = 0b1111; // Rn |
| 2768 | let Inst{5-4} = opcod; // Shift type. |
| 2769 | } |
Owen Anderson | bb6315d | 2010-11-15 19:58:36 +0000 | [diff] [blame] | 2770 | def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd), |
| 2771 | (ins rGPR:$false, rGPR:$Rm, i32imm:$imm), |
| 2772 | IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>, |
| 2773 | RegConstraint<"$false = $Rd">; |
| 2774 | def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd), |
| 2775 | (ins rGPR:$false, rGPR:$Rm, i32imm:$imm), |
| 2776 | IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>, |
| 2777 | RegConstraint<"$false = $Rd">; |
| 2778 | def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd), |
| 2779 | (ins rGPR:$false, rGPR:$Rm, i32imm:$imm), |
| 2780 | IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>, |
| 2781 | RegConstraint<"$false = $Rd">; |
| 2782 | def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd), |
| 2783 | (ins rGPR:$false, rGPR:$Rm, i32imm:$imm), |
| 2784 | IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>, |
| 2785 | RegConstraint<"$false = $Rd">; |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2786 | } // neverHasSideEffects |
Evan Cheng | 13f8b36 | 2009-08-01 01:43:45 +0000 | [diff] [blame] | 2787 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2788 | //===----------------------------------------------------------------------===// |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 2789 | // Atomic operations intrinsics |
| 2790 | // |
| 2791 | |
| 2792 | // memory barriers protect the atomic sequences |
| 2793 | let hasSideEffects = 1 in { |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2794 | def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary, |
| 2795 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 2796 | Requires<[IsThumb, HasDB]> { |
| 2797 | bits<4> opt; |
| 2798 | let Inst{31-4} = 0xf3bf8f5; |
| 2799 | let Inst{3-0} = opt; |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 2800 | } |
| 2801 | } |
| 2802 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2803 | def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary, |
| 2804 | "dsb", "\t$opt", |
| 2805 | [/* For disassembly only; pattern left blank */]>, |
| 2806 | Requires<[IsThumb, HasDB]> { |
| 2807 | bits<4> opt; |
| 2808 | let Inst{31-4} = 0xf3bf8f4; |
| 2809 | let Inst{3-0} = opt; |
Johnny Chen | a433982 | 2010-03-03 00:16:28 +0000 | [diff] [blame] | 2810 | } |
| 2811 | |
Johnny Chen | a433982 | 2010-03-03 00:16:28 +0000 | [diff] [blame] | 2812 | // ISB has only full system option -- for disassembly only |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 2813 | def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "", |
| 2814 | [/* For disassembly only; pattern left blank */]>, |
| 2815 | Requires<[IsThumb2, HasV7]> { |
| 2816 | let Inst{31-4} = 0xf3bf8f6; |
Johnny Chen | a433982 | 2010-03-03 00:16:28 +0000 | [diff] [blame] | 2817 | let Inst{3-0} = 0b1111; |
| 2818 | } |
| 2819 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2820 | class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 2821 | InstrItinClass itin, string opc, string asm, string cstr, |
| 2822 | list<dag> pattern, bits<4> rt2 = 0b1111> |
| 2823 | : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { |
| 2824 | let Inst{31-27} = 0b11101; |
| 2825 | let Inst{26-20} = 0b0001101; |
| 2826 | let Inst{11-8} = rt2; |
| 2827 | let Inst{7-6} = 0b01; |
| 2828 | let Inst{5-4} = opcod; |
| 2829 | let Inst{3-0} = 0b1111; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2830 | |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2831 | bits<4> Rn; |
| 2832 | bits<4> Rt; |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2833 | let Inst{19-16} = Rn{3-0}; |
| 2834 | let Inst{15-12} = Rt{3-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2835 | } |
| 2836 | class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 2837 | InstrItinClass itin, string opc, string asm, string cstr, |
| 2838 | list<dag> pattern, bits<4> rt2 = 0b1111> |
| 2839 | : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { |
| 2840 | let Inst{31-27} = 0b11101; |
| 2841 | let Inst{26-20} = 0b0001100; |
| 2842 | let Inst{11-8} = rt2; |
| 2843 | let Inst{7-6} = 0b01; |
| 2844 | let Inst{5-4} = opcod; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2845 | |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2846 | bits<4> Rd; |
| 2847 | bits<4> Rn; |
| 2848 | bits<4> Rt; |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2849 | let Inst{11-8} = Rd{3-0}; |
| 2850 | let Inst{19-16} = Rn{3-0}; |
| 2851 | let Inst{15-12} = Rt{3-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2852 | } |
| 2853 | |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 2854 | let mayLoad = 1 in { |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2855 | def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone, |
| 2856 | Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2857 | "", []>; |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2858 | def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone, |
| 2859 | Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2860 | "", []>; |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2861 | def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2862 | Size4Bytes, NoItinerary, |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2863 | "ldrex", "\t$Rt, [$Rn]", "", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2864 | []> { |
| 2865 | let Inst{31-27} = 0b11101; |
| 2866 | let Inst{26-20} = 0b0000101; |
| 2867 | let Inst{11-8} = 0b1111; |
| 2868 | let Inst{7-0} = 0b00000000; // imm8 = 0 |
| 2869 | } |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2870 | def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn), |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2871 | AddrModeNone, Size4Bytes, NoItinerary, |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2872 | "ldrexd", "\t$Rt, $Rt2, [$Rn]", "", |
| 2873 | [], {?, ?, ?, ?}> { |
| 2874 | bits<4> Rt2; |
| 2875 | let Inst{11-8} = Rt2{3-0}; |
| 2876 | } |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 2877 | } |
| 2878 | |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2879 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
| 2880 | def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn), |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2881 | AddrModeNone, Size4Bytes, NoItinerary, |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2882 | "strexb", "\t$Rd, $Rt, [$Rn]", "", []>; |
| 2883 | def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn), |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2884 | AddrModeNone, Size4Bytes, NoItinerary, |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2885 | "strexh", "\t$Rd, $Rt, [$Rn]", "", []>; |
| 2886 | def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn), |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2887 | AddrModeNone, Size4Bytes, NoItinerary, |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2888 | "strex", "\t$Rd, $Rt, [$Rn]", "", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2889 | []> { |
| 2890 | let Inst{31-27} = 0b11101; |
| 2891 | let Inst{26-20} = 0b0000100; |
| 2892 | let Inst{7-0} = 0b00000000; // imm8 = 0 |
| 2893 | } |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2894 | def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd), |
| 2895 | (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn), |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2896 | AddrModeNone, Size4Bytes, NoItinerary, |
Owen Anderson | 91a7c59 | 2010-11-19 00:28:38 +0000 | [diff] [blame] | 2897 | "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [], |
| 2898 | {?, ?, ?, ?}> { |
| 2899 | bits<4> Rt2; |
| 2900 | let Inst{11-8} = Rt2{3-0}; |
| 2901 | } |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 2902 | } |
| 2903 | |
Johnny Chen | 10a77e1 | 2010-03-02 22:11:06 +0000 | [diff] [blame] | 2904 | // Clear-Exclusive is for disassembly only. |
| 2905 | def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", |
| 2906 | [/* For disassembly only; pattern left blank */]>, |
| 2907 | Requires<[IsARM, HasV7]> { |
| 2908 | let Inst{31-20} = 0xf3b; |
| 2909 | let Inst{15-14} = 0b10; |
| 2910 | let Inst{12} = 0; |
| 2911 | let Inst{7-4} = 0b0010; |
| 2912 | } |
| 2913 | |
Jim Grosbach | c219e4d | 2009-12-14 18:56:47 +0000 | [diff] [blame] | 2914 | //===----------------------------------------------------------------------===// |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 2915 | // TLS Instructions |
| 2916 | // |
| 2917 | |
| 2918 | // __aeabi_read_tp preserves the registers r1-r3. |
| 2919 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 2920 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2921 | def t2TPsoft : T2XI<(outs), (ins), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 2922 | "bl\t__aeabi_read_tp", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2923 | [(set R0, ARMthread_pointer)]> { |
| 2924 | let Inst{31-27} = 0b11110; |
| 2925 | let Inst{15-14} = 0b11; |
| 2926 | let Inst{12} = 1; |
| 2927 | } |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 2928 | } |
| 2929 | |
| 2930 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 2931 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 2932 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 2933 | // address and save #0 in R0 for the non-longjmp case. |
| 2934 | // Since by its nature we may be coming from some other function to get |
| 2935 | // here, and we're using the stack frame for the containing function to |
| 2936 | // save/restore registers, we can't keep anything live in regs across |
| 2937 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
| 2938 | // when we get here from a longjmp(). We force everthing out of registers |
| 2939 | // except for our own input by listing the relevant registers in Defs. By |
| 2940 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 2941 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | 0798edd | 2010-05-27 23:49:24 +0000 | [diff] [blame] | 2942 | // $val is a scratch register for our use. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2943 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 2944 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 2945 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 2946 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Chris Lattner | a4a3a5e | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 2947 | D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in { |
Jim Grosbach | 9f134b5 | 2010-08-26 17:02:47 +0000 | [diff] [blame] | 2948 | def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val), |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 2949 | AddrModeNone, SizeSpecial, NoItinerary, "", "", |
Jim Grosbach | 9f134b5 | 2010-08-26 17:02:47 +0000 | [diff] [blame] | 2950 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>, |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2951 | Requires<[IsThumb2, HasVFP2]>; |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 2952 | } |
| 2953 | |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2954 | let Defs = |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 2955 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
Chris Lattner | a4a3a5e | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 2956 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in { |
Jim Grosbach | 9f134b5 | 2010-08-26 17:02:47 +0000 | [diff] [blame] | 2957 | def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val), |
Jim Grosbach | 71d933a | 2010-09-30 16:56:53 +0000 | [diff] [blame] | 2958 | AddrModeNone, SizeSpecial, NoItinerary, "", "", |
Jim Grosbach | 9f134b5 | 2010-08-26 17:02:47 +0000 | [diff] [blame] | 2959 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>, |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 2960 | Requires<[IsThumb2, NoVFP]>; |
| 2961 | } |
Jim Grosbach | 5aa1684 | 2009-08-11 19:42:21 +0000 | [diff] [blame] | 2962 | |
| 2963 | |
| 2964 | //===----------------------------------------------------------------------===// |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2965 | // Control-Flow Instructions |
| 2966 | // |
| 2967 | |
Evan Cheng | c50a1cb | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 2968 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 2969 | // FIXME: $dst1 should be a def. But the extra ops must be in the end of the |
| 2970 | // operand list. |
| 2971 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 2972 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 2973 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2974 | def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
Bill Wendling | 3380f6a | 2010-11-16 23:44:49 +0000 | [diff] [blame] | 2975 | reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 2976 | IIC_iLoad_mBr, |
Bill Wendling | 3380f6a | 2010-11-16 23:44:49 +0000 | [diff] [blame] | 2977 | "ldmia${p}.w\t$Rn!, $regs", |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 2978 | "$Rn = $wb", []> { |
Bill Wendling | 7b71878 | 2010-11-16 02:08:45 +0000 | [diff] [blame] | 2979 | bits<4> Rn; |
| 2980 | bits<16> regs; |
Jim Grosbach | 7a08864 | 2010-11-19 17:11:02 +0000 | [diff] [blame] | 2981 | |
Bill Wendling | 7b71878 | 2010-11-16 02:08:45 +0000 | [diff] [blame] | 2982 | let Inst{31-27} = 0b11101; |
| 2983 | let Inst{26-25} = 0b00; |
| 2984 | let Inst{24-23} = 0b01; // Increment After |
| 2985 | let Inst{22} = 0; |
| 2986 | let Inst{21} = 1; // Writeback |
Bill Wendling | 1eeb280 | 2010-11-16 02:20:22 +0000 | [diff] [blame] | 2987 | let Inst{20} = 1; |
Bill Wendling | 7b71878 | 2010-11-16 02:08:45 +0000 | [diff] [blame] | 2988 | let Inst{19-16} = Rn; |
| 2989 | let Inst{15-0} = regs; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2990 | } |
Evan Cheng | c50a1cb | 2009-07-09 22:58:39 +0000 | [diff] [blame] | 2991 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 2992 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 2993 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2994 | def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 2995 | "b.w\t$target", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 2996 | [(br bb:$target)]> { |
| 2997 | let Inst{31-27} = 0b11110; |
| 2998 | let Inst{15-14} = 0b10; |
| 2999 | let Inst{12} = 1; |
Owen Anderson | 05bf595 | 2010-11-29 18:54:38 +0000 | [diff] [blame] | 3000 | |
| 3001 | bits<20> target; |
| 3002 | let Inst{26} = target{19}; |
| 3003 | let Inst{11} = target{18}; |
| 3004 | let Inst{13} = target{17}; |
| 3005 | let Inst{21-16} = target{16-11}; |
| 3006 | let Inst{10-0} = target{10-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3007 | } |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 3008 | |
Jim Grosbach | a0bb253 | 2010-11-29 22:40:58 +0000 | [diff] [blame] | 3009 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Jim Grosbach | fbf0cb1 | 2010-11-29 22:38:48 +0000 | [diff] [blame] | 3010 | def t2BR_JT : tPseudoInst<(outs), |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3011 | (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id), |
Jim Grosbach | a0bb253 | 2010-11-29 22:40:58 +0000 | [diff] [blame] | 3012 | SizeSpecial, IIC_Br, |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3013 | [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 3014 | |
Evan Cheng | 25f7cfc | 2009-08-01 06:13:52 +0000 | [diff] [blame] | 3015 | // FIXME: Add a non-pc based case that can be predicated. |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3016 | def t2TBB_JT : tPseudoInst<(outs), |
| 3017 | (ins GPR:$index, i32imm:$jt, i32imm:$id), |
| 3018 | SizeSpecial, IIC_Br, []>; |
| 3019 | |
| 3020 | def t2TBH_JT : tPseudoInst<(outs), |
| 3021 | (ins GPR:$index, i32imm:$jt, i32imm:$id), |
| 3022 | SizeSpecial, IIC_Br, []>; |
| 3023 | |
| 3024 | def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br, |
| 3025 | "tbb", "\t[$Rn, $Rm]", []> { |
| 3026 | bits<4> Rn; |
| 3027 | bits<4> Rm; |
| 3028 | let Inst{27-20} = 0b10001101; |
| 3029 | let Inst{19-16} = Rn; |
| 3030 | let Inst{15-5} = 0b11110000000; |
| 3031 | let Inst{4} = 0; // B form |
| 3032 | let Inst{3-0} = Rm; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3033 | } |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 3034 | |
Jim Grosbach | 5ca6669 | 2010-11-29 22:37:40 +0000 | [diff] [blame] | 3035 | def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br, |
| 3036 | "tbh", "\t[$Rn, $Rm, lsl #1]", []> { |
| 3037 | bits<4> Rn; |
| 3038 | bits<4> Rm; |
| 3039 | let Inst{27-20} = 0b10001101; |
| 3040 | let Inst{19-16} = Rn; |
| 3041 | let Inst{15-5} = 0b11110000000; |
| 3042 | let Inst{4} = 1; // H form |
| 3043 | let Inst{3-0} = Rm; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3044 | } |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 3045 | } // isNotDuplicable, isIndirectBranch |
| 3046 | |
David Goodwin | c9a59b5 | 2009-06-30 19:50:22 +0000 | [diff] [blame] | 3047 | } // isBranch, isTerminator, isBarrier |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 3048 | |
| 3049 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 3050 | // a two-value operand where a dag node expects two operands. :( |
| 3051 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 3052 | def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 3053 | "b", ".w\t$target", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3054 | [/*(ARMbrcond bb:$target, imm:$cc)*/]> { |
| 3055 | let Inst{31-27} = 0b11110; |
| 3056 | let Inst{15-14} = 0b10; |
| 3057 | let Inst{12} = 0; |
| 3058 | } |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 3059 | |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 3060 | |
| 3061 | // IT block |
Evan Cheng | 86050dc | 2010-06-18 23:09:54 +0000 | [diff] [blame] | 3062 | let Defs = [ITSTATE] in |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 3063 | def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 3064 | AddrModeNone, Size2Bytes, IIC_iALUx, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3065 | "it$mask\t$cc", "", []> { |
| 3066 | // 16-bit instruction. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 3067 | let Inst{31-16} = 0x0000; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3068 | let Inst{15-8} = 0b10111111; |
Owen Anderson | 05bf595 | 2010-11-29 18:54:38 +0000 | [diff] [blame] | 3069 | |
| 3070 | bits<4> cc; |
| 3071 | bits<4> mask; |
| 3072 | let Inst{7-4} = cc{3-0}; |
| 3073 | let Inst{3-0} = mask{3-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 3074 | } |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 3075 | |
Johnny Chen | ce6275f | 2010-02-25 19:05:29 +0000 | [diff] [blame] | 3076 | // Branch and Exchange Jazelle -- for disassembly only |
| 3077 | // Rm = Inst{19-16} |
Jim Grosbach | 6ccfc50 | 2010-07-30 02:41:01 +0000 | [diff] [blame] | 3078 | def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", |
Johnny Chen | ce6275f | 2010-02-25 19:05:29 +0000 | [diff] [blame] | 3079 | [/* For disassembly only; pattern left blank */]> { |
| 3080 | let Inst{31-27} = 0b11110; |
| 3081 | let Inst{26} = 0; |
| 3082 | let Inst{25-20} = 0b111100; |
| 3083 | let Inst{15-14} = 0b10; |
| 3084 | let Inst{12} = 0; |
Owen Anderson | 05bf595 | 2010-11-29 18:54:38 +0000 | [diff] [blame] | 3085 | |
| 3086 | bits<4> func; |
| 3087 | let Inst{19-16} = func{3-0}; |
Johnny Chen | ce6275f | 2010-02-25 19:05:29 +0000 | [diff] [blame] | 3088 | } |
| 3089 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3090 | // Change Processor State is a system instruction -- for disassembly only. |
| 3091 | // The singleton $opt operand contains the following information: |
| 3092 | // opt{4-0} = mode from Inst{4-0} |
| 3093 | // opt{5} = changemode from Inst{17} |
| 3094 | // opt{8-6} = AIF from Inst{8-6} |
| 3095 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3096 | def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt", |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3097 | [/* For disassembly only; pattern left blank */]> { |
| 3098 | let Inst{31-27} = 0b11110; |
| 3099 | let Inst{26} = 0; |
| 3100 | let Inst{25-20} = 0b111010; |
| 3101 | let Inst{15-14} = 0b10; |
| 3102 | let Inst{12} = 0; |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3103 | |
| 3104 | bits<11> opt; |
| 3105 | |
| 3106 | // mode number |
| 3107 | let Inst{4-0} = opt{4-0}; |
| 3108 | |
| 3109 | // M flag |
| 3110 | let Inst{8} = opt{5}; |
| 3111 | |
| 3112 | // F flag |
| 3113 | let Inst{5} = opt{6}; |
| 3114 | |
| 3115 | // I flag |
| 3116 | let Inst{6} = opt{7}; |
| 3117 | |
| 3118 | // A flag |
| 3119 | let Inst{7} = opt{8}; |
| 3120 | |
| 3121 | // imod flag |
| 3122 | let Inst{10-9} = opt{10-9}; |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 3123 | } |
| 3124 | |
Johnny Chen | 0f7866e | 2010-03-03 02:09:43 +0000 | [diff] [blame] | 3125 | // A6.3.4 Branches and miscellaneous control |
| 3126 | // Table A6-14 Change Processor State, and hint instructions |
| 3127 | // Helper class for disassembly only. |
| 3128 | class T2I_hint<bits<8> op7_0, string opc, string asm> |
| 3129 | : T2I<(outs), (ins), NoItinerary, opc, asm, |
| 3130 | [/* For disassembly only; pattern left blank */]> { |
| 3131 | let Inst{31-20} = 0xf3a; |
| 3132 | let Inst{15-14} = 0b10; |
| 3133 | let Inst{12} = 0; |
| 3134 | let Inst{10-8} = 0b000; |
| 3135 | let Inst{7-0} = op7_0; |
| 3136 | } |
| 3137 | |
| 3138 | def t2NOP : T2I_hint<0b00000000, "nop", ".w">; |
| 3139 | def t2YIELD : T2I_hint<0b00000001, "yield", ".w">; |
| 3140 | def t2WFE : T2I_hint<0b00000010, "wfe", ".w">; |
| 3141 | def t2WFI : T2I_hint<0b00000011, "wfi", ".w">; |
| 3142 | def t2SEV : T2I_hint<0b00000100, "sev", ".w">; |
| 3143 | |
| 3144 | def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt", |
| 3145 | [/* For disassembly only; pattern left blank */]> { |
| 3146 | let Inst{31-20} = 0xf3a; |
| 3147 | let Inst{15-14} = 0b10; |
| 3148 | let Inst{12} = 0; |
| 3149 | let Inst{10-8} = 0b000; |
| 3150 | let Inst{7-4} = 0b1111; |
| 3151 | } |
| 3152 | |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3153 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 3154 | // Option = Inst{19-16} |
| 3155 | def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 3156 | [/* For disassembly only; pattern left blank */]> { |
| 3157 | let Inst{31-27} = 0b11110; |
| 3158 | let Inst{26-20} = 0b1111111; |
| 3159 | let Inst{15-12} = 0b1000; |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3160 | |
| 3161 | bits<4> opt; |
| 3162 | let Inst{19-16} = opt{3-0}; |
| 3163 | } |
| 3164 | |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3165 | class T2SRS<bits<12> op31_20, |
| 3166 | dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3167 | string opc, string asm, list<dag> pattern> |
| 3168 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3169 | let Inst{31-20} = op31_20{11-0}; |
| 3170 | |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3171 | bits<5> mode; |
| 3172 | let Inst{4-0} = mode{4-0}; |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3173 | } |
| 3174 | |
| 3175 | // Store Return State is a system instruction -- for disassembly only |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3176 | def t2SRSDBW : T2SRS<0b111010000010, |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3177 | (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3178 | [/* For disassembly only; pattern left blank */]>; |
| 3179 | def t2SRSDB : T2SRS<0b111010000000, |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3180 | (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3181 | [/* For disassembly only; pattern left blank */]>; |
| 3182 | def t2SRSIAW : T2SRS<0b111010011010, |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3183 | (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3184 | [/* For disassembly only; pattern left blank */]>; |
| 3185 | def t2SRSIA : T2SRS<0b111010011000, |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3186 | (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3187 | [/* For disassembly only; pattern left blank */]>; |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3188 | |
| 3189 | // Return From Exception is a system instruction -- for disassembly only |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3190 | |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3191 | class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3192 | string opc, string asm, list<dag> pattern> |
| 3193 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3194 | let Inst{31-20} = op31_20{11-0}; |
| 3195 | |
Owen Anderson | d18a9c9 | 2010-11-29 19:22:08 +0000 | [diff] [blame] | 3196 | bits<4> Rn; |
| 3197 | let Inst{19-16} = Rn{3-0}; |
| 3198 | } |
| 3199 | |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3200 | def t2RFEDBW : T2RFE<0b111010000011, |
| 3201 | (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!", |
| 3202 | [/* For disassembly only; pattern left blank */]>; |
| 3203 | def t2RFEDB : T2RFE<0b111010000001, |
| 3204 | (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn", |
| 3205 | [/* For disassembly only; pattern left blank */]>; |
| 3206 | def t2RFEIAW : T2RFE<0b111010011011, |
| 3207 | (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!", |
| 3208 | [/* For disassembly only; pattern left blank */]>; |
| 3209 | def t2RFEIA : T2RFE<0b111010011001, |
| 3210 | (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn", |
| 3211 | [/* For disassembly only; pattern left blank */]>; |
Johnny Chen | 6341c5a | 2010-02-25 20:25:24 +0000 | [diff] [blame] | 3212 | |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 3213 | //===----------------------------------------------------------------------===// |
| 3214 | // Non-Instruction Patterns |
| 3215 | // |
| 3216 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 3217 | // 32-bit immediate using movw + movt. |
Evan Cheng | 5be3922 | 2010-09-24 22:03:46 +0000 | [diff] [blame] | 3218 | // This is a single pseudo instruction to make it re-materializable. |
| 3219 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3220 | let isReMaterializable = 1, isMoveImm = 1 in |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 3221 | def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3222 | [(set rGPR:$dst, (i32 imm:$src))]>, |
Jim Grosbach | 3c38f96 | 2010-10-06 22:01:26 +0000 | [diff] [blame] | 3223 | Requires<[IsThumb, HasV6T2]>; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 3224 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 3225 | // ConstantPool, GlobalAddress, and JumpTable |
| 3226 | def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>, |
| 3227 | Requires<[IsThumb2, DontUseMovt]>; |
| 3228 | def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>; |
| 3229 | def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>, |
| 3230 | Requires<[IsThumb2, UseMovt]>; |
| 3231 | |
| 3232 | def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 3233 | (t2LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 3234 | |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 3235 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 3236 | // be expanded into two instructions late to allow if-conversion and |
| 3237 | // scheduling. |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 3238 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 3239 | def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3240 | IIC_iLoadiALU, |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 3241 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
| 3242 | imm:$cp))]>, |
| 3243 | Requires<[IsThumb2]>; |
Johnny Chen | 2333655 | 2010-02-25 18:46:43 +0000 | [diff] [blame] | 3244 | |
| 3245 | //===----------------------------------------------------------------------===// |
| 3246 | // Move between special register and ARM core register -- for disassembly only |
| 3247 | // |
| 3248 | |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3249 | class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12, |
| 3250 | dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3251 | string opc, string asm, list<dag> pattern> |
| 3252 | : T2I<oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3253 | let Inst{31-20} = op31_20{11-0}; |
| 3254 | let Inst{15-14} = op15_14{1-0}; |
| 3255 | let Inst{12} = op12{0}; |
| 3256 | } |
| 3257 | |
| 3258 | class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12, |
| 3259 | dag oops, dag iops, InstrItinClass itin, |
| 3260 | string opc, string asm, list<dag> pattern> |
| 3261 | : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3262 | bits<4> Rd; |
| 3263 | let Inst{11-8} = Rd{3-0}; |
| 3264 | } |
| 3265 | |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3266 | def t2MRS : T2MRS<0b111100111110, 0b10, 0, |
| 3267 | (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr", |
| 3268 | [/* For disassembly only; pattern left blank */]>; |
| 3269 | def t2MRSsys : T2MRS<0b111100111111, 0b10, 0, |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3270 | (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3271 | [/* For disassembly only; pattern left blank */]>; |
Johnny Chen | 2333655 | 2010-02-25 18:46:43 +0000 | [diff] [blame] | 3272 | |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3273 | class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12, |
| 3274 | dag oops, dag iops, InstrItinClass itin, |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3275 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3276 | : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> { |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3277 | bits<4> Rn; |
| 3278 | bits<4> mask; |
| 3279 | let Inst{19-16} = Rn{3-0}; |
| 3280 | let Inst{11-8} = mask{3-0}; |
| 3281 | } |
| 3282 | |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3283 | def t2MSR : T2MSR<0b111100111000, 0b10, 0, |
| 3284 | (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr", |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3285 | "\tcpsr$mask, $Rn", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3286 | [/* For disassembly only; pattern left blank */]>; |
| 3287 | def t2MSRsys : T2MSR<0b111100111001, 0b10, 0, |
Owen Anderson | 00a035f | 2010-11-29 19:29:15 +0000 | [diff] [blame] | 3288 | (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr", |
| 3289 | "\tspsr$mask, $Rn", |
Owen Anderson | 5404c2b | 2010-11-29 20:38:48 +0000 | [diff] [blame] | 3290 | [/* For disassembly only; pattern left blank */]>; |