blob: 5ca21aa91973b2efd47d11959440ee0c294ffdcf [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000035 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000036}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +000054def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000055
Jim Grosbach64171712010-02-16 21:07:46 +000056// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000057// of a t2_so_imm.
58def t2_so_imm_not : Operand<i32>,
59 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000060 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
61}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000062
63// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
64def t2_so_imm_neg : Operand<i32>,
65 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000066 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
67}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000068
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000069// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
70// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
71// to get the first/second pieces.
72def t2_so_imm2part : Operand<i32>,
73 PatLeaf<(imm), [{
74 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
75 }]> {
76}
77
78def t2_so_imm2part_1 : SDNodeXForm<imm, [{
79 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
80 return CurDAG->getTargetConstant(V, MVT::i32);
81}]>;
82
83def t2_so_imm2part_2 : SDNodeXForm<imm, [{
84 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
85 return CurDAG->getTargetConstant(V, MVT::i32);
86}]>;
87
Jim Grosbach15e6ef82009-11-23 20:35:53 +000088def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
89 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
90 }]> {
91}
92
93def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
94 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
95 return CurDAG->getTargetConstant(V, MVT::i32);
96}]>;
97
98def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
99 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
100 return CurDAG->getTargetConstant(V, MVT::i32);
101}]>;
102
Evan Chenga67efd12009-06-23 19:39:13 +0000103/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
104def imm1_31 : PatLeaf<(i32 imm), [{
105 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
106}]>;
107
Evan Chengf49810c2009-06-23 17:48:47 +0000108/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000109def imm0_4095 : Operand<i32>,
110 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000111 return (uint32_t)N->getZExtValue() < 4096;
112}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000113
Jim Grosbach64171712010-02-16 21:07:46 +0000114def imm0_4095_neg : PatLeaf<(i32 imm), [{
115 return (uint32_t)(-N->getZExtValue()) < 4096;
116}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000117
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000118def imm0_255_neg : PatLeaf<(i32 imm), [{
119 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000120}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000122def imm0_255_not : PatLeaf<(i32 imm), [{
123 return (uint32_t)(~N->getZExtValue()) < 255;
124}], imm_comp_XFORM>;
125
Evan Cheng055b0312009-06-29 07:51:04 +0000126// Define Thumb2 specific addressing modes.
127
128// t2addrmode_imm12 := reg + imm12
129def t2addrmode_imm12 : Operand<i32>,
130 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
131 let PrintMethod = "printT2AddrModeImm12Operand";
132 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
133}
134
Johnny Chen0635fc52010-03-04 17:40:44 +0000135// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000136def t2addrmode_imm8 : Operand<i32>,
137 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
138 let PrintMethod = "printT2AddrModeImm8Operand";
139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
146}
147
Evan Cheng5c874172009-07-09 22:21:59 +0000148// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000149def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000150 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000151 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
152}
153
Johnny Chenae1757b2010-03-11 01:13:36 +0000154def t2am_imm8s4_offset : Operand<i32> {
155 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
156}
157
Evan Chengcba962d2009-07-09 20:40:44 +0000158// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000159def t2addrmode_so_reg : Operand<i32>,
160 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
161 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000162 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000163}
164
165
Anton Korobeynikov52237112009-06-17 18:13:58 +0000166//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000167// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000168//
169
Evan Chenga67efd12009-06-23 19:39:13 +0000170/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000171/// unary operation that produces a value. These are predicable and can be
172/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000173multiclass T2I_un_irs<bits<4> opcod, string opc,
174 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
175 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000176 // shifted imm
Evan Cheng5d42c562010-09-29 00:49:25 +0000177 def i : T2sI<(outs rGPR:$dst), (ins t2_so_imm:$src), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000178 opc, "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000179 [(set rGPR:$dst, (opnode t2_so_imm:$src))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000180 let isAsCheapAsAMove = Cheap;
181 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000182 let Inst{31-27} = 0b11110;
183 let Inst{25} = 0;
184 let Inst{24-21} = opcod;
185 let Inst{20} = ?; // The S bit.
186 let Inst{19-16} = 0b1111; // Rn
187 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000188 }
189 // register
Evan Cheng5d42c562010-09-29 00:49:25 +0000190 def r : T2sI<(outs rGPR:$dst), (ins rGPR:$src), iir,
Bob Wilsonc21763f2010-05-24 22:41:19 +0000191 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000192 [(set rGPR:$dst, (opnode rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000193 let Inst{31-27} = 0b11101;
194 let Inst{26-25} = 0b01;
195 let Inst{24-21} = opcod;
196 let Inst{20} = ?; // The S bit.
197 let Inst{19-16} = 0b1111; // Rn
198 let Inst{14-12} = 0b000; // imm3
199 let Inst{7-6} = 0b00; // imm2
200 let Inst{5-4} = 0b00; // type
201 }
Evan Chenga67efd12009-06-23 19:39:13 +0000202 // shifted register
Evan Cheng5d42c562010-09-29 00:49:25 +0000203 def s : T2sI<(outs rGPR:$dst), (ins t2_so_reg:$src), iis,
Bob Wilsonc21763f2010-05-24 22:41:19 +0000204 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000205 [(set rGPR:$dst, (opnode t2_so_reg:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000206 let Inst{31-27} = 0b11101;
207 let Inst{26-25} = 0b01;
208 let Inst{24-21} = opcod;
209 let Inst{20} = ?; // The S bit.
210 let Inst{19-16} = 0b1111; // Rn
211 }
Evan Chenga67efd12009-06-23 19:39:13 +0000212}
213
214/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000215/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000216/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000217multiclass T2I_bin_irs<bits<4> opcod, string opc,
218 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
219 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000220 // shifted imm
Evan Cheng7e1bf302010-09-29 00:27:46 +0000221 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000222 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000223 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000224 let Inst{31-27} = 0b11110;
225 let Inst{25} = 0;
226 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000227 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000228 let Inst{15} = 0;
229 }
Evan Chenga67efd12009-06-23 19:39:13 +0000230 // register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000231 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000232 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000233 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000234 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000235 let Inst{31-27} = 0b11101;
236 let Inst{26-25} = 0b01;
237 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000238 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000239 let Inst{14-12} = 0b000; // imm3
240 let Inst{7-6} = 0b00; // imm2
241 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000242 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000243 // shifted register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000244 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), iis,
Evan Cheng699beba2009-10-27 00:08:59 +0000245 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000246 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000247 let Inst{31-27} = 0b11101;
248 let Inst{26-25} = 0b01;
249 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000250 let Inst{20} = ?; // The S bit.
251 }
252}
253
David Goodwin1f096272009-07-27 23:34:12 +0000254/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
255// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000256multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
257 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
258 PatFrag opnode, bit Commutable = 0> :
259 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000260
Evan Cheng1e249e32009-06-25 20:59:23 +0000261/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000262/// reversed. The 'rr' form is only defined for the disassembler; for codegen
263/// it is equivalent to the T2I_bin_irs counterpart.
264multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000265 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000266 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000267 opc, ".w\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000268 [(set rGPR:$dst, (opnode t2_so_imm:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000269 let Inst{31-27} = 0b11110;
270 let Inst{25} = 0;
271 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000272 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000273 let Inst{15} = 0;
274 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000275 // register
276 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, rGPR:$lhs), IIC_iALUr,
277 opc, "\t$dst, $rhs, $lhs",
Bob Wilson136e4912010-08-14 03:18:29 +0000278 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000279 let Inst{31-27} = 0b11101;
280 let Inst{26-25} = 0b01;
281 let Inst{24-21} = opcod;
282 let Inst{20} = ?; // The S bit.
283 let Inst{14-12} = 0b000; // imm3
284 let Inst{7-6} = 0b00; // imm2
285 let Inst{5-4} = 0b00; // type
286 }
Evan Chengf49810c2009-06-23 17:48:47 +0000287 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000288 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000289 opc, "\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000290 [(set rGPR:$dst, (opnode t2_so_reg:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000291 let Inst{31-27} = 0b11101;
292 let Inst{26-25} = 0b01;
293 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000294 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000295 }
Evan Chengf49810c2009-06-23 17:48:47 +0000296}
297
Evan Chenga67efd12009-06-23 19:39:13 +0000298/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000299/// instruction modifies the CPSR register.
300let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000301multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
302 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
303 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000304 // shifted imm
Evan Cheng7e1bf302010-09-29 00:27:46 +0000305 def ri : T2I<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000306 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000307 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000308 let Inst{31-27} = 0b11110;
309 let Inst{25} = 0;
310 let Inst{24-21} = opcod;
311 let Inst{20} = 1; // The S bit.
312 let Inst{15} = 0;
313 }
Evan Chenga67efd12009-06-23 19:39:13 +0000314 // register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000315 def rr : T2I<(outs rGPR:$dst), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000316 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000317 [(set rGPR:$dst, (opnode GPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000318 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000319 let Inst{31-27} = 0b11101;
320 let Inst{26-25} = 0b01;
321 let Inst{24-21} = opcod;
322 let Inst{20} = 1; // The S bit.
323 let Inst{14-12} = 0b000; // imm3
324 let Inst{7-6} = 0b00; // imm2
325 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000326 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000327 // shifted register
Evan Cheng7e1bf302010-09-29 00:27:46 +0000328 def rs : T2I<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), iis,
Evan Cheng699beba2009-10-27 00:08:59 +0000329 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000330 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000331 let Inst{31-27} = 0b11101;
332 let Inst{26-25} = 0b01;
333 let Inst{24-21} = opcod;
334 let Inst{20} = 1; // The S bit.
335 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000336}
337}
338
Evan Chenga67efd12009-06-23 19:39:13 +0000339/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
340/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000341multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
342 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000343 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000344 // The register-immediate version is re-materializable. This is useful
345 // in particular for taking the address of a local.
346 let isReMaterializable = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000347 def ri : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000348 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000349 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000350 let Inst{31-27} = 0b11110;
351 let Inst{25} = 0;
352 let Inst{24} = 1;
353 let Inst{23-21} = op23_21;
354 let Inst{20} = 0; // The S bit.
355 let Inst{15} = 0;
356 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000357 }
Evan Chengf49810c2009-06-23 17:48:47 +0000358 // 12-bit imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000359 def ri12 : T2I<(outs rGPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000360 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000361 [(set rGPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000362 let Inst{31-27} = 0b11110;
363 let Inst{25} = 1;
364 let Inst{24} = 0;
365 let Inst{23-21} = op23_21;
366 let Inst{20} = 0; // The S bit.
367 let Inst{15} = 0;
368 }
Evan Chenga67efd12009-06-23 19:39:13 +0000369 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000370 def rr : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, rGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000371 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000372 [(set rGPR:$dst, (opnode GPR:$lhs, rGPR:$rhs))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000373 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000374 let Inst{31-27} = 0b11101;
375 let Inst{26-25} = 0b01;
376 let Inst{24} = 1;
377 let Inst{23-21} = op23_21;
378 let Inst{20} = 0; // The S bit.
379 let Inst{14-12} = 0b000; // imm3
380 let Inst{7-6} = 0b00; // imm2
381 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000382 }
Evan Chengf49810c2009-06-23 17:48:47 +0000383 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000384 def rs : T2sI<(outs rGPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000385 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000386 [(set rGPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000387 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000388 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000389 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000390 let Inst{23-21} = op23_21;
391 let Inst{20} = 0; // The S bit.
392 }
Evan Chengf49810c2009-06-23 17:48:47 +0000393}
394
Jim Grosbach6935efc2009-11-24 00:20:27 +0000395/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000396/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000397/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000398let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000399multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
400 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000401 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000402 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000403 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000404 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000405 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000406 let Inst{31-27} = 0b11110;
407 let Inst{25} = 0;
408 let Inst{24-21} = opcod;
409 let Inst{20} = 0; // The S bit.
410 let Inst{15} = 0;
411 }
Evan Chenga67efd12009-06-23 19:39:13 +0000412 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000413 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000414 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000415 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000416 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000417 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000418 let Inst{31-27} = 0b11101;
419 let Inst{26-25} = 0b01;
420 let Inst{24-21} = opcod;
421 let Inst{20} = 0; // The S bit.
422 let Inst{14-12} = 0b000; // imm3
423 let Inst{7-6} = 0b00; // imm2
424 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000425 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000426 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000427 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000428 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000429 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000430 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000431 let Inst{31-27} = 0b11101;
432 let Inst{26-25} = 0b01;
433 let Inst{24-21} = opcod;
434 let Inst{20} = 0; // The S bit.
435 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000436}
437
438// Carry setting variants
439let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000440multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
441 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000442 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000443 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000444 opc, "\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000445 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_imm:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000446 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11110;
448 let Inst{25} = 0;
449 let Inst{24-21} = opcod;
450 let Inst{20} = 1; // The S bit.
451 let Inst{15} = 0;
452 }
Evan Cheng62674222009-06-25 23:34:10 +0000453 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000454 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iALUr,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000455 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000456 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000457 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000458 let isCommutable = Commutable;
459 let Inst{31-27} = 0b11101;
460 let Inst{26-25} = 0b01;
461 let Inst{24-21} = opcod;
462 let Inst{20} = 1; // The S bit.
463 let Inst{14-12} = 0b000; // imm3
464 let Inst{7-6} = 0b00; // imm2
465 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000466 }
Evan Cheng62674222009-06-25 23:34:10 +0000467 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000468 def rs : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000469 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000470 [(set rGPR:$dst, (opnode rGPR:$lhs, t2_so_reg:$rhs))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000471 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{31-27} = 0b11101;
473 let Inst{26-25} = 0b01;
474 let Inst{24-21} = opcod;
475 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000476 }
Evan Chengf49810c2009-06-23 17:48:47 +0000477}
478}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000479}
Evan Chengf49810c2009-06-23 17:48:47 +0000480
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000481/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
482/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000483let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000484multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000485 // shifted imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000486 def ri : T2I<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000487 !strconcat(opc, "s"), ".w\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000488 [(set rGPR:$dst, (opnode t2_so_imm:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000489 let Inst{31-27} = 0b11110;
490 let Inst{25} = 0;
491 let Inst{24-21} = opcod;
492 let Inst{20} = 1; // The S bit.
493 let Inst{15} = 0;
494 }
Evan Chengf49810c2009-06-23 17:48:47 +0000495 // shifted register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000496 def rs : T2I<(outs rGPR:$dst), (ins rGPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Bob Wilson4876bdb2010-05-25 04:43:08 +0000497 !strconcat(opc, "s"), "\t$dst, $rhs, $lhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000498 [(set rGPR:$dst, (opnode t2_so_reg:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000499 let Inst{31-27} = 0b11101;
500 let Inst{26-25} = 0b01;
501 let Inst{24-21} = opcod;
502 let Inst{20} = 1; // The S bit.
503 }
Evan Chengf49810c2009-06-23 17:48:47 +0000504}
505}
506
Evan Chenga67efd12009-06-23 19:39:13 +0000507/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
508// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000509multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000510 // 5-bit imm
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000511 def ri : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000512 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000513 [(set rGPR:$dst, (opnode rGPR:$lhs, imm1_31:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000514 let Inst{31-27} = 0b11101;
515 let Inst{26-21} = 0b010010;
516 let Inst{19-16} = 0b1111; // Rn
517 let Inst{5-4} = opcod;
518 }
Evan Chenga67efd12009-06-23 19:39:13 +0000519 // register
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000520 def rr : T2sI<(outs rGPR:$dst), (ins rGPR:$lhs, rGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000521 opc, ".w\t$dst, $lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000522 [(set rGPR:$dst, (opnode rGPR:$lhs, rGPR:$rhs))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000523 let Inst{31-27} = 0b11111;
524 let Inst{26-23} = 0b0100;
525 let Inst{22-21} = opcod;
526 let Inst{15-12} = 0b1111;
527 let Inst{7-4} = 0b0000;
528 }
Evan Chenga67efd12009-06-23 19:39:13 +0000529}
Evan Chengf49810c2009-06-23 17:48:47 +0000530
Johnny Chend68e1192009-12-15 17:24:14 +0000531/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000532/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000533/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000534let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000535multiclass T2I_cmp_irs<bits<4> opcod, string opc,
536 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
537 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000538 // shifted imm
Evan Cheng5d42c562010-09-29 00:49:25 +0000539 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000540 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000541 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
542 let Inst{31-27} = 0b11110;
543 let Inst{25} = 0;
544 let Inst{24-21} = opcod;
545 let Inst{20} = 1; // The S bit.
546 let Inst{15} = 0;
547 let Inst{11-8} = 0b1111; // Rd
548 }
Evan Chenga67efd12009-06-23 19:39:13 +0000549 // register
Evan Cheng5d42c562010-09-29 00:49:25 +0000550 def rr : T2I<(outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000551 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000552 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000553 let Inst{31-27} = 0b11101;
554 let Inst{26-25} = 0b01;
555 let Inst{24-21} = opcod;
556 let Inst{20} = 1; // The S bit.
557 let Inst{14-12} = 0b000; // imm3
558 let Inst{11-8} = 0b1111; // Rd
559 let Inst{7-6} = 0b00; // imm2
560 let Inst{5-4} = 0b00; // type
561 }
Evan Chengf49810c2009-06-23 17:48:47 +0000562 // shifted register
Evan Cheng5d42c562010-09-29 00:49:25 +0000563 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), iis,
Evan Cheng699beba2009-10-27 00:08:59 +0000564 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000565 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
566 let Inst{31-27} = 0b11101;
567 let Inst{26-25} = 0b01;
568 let Inst{24-21} = opcod;
569 let Inst{20} = 1; // The S bit.
570 let Inst{11-8} = 0b1111; // Rd
571 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000572}
573}
574
Evan Chengf3c21b82009-06-30 02:15:48 +0000575/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000576multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000577 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000578 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000579 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
580 let Inst{31-27} = 0b11111;
581 let Inst{26-25} = 0b00;
582 let Inst{24} = signed;
583 let Inst{23} = 1;
584 let Inst{22-21} = opcod;
585 let Inst{20} = 1; // load
586 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000587 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000588 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000589 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
590 let Inst{31-27} = 0b11111;
591 let Inst{26-25} = 0b00;
592 let Inst{24} = signed;
593 let Inst{23} = 0;
594 let Inst{22-21} = opcod;
595 let Inst{20} = 1; // load
596 let Inst{11} = 1;
597 // Offset: index==TRUE, wback==FALSE
598 let Inst{10} = 1; // The P bit.
599 let Inst{8} = 0; // The W bit.
600 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000601 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000602 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000603 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
604 let Inst{31-27} = 0b11111;
605 let Inst{26-25} = 0b00;
606 let Inst{24} = signed;
607 let Inst{23} = 0;
608 let Inst{22-21} = opcod;
609 let Inst{20} = 1; // load
610 let Inst{11-6} = 0b000000;
611 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000612 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000613 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000614 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
615 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000616 let Inst{31-27} = 0b11111;
617 let Inst{26-25} = 0b00;
618 let Inst{24} = signed;
619 let Inst{23} = ?; // add = (U == '1')
620 let Inst{22-21} = opcod;
621 let Inst{20} = 1; // load
622 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000623 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000624}
625
David Goodwin73b8f162009-06-30 22:11:34 +0000626/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000627multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000628 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000629 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000630 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
631 let Inst{31-27} = 0b11111;
632 let Inst{26-23} = 0b0001;
633 let Inst{22-21} = opcod;
634 let Inst{20} = 0; // !load
635 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000636 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000637 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000638 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
639 let Inst{31-27} = 0b11111;
640 let Inst{26-23} = 0b0000;
641 let Inst{22-21} = opcod;
642 let Inst{20} = 0; // !load
643 let Inst{11} = 1;
644 // Offset: index==TRUE, wback==FALSE
645 let Inst{10} = 1; // The P bit.
646 let Inst{8} = 0; // The W bit.
647 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000648 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000649 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000650 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
651 let Inst{31-27} = 0b11111;
652 let Inst{26-23} = 0b0000;
653 let Inst{22-21} = opcod;
654 let Inst{20} = 0; // !load
655 let Inst{11-6} = 0b000000;
656 }
David Goodwin73b8f162009-06-30 22:11:34 +0000657}
658
Evan Chengd27c9fc2009-07-03 01:43:10 +0000659/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
660/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000661multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000662 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000663 opc, ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000664 [(set rGPR:$dst, (opnode rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{31-27} = 0b11111;
666 let Inst{26-23} = 0b0100;
667 let Inst{22-20} = opcod;
668 let Inst{19-16} = 0b1111; // Rn
669 let Inst{15-12} = 0b1111;
670 let Inst{7} = 1;
671 let Inst{5-4} = 0b00; // rotate
672 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000673 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000674 opc, ".w\t$dst, $src, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000675 [(set rGPR:$dst, (opnode (rotr rGPR:$src, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{31-27} = 0b11111;
677 let Inst{26-23} = 0b0100;
678 let Inst{22-20} = opcod;
679 let Inst{19-16} = 0b1111; // Rn
680 let Inst{15-12} = 0b1111;
681 let Inst{7} = 1;
682 let Inst{5-4} = {?,?}; // rotate
683 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000684}
685
Eli Friedman761fa7a2010-06-24 18:20:04 +0000686// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
687multiclass T2I_unary_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000688 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chen267124c2010-03-04 22:24:41 +0000689 opc, "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000690 [(set rGPR:$dst, (opnode rGPR:$src))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000691 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000692 let Inst{31-27} = 0b11111;
693 let Inst{26-23} = 0b0100;
694 let Inst{22-20} = opcod;
695 let Inst{19-16} = 0b1111; // Rn
696 let Inst{15-12} = 0b1111;
697 let Inst{7} = 1;
698 let Inst{5-4} = 0b00; // rotate
699 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000700 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iUNAsi,
Johnny Chen267124c2010-03-04 22:24:41 +0000701 opc, "\t$dst, $src, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000702 [(set rGPR:$dst, (opnode (rotr rGPR:$src, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000703 Requires<[HasT2ExtractPack]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000704 let Inst{31-27} = 0b11111;
705 let Inst{26-23} = 0b0100;
706 let Inst{22-20} = opcod;
707 let Inst{19-16} = 0b1111; // Rn
708 let Inst{15-12} = 0b1111;
709 let Inst{7} = 1;
710 let Inst{5-4} = {?,?}; // rotate
711 }
712}
713
Eli Friedman761fa7a2010-06-24 18:20:04 +0000714// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
715// supported yet.
716multiclass T2I_unary_rrot_sxtb16<bits<3> opcod, string opc> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000717 def r : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chen93042d12010-03-02 18:14:57 +0000718 opc, "\t$dst, $src", []> {
719 let Inst{31-27} = 0b11111;
720 let Inst{26-23} = 0b0100;
721 let Inst{22-20} = opcod;
722 let Inst{19-16} = 0b1111; // Rn
723 let Inst{15-12} = 0b1111;
724 let Inst{7} = 1;
725 let Inst{5-4} = 0b00; // rotate
726 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000727 def r_rot : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$rot), IIC_iUNAsi,
Johnny Chen93042d12010-03-02 18:14:57 +0000728 opc, "\t$dst, $src, ror $rot", []> {
729 let Inst{31-27} = 0b11111;
730 let Inst{26-23} = 0b0100;
731 let Inst{22-20} = opcod;
732 let Inst{19-16} = 0b1111; // Rn
733 let Inst{15-12} = 0b1111;
734 let Inst{7} = 1;
735 let Inst{5-4} = {?,?}; // rotate
736 }
737}
738
Evan Chengd27c9fc2009-07-03 01:43:10 +0000739/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
740/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000741multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000742 def rr : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000743 opc, "\t$dst, $LHS, $RHS",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000744 [(set rGPR:$dst, (opnode rGPR:$LHS, rGPR:$RHS))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000745 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000746 let Inst{31-27} = 0b11111;
747 let Inst{26-23} = 0b0100;
748 let Inst{22-20} = opcod;
749 let Inst{15-12} = 0b1111;
750 let Inst{7} = 1;
751 let Inst{5-4} = 0b00; // rotate
752 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000753 def rr_rot : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000754 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000755 [(set rGPR:$dst, (opnode rGPR:$LHS,
756 (rotr rGPR:$RHS, rot_imm:$rot)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000757 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000758 let Inst{31-27} = 0b11111;
759 let Inst{26-23} = 0b0100;
760 let Inst{22-20} = opcod;
761 let Inst{15-12} = 0b1111;
762 let Inst{7} = 1;
763 let Inst{5-4} = {?,?}; // rotate
764 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000765}
766
Johnny Chen93042d12010-03-02 18:14:57 +0000767// DO variant - disassembly only, no pattern
768
769multiclass T2I_bin_rrot_DO<bits<3> opcod, string opc> {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000770 def rr : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS), IIC_iEXTAr,
Johnny Chen93042d12010-03-02 18:14:57 +0000771 opc, "\t$dst, $LHS, $RHS", []> {
772 let Inst{31-27} = 0b11111;
773 let Inst{26-23} = 0b0100;
774 let Inst{22-20} = opcod;
775 let Inst{15-12} = 0b1111;
776 let Inst{7} = 1;
777 let Inst{5-4} = 0b00; // rotate
778 }
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000779 def rr_rot : T2I<(outs rGPR:$dst), (ins rGPR:$LHS, rGPR:$RHS, i32imm:$rot),
Evan Cheng7e1bf302010-09-29 00:27:46 +0000780 IIC_iEXTAsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +0000781 let Inst{31-27} = 0b11111;
782 let Inst{26-23} = 0b0100;
783 let Inst{22-20} = opcod;
784 let Inst{15-12} = 0b1111;
785 let Inst{7} = 1;
786 let Inst{5-4} = {?,?}; // rotate
787 }
788}
789
Anton Korobeynikov52237112009-06-17 18:13:58 +0000790//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000791// Instructions
792//===----------------------------------------------------------------------===//
793
794//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000795// Miscellaneous Instructions.
796//
797
Evan Chenga09b9ca2009-06-24 23:47:58 +0000798// LEApcrel - Load a pc-relative address into a register without offending the
799// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000800let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000801let isReMaterializable = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000802def t2LEApcrel : T2XI<(outs rGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Daniel Dunbar9db683b2010-08-11 04:46:10 +0000803 "adr${p}.w\t$dst, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000804 let Inst{31-27} = 0b11110;
805 let Inst{25-24} = 0b10;
806 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
807 let Inst{22} = 0;
808 let Inst{20} = 0;
809 let Inst{19-16} = 0b1111; // Rn
810 let Inst{15} = 0;
811}
Jim Grosbacha967d112010-06-21 21:27:27 +0000812} // neverHasSideEffects
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000813def t2LEApcrelJT : T2XI<(outs rGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000814 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Daniel Dunbar9db683b2010-08-11 04:46:10 +0000815 "adr${p}.w\t$dst, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000816 let Inst{31-27} = 0b11110;
817 let Inst{25-24} = 0b10;
818 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
819 let Inst{22} = 0;
820 let Inst{20} = 0;
821 let Inst{19-16} = 0b1111; // Rn
822 let Inst{15} = 0;
823}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000824
Evan Cheng86198642009-08-07 00:34:42 +0000825// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000826def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000827 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
828 let Inst{31-27} = 0b11110;
829 let Inst{25} = 0;
830 let Inst{24-21} = 0b1000;
831 let Inst{20} = ?; // The S bit.
832 let Inst{19-16} = 0b1101; // Rn = sp
833 let Inst{15} = 0;
834}
Jim Grosbach64171712010-02-16 21:07:46 +0000835def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000836 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
837 let Inst{31-27} = 0b11110;
838 let Inst{25} = 1;
839 let Inst{24-21} = 0b0000;
840 let Inst{20} = 0; // The S bit.
841 let Inst{19-16} = 0b1101; // Rn = sp
842 let Inst{15} = 0;
843}
Evan Cheng86198642009-08-07 00:34:42 +0000844
845// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000846def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000847 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
848 let Inst{31-27} = 0b11101;
849 let Inst{26-25} = 0b01;
850 let Inst{24-21} = 0b1000;
851 let Inst{20} = ?; // The S bit.
852 let Inst{19-16} = 0b1101; // Rn = sp
853 let Inst{15} = 0;
854}
Evan Cheng86198642009-08-07 00:34:42 +0000855
856// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000857def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000858 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
859 let Inst{31-27} = 0b11110;
860 let Inst{25} = 0;
861 let Inst{24-21} = 0b1101;
862 let Inst{20} = ?; // The S bit.
863 let Inst{19-16} = 0b1101; // Rn = sp
864 let Inst{15} = 0;
865}
David Goodwin5d598aa2009-08-19 18:00:44 +0000866def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000867 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
868 let Inst{31-27} = 0b11110;
869 let Inst{25} = 1;
870 let Inst{24-21} = 0b0101;
871 let Inst{20} = 0; // The S bit.
872 let Inst{19-16} = 0b1101; // Rn = sp
873 let Inst{15} = 0;
874}
Evan Cheng86198642009-08-07 00:34:42 +0000875
876// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000877def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
878 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000879 "sub", "\t$dst, $sp, $rhs", []> {
880 let Inst{31-27} = 0b11101;
881 let Inst{26-25} = 0b01;
882 let Inst{24-21} = 0b1101;
883 let Inst{20} = ?; // The S bit.
884 let Inst{19-16} = 0b1101; // Rn = sp
885 let Inst{15} = 0;
886}
Evan Cheng86198642009-08-07 00:34:42 +0000887
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000888// Signed and unsigned division on v7-M
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000889def t2SDIV : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000890 "sdiv", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000891 [(set rGPR:$dst, (sdiv rGPR:$a, rGPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000892 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000893 let Inst{31-27} = 0b11111;
894 let Inst{26-21} = 0b011100;
895 let Inst{20} = 0b1;
896 let Inst{15-12} = 0b1111;
897 let Inst{7-4} = 0b1111;
898}
899
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000900def t2UDIV : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iALUi,
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000901 "udiv", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000902 [(set rGPR:$dst, (udiv rGPR:$a, rGPR:$b))]>,
Jim Grosbach29402132010-05-05 23:44:43 +0000903 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +0000904 let Inst{31-27} = 0b11111;
905 let Inst{26-21} = 0b011101;
906 let Inst{20} = 0b1;
907 let Inst{15-12} = 0b1111;
908 let Inst{7-4} = 0b1111;
909}
910
Evan Chenga09b9ca2009-06-24 23:47:58 +0000911//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000912// Load / store Instructions.
913//
914
Evan Cheng055b0312009-06-29 07:51:04 +0000915// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000916let canFoldAsLoad = 1, isReMaterializable = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000917defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000918
Evan Chengf3c21b82009-06-30 02:15:48 +0000919// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000920defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
921defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000922
Evan Chengf3c21b82009-06-30 02:15:48 +0000923// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000924defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
925defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000926
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000927let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000928// Load doubleword
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000929def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000930 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000931 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000932def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000933 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000934 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000935 let Inst{19-16} = 0b1111; // Rn
936}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000937} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +0000938
939// zextload i1 -> zextload i8
940def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
941 (t2LDRBi12 t2addrmode_imm12:$addr)>;
942def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
943 (t2LDRBi8 t2addrmode_imm8:$addr)>;
944def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
945 (t2LDRBs t2addrmode_so_reg:$addr)>;
946def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
947 (t2LDRBpci tconstpool:$addr)>;
948
949// extload -> zextload
950// FIXME: Reduce the number of patterns by legalizing extload to zextload
951// earlier?
952def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
953 (t2LDRBi12 t2addrmode_imm12:$addr)>;
954def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
955 (t2LDRBi8 t2addrmode_imm8:$addr)>;
956def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
957 (t2LDRBs t2addrmode_so_reg:$addr)>;
958def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
959 (t2LDRBpci tconstpool:$addr)>;
960
961def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
962 (t2LDRBi12 t2addrmode_imm12:$addr)>;
963def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
964 (t2LDRBi8 t2addrmode_imm8:$addr)>;
965def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
966 (t2LDRBs t2addrmode_so_reg:$addr)>;
967def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
968 (t2LDRBpci tconstpool:$addr)>;
969
970def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
971 (t2LDRHi12 t2addrmode_imm12:$addr)>;
972def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
973 (t2LDRHi8 t2addrmode_imm8:$addr)>;
974def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
975 (t2LDRHs t2addrmode_so_reg:$addr)>;
976def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
977 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000978
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000979// FIXME: The destination register of the loads and stores can't be PC, but
980// can be SP. We need another regclass (similar to rGPR) to represent
981// that. Not a pressing issue since these are selected manually,
982// not via pattern.
983
Evan Chenge88d5ce2009-07-02 07:28:31 +0000984// Indexed loads
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000985let mayLoad = 1, neverHasSideEffects = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000986def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000987 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000988 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000989 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000990 []>;
991
Johnny Chend68e1192009-12-15 17:24:14 +0000992def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000993 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000994 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000995 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000996 []>;
997
Johnny Chend68e1192009-12-15 17:24:14 +0000998def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000999 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001000 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001001 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001002 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001003def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001004 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001005 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001006 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001007 []>;
1008
Johnny Chend68e1192009-12-15 17:24:14 +00001009def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001010 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001011 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001012 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001013 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001014def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001015 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001016 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001017 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001018 []>;
1019
Johnny Chend68e1192009-12-15 17:24:14 +00001020def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001021 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001022 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001023 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001024 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001025def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001026 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001027 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001028 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001029 []>;
1030
Johnny Chend68e1192009-12-15 17:24:14 +00001031def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001032 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001033 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001034 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001035 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001036def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001037 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001038 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001039 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001040 []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001041} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001042
Johnny Chene54a3ef2010-03-03 18:45:36 +00001043// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1044// for disassembly only.
1045// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
1046class T2IldT<bit signed, bits<2> type, string opc>
1047 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
1048 "\t$dst, $addr", []> {
1049 let Inst{31-27} = 0b11111;
1050 let Inst{26-25} = 0b00;
1051 let Inst{24} = signed;
1052 let Inst{23} = 0;
1053 let Inst{22-21} = type;
1054 let Inst{20} = 1; // load
1055 let Inst{11} = 1;
1056 let Inst{10-8} = 0b110; // PUW.
1057}
1058
1059def t2LDRT : T2IldT<0, 0b10, "ldrt">;
1060def t2LDRBT : T2IldT<0, 0b00, "ldrbt">;
1061def t2LDRHT : T2IldT<0, 0b01, "ldrht">;
1062def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt">;
1063def t2LDRSHT : T2IldT<1, 0b01, "ldrsht">;
1064
David Goodwin73b8f162009-06-30 22:11:34 +00001065// Store
Jim Grosbach80dc1162010-02-16 21:23:02 +00001066defm t2STR :T2I_st<0b10,"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
1067defm t2STRB:T2I_st<0b00,"strb",BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1068defm t2STRH:T2I_st<0b01,"strh",BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001069
David Goodwin6647cea2009-06-30 22:50:01 +00001070// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001071let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001072def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001073 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +00001074 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001075
Evan Cheng6d94f112009-07-03 00:06:39 +00001076// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001077def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001078 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001079 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001080 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001081 [(set GPR:$base_wb,
1082 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1083
Johnny Chend68e1192009-12-15 17:24:14 +00001084def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001085 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001086 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001087 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001088 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001089 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001090
Johnny Chend68e1192009-12-15 17:24:14 +00001091def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001092 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001093 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001094 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001095 [(set GPR:$base_wb,
1096 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1097
Johnny Chend68e1192009-12-15 17:24:14 +00001098def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001099 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001100 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001101 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001102 [(set GPR:$base_wb,
1103 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1104
Johnny Chend68e1192009-12-15 17:24:14 +00001105def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001106 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001107 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001108 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001109 [(set GPR:$base_wb,
1110 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1111
Johnny Chend68e1192009-12-15 17:24:14 +00001112def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001113 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001114 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001115 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001116 [(set GPR:$base_wb,
1117 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1118
Johnny Chene54a3ef2010-03-03 18:45:36 +00001119// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1120// only.
1121// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1122class T2IstT<bits<2> type, string opc>
1123 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), IIC_iStorei, opc,
1124 "\t$src, $addr", []> {
1125 let Inst{31-27} = 0b11111;
1126 let Inst{26-25} = 0b00;
1127 let Inst{24} = 0; // not signed
1128 let Inst{23} = 0;
1129 let Inst{22-21} = type;
1130 let Inst{20} = 0; // store
1131 let Inst{11} = 1;
1132 let Inst{10-8} = 0b110; // PUW
1133}
1134
1135def t2STRT : T2IstT<0b10, "strt">;
1136def t2STRBT : T2IstT<0b00, "strbt">;
1137def t2STRHT : T2IstT<0b01, "strht">;
David Goodwind1fa1202009-07-01 00:01:13 +00001138
Johnny Chenae1757b2010-03-11 01:13:36 +00001139// ldrd / strd pre / post variants
1140// For disassembly only.
1141
1142def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1143 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1144 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1145
1146def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
1147 (ins GPR:$base, t2am_imm8s4_offset:$imm), NoItinerary,
1148 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1149
1150def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1151 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1152 NoItinerary, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
1153
1154def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1155 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
1156 NoItinerary, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001157
Johnny Chen0635fc52010-03-04 17:40:44 +00001158// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1159// data/instruction access. These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001160//
1161// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
1162// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chen0635fc52010-03-04 17:40:44 +00001163multiclass T2Ipl<bit instr, bit write, string opc> {
1164
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001165 def i12 : T2I<(outs), (ins GPR:$base, i32imm:$imm), IIC_iLoadi, opc,
1166 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001167 let Inst{31-25} = 0b1111100;
1168 let Inst{24} = instr;
1169 let Inst{23} = 1; // U = 1
1170 let Inst{22} = 0;
1171 let Inst{21} = write;
1172 let Inst{20} = 1;
1173 let Inst{15-12} = 0b1111;
1174 }
1175
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001176 def i8 : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1177 "\t[$base, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001178 let Inst{31-25} = 0b1111100;
1179 let Inst{24} = instr;
1180 let Inst{23} = 0; // U = 0
1181 let Inst{22} = 0;
1182 let Inst{21} = write;
1183 let Inst{20} = 1;
1184 let Inst{15-12} = 0b1111;
1185 let Inst{11-8} = 0b1100;
1186 }
1187
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001188 def pci : T2I<(outs), (ins GPR:$base, neg_zero:$imm), IIC_iLoadi, opc,
1189 "\t[pc, $imm]", []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001190 let Inst{31-25} = 0b1111100;
1191 let Inst{24} = instr;
1192 let Inst{23} = ?; // add = (U == 1)
1193 let Inst{22} = 0;
1194 let Inst{21} = write;
1195 let Inst{20} = 1;
1196 let Inst{19-16} = 0b1111; // Rn = 0b1111
1197 let Inst{15-12} = 0b1111;
1198 }
1199
1200 def r : T2I<(outs), (ins GPR:$base, GPR:$a), IIC_iLoadi, opc,
1201 "\t[$base, $a]", []> {
1202 let Inst{31-25} = 0b1111100;
1203 let Inst{24} = instr;
1204 let Inst{23} = 0; // add = TRUE for T1
1205 let Inst{22} = 0;
1206 let Inst{21} = write;
1207 let Inst{20} = 1;
1208 let Inst{15-12} = 0b1111;
1209 let Inst{11-6} = 0000000;
1210 let Inst{5-4} = 0b00; // no shift is applied
1211 }
1212
1213 def s : T2I<(outs), (ins GPR:$base, GPR:$a, i32imm:$shamt), IIC_iLoadi, opc,
1214 "\t[$base, $a, lsl $shamt]", []> {
1215 let Inst{31-25} = 0b1111100;
1216 let Inst{24} = instr;
1217 let Inst{23} = 0; // add = TRUE for T1
1218 let Inst{22} = 0;
1219 let Inst{21} = write;
1220 let Inst{20} = 1;
1221 let Inst{15-12} = 0b1111;
1222 let Inst{11-6} = 0000000;
1223 }
1224}
1225
1226defm t2PLD : T2Ipl<0, 0, "pld">;
1227defm t2PLDW : T2Ipl<0, 1, "pldw">;
1228defm t2PLI : T2Ipl<1, 0, "pli">;
1229
Evan Cheng2889cce2009-07-03 00:18:36 +00001230//===----------------------------------------------------------------------===//
1231// Load / store multiple Instructions.
1232//
1233
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001234let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001235def t2LDM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1236 reglist:$dsts, variable_ops), IIC_iLoadm,
1237 "ldm${addr:submode}${p}${addr:wide}\t$addr, $dsts", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001238 let Inst{31-27} = 0b11101;
1239 let Inst{26-25} = 0b00;
1240 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1241 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001242 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001243 let Inst{20} = 1; // Load
1244}
Evan Cheng2889cce2009-07-03 00:18:36 +00001245
Bob Wilson815baeb2010-03-13 01:08:20 +00001246def t2LDM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1247 reglist:$dsts, variable_ops), IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001248 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001249 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001250 let Inst{31-27} = 0b11101;
1251 let Inst{26-25} = 0b00;
1252 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1253 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00001254 let Inst{21} = 1; // The W bit.
1255 let Inst{20} = 1; // Load
1256}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001257} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001258
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001259let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001260def t2STM : T2XI<(outs), (ins addrmode4:$addr, pred:$p,
1261 reglist:$srcs, variable_ops), IIC_iStorem,
1262 "stm${addr:submode}${p}${addr:wide}\t$addr, $srcs", []> {
1263 let Inst{31-27} = 0b11101;
1264 let Inst{26-25} = 0b00;
1265 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1266 let Inst{22} = 0;
1267 let Inst{21} = 0; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00001268 let Inst{20} = 0; // Store
1269}
Evan Cheng2889cce2009-07-03 00:18:36 +00001270
Bob Wilson815baeb2010-03-13 01:08:20 +00001271def t2STM_UPD : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1272 reglist:$srcs, variable_ops),
1273 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001274 "stm${addr:submode}${p}${addr:wide}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +00001275 "$addr.addr = $wb", []> {
1276 let Inst{31-27} = 0b11101;
1277 let Inst{26-25} = 0b00;
1278 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1279 let Inst{22} = 0;
1280 let Inst{21} = 1; // The W bit.
1281 let Inst{20} = 0; // Store
1282}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001283} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001284
Evan Cheng9cb9e672009-06-27 02:26:13 +00001285//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001286// Move Instructions.
1287//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001288
Evan Chengf49810c2009-06-23 17:48:47 +00001289let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001290def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001291 "mov", ".w\t$dst, $src", []> {
1292 let Inst{31-27} = 0b11101;
1293 let Inst{26-25} = 0b01;
1294 let Inst{24-21} = 0b0010;
1295 let Inst{20} = ?; // The S bit.
1296 let Inst{19-16} = 0b1111; // Rn
1297 let Inst{14-12} = 0b000;
1298 let Inst{7-4} = 0b0000;
1299}
Evan Chengf49810c2009-06-23 17:48:47 +00001300
Evan Cheng5adb66a2009-09-28 09:14:39 +00001301// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1302let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001303def t2MOVi : T2sI<(outs rGPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001304 "mov", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001305 [(set rGPR:$dst, t2_so_imm:$src)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001306 let Inst{31-27} = 0b11110;
1307 let Inst{25} = 0;
1308 let Inst{24-21} = 0b0010;
1309 let Inst{20} = ?; // The S bit.
1310 let Inst{19-16} = 0b1111; // Rn
1311 let Inst{15} = 0;
1312}
David Goodwin83b35932009-06-26 16:10:07 +00001313
1314let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001315def t2MOVi16 : T2I<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001316 "movw", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001317 [(set rGPR:$dst, imm0_65535:$src)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001318 let Inst{31-27} = 0b11110;
1319 let Inst{25} = 1;
1320 let Inst{24-21} = 0b0010;
1321 let Inst{20} = 0; // The S bit.
1322 let Inst{15} = 0;
1323}
Evan Chengf49810c2009-06-23 17:48:47 +00001324
Evan Cheng3850a6a2009-06-23 05:23:49 +00001325let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001326def t2MOVTi16 : T2I<(outs rGPR:$dst), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001327 "movt", "\t$dst, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001328 [(set rGPR:$dst,
1329 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001330 let Inst{31-27} = 0b11110;
1331 let Inst{25} = 1;
1332 let Inst{24-21} = 0b0110;
1333 let Inst{20} = 0; // The S bit.
1334 let Inst{15} = 0;
1335}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001336
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001337def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001338
Anton Korobeynikov52237112009-06-17 18:13:58 +00001339//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001340// Extend Instructions.
1341//
1342
1343// Sign extenders
1344
Johnny Chend68e1192009-12-15 17:24:14 +00001345defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1346 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1347defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1348 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Eli Friedman761fa7a2010-06-24 18:20:04 +00001349defm t2SXTB16 : T2I_unary_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001350
Johnny Chend68e1192009-12-15 17:24:14 +00001351defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001352 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001353defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001354 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001355defm t2SXTAB16 : T2I_bin_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001356
Johnny Chen93042d12010-03-02 18:14:57 +00001357// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001358
1359// Zero extenders
1360
1361let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001362defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1363 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1364defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1365 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Eli Friedman761fa7a2010-06-24 18:20:04 +00001366defm t2UXTB16 : T2I_unary_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001367 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001368
Jim Grosbach79464942010-07-28 23:17:45 +00001369// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1370// The transformation should probably be done as a combiner action
1371// instead so we can include a check for masking back in the upper
1372// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001373//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
1374// (t2UXTB16r_rot rGPR:$Src, 24)>, Requires<[HasT2ExtractPack]>;
1375def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
1376 (t2UXTB16r_rot rGPR:$Src, 8)>, Requires<[HasT2ExtractPack]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001377
Johnny Chend68e1192009-12-15 17:24:14 +00001378defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001379 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001380defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001381 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001382defm t2UXTAB16 : T2I_bin_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001383}
1384
1385//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001386// Arithmetic Instructions.
1387//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001388
Johnny Chend68e1192009-12-15 17:24:14 +00001389defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1390 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1391defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1392 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001393
Evan Chengf49810c2009-06-23 17:48:47 +00001394// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001395defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001396 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001397 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1398defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001399 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001400 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001401
Johnny Chend68e1192009-12-15 17:24:14 +00001402defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001403 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001404defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001405 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001406defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001407 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001408defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001409 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001410
David Goodwin752aa7d2009-07-27 16:39:05 +00001411// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001412defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001413 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1414defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1415 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001416
1417// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001418// The assume-no-carry-in form uses the negation of the input since add/sub
1419// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1420// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1421// details.
1422// The AddedComplexity preferences the first variant over the others since
1423// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001424let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001425def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1426 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1427def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1428 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1429def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1430 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1431let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001432def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1433 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1434def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1435 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001436// The with-carry-in form matches bitwise not instead of the negation.
1437// Effectively, the inverse interpretation of the carry flag already accounts
1438// for part of the negation.
1439let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001440def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1441 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1442def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1443 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001444
Johnny Chen93042d12010-03-02 18:14:57 +00001445// Select Bytes -- for disassembly only
1446
1447def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1448 "\t$dst, $a, $b", []> {
1449 let Inst{31-27} = 0b11111;
1450 let Inst{26-24} = 0b010;
1451 let Inst{23} = 0b1;
1452 let Inst{22-20} = 0b010;
1453 let Inst{15-12} = 0b1111;
1454 let Inst{7} = 0b1;
1455 let Inst{6-4} = 0b000;
1456}
1457
Johnny Chenadc77332010-02-26 22:04:29 +00001458// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1459// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001460class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1461 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001462 : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), NoItinerary, opc,
Nate Begeman692433b2010-07-29 17:56:55 +00001463 "\t$dst, $a, $b", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001464 let Inst{31-27} = 0b11111;
1465 let Inst{26-23} = 0b0101;
1466 let Inst{22-20} = op22_20;
1467 let Inst{15-12} = 0b1111;
1468 let Inst{7-4} = op7_4;
1469}
1470
1471// Saturating add/subtract -- for disassembly only
1472
Nate Begeman692433b2010-07-29 17:56:55 +00001473def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001474 [(set rGPR:$dst, (int_arm_qadd rGPR:$a, rGPR:$b))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001475def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1476def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1477def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1478def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1479def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1480def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001481def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001482 [(set rGPR:$dst, (int_arm_qsub rGPR:$a, rGPR:$b))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001483def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1484def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1485def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1486def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1487def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1488def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1489def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1490def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1491
1492// Signed/Unsigned add/subtract -- for disassembly only
1493
1494def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1495def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1496def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1497def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1498def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1499def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1500def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1501def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1502def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1503def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1504def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1505def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1506
1507// Signed/Unsigned halving add/subtract -- for disassembly only
1508
1509def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1510def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1511def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1512def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1513def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1514def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1515def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1516def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1517def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1518def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1519def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1520def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1521
1522// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1523
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001524def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs rGPR:$dst),
1525 (ins rGPR:$a, rGPR:$b),
Johnny Chenadc77332010-02-26 22:04:29 +00001526 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1527 let Inst{15-12} = 0b1111;
1528}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001529def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs rGPR:$dst),
1530 (ins rGPR:$a, rGPR:$b, rGPR:$acc), NoItinerary, "usada8",
Johnny Chenadc77332010-02-26 22:04:29 +00001531 "\t$dst, $a, $b, $acc", []>;
1532
1533// Signed/Unsigned saturate -- for disassembly only
1534
Bob Wilson22f5dc72010-08-16 18:27:34 +00001535def t2SSAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00001536 NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1537 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001538 let Inst{31-27} = 0b11110;
1539 let Inst{25-22} = 0b1100;
1540 let Inst{20} = 0;
1541 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001542}
1543
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001544def t2SSAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00001545 "ssat16", "\t$dst, $bit_pos, $a",
1546 [/* For disassembly only; pattern left blank */]> {
1547 let Inst{31-27} = 0b11110;
1548 let Inst{25-22} = 0b1100;
1549 let Inst{20} = 0;
1550 let Inst{15} = 0;
1551 let Inst{21} = 1; // sh = '1'
1552 let Inst{14-12} = 0b000; // imm3 = '000'
1553 let Inst{7-6} = 0b00; // imm2 = '00'
1554}
1555
Bob Wilson22f5dc72010-08-16 18:27:34 +00001556def t2USAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00001557 NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1558 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001559 let Inst{31-27} = 0b11110;
1560 let Inst{25-22} = 0b1110;
1561 let Inst{20} = 0;
1562 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001563}
1564
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001565def t2USAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00001566 "usat16", "\t$dst, $bit_pos, $a",
1567 [/* For disassembly only; pattern left blank */]> {
1568 let Inst{31-27} = 0b11110;
1569 let Inst{25-22} = 0b1110;
1570 let Inst{20} = 0;
1571 let Inst{15} = 0;
1572 let Inst{21} = 1; // sh = '1'
1573 let Inst{14-12} = 0b000; // imm3 = '000'
1574 let Inst{7-6} = 0b00; // imm2 = '00'
1575}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001576
Bob Wilson38aa2872010-08-13 21:48:10 +00001577def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1578def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001579
Evan Chengf49810c2009-06-23 17:48:47 +00001580//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001581// Shift and rotate Instructions.
1582//
1583
Johnny Chend68e1192009-12-15 17:24:14 +00001584defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1585defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1586defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1587defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001588
David Goodwinca01a8d2009-09-01 18:32:09 +00001589let Uses = [CPSR] in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001590def t2MOVrx : T2sI<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001591 "rrx", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001592 [(set rGPR:$dst, (ARMrrx rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001593 let Inst{31-27} = 0b11101;
1594 let Inst{26-25} = 0b01;
1595 let Inst{24-21} = 0b0010;
1596 let Inst{20} = ?; // The S bit.
1597 let Inst{19-16} = 0b1111; // Rn
1598 let Inst{14-12} = 0b000;
1599 let Inst{7-4} = 0b0011;
1600}
David Goodwinca01a8d2009-09-01 18:32:09 +00001601}
Evan Chenga67efd12009-06-23 19:39:13 +00001602
David Goodwin3583df72009-07-28 17:06:49 +00001603let Defs = [CPSR] in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001604def t2MOVsrl_flag : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Bob Wilsona85df802010-05-25 04:51:47 +00001605 "lsrs", ".w\t$dst, $src, #1",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001606 [(set rGPR:$dst, (ARMsrl_flag rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001607 let Inst{31-27} = 0b11101;
1608 let Inst{26-25} = 0b01;
1609 let Inst{24-21} = 0b0010;
1610 let Inst{20} = 1; // The S bit.
1611 let Inst{19-16} = 0b1111; // Rn
1612 let Inst{5-4} = 0b01; // Shift type.
1613 // Shift amount = Inst{14-12:7-6} = 1.
1614 let Inst{14-12} = 0b000;
1615 let Inst{7-6} = 0b01;
1616}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001617def t2MOVsra_flag : T2I<(outs rGPR:$dst), (ins rGPR:$src), IIC_iMOVsi,
Bob Wilsona85df802010-05-25 04:51:47 +00001618 "asrs", ".w\t$dst, $src, #1",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001619 [(set rGPR:$dst, (ARMsra_flag rGPR:$src))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001620 let Inst{31-27} = 0b11101;
1621 let Inst{26-25} = 0b01;
1622 let Inst{24-21} = 0b0010;
1623 let Inst{20} = 1; // The S bit.
1624 let Inst{19-16} = 0b1111; // Rn
1625 let Inst{5-4} = 0b10; // Shift type.
1626 // Shift amount = Inst{14-12:7-6} = 1.
1627 let Inst{14-12} = 0b000;
1628 let Inst{7-6} = 0b01;
1629}
David Goodwin3583df72009-07-28 17:06:49 +00001630}
1631
Evan Chenga67efd12009-06-23 19:39:13 +00001632//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001633// Bitwise Instructions.
1634//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001635
Johnny Chend68e1192009-12-15 17:24:14 +00001636defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001637 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001638 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1639defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001640 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001641 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1642defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001643 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001644 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001645
Johnny Chend68e1192009-12-15 17:24:14 +00001646defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001647 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001648 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001649
Bill Wendling55c134a2010-08-30 22:05:23 +00001650defm t2ANDS : T2I_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001651 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Bill Wendling55c134a2010-08-30 22:05:23 +00001652 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Bill Wendling0b4aa7d2010-08-29 03:02:11 +00001653
Evan Chengf49810c2009-06-23 17:48:47 +00001654let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001655def t2BFC : T2I<(outs rGPR:$dst), (ins rGPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001656 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001657 [(set rGPR:$dst, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001658 let Inst{31-27} = 0b11110;
1659 let Inst{25} = 1;
1660 let Inst{24-20} = 0b10110;
1661 let Inst{19-16} = 0b1111; // Rn
1662 let Inst{15} = 0;
1663}
Evan Chengf49810c2009-06-23 17:48:47 +00001664
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001665def t2SBFX: T2I<(outs rGPR:$dst), (ins rGPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng7e1bf302010-09-29 00:27:46 +00001666 IIC_iBITi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001667 let Inst{31-27} = 0b11110;
1668 let Inst{25} = 1;
1669 let Inst{24-20} = 0b10100;
1670 let Inst{15} = 0;
1671}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001672
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001673def t2UBFX: T2I<(outs rGPR:$dst), (ins rGPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng7e1bf302010-09-29 00:27:46 +00001674 IIC_iBITi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001675 let Inst{31-27} = 0b11110;
1676 let Inst{25} = 1;
1677 let Inst{24-20} = 0b11100;
1678 let Inst{15} = 0;
1679}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001680
Johnny Chen9474d552010-02-02 19:31:58 +00001681// A8.6.18 BFI - Bitfield insert (Encoding T1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001682let Constraints = "$src = $dst" in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001683def t2BFI : T2I<(outs rGPR:$dst),
1684 (ins rGPR:$src, rGPR:$val, bf_inv_mask_imm:$imm),
Evan Cheng7e1bf302010-09-29 00:27:46 +00001685 IIC_iBITi, "bfi", "\t$dst, $val, $imm",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001686 [(set rGPR:$dst, (ARMbfi rGPR:$src, rGPR:$val,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001687 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00001688 let Inst{31-27} = 0b11110;
1689 let Inst{25} = 1;
1690 let Inst{24-20} = 0b10110;
1691 let Inst{15} = 0;
1692}
Evan Chengf49810c2009-06-23 17:48:47 +00001693
Evan Cheng7e1bf302010-09-29 00:27:46 +00001694defm t2ORN : T2I_bin_irs<0b0011, "orn",
1695 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
1696 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001697
1698// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1699let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00001700defm t2MVN : T2I_un_irs <0b0011, "mvn",
1701 IIC_iMOVi, IIC_iMOVr, IIC_iMOVsi,
1702 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001703
1704
Jim Grosbachf084a5e2010-07-20 16:07:04 +00001705let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001706def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
1707 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001708
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001709// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001710def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
1711 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001712 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001713
1714def : T2Pat<(t2_so_imm_not:$src),
1715 (t2MVNi t2_so_imm_not:$src)>;
1716
Evan Chengf49810c2009-06-23 17:48:47 +00001717//===----------------------------------------------------------------------===//
1718// Multiply Instructions.
1719//
Evan Cheng8de898a2009-06-26 00:19:44 +00001720let isCommutable = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001721def t2MUL: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001722 "mul", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001723 [(set rGPR:$dst, (mul rGPR:$a, rGPR:$b))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001724 let Inst{31-27} = 0b11111;
1725 let Inst{26-23} = 0b0110;
1726 let Inst{22-20} = 0b000;
1727 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1728 let Inst{7-4} = 0b0000; // Multiply
1729}
Evan Chengf49810c2009-06-23 17:48:47 +00001730
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001731def t2MLA: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001732 "mla", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001733 [(set rGPR:$dst, (add (mul rGPR:$a, rGPR:$b), rGPR:$c))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001734 let Inst{31-27} = 0b11111;
1735 let Inst{26-23} = 0b0110;
1736 let Inst{22-20} = 0b000;
1737 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1738 let Inst{7-4} = 0b0000; // Multiply
1739}
Evan Chengf49810c2009-06-23 17:48:47 +00001740
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001741def t2MLS: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001742 "mls", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001743 [(set rGPR:$dst, (sub rGPR:$c, (mul rGPR:$a, rGPR:$b)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001744 let Inst{31-27} = 0b11111;
1745 let Inst{26-23} = 0b0110;
1746 let Inst{22-20} = 0b000;
1747 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1748 let Inst{7-4} = 0b0001; // Multiply and Subtract
1749}
Evan Chengf49810c2009-06-23 17:48:47 +00001750
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001751// Extra precision multiplies with low / high results
1752let neverHasSideEffects = 1 in {
1753let isCommutable = 1 in {
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001754def t2SMULL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1755 (ins rGPR:$a, rGPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001756 "smull", "\t$ldst, $hdst, $a, $b", []> {
1757 let Inst{31-27} = 0b11111;
1758 let Inst{26-23} = 0b0111;
1759 let Inst{22-20} = 0b000;
1760 let Inst{7-4} = 0b0000;
1761}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001762
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001763def t2UMULL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1764 (ins rGPR:$a, rGPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001765 "umull", "\t$ldst, $hdst, $a, $b", []> {
1766 let Inst{31-27} = 0b11111;
1767 let Inst{26-23} = 0b0111;
1768 let Inst{22-20} = 0b010;
1769 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001770}
Johnny Chend68e1192009-12-15 17:24:14 +00001771} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001772
1773// Multiply + accumulate
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001774def t2SMLAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1775 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001776 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1777 let Inst{31-27} = 0b11111;
1778 let Inst{26-23} = 0b0111;
1779 let Inst{22-20} = 0b100;
1780 let Inst{7-4} = 0b0000;
1781}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001782
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001783def t2UMLAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1784 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001785 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1786 let Inst{31-27} = 0b11111;
1787 let Inst{26-23} = 0b0111;
1788 let Inst{22-20} = 0b110;
1789 let Inst{7-4} = 0b0000;
1790}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001791
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001792def t2UMAAL : T2I<(outs rGPR:$ldst, rGPR:$hdst),
1793 (ins rGPR:$a, rGPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001794 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1795 let Inst{31-27} = 0b11111;
1796 let Inst{26-23} = 0b0111;
1797 let Inst{22-20} = 0b110;
1798 let Inst{7-4} = 0b0110;
1799}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001800} // neverHasSideEffects
1801
Johnny Chen93042d12010-03-02 18:14:57 +00001802// Rounding variants of the below included for disassembly only
1803
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001804// Most significant word multiply
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001805def t2SMMUL : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001806 "smmul", "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001807 [(set rGPR:$dst, (mulhs rGPR:$a, rGPR:$b))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001808 let Inst{31-27} = 0b11111;
1809 let Inst{26-23} = 0b0110;
1810 let Inst{22-20} = 0b101;
1811 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1812 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1813}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001814
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001815def t2SMMULR : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Johnny Chen93042d12010-03-02 18:14:57 +00001816 "smmulr", "\t$dst, $a, $b", []> {
1817 let Inst{31-27} = 0b11111;
1818 let Inst{26-23} = 0b0110;
1819 let Inst{22-20} = 0b101;
1820 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1821 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1822}
1823
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001824def t2SMMLA : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001825 "smmla", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001826 [(set rGPR:$dst, (add (mulhs rGPR:$a, rGPR:$b), rGPR:$c))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001827 let Inst{31-27} = 0b11111;
1828 let Inst{26-23} = 0b0110;
1829 let Inst{22-20} = 0b101;
1830 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1831 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1832}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001833
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001834def t2SMMLAR: T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Johnny Chen93042d12010-03-02 18:14:57 +00001835 "smmlar", "\t$dst, $a, $b, $c", []> {
1836 let Inst{31-27} = 0b11111;
1837 let Inst{26-23} = 0b0110;
1838 let Inst{22-20} = 0b101;
1839 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1840 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1841}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001842
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001843def t2SMMLS: T2I <(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001844 "smmls", "\t$dst, $a, $b, $c",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001845 [(set rGPR:$dst, (sub rGPR:$c, (mulhs rGPR:$a, rGPR:$b)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001846 let Inst{31-27} = 0b11111;
1847 let Inst{26-23} = 0b0110;
1848 let Inst{22-20} = 0b110;
1849 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1850 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1851}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001852
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001853def t2SMMLSR:T2I <(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$c), IIC_iMAC32,
Johnny Chen93042d12010-03-02 18:14:57 +00001854 "smmlsr", "\t$dst, $a, $b, $c", []> {
1855 let Inst{31-27} = 0b11111;
1856 let Inst{26-23} = 0b0110;
1857 let Inst{22-20} = 0b110;
1858 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1859 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1860}
1861
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001862multiclass T2I_smul<string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001863 def BB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001864 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001865 [(set rGPR:$dst, (opnode (sext_inreg rGPR:$a, i16),
1866 (sext_inreg rGPR:$b, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001867 let Inst{31-27} = 0b11111;
1868 let Inst{26-23} = 0b0110;
1869 let Inst{22-20} = 0b001;
1870 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1871 let Inst{7-6} = 0b00;
1872 let Inst{5-4} = 0b00;
1873 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001874
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001875 def BT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001876 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001877 [(set rGPR:$dst, (opnode (sext_inreg rGPR:$a, i16),
1878 (sra rGPR:$b, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001879 let Inst{31-27} = 0b11111;
1880 let Inst{26-23} = 0b0110;
1881 let Inst{22-20} = 0b001;
1882 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1883 let Inst{7-6} = 0b00;
1884 let Inst{5-4} = 0b01;
1885 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001886
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001887 def TB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001888 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001889 [(set rGPR:$dst, (opnode (sra rGPR:$a, (i32 16)),
1890 (sext_inreg rGPR:$b, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001891 let Inst{31-27} = 0b11111;
1892 let Inst{26-23} = 0b0110;
1893 let Inst{22-20} = 0b001;
1894 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1895 let Inst{7-6} = 0b00;
1896 let Inst{5-4} = 0b10;
1897 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001898
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001899 def TT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001900 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001901 [(set rGPR:$dst, (opnode (sra rGPR:$a, (i32 16)),
1902 (sra rGPR:$b, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001903 let Inst{31-27} = 0b11111;
1904 let Inst{26-23} = 0b0110;
1905 let Inst{22-20} = 0b001;
1906 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1907 let Inst{7-6} = 0b00;
1908 let Inst{5-4} = 0b11;
1909 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001910
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001911 def WB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001912 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001913 [(set rGPR:$dst, (sra (opnode rGPR:$a,
1914 (sext_inreg rGPR:$b, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001915 let Inst{31-27} = 0b11111;
1916 let Inst{26-23} = 0b0110;
1917 let Inst{22-20} = 0b011;
1918 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1919 let Inst{7-6} = 0b00;
1920 let Inst{5-4} = 0b00;
1921 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001922
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001923 def WT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001924 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001925 [(set rGPR:$dst, (sra (opnode rGPR:$a,
1926 (sra rGPR:$b, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001927 let Inst{31-27} = 0b11111;
1928 let Inst{26-23} = 0b0110;
1929 let Inst{22-20} = 0b011;
1930 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1931 let Inst{7-6} = 0b00;
1932 let Inst{5-4} = 0b01;
1933 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001934}
1935
1936
1937multiclass T2I_smla<string opc, PatFrag opnode> {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001938 def BB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001939 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001940 [(set rGPR:$dst, (add rGPR:$acc,
1941 (opnode (sext_inreg rGPR:$a, i16),
1942 (sext_inreg rGPR:$b, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001943 let Inst{31-27} = 0b11111;
1944 let Inst{26-23} = 0b0110;
1945 let Inst{22-20} = 0b001;
1946 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1947 let Inst{7-6} = 0b00;
1948 let Inst{5-4} = 0b00;
1949 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001950
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001951 def BT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001952 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001953 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sext_inreg rGPR:$a, i16),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001954 (sra rGPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001955 let Inst{31-27} = 0b11111;
1956 let Inst{26-23} = 0b0110;
1957 let Inst{22-20} = 0b001;
1958 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1959 let Inst{7-6} = 0b00;
1960 let Inst{5-4} = 0b01;
1961 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001962
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001963 def TB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001964 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001965 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sra rGPR:$a, (i32 16)),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001966 (sext_inreg rGPR:$b, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001967 let Inst{31-27} = 0b11111;
1968 let Inst{26-23} = 0b0110;
1969 let Inst{22-20} = 0b001;
1970 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1971 let Inst{7-6} = 0b00;
1972 let Inst{5-4} = 0b10;
1973 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001974
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001975 def TT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001976 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001977 [(set rGPR:$dst, (add rGPR:$acc, (opnode (sra rGPR:$a, (i32 16)),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001978 (sra rGPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001979 let Inst{31-27} = 0b11111;
1980 let Inst{26-23} = 0b0110;
1981 let Inst{22-20} = 0b001;
1982 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1983 let Inst{7-6} = 0b00;
1984 let Inst{5-4} = 0b11;
1985 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001986
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001987 def WB : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001988 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001989 [(set rGPR:$dst, (add rGPR:$acc, (sra (opnode rGPR:$a,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00001990 (sext_inreg rGPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001991 let Inst{31-27} = 0b11111;
1992 let Inst{26-23} = 0b0110;
1993 let Inst{22-20} = 0b011;
1994 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1995 let Inst{7-6} = 0b00;
1996 let Inst{5-4} = 0b00;
1997 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001998
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001999 def WT : T2I<(outs rGPR:$dst), (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00002000 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002001 [(set rGPR:$dst, (add rGPR:$acc, (sra (opnode rGPR:$a,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002002 (sra rGPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002003 let Inst{31-27} = 0b11111;
2004 let Inst{26-23} = 0b0110;
2005 let Inst{22-20} = 0b011;
2006 let Inst{15-12} = {?, ?, ?, ?}; // Ra
2007 let Inst{7-6} = 0b00;
2008 let Inst{5-4} = 0b01;
2009 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002010}
2011
2012defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2013defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2014
Johnny Chenadc77332010-02-26 22:04:29 +00002015// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002016def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002017 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002018 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002019def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002020 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002021 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002022def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002023 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002024 [/* For disassembly only; pattern left blank */]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002025def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs rGPR:$ldst,rGPR:$hdst),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002026 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
Johnny Chenadc77332010-02-26 22:04:29 +00002027 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002028
Johnny Chenadc77332010-02-26 22:04:29 +00002029// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2030// These are for disassembly only.
2031
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002032def t2SMUAD: T2I_mac<0, 0b010, 0b0000, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2033 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002034 let Inst{15-12} = 0b1111;
2035}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002036def t2SMUADX:T2I_mac<0, 0b010, 0b0001, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2037 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002038 let Inst{15-12} = 0b1111;
2039}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002040def t2SMUSD: T2I_mac<0, 0b100, 0b0000, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2041 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002042 let Inst{15-12} = 0b1111;
2043}
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002044def t2SMUSDX:T2I_mac<0, 0b100, 0b0001, (outs rGPR:$dst), (ins rGPR:$a, rGPR:$b),
2045 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002046 let Inst{15-12} = 0b1111;
2047}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002048def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs rGPR:$dst),
2049 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlad",
Johnny Chenadc77332010-02-26 22:04:29 +00002050 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002051def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs rGPR:$dst),
2052 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smladx",
Johnny Chenadc77332010-02-26 22:04:29 +00002053 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002054def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs rGPR:$dst),
2055 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlsd",
Johnny Chenadc77332010-02-26 22:04:29 +00002056 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002057def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs rGPR:$dst),
2058 (ins rGPR:$a, rGPR:$b, rGPR:$acc), IIC_iMAC32, "smlsdx",
Johnny Chenadc77332010-02-26 22:04:29 +00002059 "\t$dst, $a, $b, $acc", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002060def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs rGPR:$ldst,rGPR:$hdst),
2061 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlald",
Johnny Chenadc77332010-02-26 22:04:29 +00002062 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002063def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs rGPR:$ldst,rGPR:$hdst),
2064 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlaldx",
Johnny Chenadc77332010-02-26 22:04:29 +00002065 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002066def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs rGPR:$ldst,rGPR:$hdst),
2067 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlsld",
Johnny Chenadc77332010-02-26 22:04:29 +00002068 "\t$ldst, $hdst, $a, $b", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002069def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs rGPR:$ldst,rGPR:$hdst),
2070 (ins rGPR:$a,rGPR:$b), IIC_iMAC64, "smlsldx",
Johnny Chenadc77332010-02-26 22:04:29 +00002071 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002072
2073//===----------------------------------------------------------------------===//
2074// Misc. Arithmetic Instructions.
2075//
2076
Jim Grosbach80dc1162010-02-16 21:23:02 +00002077class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2078 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00002079 : T2I<oops, iops, itin, opc, asm, pattern> {
2080 let Inst{31-27} = 0b11111;
2081 let Inst{26-22} = 0b01010;
2082 let Inst{21-20} = op1;
2083 let Inst{15-12} = 0b1111;
2084 let Inst{7-6} = 0b10;
2085 let Inst{5-4} = op2;
2086}
Evan Chengf49810c2009-06-23 17:48:47 +00002087
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002088def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
2089 "clz", "\t$dst, $src", [(set rGPR:$dst, (ctlz rGPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002090
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002091def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002092 "rbit", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002093 [(set rGPR:$dst, (ARMrbit rGPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002094
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002095def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002096 "rev", ".w\t$dst, $src", [(set rGPR:$dst, (bswap rGPR:$src))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002097
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002098def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chend68e1192009-12-15 17:24:14 +00002099 "rev16", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002100 [(set rGPR:$dst,
2101 (or (and (srl rGPR:$src, (i32 8)), 0xFF),
2102 (or (and (shl rGPR:$src, (i32 8)), 0xFF00),
2103 (or (and (srl rGPR:$src, (i32 8)), 0xFF0000),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002104 (and (shl rGPR:$src, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002105
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002106def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chend68e1192009-12-15 17:24:14 +00002107 "revsh", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002108 [(set rGPR:$dst,
Evan Chengf49810c2009-06-23 17:48:47 +00002109 (sext_inreg
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002110 (or (srl (and rGPR:$src, 0xFF00), (i32 8)),
2111 (shl rGPR:$src, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002112
Bob Wilsonf955f292010-08-17 17:23:19 +00002113def t2PKHBT : T2I<(outs rGPR:$dst), (ins rGPR:$src1, rGPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002114 IIC_iBITsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002115 [(set rGPR:$dst, (or (and rGPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002116 (and (shl rGPR:$src2, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002117 0xFFFF0000)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002118 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002119 let Inst{31-27} = 0b11101;
2120 let Inst{26-25} = 0b01;
2121 let Inst{24-20} = 0b01100;
2122 let Inst{5} = 0; // BT form
2123 let Inst{4} = 0;
2124}
Evan Cheng40289b02009-07-07 05:35:52 +00002125
2126// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002127def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2128 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach29402132010-05-05 23:44:43 +00002129 Requires<[HasT2ExtractPack]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002130def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2131 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002132 Requires<[HasT2ExtractPack]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002133
Bob Wilsondc66eda2010-08-16 22:26:55 +00002134// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2135// will match the pattern below.
Bob Wilsonf955f292010-08-17 17:23:19 +00002136def t2PKHTB : T2I<(outs rGPR:$dst), (ins rGPR:$src1, rGPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002137 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002138 [(set rGPR:$dst, (or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002139 (and (sra rGPR:$src2, asr_amt:$sh),
2140 0xFFFF)))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00002141 Requires<[HasT2ExtractPack]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002142 let Inst{31-27} = 0b11101;
2143 let Inst{26-25} = 0b01;
2144 let Inst{24-20} = 0b01100;
2145 let Inst{5} = 1; // TB form
2146 let Inst{4} = 0;
2147}
Evan Cheng40289b02009-07-07 05:35:52 +00002148
2149// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2150// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002151def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002152 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002153 Requires<[HasT2ExtractPack]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002154def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002155 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2156 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach29402132010-05-05 23:44:43 +00002157 Requires<[HasT2ExtractPack]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002158
2159//===----------------------------------------------------------------------===//
2160// Comparison Instructions...
2161//
Johnny Chend68e1192009-12-15 17:24:14 +00002162defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002163 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002164 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2165defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002166 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002167 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002168
Dan Gohman4b7dff92010-08-26 15:50:25 +00002169//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2170// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002171//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2172// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002173defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002174 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002175 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2176
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002177//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2178// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002179
2180def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2181 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002182
Johnny Chend68e1192009-12-15 17:24:14 +00002183defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002184 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002185 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
2186defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002187 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002188 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002189
Evan Chenge253c952009-07-07 20:39:03 +00002190// Conditional moves
2191// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002192// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00002193let neverHasSideEffects = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002194def t2MOVCCr : T2I<(outs rGPR:$dst), (ins rGPR:$false, rGPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002195 "mov", ".w\t$dst, $true",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002196 [/*(set rGPR:$dst, (ARMcmov rGPR:$false, rGPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002197 RegConstraint<"$false = $dst"> {
2198 let Inst{31-27} = 0b11101;
2199 let Inst{26-25} = 0b01;
2200 let Inst{24-21} = 0b0010;
2201 let Inst{20} = 0; // The S bit.
2202 let Inst{19-16} = 0b1111; // Rn
2203 let Inst{14-12} = 0b000;
2204 let Inst{7-4} = 0b0000;
2205}
Evan Chenge253c952009-07-07 20:39:03 +00002206
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002207def t2MOVCCi : T2I<(outs rGPR:$dst), (ins rGPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002208 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002209[/*(set rGPR:$dst,(ARMcmov rGPR:$false,t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002210 RegConstraint<"$false = $dst"> {
2211 let Inst{31-27} = 0b11110;
2212 let Inst{25} = 0;
2213 let Inst{24-21} = 0b0010;
2214 let Inst{20} = 0; // The S bit.
2215 let Inst{19-16} = 0b1111; // Rn
2216 let Inst{15} = 0;
2217}
Evan Chengf49810c2009-06-23 17:48:47 +00002218
Johnny Chend68e1192009-12-15 17:24:14 +00002219class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2220 string opc, string asm, list<dag> pattern>
2221 : T2I<oops, iops, itin, opc, asm, pattern> {
2222 let Inst{31-27} = 0b11101;
2223 let Inst{26-25} = 0b01;
2224 let Inst{24-21} = 0b0010;
2225 let Inst{20} = 0; // The S bit.
2226 let Inst{19-16} = 0b1111; // Rn
2227 let Inst{5-4} = opcod; // Shift type.
2228}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002229def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$dst),
2230 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002231 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
2232 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002233def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$dst),
2234 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002235 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
2236 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002237def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$dst),
2238 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002239 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2240 RegConstraint<"$false = $dst">;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002241def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$dst),
2242 (ins rGPR:$false, rGPR:$true, i32imm:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +00002243 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2244 RegConstraint<"$false = $dst">;
Owen Andersonf523e472010-09-23 23:45:25 +00002245} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002246
David Goodwin5e47a9a2009-06-30 18:04:13 +00002247//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002248// Atomic operations intrinsics
2249//
2250
2251// memory barriers protect the atomic sequences
2252let hasSideEffects = 1 in {
Evan Cheng11db0682010-08-11 06:22:01 +00002253def t2DMBsy : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002254 [(ARMMemBarrier)]>, Requires<[IsThumb, HasDB]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002255 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002256 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002257 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002258}
2259
Evan Cheng11db0682010-08-11 06:22:01 +00002260def t2DSBsy : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002261 [(ARMSyncBarrier)]>, Requires<[IsThumb, HasDB]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002262 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002263 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002264 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002265}
2266}
2267
Johnny Chena4339822010-03-03 00:16:28 +00002268// Helper class for multiclass T2MemB -- for disassembly only
2269class T2I_memb<string opc, string asm>
2270 : T2I<(outs), (ins), NoItinerary, opc, asm,
2271 [/* For disassembly only; pattern left blank */]>,
2272 Requires<[IsThumb2, HasV7]> {
2273 let Inst{31-20} = 0xf3b;
2274 let Inst{15-14} = 0b10;
2275 let Inst{12} = 0;
2276}
2277
2278multiclass T2MemB<bits<4> op7_4, string opc> {
2279
2280 def st : T2I_memb<opc, "\tst"> {
2281 let Inst{7-4} = op7_4;
2282 let Inst{3-0} = 0b1110;
2283 }
2284
2285 def ish : T2I_memb<opc, "\tish"> {
2286 let Inst{7-4} = op7_4;
2287 let Inst{3-0} = 0b1011;
2288 }
2289
2290 def ishst : T2I_memb<opc, "\tishst"> {
2291 let Inst{7-4} = op7_4;
2292 let Inst{3-0} = 0b1010;
2293 }
2294
2295 def nsh : T2I_memb<opc, "\tnsh"> {
2296 let Inst{7-4} = op7_4;
2297 let Inst{3-0} = 0b0111;
2298 }
2299
2300 def nshst : T2I_memb<opc, "\tnshst"> {
2301 let Inst{7-4} = op7_4;
2302 let Inst{3-0} = 0b0110;
2303 }
2304
2305 def osh : T2I_memb<opc, "\tosh"> {
2306 let Inst{7-4} = op7_4;
2307 let Inst{3-0} = 0b0011;
2308 }
2309
2310 def oshst : T2I_memb<opc, "\toshst"> {
2311 let Inst{7-4} = op7_4;
2312 let Inst{3-0} = 0b0010;
2313 }
2314}
2315
2316// These DMB variants are for disassembly only.
2317defm t2DMB : T2MemB<0b0101, "dmb">;
2318
2319// These DSB variants are for disassembly only.
2320defm t2DSB : T2MemB<0b0100, "dsb">;
2321
2322// ISB has only full system option -- for disassembly only
2323def t2ISBsy : T2I_memb<"isb", ""> {
2324 let Inst{7-4} = 0b0110;
2325 let Inst{3-0} = 0b1111;
2326}
2327
Johnny Chend68e1192009-12-15 17:24:14 +00002328class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2329 InstrItinClass itin, string opc, string asm, string cstr,
2330 list<dag> pattern, bits<4> rt2 = 0b1111>
2331 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2332 let Inst{31-27} = 0b11101;
2333 let Inst{26-20} = 0b0001101;
2334 let Inst{11-8} = rt2;
2335 let Inst{7-6} = 0b01;
2336 let Inst{5-4} = opcod;
2337 let Inst{3-0} = 0b1111;
2338}
2339class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2340 InstrItinClass itin, string opc, string asm, string cstr,
2341 list<dag> pattern, bits<4> rt2 = 0b1111>
2342 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2343 let Inst{31-27} = 0b11101;
2344 let Inst{26-20} = 0b0001100;
2345 let Inst{11-8} = rt2;
2346 let Inst{7-6} = 0b01;
2347 let Inst{5-4} = opcod;
2348}
2349
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002350let mayLoad = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002351def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002352 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2353 "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002354def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002355 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2356 "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002357def t2LDREX : Thumb2I<(outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002358 Size4Bytes, NoItinerary,
2359 "ldrex", "\t$dest, [$ptr]", "",
2360 []> {
2361 let Inst{31-27} = 0b11101;
2362 let Inst{26-20} = 0b0000101;
2363 let Inst{11-8} = 0b1111;
2364 let Inst{7-0} = 0b00000000; // imm8 = 0
2365}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002366def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$dest, rGPR:$dest2), (ins rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002367 AddrModeNone, Size4Bytes, NoItinerary,
2368 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2369 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002370}
2371
Jim Grosbach587b0722009-12-16 19:44:06 +00002372let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002373def t2STREXB : T2I_strex<0b00, (outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002374 AddrModeNone, Size4Bytes, NoItinerary,
2375 "strexb", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002376def t2STREXH : T2I_strex<0b01, (outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002377 AddrModeNone, Size4Bytes, NoItinerary,
2378 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002379def t2STREX : Thumb2I<(outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002380 AddrModeNone, Size4Bytes, NoItinerary,
2381 "strex", "\t$success, $src, [$ptr]", "",
2382 []> {
2383 let Inst{31-27} = 0b11101;
2384 let Inst{26-20} = 0b0000100;
2385 let Inst{7-0} = 0b00000000; // imm8 = 0
2386}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002387def t2STREXD : T2I_strex<0b11, (outs rGPR:$success),
2388 (ins rGPR:$src, rGPR:$src2, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002389 AddrModeNone, Size4Bytes, NoItinerary,
2390 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2391 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002392}
2393
Johnny Chen10a77e12010-03-02 22:11:06 +00002394// Clear-Exclusive is for disassembly only.
2395def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2396 [/* For disassembly only; pattern left blank */]>,
2397 Requires<[IsARM, HasV7]> {
2398 let Inst{31-20} = 0xf3b;
2399 let Inst{15-14} = 0b10;
2400 let Inst{12} = 0;
2401 let Inst{7-4} = 0b0010;
2402}
2403
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002404//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002405// TLS Instructions
2406//
2407
2408// __aeabi_read_tp preserves the registers r1-r3.
2409let isCall = 1,
2410 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002411 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002412 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002413 [(set R0, ARMthread_pointer)]> {
2414 let Inst{31-27} = 0b11110;
2415 let Inst{15-14} = 0b11;
2416 let Inst{12} = 1;
2417 }
David Goodwin334c2642009-07-08 16:09:28 +00002418}
2419
2420//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002421// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002422// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002423// address and save #0 in R0 for the non-longjmp case.
2424// Since by its nature we may be coming from some other function to get
2425// here, and we're using the stack frame for the containing function to
2426// save/restore registers, we can't keep anything live in regs across
2427// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2428// when we get here from a longjmp(). We force everthing out of registers
2429// except for our own input by listing the relevant registers in Defs. By
2430// doing so, we also cause the prologue/epilogue code to actively preserve
2431// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002432// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002433let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002434 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2435 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002436 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002437 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002438 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002439 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +00002440 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
2441 "adds\t$val, #7\n\t"
2442 "str\t$val, [$src, #4]\n\t"
2443 "movs\tr0, #0\n\t"
2444 "b\t1f\n\t"
2445 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002446 "1:", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002447 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002448 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002449}
2450
Bob Wilsonec80e262010-04-09 20:41:18 +00002451let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002452 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2453 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002454 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Bob Wilsonec80e262010-04-09 20:41:18 +00002455 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +00002456 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
2457 "adds\t$val, #7\n\t"
2458 "str\t$val, [$src, #4]\n\t"
2459 "movs\tr0, #0\n\t"
2460 "b\t1f\n\t"
2461 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Bob Wilsonec80e262010-04-09 20:41:18 +00002462 "1:", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002463 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002464 Requires<[IsThumb2, NoVFP]>;
2465}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002466
2467
2468//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002469// Control-Flow Instructions
2470//
2471
Evan Chengc50a1cb2009-07-09 22:58:39 +00002472// FIXME: remove when we have a way to marking a MI with these properties.
2473// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2474// operand list.
2475// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002476let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2477 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00002478 def t2LDM_RET : T2XIt<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Evan Cheng7602acb2010-09-08 22:57:08 +00002479 reglist:$dsts, variable_ops),
2480 IIC_iLoadmBr,
Bob Wilsonfed76ff2010-07-14 16:02:13 +00002481 "ldm${addr:submode}${p}${addr:wide}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00002482 "$addr.addr = $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002483 let Inst{31-27} = 0b11101;
2484 let Inst{26-25} = 0b00;
2485 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2486 let Inst{22} = 0;
Bob Wilson815baeb2010-03-13 01:08:20 +00002487 let Inst{21} = 1; // The W bit.
Johnny Chend68e1192009-12-15 17:24:14 +00002488 let Inst{20} = 1; // Load
2489}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002490
David Goodwin5e47a9a2009-06-30 18:04:13 +00002491let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2492let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002493def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002494 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002495 [(br bb:$target)]> {
2496 let Inst{31-27} = 0b11110;
2497 let Inst{15-14} = 0b10;
2498 let Inst{12} = 1;
2499}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002500
Evan Cheng5657c012009-07-29 02:18:14 +00002501let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002502def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002503 T2JTI<(outs),
2504 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002505 IIC_Br, "mov\tpc, $target$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002506 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2507 let Inst{31-27} = 0b11101;
2508 let Inst{26-20} = 0b0100100;
2509 let Inst{19-16} = 0b1111;
2510 let Inst{14-12} = 0b000;
2511 let Inst{11-8} = 0b1111; // Rd = pc
2512 let Inst{7-4} = 0b0000;
2513}
Evan Cheng5657c012009-07-29 02:18:14 +00002514
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002515// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002516def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002517 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002518 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002519 IIC_Br, "tbb\t$index$jt", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002520 let Inst{31-27} = 0b11101;
2521 let Inst{26-20} = 0b0001101;
2522 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2523 let Inst{15-8} = 0b11110000;
2524 let Inst{7-4} = 0b0000; // B form
2525}
Evan Cheng5657c012009-07-29 02:18:14 +00002526
2527def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002528 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002529 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002530 IIC_Br, "tbh\t$index$jt", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002531 let Inst{31-27} = 0b11101;
2532 let Inst{26-20} = 0b0001101;
2533 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2534 let Inst{15-8} = 0b11110000;
2535 let Inst{7-4} = 0b0001; // H form
2536}
Johnny Chen93042d12010-03-02 18:14:57 +00002537
2538// Generic versions of the above two instructions, for disassembly only
2539
2540def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2541 "tbb", "\t[$a, $b]", []>{
2542 let Inst{31-27} = 0b11101;
2543 let Inst{26-20} = 0b0001101;
2544 let Inst{15-8} = 0b11110000;
2545 let Inst{7-4} = 0b0000; // B form
2546}
2547
2548def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2549 "tbh", "\t[$a, $b, lsl #1]", []> {
2550 let Inst{31-27} = 0b11101;
2551 let Inst{26-20} = 0b0001101;
2552 let Inst{15-8} = 0b11110000;
2553 let Inst{7-4} = 0b0001; // H form
2554}
Evan Cheng5657c012009-07-29 02:18:14 +00002555} // isNotDuplicable, isIndirectBranch
2556
David Goodwinc9a59b52009-06-30 19:50:22 +00002557} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002558
2559// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2560// a two-value operand where a dag node expects two operands. :(
2561let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002562def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002563 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002564 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2565 let Inst{31-27} = 0b11110;
2566 let Inst{15-14} = 0b10;
2567 let Inst{12} = 0;
2568}
Evan Chengf49810c2009-06-23 17:48:47 +00002569
Evan Cheng06e16582009-07-10 01:54:42 +00002570
2571// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00002572let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00002573def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002574 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002575 "it$mask\t$cc", "", []> {
2576 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002577 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002578 let Inst{15-8} = 0b10111111;
2579}
Evan Cheng06e16582009-07-10 01:54:42 +00002580
Johnny Chence6275f2010-02-25 19:05:29 +00002581// Branch and Exchange Jazelle -- for disassembly only
2582// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002583def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00002584 [/* For disassembly only; pattern left blank */]> {
2585 let Inst{31-27} = 0b11110;
2586 let Inst{26} = 0;
2587 let Inst{25-20} = 0b111100;
2588 let Inst{15-14} = 0b10;
2589 let Inst{12} = 0;
2590}
2591
Johnny Chen93042d12010-03-02 18:14:57 +00002592// Change Processor State is a system instruction -- for disassembly only.
2593// The singleton $opt operand contains the following information:
2594// opt{4-0} = mode from Inst{4-0}
2595// opt{5} = changemode from Inst{17}
2596// opt{8-6} = AIF from Inst{8-6}
2597// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002598def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00002599 [/* For disassembly only; pattern left blank */]> {
2600 let Inst{31-27} = 0b11110;
2601 let Inst{26} = 0;
2602 let Inst{25-20} = 0b111010;
2603 let Inst{15-14} = 0b10;
2604 let Inst{12} = 0;
2605}
2606
Johnny Chen0f7866e2010-03-03 02:09:43 +00002607// A6.3.4 Branches and miscellaneous control
2608// Table A6-14 Change Processor State, and hint instructions
2609// Helper class for disassembly only.
2610class T2I_hint<bits<8> op7_0, string opc, string asm>
2611 : T2I<(outs), (ins), NoItinerary, opc, asm,
2612 [/* For disassembly only; pattern left blank */]> {
2613 let Inst{31-20} = 0xf3a;
2614 let Inst{15-14} = 0b10;
2615 let Inst{12} = 0;
2616 let Inst{10-8} = 0b000;
2617 let Inst{7-0} = op7_0;
2618}
2619
2620def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
2621def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
2622def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
2623def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
2624def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
2625
2626def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
2627 [/* For disassembly only; pattern left blank */]> {
2628 let Inst{31-20} = 0xf3a;
2629 let Inst{15-14} = 0b10;
2630 let Inst{12} = 0;
2631 let Inst{10-8} = 0b000;
2632 let Inst{7-4} = 0b1111;
2633}
2634
Johnny Chen6341c5a2010-02-25 20:25:24 +00002635// Secure Monitor Call is a system instruction -- for disassembly only
2636// Option = Inst{19-16}
2637def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2638 [/* For disassembly only; pattern left blank */]> {
2639 let Inst{31-27} = 0b11110;
2640 let Inst{26-20} = 0b1111111;
2641 let Inst{15-12} = 0b1000;
2642}
2643
2644// Store Return State is a system instruction -- for disassembly only
2645def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2646 [/* For disassembly only; pattern left blank */]> {
2647 let Inst{31-27} = 0b11101;
2648 let Inst{26-20} = 0b0000010; // W = 1
2649}
2650
2651def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2652 [/* For disassembly only; pattern left blank */]> {
2653 let Inst{31-27} = 0b11101;
2654 let Inst{26-20} = 0b0000000; // W = 0
2655}
2656
2657def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2658 [/* For disassembly only; pattern left blank */]> {
2659 let Inst{31-27} = 0b11101;
2660 let Inst{26-20} = 0b0011010; // W = 1
2661}
2662
2663def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2664 [/* For disassembly only; pattern left blank */]> {
2665 let Inst{31-27} = 0b11101;
2666 let Inst{26-20} = 0b0011000; // W = 0
2667}
2668
2669// Return From Exception is a system instruction -- for disassembly only
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002670def t2RFEDBW : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfedb", "\t$base!",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002671 [/* For disassembly only; pattern left blank */]> {
2672 let Inst{31-27} = 0b11101;
2673 let Inst{26-20} = 0b0000011; // W = 1
2674}
2675
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002676def t2RFEDB : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeab", "\t$base",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002677 [/* For disassembly only; pattern left blank */]> {
2678 let Inst{31-27} = 0b11101;
2679 let Inst{26-20} = 0b0000001; // W = 0
2680}
2681
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002682def t2RFEIAW : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeia", "\t$base!",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002683 [/* For disassembly only; pattern left blank */]> {
2684 let Inst{31-27} = 0b11101;
2685 let Inst{26-20} = 0b0011011; // W = 1
2686}
2687
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002688def t2RFEIA : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeia", "\t$base",
Johnny Chen6341c5a2010-02-25 20:25:24 +00002689 [/* For disassembly only; pattern left blank */]> {
2690 let Inst{31-27} = 0b11101;
2691 let Inst{26-20} = 0b0011001; // W = 0
2692}
2693
Evan Chengf49810c2009-06-23 17:48:47 +00002694//===----------------------------------------------------------------------===//
2695// Non-Instruction Patterns
2696//
2697
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002698// Two piece so_imms.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002699def : T2Pat<(or rGPR:$LHS, t2_so_imm2part:$RHS),
2700 (t2ORRri (t2ORRri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002701 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002702def : T2Pat<(xor rGPR:$LHS, t2_so_imm2part:$RHS),
2703 (t2EORri (t2EORri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002704 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002705def : T2Pat<(add rGPR:$LHS, t2_so_imm2part:$RHS),
2706 (t2ADDri (t2ADDri rGPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002707 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002708def : T2Pat<(add rGPR:$LHS, t2_so_neg_imm2part:$RHS),
2709 (t2SUBri (t2SUBri rGPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002710 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002711
Evan Cheng5adb66a2009-09-28 09:14:39 +00002712// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00002713// This is a single pseudo instruction to make it re-materializable.
2714// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002715let isReMaterializable = 1 in
Evan Cheng5be39222010-09-24 22:03:46 +00002716def t2MOVi32imm : T2Ix2<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng699beba2009-10-27 00:08:59 +00002717 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002718 [(set rGPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002719
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002720// ConstantPool, GlobalAddress, and JumpTable
2721def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2722 Requires<[IsThumb2, DontUseMovt]>;
2723def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2724def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2725 Requires<[IsThumb2, UseMovt]>;
2726
2727def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2728 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2729
Evan Chengb9803a82009-11-06 23:52:48 +00002730// Pseudo instruction that combines ldr from constpool and add pc. This should
2731// be expanded into two instructions late to allow if-conversion and
2732// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002733let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002734def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Evan Chengbd30ce42010-09-24 22:41:41 +00002735 IIC_iLoadiALU,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002736 "${:comment} ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Chengb9803a82009-11-06 23:52:48 +00002737 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2738 imm:$cp))]>,
2739 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002740
2741//===----------------------------------------------------------------------===//
2742// Move between special register and ARM core register -- for disassembly only
2743//
2744
2745// Rd = Instr{11-8}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002746def t2MRS : T2I<(outs rGPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
Johnny Chen23336552010-02-25 18:46:43 +00002747 [/* For disassembly only; pattern left blank */]> {
2748 let Inst{31-27} = 0b11110;
2749 let Inst{26} = 0;
2750 let Inst{25-21} = 0b11111;
2751 let Inst{20} = 0; // The R bit.
2752 let Inst{15-14} = 0b10;
2753 let Inst{12} = 0;
2754}
2755
2756// Rd = Instr{11-8}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002757def t2MRSsys : T2I<(outs rGPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
Johnny Chen23336552010-02-25 18:46:43 +00002758 [/* For disassembly only; pattern left blank */]> {
2759 let Inst{31-27} = 0b11110;
2760 let Inst{26} = 0;
2761 let Inst{25-21} = 0b11111;
2762 let Inst{20} = 1; // The R bit.
2763 let Inst{15-14} = 0b10;
2764 let Inst{12} = 0;
2765}
2766
Johnny Chen23336552010-02-25 18:46:43 +00002767// Rn = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002768def t2MSR : T2I<(outs), (ins rGPR:$src, msr_mask:$mask), NoItinerary, "msr",
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002769 "\tcpsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002770 [/* For disassembly only; pattern left blank */]> {
2771 let Inst{31-27} = 0b11110;
2772 let Inst{26} = 0;
2773 let Inst{25-21} = 0b11100;
2774 let Inst{20} = 0; // The R bit.
2775 let Inst{15-14} = 0b10;
2776 let Inst{12} = 0;
2777}
2778
Johnny Chen23336552010-02-25 18:46:43 +00002779// Rn = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002780def t2MSRsys : T2I<(outs), (ins rGPR:$src, msr_mask:$mask), NoItinerary, "msr",
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002781 "\tspsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00002782 [/* For disassembly only; pattern left blank */]> {
2783 let Inst{31-27} = 0b11110;
2784 let Inst{26} = 0;
2785 let Inst{25-21} = 0b11100;
2786 let Inst{20} = 1; // The R bit.
2787 let Inst{15-14} = 0b10;
2788 let Inst{12} = 0;
2789}