blob: 914a204fe2ef1249e1b55f67e3d42c9acc26ec1f [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer -------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "Mips.h"
Jack Cartere035f652012-07-16 15:14:51 +000017#include "MipsAsmPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsInstrInfo.h"
Jack Cartere035f652012-07-16 15:14:51 +000019#include "MipsMCInstLower.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000020#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000021#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000022#include "llvm/ADT/SmallString.h"
23#include "llvm/ADT/StringExtras.h"
24#include "llvm/ADT/Twine.h"
Jack Carter244a84e2012-07-05 23:58:21 +000025#include "llvm/BasicBlock.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Jack Carter244a84e2012-07-05 23:58:21 +000028#include "llvm/CodeGen/MachineFunctionPass.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000030#include "llvm/CodeGen/MachineMemOperand.h"
Jack Carter244a84e2012-07-05 23:58:21 +000031#include "llvm/InlineAsm.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000032#include "llvm/Instructions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000033#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000034#include "llvm/MC/MCInst.h"
Jack Carter244a84e2012-07-05 23:58:21 +000035#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000036#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000037#include "llvm/Support/raw_ostream.h"
Jack Carter244a84e2012-07-05 23:58:21 +000038#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000039#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000040#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000041#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000042#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000043
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000044using namespace llvm;
45
Akira Hatanakaf93b8632012-03-28 00:22:50 +000046bool MipsAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
47 MipsFI = MF.getInfo<MipsFunctionInfo>();
48 AsmPrinter::runOnMachineFunction(MF);
49 return true;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000050}
51
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000052void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000053 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000054 SmallString<128> Str;
55 raw_svector_ostream OS(Str);
56
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000057 PrintDebugValueComment(MI, OS);
58 return;
59 }
60
Jack Cartere035f652012-07-16 15:14:51 +000061 // Direct object specific instruction lowering
62 if (!OutStreamer.hasRawTextSupport())
63 switch (MI->getOpcode()) {
64 case Mips::DSLL:
65 case Mips::DSRL:
66 case Mips::DSRA:
67 assert(MI->getNumOperands() == 3 &&
68 "Invalid no. of machine operands for shift!");
69 assert(MI->getOperand(2).isImm());
70 int64_t Shift = MI->getOperand(2).getImm();
71 if (Shift > 31) {
72 MCInst TmpInst0;
73 MCInstLowering.LowerLargeShift(MI, TmpInst0, Shift - 32);
74 OutStreamer.EmitInstruction(TmpInst0);
75 return;
76 }
77 break;
78 }
79
Akira Hatanaka15841392012-06-13 23:25:52 +000080 MachineBasicBlock::const_instr_iterator I = MI;
81 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
82
83 do {
84 MCInst TmpInst0;
85 MCInstLowering.Lower(I++, TmpInst0);
86 OutStreamer.EmitInstruction(TmpInst0);
87 } while ((I != E) && I->isInsideBundle());
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000088}
89
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000090//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000091//
92// Mips Asm Directives
93//
94// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
95// Describe the stack frame.
96//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000097// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000098// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000099// bitmask - contain a little endian bitset indicating which registers are
100// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000101// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000102// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000103// the first saved register on prologue is located. (e.g. with a
104//
105// Consider the following function prologue:
106//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000107// .frame $fp,48,$ra
108// .mask 0xc0000000,-8
109// addiu $sp, $sp, -48
110// sw $ra, 40($sp)
111// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000112//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000113// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
114// 30 (FP) are saved at prologue. As the save order on prologue is from
115// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000116// stack pointer subtration, the first register in the mask (RA) will be
117// saved at address 48-8=40.
118//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000119//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000122// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000124
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000125// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000126// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000127void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000128 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000129 unsigned CPUBitmask = 0, FPUBitmask = 0;
130 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000131
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000132 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000133 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000134 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000135 // size of stack area to which FP callee-saved regs are saved.
Craig Topper420761a2012-04-20 07:30:17 +0000136 unsigned CPURegSize = Mips::CPURegsRegClass.getSize();
137 unsigned FGR32RegSize = Mips::FGR32RegClass.getSize();
138 unsigned AFGR64RegSize = Mips::AFGR64RegClass.getSize();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000139 bool HasAFGR64Reg = false;
140 unsigned CSFPRegsSize = 0;
141 unsigned i, e = CSI.size();
142
143 // Set FPU Bitmask.
144 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000145 unsigned Reg = CSI[i].getReg();
Craig Topper420761a2012-04-20 07:30:17 +0000146 if (Mips::CPURegsRegClass.contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000147 break;
148
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000149 unsigned RegNum = getMipsRegisterNumbering(Reg);
Craig Topper420761a2012-04-20 07:30:17 +0000150 if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000151 FPUBitmask |= (3 << RegNum);
152 CSFPRegsSize += AFGR64RegSize;
153 HasAFGR64Reg = true;
154 continue;
155 }
156
157 FPUBitmask |= (1 << RegNum);
158 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000159 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000160
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000161 // Set CPU Bitmask.
162 for (; i != e; ++i) {
163 unsigned Reg = CSI[i].getReg();
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000164 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000165 CPUBitmask |= (1 << RegNum);
166 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000167
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000168 // FP Regs are saved right below where the virtual frame pointer points to.
169 FPUTopSavedRegOff = FPUBitmask ?
170 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
171
172 // CPU Regs are saved below FP Regs.
173 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000174
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000175 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000176 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000177 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000178
179 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000180 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
181 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000182}
183
184// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000185void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000186 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000187 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000188 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000189}
190
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000191//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000192// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000193//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000194
195/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000196void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000197 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
198
Chris Lattnera34103f2010-01-28 06:22:43 +0000199 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000200 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000201 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000202
Jia Liubb481f82012-02-28 07:46:26 +0000203 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000204 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000205 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000206 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000207 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000208}
209
210/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000211const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000212 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000213 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000214 case MipsSubtarget::N32: return "abiN32";
215 case MipsSubtarget::N64: return "abi64";
216 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
Ahmed Charlesb0934ab2012-02-19 11:37:01 +0000217 default: llvm_unreachable("Unknown Mips ABI");;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000218 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000219}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000220
Chris Lattner50060712010-01-27 23:23:58 +0000221void MipsAsmPrinter::EmitFunctionEntryLabel() {
Akira Hatanakac7843952012-05-24 18:37:43 +0000222 if (OutStreamer.hasRawTextSupport()) {
223 if (Subtarget->inMips16Mode())
224 OutStreamer.EmitRawText(StringRef("\t.set\tmips16"));
225 else
226 OutStreamer.EmitRawText(StringRef("\t.set\tnomips16"));
Akira Hatanaka942918d2012-06-13 02:41:14 +0000227 // leave out until FSF available gas has micromips changes
228 // OutStreamer.EmitRawText(StringRef("\t.set\tnomicromips"));
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000229 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Akira Hatanakac7843952012-05-24 18:37:43 +0000230 }
Chris Lattner50060712010-01-27 23:23:58 +0000231 OutStreamer.EmitLabel(CurrentFnSym);
232}
233
Chris Lattnera34103f2010-01-28 06:22:43 +0000234/// EmitFunctionBodyStart - Targets can override this to emit stuff before
235/// the first basic block in the function.
236void MipsAsmPrinter::EmitFunctionBodyStart() {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000237 MCInstLowering.Initialize(Mang, &MF->getContext());
238
Chris Lattner9d7efd32010-04-04 07:05:53 +0000239 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000240
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000241 if (OutStreamer.hasRawTextSupport()) {
242 SmallString<128> Str;
243 raw_svector_ostream OS(Str);
244 printSavedRegsBitmask(OS);
245 OutStreamer.EmitRawText(OS.str());
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000246
247 OutStreamer.EmitRawText(StringRef("\t.set\tnoreorder"));
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000248 OutStreamer.EmitRawText(StringRef("\t.set\tnomacro"));
249 if (MipsFI->getEmitNOAT())
250 OutStreamer.EmitRawText(StringRef("\t.set\tnoat"));
Akira Hatanaka4147e4d2012-05-12 00:48:43 +0000251 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000252}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000253
Chris Lattnera34103f2010-01-28 06:22:43 +0000254/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
255/// the last basic block in the function.
256void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000257 // There are instruction for this macros, but they must
258 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000259 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000260 if (OutStreamer.hasRawTextSupport()) {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000261 if (MipsFI->getEmitNOAT())
262 OutStreamer.EmitRawText(StringRef("\t.set\tat"));
263
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000264 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
265 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
266 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
267 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268}
269
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000270/// isBlockOnlyReachableByFallthough - Return true if the basic block has
271/// exactly one predecessor and the control transfer mechanism between
272/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000273bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
274 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000275 // The predecessor has to be immediately before this block.
276 const MachineBasicBlock *Pred = *MBB->pred_begin();
277
278 // If the predecessor is a switch statement, assume a jump table
279 // implementation, so it is not a fall through.
280 if (const BasicBlock *bb = Pred->getBasicBlock())
281 if (isa<SwitchInst>(bb->getTerminator()))
282 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000283
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000284 // If this is a landing pad, it isn't a fall through. If it has no preds,
285 // then nothing falls through to it.
286 if (MBB->isLandingPad() || MBB->pred_empty())
287 return false;
288
289 // If there isn't exactly one predecessor, it can't be a fall through.
290 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
291 ++PI2;
Jia Liubb481f82012-02-28 07:46:26 +0000292
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000293 if (PI2 != MBB->pred_end())
Jia Liubb481f82012-02-28 07:46:26 +0000294 return false;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000295
296 // The predecessor has to be immediately before this block.
297 if (!Pred->isLayoutSuccessor(MBB))
298 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000299
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000300 // If the block is completely empty, then it definitely does fall through.
301 if (Pred->empty())
302 return true;
Jia Liubb481f82012-02-28 07:46:26 +0000303
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000304 // Otherwise, check the last instruction.
305 // Check if the last terminator is an unconditional branch.
306 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000307 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000308
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000309 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000310}
311
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000312// Print out an operand for an inline asm expression.
Eric Christopher05b7a502012-05-10 21:48:22 +0000313bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000314 unsigned AsmVariant,const char *ExtraCode,
315 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000316 // Does this asm operand have a single letter operand modifier?
Eric Christopher05b7a502012-05-10 21:48:22 +0000317 if (ExtraCode && ExtraCode[0]) {
318 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000319
Eric Christopher05b7a502012-05-10 21:48:22 +0000320 const MachineOperand &MO = MI->getOperand(OpNum);
321 switch (ExtraCode[0]) {
Eric Christopher75f89b52012-05-19 00:51:56 +0000322 default:
Jack Carterd5e11ad2012-06-21 17:14:46 +0000323 // See if this is a generic print operand
324 return AsmPrinter::PrintAsmOperand(MI,OpNum,AsmVariant,ExtraCode,O);
Eric Christopher75f89b52012-05-19 00:51:56 +0000325 case 'X': // hex const int
326 if ((MO.getType()) != MachineOperand::MO_Immediate)
327 return true;
328 O << "0x" << StringRef(utohexstr(MO.getImm())).lower();
329 return false;
330 case 'x': // hex const int (low 16 bits)
331 if ((MO.getType()) != MachineOperand::MO_Immediate)
332 return true;
333 O << "0x" << StringRef(utohexstr(MO.getImm() & 0xffff)).lower();
334 return false;
335 case 'd': // decimal const int
336 if ((MO.getType()) != MachineOperand::MO_Immediate)
337 return true;
338 O << MO.getImm();
339 return false;
Eric Christopher6ab75b42012-05-30 19:05:19 +0000340 case 'm': // decimal const int minus 1
341 if ((MO.getType()) != MachineOperand::MO_Immediate)
342 return true;
343 O << MO.getImm() - 1;
344 return false;
Jack Carterf38ad8e2012-06-28 20:46:26 +0000345 case 'z': {
346 // $0 if zero, regular printing otherwise
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000347 if (MO.getType() != MachineOperand::MO_Immediate)
348 return true;
349 int64_t Val = MO.getImm();
350 if (Val)
351 O << Val;
352 else
353 O << "$0";
354 return false;
355 }
Jack Carterbb789302012-07-10 22:41:20 +0000356 case 'D': // Second part of a double word register operand
357 case 'L': // Low order register of a double word register operand
358 {
Jack Carter244a84e2012-07-05 23:58:21 +0000359 if (OpNum == 0)
360 return true;
361 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
362 if (!FlagsOP.isImm())
363 return true;
364 unsigned Flags = FlagsOP.getImm();
365 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Jack Carter020f07f2012-07-06 02:44:22 +0000366 // Number of registers represented by this operand. We are looking
367 // for 2 for 32 bit mode and 1 for 64 bit mode.
Jack Carter244a84e2012-07-05 23:58:21 +0000368 if (NumVals != 2) {
Jack Carter020f07f2012-07-06 02:44:22 +0000369 if (Subtarget->isGP64bit() && NumVals == 1 && MO.isReg()) {
Jack Carter244a84e2012-07-05 23:58:21 +0000370 unsigned Reg = MO.getReg();
371 O << '$' << MipsInstPrinter::getRegisterName(Reg);
372 return false;
373 }
374 return true;
375 }
Jack Carter9a119942012-07-11 21:41:49 +0000376
377 unsigned RegOp = OpNum;
378 if (!Subtarget->isGP64bit()){
Jack Carterbb789302012-07-10 22:41:20 +0000379 // Endianess reverses which register holds the high or low value
380 switch(ExtraCode[0]) {
381 case 'D':
382 RegOp = (Subtarget->isLittle()) ? OpNum : OpNum+1;
383 break;
384 case 'L':
385 RegOp = (Subtarget->isLittle()) ? OpNum+1 : OpNum;
386 }
387 if (RegOp >= MI->getNumOperands())
388 return true;
389 const MachineOperand &MO = MI->getOperand(RegOp);
390 if (!MO.isReg())
391 return true;
392 unsigned Reg = MO.getReg();
393 O << '$' << MipsInstPrinter::getRegisterName(Reg);
394 return false;
Jack Carter244a84e2012-07-05 23:58:21 +0000395 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000396 }
Jack Carter020f07f2012-07-06 02:44:22 +0000397 }
398 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000399
400 printOperand(MI, OpNum, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000401 return false;
402}
403
Akira Hatanaka21afc632011-06-21 00:40:49 +0000404bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
405 unsigned OpNum, unsigned AsmVariant,
406 const char *ExtraCode,
407 raw_ostream &O) {
408 if (ExtraCode && ExtraCode[0])
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000409 return true; // Unknown modifier.
Jia Liubb481f82012-02-28 07:46:26 +0000410
Akira Hatanaka21afc632011-06-21 00:40:49 +0000411 const MachineOperand &MO = MI->getOperand(OpNum);
412 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000413 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000414
Akira Hatanaka21afc632011-06-21 00:40:49 +0000415 return false;
416}
417
Chris Lattner35c33bd2010-04-04 04:47:45 +0000418void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
419 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000421 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000422
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000423 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000424 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000425
426 switch(MO.getTargetFlags()) {
427 case MipsII::MO_GPREL: O << "%gp_rel("; break;
428 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000429 case MipsII::MO_GOT: O << "%got("; break;
430 case MipsII::MO_ABS_HI: O << "%hi("; break;
431 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000432 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
433 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
434 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
435 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000436 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
437 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
438 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
439 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
440 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000441 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000442
Chris Lattner762ccea2009-09-13 20:31:40 +0000443 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000444 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000445 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000446 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000447 break;
448
449 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000450 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000451 break;
452
453 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000454 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000455 return;
456
457 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000458 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000459 break;
460
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000461 case MachineOperand::MO_BlockAddress: {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000462 MCSymbol *BA = GetBlockAddressSymbol(MO.getBlockAddress());
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000463 O << BA->getName();
464 break;
465 }
466
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000467 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000468 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000469 break;
470
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000471 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000472 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000473 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000474 break;
475
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000476 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000477 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000478 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000479 if (MO.getOffset())
480 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000481 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000482
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000483 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000484 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000485 }
486
487 if (closeP) O << ")";
488}
489
Chris Lattner35c33bd2010-04-04 04:47:45 +0000490void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
491 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000492 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000493 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000494 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000495 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000496 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000497}
498
499void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000500printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000501 // Load/Store memory operands -- imm($reg)
502 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000503 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000504 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000505 O << "(";
506 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000507 O << ")";
508}
509
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000510void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000511printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
512 // when using stack locations for not load/store instructions
513 // print the same way as all normal 3 operand instructions.
514 printOperand(MI, opNum, O);
515 O << ", ";
516 printOperand(MI, opNum+1, O);
517 return;
518}
519
520void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000521printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
522 const char *Modifier) {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000523 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000524 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000525}
526
Bob Wilson812209a2009-09-30 22:06:26 +0000527void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000528 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000529
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000530 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000531 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000532 OutStreamer.EmitRawText("\t.section .mdebug." +
533 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000534
535 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000536 if (OutStreamer.hasRawTextSupport()) {
537 if (Subtarget->isABI_EABI()) {
538 if (Subtarget->isGP32bit())
539 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
540 else
541 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
542 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000543 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000544
545 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000546 if (OutStreamer.hasRawTextSupport())
547 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000548}
549
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000550MachineLocation
551MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
552 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
553 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
554 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
555 "Unexpected MachineOperand types");
556 return MachineLocation(MI->getOperand(0).getReg(),
557 MI->getOperand(1).getImm());
558}
559
560void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
561 raw_ostream &OS) {
562 // TODO: implement
563}
564
Bob Wilsona96751f2009-06-23 23:59:40 +0000565// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000566extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000567 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
568 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000569 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
570 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000571}