blob: dfeae9a416238a33d2d37c5c06714e776d3d5a39 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer -------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000016#include "MipsAsmPrinter.h"
Craig Topper79aa3412012-03-17 18:46:09 +000017#include "Mips.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsInstrInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000019#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000020#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000021#include "llvm/ADT/SmallString.h"
22#include "llvm/ADT/StringExtras.h"
23#include "llvm/ADT/Twine.h"
24#include "llvm/Analysis/DebugInfo.h"
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +000025#include "llvm/BasicBlock.h"
26#include "llvm/Instructions.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000030#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000031#include "llvm/CodeGen/MachineMemOperand.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000032#include "llvm/Instructions.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000033#include "llvm/MC/MCStreamer.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000034#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000035#include "llvm/MC/MCInst.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000036#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000037#include "llvm/Support/TargetRegistry.h"
38#include "llvm/Support/raw_ostream.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000039#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000040#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000041#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000042#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000043
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000044using namespace llvm;
45
Akira Hatanakaf93b8632012-03-28 00:22:50 +000046void MipsAsmPrinter::EmitInstrWithMacroNoAT(const MachineInstr *MI) {
47 MCInst TmpInst;
48
49 MCInstLowering.Lower(MI, TmpInst);
50 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
51 if (MipsFI->getEmitNOAT())
52 OutStreamer.EmitRawText(StringRef("\t.set\tat"));
53 OutStreamer.EmitInstruction(TmpInst);
54 if (MipsFI->getEmitNOAT())
55 OutStreamer.EmitRawText(StringRef("\t.set\tnoat"));
56 OutStreamer.EmitRawText(StringRef("\t.set\tnomacro"));
Akira Hatanakacb518ee2011-10-08 02:24:10 +000057}
58
Akira Hatanakaf93b8632012-03-28 00:22:50 +000059bool MipsAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
60 MipsFI = MF.getInfo<MipsFunctionInfo>();
61 AsmPrinter::runOnMachineFunction(MF);
62 return true;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000063}
64
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000065void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000066 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000067 SmallString<128> Str;
68 raw_svector_ostream OS(Str);
69
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000070 PrintDebugValueComment(MI, OS);
71 return;
72 }
73
Akira Hatanaka614051a2011-08-16 03:51:51 +000074 unsigned Opc = MI->getOpcode();
Akira Hatanaka794bf172011-07-07 23:56:50 +000075 MCInst TmpInst0;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000076 SmallVector<MCInst, 4> MCInsts;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000077
Akira Hatanakaf93b8632012-03-28 00:22:50 +000078 switch (Opc) {
79 case Mips::ULW:
80 case Mips::ULH:
81 case Mips::ULHu:
82 case Mips::USW:
83 case Mips::USH:
84 case Mips::ULW_P8:
85 case Mips::ULH_P8:
86 case Mips::ULHu_P8:
87 case Mips::USW_P8:
88 case Mips::USH_P8:
89 case Mips::ULD:
90 case Mips::ULW64:
91 case Mips::ULH64:
92 case Mips::ULHu64:
93 case Mips::USD:
94 case Mips::USW64:
95 case Mips::USH64:
96 case Mips::ULD_P8:
97 case Mips::ULW64_P8:
98 case Mips::ULH64_P8:
99 case Mips::ULHu64_P8:
100 case Mips::USD_P8:
101 case Mips::USW64_P8:
102 case Mips::USH64_P8: {
Akira Hatanaka421455f2011-11-23 22:19:28 +0000103 if (OutStreamer.hasRawTextSupport()) {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000104 EmitInstrWithMacroNoAT(MI);
105 return;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000106 }
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000107
108 MCInstLowering.LowerUnalignedLoadStore(MI, MCInsts);
109 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin(); I
110 != MCInsts.end(); ++I)
111 OutStreamer.EmitInstruction(*I);
112
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000113 return;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000114 }
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000115 case Mips::CPRESTORE: {
116 const MachineOperand &MO = MI->getOperand(0);
117 assert(MO.isImm() && "CPRESTORE's operand must be an immediate.");
118 int64_t Offset = MO.getImm();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000119
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000120 if (OutStreamer.hasRawTextSupport()) {
121 if (!isInt<16>(Offset)) {
122 EmitInstrWithMacroNoAT(MI);
123 return;
124 }
125 } else {
126 MCInstLowering.LowerCPRESTORE(Offset, MCInsts);
Jia Liubb481f82012-02-28 07:46:26 +0000127
Akira Hatanaka044a7842011-12-13 03:09:05 +0000128 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin();
129 I != MCInsts.end(); ++I)
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000130 OutStreamer.EmitInstruction(*I);
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000131
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000132 return;
133 }
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000134
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000135 break;
136 }
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000137 default:
138 break;
139 }
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000140
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000141 MCInstLowering.Lower(MI, TmpInst0);
Akira Hatanaka794bf172011-07-07 23:56:50 +0000142 OutStreamer.EmitInstruction(TmpInst0);
Akira Hatanakaaa08ea02011-07-07 20:10:52 +0000143}
144
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000145//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000146//
147// Mips Asm Directives
148//
149// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
150// Describe the stack frame.
151//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000152// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000153// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000154// bitmask - contain a little endian bitset indicating which registers are
155// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000156// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000157// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000158// the first saved register on prologue is located. (e.g. with a
159//
160// Consider the following function prologue:
161//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000162// .frame $fp,48,$ra
163// .mask 0xc0000000,-8
164// addiu $sp, $sp, -48
165// sw $ra, 40($sp)
166// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000167//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000168// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
169// 30 (FP) are saved at prologue. As the save order on prologue is from
170// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000171// stack pointer subtration, the first register in the mask (RA) will be
172// saved at address 48-8=40.
173//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000174//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000175
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000176//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000177// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000178//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000179
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000180// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000181// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000182void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000183 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000184 unsigned CPUBitmask = 0, FPUBitmask = 0;
185 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000186
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000187 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000188 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000189 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000190 // size of stack area to which FP callee-saved regs are saved.
Craig Topper420761a2012-04-20 07:30:17 +0000191 unsigned CPURegSize = Mips::CPURegsRegClass.getSize();
192 unsigned FGR32RegSize = Mips::FGR32RegClass.getSize();
193 unsigned AFGR64RegSize = Mips::AFGR64RegClass.getSize();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000194 bool HasAFGR64Reg = false;
195 unsigned CSFPRegsSize = 0;
196 unsigned i, e = CSI.size();
197
198 // Set FPU Bitmask.
199 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000200 unsigned Reg = CSI[i].getReg();
Craig Topper420761a2012-04-20 07:30:17 +0000201 if (Mips::CPURegsRegClass.contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000202 break;
203
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000204 unsigned RegNum = getMipsRegisterNumbering(Reg);
Craig Topper420761a2012-04-20 07:30:17 +0000205 if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000206 FPUBitmask |= (3 << RegNum);
207 CSFPRegsSize += AFGR64RegSize;
208 HasAFGR64Reg = true;
209 continue;
210 }
211
212 FPUBitmask |= (1 << RegNum);
213 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000214 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000215
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000216 // Set CPU Bitmask.
217 for (; i != e; ++i) {
218 unsigned Reg = CSI[i].getReg();
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000219 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000220 CPUBitmask |= (1 << RegNum);
221 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000222
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000223 // FP Regs are saved right below where the virtual frame pointer points to.
224 FPUTopSavedRegOff = FPUBitmask ?
225 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
226
227 // CPU Regs are saved below FP Regs.
228 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000229
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000230 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000231 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000232 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000233
234 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000235 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
236 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000237}
238
239// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000240void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000241 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000242 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000243 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000244}
245
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000246//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000247// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000248//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000249
250/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000251void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000252 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
253
Chris Lattnera34103f2010-01-28 06:22:43 +0000254 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000255 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000256 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000257
Jia Liubb481f82012-02-28 07:46:26 +0000258 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000259 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000260 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000261 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000262 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000263}
264
265/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000266const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000267 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000268 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000269 case MipsSubtarget::N32: return "abiN32";
270 case MipsSubtarget::N64: return "abi64";
271 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
Ahmed Charlesb0934ab2012-02-19 11:37:01 +0000272 default: llvm_unreachable("Unknown Mips ABI");;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000273 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000274}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000275
Chris Lattner50060712010-01-27 23:23:58 +0000276void MipsAsmPrinter::EmitFunctionEntryLabel() {
Akira Hatanakac7843952012-05-24 18:37:43 +0000277 if (OutStreamer.hasRawTextSupport()) {
278 if (Subtarget->inMips16Mode())
279 OutStreamer.EmitRawText(StringRef("\t.set\tmips16"));
280 else
281 OutStreamer.EmitRawText(StringRef("\t.set\tnomips16"));
282 OutStreamer.EmitRawText(StringRef("\t.set\tnomicromips"));
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000283 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Akira Hatanakac7843952012-05-24 18:37:43 +0000284 }
Chris Lattner50060712010-01-27 23:23:58 +0000285 OutStreamer.EmitLabel(CurrentFnSym);
286}
287
Chris Lattnera34103f2010-01-28 06:22:43 +0000288/// EmitFunctionBodyStart - Targets can override this to emit stuff before
289/// the first basic block in the function.
290void MipsAsmPrinter::EmitFunctionBodyStart() {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000291 MCInstLowering.Initialize(Mang, &MF->getContext());
292
Chris Lattner9d7efd32010-04-04 07:05:53 +0000293 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000294
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000295 if (OutStreamer.hasRawTextSupport()) {
296 SmallString<128> Str;
297 raw_svector_ostream OS(Str);
298 printSavedRegsBitmask(OS);
299 OutStreamer.EmitRawText(OS.str());
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000300
301 OutStreamer.EmitRawText(StringRef("\t.set\tnoreorder"));
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000302 OutStreamer.EmitRawText(StringRef("\t.set\tnomacro"));
303 if (MipsFI->getEmitNOAT())
304 OutStreamer.EmitRawText(StringRef("\t.set\tnoat"));
Akira Hatanaka4147e4d2012-05-12 00:48:43 +0000305 }
306
307 if ((MF->getTarget().getRelocationModel() == Reloc::PIC_) &&
308 Subtarget->isABI_O32() && MipsFI->globalBaseRegSet()) {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000309 SmallVector<MCInst, 4> MCInsts;
Akira Hatanaka4147e4d2012-05-12 00:48:43 +0000310 MCInstLowering.LowerSETGP01(MCInsts);
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000311 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin();
312 I != MCInsts.end(); ++I)
313 OutStreamer.EmitInstruction(*I);
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000314 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000315}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000316
Chris Lattnera34103f2010-01-28 06:22:43 +0000317/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
318/// the last basic block in the function.
319void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000320 // There are instruction for this macros, but they must
321 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000322 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000323 if (OutStreamer.hasRawTextSupport()) {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000324 if (MipsFI->getEmitNOAT())
325 OutStreamer.EmitRawText(StringRef("\t.set\tat"));
326
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000327 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
328 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
329 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
330 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331}
332
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000333/// isBlockOnlyReachableByFallthough - Return true if the basic block has
334/// exactly one predecessor and the control transfer mechanism between
335/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000336bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
337 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000338 // The predecessor has to be immediately before this block.
339 const MachineBasicBlock *Pred = *MBB->pred_begin();
340
341 // If the predecessor is a switch statement, assume a jump table
342 // implementation, so it is not a fall through.
343 if (const BasicBlock *bb = Pred->getBasicBlock())
344 if (isa<SwitchInst>(bb->getTerminator()))
345 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000346
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000347 // If this is a landing pad, it isn't a fall through. If it has no preds,
348 // then nothing falls through to it.
349 if (MBB->isLandingPad() || MBB->pred_empty())
350 return false;
351
352 // If there isn't exactly one predecessor, it can't be a fall through.
353 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
354 ++PI2;
Jia Liubb481f82012-02-28 07:46:26 +0000355
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000356 if (PI2 != MBB->pred_end())
Jia Liubb481f82012-02-28 07:46:26 +0000357 return false;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000358
359 // The predecessor has to be immediately before this block.
360 if (!Pred->isLayoutSuccessor(MBB))
361 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000362
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000363 // If the block is completely empty, then it definitely does fall through.
364 if (Pred->empty())
365 return true;
Jia Liubb481f82012-02-28 07:46:26 +0000366
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000367 // Otherwise, check the last instruction.
368 // Check if the last terminator is an unconditional branch.
369 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000370 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000371
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000372 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000373}
374
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000375// Print out an operand for an inline asm expression.
Eric Christopher05b7a502012-05-10 21:48:22 +0000376bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000377 unsigned AsmVariant,const char *ExtraCode,
378 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000379 // Does this asm operand have a single letter operand modifier?
Eric Christopher05b7a502012-05-10 21:48:22 +0000380 if (ExtraCode && ExtraCode[0]) {
381 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000382
Eric Christopher05b7a502012-05-10 21:48:22 +0000383 const MachineOperand &MO = MI->getOperand(OpNum);
384 switch (ExtraCode[0]) {
Eric Christopher75f89b52012-05-19 00:51:56 +0000385 default:
386 return true; // Unknown modifier.
387 case 'X': // hex const int
388 if ((MO.getType()) != MachineOperand::MO_Immediate)
389 return true;
390 O << "0x" << StringRef(utohexstr(MO.getImm())).lower();
391 return false;
392 case 'x': // hex const int (low 16 bits)
393 if ((MO.getType()) != MachineOperand::MO_Immediate)
394 return true;
395 O << "0x" << StringRef(utohexstr(MO.getImm() & 0xffff)).lower();
396 return false;
397 case 'd': // decimal const int
398 if ((MO.getType()) != MachineOperand::MO_Immediate)
399 return true;
400 O << MO.getImm();
401 return false;
Eric Christopher05b7a502012-05-10 21:48:22 +0000402 }
403 }
404
405 printOperand(MI, OpNum, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000406 return false;
407}
408
Akira Hatanaka21afc632011-06-21 00:40:49 +0000409bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
410 unsigned OpNum, unsigned AsmVariant,
411 const char *ExtraCode,
412 raw_ostream &O) {
413 if (ExtraCode && ExtraCode[0])
414 return true; // Unknown modifier.
Jia Liubb481f82012-02-28 07:46:26 +0000415
Akira Hatanaka21afc632011-06-21 00:40:49 +0000416 const MachineOperand &MO = MI->getOperand(OpNum);
417 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000418 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000419 return false;
420}
421
Chris Lattner35c33bd2010-04-04 04:47:45 +0000422void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
423 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000424 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000425 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000426
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000427 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000428 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000429
430 switch(MO.getTargetFlags()) {
431 case MipsII::MO_GPREL: O << "%gp_rel("; break;
432 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000433 case MipsII::MO_GOT: O << "%got("; break;
434 case MipsII::MO_ABS_HI: O << "%hi("; break;
435 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000436 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
437 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
438 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
439 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000440 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
441 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
442 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
443 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
444 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000445 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000446
Chris Lattner762ccea2009-09-13 20:31:40 +0000447 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000448 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000449 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000450 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000451 break;
452
453 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000454 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000455 break;
456
457 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000458 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000459 return;
460
461 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000462 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000463 break;
464
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000465 case MachineOperand::MO_BlockAddress: {
466 MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress());
467 O << BA->getName();
468 break;
469 }
470
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000471 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000472 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000473 break;
474
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000475 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000476 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000477 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000478 break;
479
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000480 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000481 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000482 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000483 if (MO.getOffset())
484 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000485 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000486
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000487 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000488 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000489 }
490
491 if (closeP) O << ")";
492}
493
Chris Lattner35c33bd2010-04-04 04:47:45 +0000494void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
495 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000496 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000497 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000498 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000499 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000500 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000501}
502
503void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000504printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000505 // Load/Store memory operands -- imm($reg)
506 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000507 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000508 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000509 O << "(";
510 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000511 O << ")";
512}
513
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000514void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000515printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
516 // when using stack locations for not load/store instructions
517 // print the same way as all normal 3 operand instructions.
518 printOperand(MI, opNum, O);
519 O << ", ";
520 printOperand(MI, opNum+1, O);
521 return;
522}
523
524void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000525printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
526 const char *Modifier) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000527 const MachineOperand& MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000528 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000529}
530
Bob Wilson812209a2009-09-30 22:06:26 +0000531void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000532 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000533
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000534 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000535 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000536 OutStreamer.EmitRawText("\t.section .mdebug." +
537 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000538
539 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000540 if (OutStreamer.hasRawTextSupport()) {
541 if (Subtarget->isABI_EABI()) {
542 if (Subtarget->isGP32bit())
543 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
544 else
545 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
546 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000547 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000548
549 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000550 if (OutStreamer.hasRawTextSupport())
551 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000552}
553
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000554MachineLocation
555MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
556 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
557 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
558 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
559 "Unexpected MachineOperand types");
560 return MachineLocation(MI->getOperand(0).getReg(),
561 MI->getOperand(1).getImm());
562}
563
564void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
565 raw_ostream &OS) {
566 // TODO: implement
567}
568
Bob Wilsona96751f2009-06-23 23:59:40 +0000569// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000570extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000571 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
572 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000573 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
574 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000575}