blob: 33227ad4e072ea5ffec5271893e96d21542a6400 [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Jim Laskey5a608dd2005-10-31 12:49:09 +00005// This file was developed by James M. Laskey and is distributed under the
Chris Lattnerd32b2362005-08-18 18:45:24 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
Evan Chenge165a782006-05-11 23:55:42 +000016#define DEBUG_TYPE "sched"
Reid Spencere5530da2007-01-12 23:31:12 +000017#include "llvm/Type.h"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000021#include "llvm/CodeGen/SSARegMap.h"
Owen Anderson07000c62006-05-12 06:33:49 +000022#include "llvm/Target/TargetData.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000023#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000025#include "llvm/Target/TargetLowering.h"
Evan Chenge165a782006-05-11 23:55:42 +000026#include "llvm/Support/Debug.h"
Chris Lattner54a30b92006-03-20 01:51:46 +000027#include "llvm/Support/MathExtras.h"
Chris Lattnerd32b2362005-08-18 18:45:24 +000028using namespace llvm;
29
Evan Chenge165a782006-05-11 23:55:42 +000030/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
31/// This SUnit graph is similar to the SelectionDAG, but represents flagged
32/// together nodes with a single SUnit.
33void ScheduleDAG::BuildSchedUnits() {
34 // Reserve entries in the vector for each of the SUnits we are creating. This
35 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
36 // invalidated.
37 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
38
39 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
40
41 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
42 E = DAG.allnodes_end(); NI != E; ++NI) {
43 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
44 continue;
45
46 // If this node has already been processed, stop now.
47 if (SUnitMap[NI]) continue;
48
49 SUnit *NodeSUnit = NewSUnit(NI);
50
51 // See if anything is flagged to this node, if so, add them to flagged
52 // nodes. Nodes can have at most one flag input and one flag output. Flags
53 // are required the be the last operand and result of a node.
54
55 // Scan up, adding flagged preds to FlaggedNodes.
56 SDNode *N = NI;
Evan Cheng3b97acd2006-08-07 22:12:12 +000057 if (N->getNumOperands() &&
58 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
59 do {
60 N = N->getOperand(N->getNumOperands()-1).Val;
61 NodeSUnit->FlaggedNodes.push_back(N);
62 SUnitMap[N] = NodeSUnit;
63 } while (N->getNumOperands() &&
64 N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag);
65 std::reverse(NodeSUnit->FlaggedNodes.begin(),
66 NodeSUnit->FlaggedNodes.end());
Evan Chenge165a782006-05-11 23:55:42 +000067 }
68
69 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
70 // have a user of the flag operand.
71 N = NI;
72 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
73 SDOperand FlagVal(N, N->getNumValues()-1);
74
75 // There are either zero or one users of the Flag result.
76 bool HasFlagUse = false;
77 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
78 UI != E; ++UI)
79 if (FlagVal.isOperand(*UI)) {
80 HasFlagUse = true;
81 NodeSUnit->FlaggedNodes.push_back(N);
82 SUnitMap[N] = NodeSUnit;
83 N = *UI;
84 break;
85 }
Chris Lattner228a18e2006-08-17 00:09:56 +000086 if (!HasFlagUse) break;
Evan Chenge165a782006-05-11 23:55:42 +000087 }
88
89 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
90 // Update the SUnit
91 NodeSUnit->Node = N;
92 SUnitMap[N] = NodeSUnit;
93
94 // Compute the latency for the node. We use the sum of the latencies for
95 // all nodes flagged together into this SUnit.
96 if (InstrItins.isEmpty()) {
97 // No latency information.
98 NodeSUnit->Latency = 1;
99 } else {
100 NodeSUnit->Latency = 0;
101 if (N->isTargetOpcode()) {
102 unsigned SchedClass = TII->getSchedClass(N->getTargetOpcode());
103 InstrStage *S = InstrItins.begin(SchedClass);
104 InstrStage *E = InstrItins.end(SchedClass);
105 for (; S != E; ++S)
106 NodeSUnit->Latency += S->Cycles;
107 }
108 for (unsigned i = 0, e = NodeSUnit->FlaggedNodes.size(); i != e; ++i) {
109 SDNode *FNode = NodeSUnit->FlaggedNodes[i];
110 if (FNode->isTargetOpcode()) {
111 unsigned SchedClass = TII->getSchedClass(FNode->getTargetOpcode());
112 InstrStage *S = InstrItins.begin(SchedClass);
113 InstrStage *E = InstrItins.end(SchedClass);
114 for (; S != E; ++S)
115 NodeSUnit->Latency += S->Cycles;
116 }
117 }
118 }
119 }
120
121 // Pass 2: add the preds, succs, etc.
122 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
123 SUnit *SU = &SUnits[su];
124 SDNode *MainNode = SU->Node;
125
126 if (MainNode->isTargetOpcode()) {
127 unsigned Opc = MainNode->getTargetOpcode();
Evan Cheng95f6ede2006-11-04 09:44:31 +0000128 for (unsigned i = 0, ee = TII->getNumOperands(Opc); i != ee; ++i) {
Evan Chengba59a1e2006-12-01 21:52:58 +0000129 if (TII->getOperandConstraint(Opc, i, TOI::TIED_TO) != -1) {
Evan Cheng95f6ede2006-11-04 09:44:31 +0000130 SU->isTwoAddress = true;
131 break;
132 }
133 }
Evan Cheng13d41b92006-05-12 01:58:24 +0000134 if (TII->isCommutableInstr(Opc))
135 SU->isCommutable = true;
Evan Chenge165a782006-05-11 23:55:42 +0000136 }
137
138 // Find all predecessors and successors of the group.
139 // Temporarily add N to make code simpler.
140 SU->FlaggedNodes.push_back(MainNode);
141
142 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
143 SDNode *N = SU->FlaggedNodes[n];
144
145 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
146 SDNode *OpN = N->getOperand(i).Val;
147 if (isPassiveNode(OpN)) continue; // Not scheduled.
148 SUnit *OpSU = SUnitMap[OpN];
149 assert(OpSU && "Node has no SUnit!");
150 if (OpSU == SU) continue; // In the same group.
151
152 MVT::ValueType OpVT = N->getOperand(i).getValueType();
153 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
154 bool isChain = OpVT == MVT::Other;
155
Chris Lattner228a18e2006-08-17 00:09:56 +0000156 if (SU->addPred(OpSU, isChain)) {
Evan Chenge165a782006-05-11 23:55:42 +0000157 if (!isChain) {
158 SU->NumPreds++;
159 SU->NumPredsLeft++;
160 } else {
161 SU->NumChainPredsLeft++;
162 }
163 }
Chris Lattner228a18e2006-08-17 00:09:56 +0000164 if (OpSU->addSucc(SU, isChain)) {
Evan Chenge165a782006-05-11 23:55:42 +0000165 if (!isChain) {
166 OpSU->NumSuccs++;
167 OpSU->NumSuccsLeft++;
168 } else {
169 OpSU->NumChainSuccsLeft++;
170 }
171 }
172 }
173 }
174
175 // Remove MainNode from FlaggedNodes again.
176 SU->FlaggedNodes.pop_back();
177 }
178
179 return;
180}
181
Chris Lattner228a18e2006-08-17 00:09:56 +0000182static void CalculateDepths(SUnit &SU, unsigned Depth) {
183 if (SU.Depth == 0 || Depth > SU.Depth) {
184 SU.Depth = Depth;
185 for (SUnit::succ_iterator I = SU.Succs.begin(), E = SU.Succs.end();
186 I != E; ++I)
187 CalculateDepths(*I->first, Depth+1);
Evan Cheng626da3d2006-05-12 06:05:18 +0000188 }
Evan Chenge165a782006-05-11 23:55:42 +0000189}
190
191void ScheduleDAG::CalculateDepths() {
192 SUnit *Entry = SUnitMap[DAG.getEntryNode().Val];
Chris Lattner228a18e2006-08-17 00:09:56 +0000193 ::CalculateDepths(*Entry, 0U);
Evan Chenge165a782006-05-11 23:55:42 +0000194 for (unsigned i = 0, e = SUnits.size(); i != e; ++i)
195 if (SUnits[i].Preds.size() == 0 && &SUnits[i] != Entry) {
Chris Lattner228a18e2006-08-17 00:09:56 +0000196 ::CalculateDepths(SUnits[i], 0U);
Evan Chenge165a782006-05-11 23:55:42 +0000197 }
198}
199
Chris Lattner228a18e2006-08-17 00:09:56 +0000200static void CalculateHeights(SUnit &SU, unsigned Height) {
201 if (SU.Height == 0 || Height > SU.Height) {
202 SU.Height = Height;
203 for (SUnit::pred_iterator I = SU.Preds.begin(), E = SU.Preds.end();
204 I != E; ++I)
205 CalculateHeights(*I->first, Height+1);
Evan Cheng626da3d2006-05-12 06:05:18 +0000206 }
Evan Chenge165a782006-05-11 23:55:42 +0000207}
208void ScheduleDAG::CalculateHeights() {
209 SUnit *Root = SUnitMap[DAG.getRoot().Val];
Chris Lattner228a18e2006-08-17 00:09:56 +0000210 ::CalculateHeights(*Root, 0U);
Evan Chenge165a782006-05-11 23:55:42 +0000211}
212
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000213/// CountResults - The results of target nodes have register or immediate
214/// operands first, then an optional chain, and optional flag operands (which do
215/// not go into the machine instrs.)
Evan Cheng95f6ede2006-11-04 09:44:31 +0000216unsigned ScheduleDAG::CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000217 unsigned N = Node->getNumValues();
218 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000219 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000220 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000221 --N; // Skip over chain result.
222 return N;
223}
224
225/// CountOperands The inputs to target nodes have any actual inputs first,
226/// followed by an optional chain operand, then flag operands. Compute the
227/// number of actual operands that will go into the machine instr.
Evan Cheng95f6ede2006-11-04 09:44:31 +0000228unsigned ScheduleDAG::CountOperands(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000229 unsigned N = Node->getNumOperands();
230 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000231 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000232 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000233 --N; // Ignore chain if it exists.
234 return N;
235}
236
Jim Laskey60f09922006-07-21 20:57:35 +0000237static const TargetRegisterClass *getInstrOperandRegClass(
238 const MRegisterInfo *MRI,
239 const TargetInstrInfo *TII,
240 const TargetInstrDescriptor *II,
241 unsigned Op) {
242 if (Op >= II->numOperands) {
243 assert((II->Flags & M_VARIABLE_OPS)&& "Invalid operand # of instruction");
244 return NULL;
245 }
246 const TargetOperandInfo &toi = II->OpInfo[Op];
247 return (toi.Flags & M_LOOK_UP_PTR_REG_CLASS)
248 ? TII->getPointerRegClass() : MRI->getRegClass(toi.RegClass);
249}
250
251static unsigned CreateVirtualRegisters(const MRegisterInfo *MRI,
252 MachineInstr *MI,
Evan Cheng4ef10862006-01-23 07:01:07 +0000253 unsigned NumResults,
254 SSARegMap *RegMap,
Evan Cheng21d03f22006-05-18 20:42:07 +0000255 const TargetInstrInfo *TII,
Evan Cheng4ef10862006-01-23 07:01:07 +0000256 const TargetInstrDescriptor &II) {
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000257 // Create the result registers for this node and add the result regs to
258 // the machine instruction.
Evan Cheng21d03f22006-05-18 20:42:07 +0000259 unsigned ResultReg =
Jim Laskey60f09922006-07-21 20:57:35 +0000260 RegMap->createVirtualRegister(getInstrOperandRegClass(MRI, TII, &II, 0));
Chris Lattner09e46062006-09-05 02:31:13 +0000261 MI->addRegOperand(ResultReg, true);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000262 for (unsigned i = 1; i != NumResults; ++i) {
Jim Laskey60f09922006-07-21 20:57:35 +0000263 const TargetRegisterClass *RC = getInstrOperandRegClass(MRI, TII, &II, i);
Evan Cheng21d03f22006-05-18 20:42:07 +0000264 assert(RC && "Isn't a register operand!");
Chris Lattner09e46062006-09-05 02:31:13 +0000265 MI->addRegOperand(RegMap->createVirtualRegister(RC), true);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000266 }
267 return ResultReg;
268}
269
Chris Lattnerdf375062006-03-10 07:25:12 +0000270/// getVR - Return the virtual register corresponding to the specified result
271/// of the specified node.
272static unsigned getVR(SDOperand Op, std::map<SDNode*, unsigned> &VRBaseMap) {
273 std::map<SDNode*, unsigned>::iterator I = VRBaseMap.find(Op.Val);
274 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
275 return I->second + Op.ResNo;
276}
277
278
Chris Lattnered18b682006-02-24 18:54:03 +0000279/// AddOperand - Add the specified operand to the specified machine instr. II
280/// specifies the instruction information for the node, and IIOpNum is the
281/// operand number (in the II) that we are adding. IIOpNum and II are used for
282/// assertions only.
283void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
284 unsigned IIOpNum,
Chris Lattnerdf375062006-03-10 07:25:12 +0000285 const TargetInstrDescriptor *II,
286 std::map<SDNode*, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000287 if (Op.isTargetOpcode()) {
288 // Note that this case is redundant with the final else block, but we
289 // include it because it is the most common and it makes the logic
290 // simpler here.
291 assert(Op.getValueType() != MVT::Other &&
292 Op.getValueType() != MVT::Flag &&
293 "Chain and flag operands should occur at end of operand list!");
294
295 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000296 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner09e46062006-09-05 02:31:13 +0000297 MI->addRegOperand(VReg, false);
Chris Lattnered18b682006-02-24 18:54:03 +0000298
299 // Verify that it is right.
300 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
301 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000302 const TargetRegisterClass *RC =
303 getInstrOperandRegClass(MRI, TII, II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000304 assert(RC && "Don't have operand info for this instruction!");
305 assert(RegMap->getRegClass(VReg) == RC &&
Chris Lattnered18b682006-02-24 18:54:03 +0000306 "Register class of operand and regclass of use don't agree!");
307 }
308 } else if (ConstantSDNode *C =
309 dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2d90ac72006-05-04 18:05:43 +0000310 MI->addImmOperand(C->getValue());
Evan Cheng489a87c2007-01-05 20:59:06 +0000311 } else if (RegisterSDNode *R =
Chris Lattnered18b682006-02-24 18:54:03 +0000312 dyn_cast<RegisterSDNode>(Op)) {
Chris Lattner09e46062006-09-05 02:31:13 +0000313 MI->addRegOperand(R->getReg(), false);
Chris Lattnered18b682006-02-24 18:54:03 +0000314 } else if (GlobalAddressSDNode *TGA =
315 dyn_cast<GlobalAddressSDNode>(Op)) {
Chris Lattnerea50fab2006-05-04 01:15:02 +0000316 MI->addGlobalAddressOperand(TGA->getGlobal(), TGA->getOffset());
Chris Lattnered18b682006-02-24 18:54:03 +0000317 } else if (BasicBlockSDNode *BB =
318 dyn_cast<BasicBlockSDNode>(Op)) {
319 MI->addMachineBasicBlockOperand(BB->getBasicBlock());
320 } else if (FrameIndexSDNode *FI =
321 dyn_cast<FrameIndexSDNode>(Op)) {
322 MI->addFrameIndexOperand(FI->getIndex());
Nate Begeman37efe672006-04-22 18:53:45 +0000323 } else if (JumpTableSDNode *JT =
324 dyn_cast<JumpTableSDNode>(Op)) {
325 MI->addJumpTableIndexOperand(JT->getIndex());
Chris Lattnered18b682006-02-24 18:54:03 +0000326 } else if (ConstantPoolSDNode *CP =
327 dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000328 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000329 unsigned Align = CP->getAlignment();
Evan Chengd6594ae2006-09-12 21:00:35 +0000330 const Type *Type = CP->getType();
Chris Lattnered18b682006-02-24 18:54:03 +0000331 // MachineConstantPool wants an explicit alignment.
332 if (Align == 0) {
Evan Chengde268f72007-01-24 07:03:39 +0000333 Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000334 if (Align == 0) {
335 // Alignment of packed types. FIXME!
336 Align = TM.getTargetData()->getTypeSize(Type);
337 Align = Log2_64(Align);
Chris Lattner54a30b92006-03-20 01:51:46 +0000338 }
Chris Lattnered18b682006-02-24 18:54:03 +0000339 }
340
Evan Chengd6594ae2006-09-12 21:00:35 +0000341 unsigned Idx;
342 if (CP->isMachineConstantPoolEntry())
343 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
344 else
345 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
Evan Cheng404cb4f2006-02-25 09:54:52 +0000346 MI->addConstantPoolIndexOperand(Idx, Offset);
Chris Lattnered18b682006-02-24 18:54:03 +0000347 } else if (ExternalSymbolSDNode *ES =
348 dyn_cast<ExternalSymbolSDNode>(Op)) {
Chris Lattnerea50fab2006-05-04 01:15:02 +0000349 MI->addExternalSymbolOperand(ES->getSymbol());
Chris Lattnered18b682006-02-24 18:54:03 +0000350 } else {
351 assert(Op.getValueType() != MVT::Other &&
352 Op.getValueType() != MVT::Flag &&
353 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000354 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner09e46062006-09-05 02:31:13 +0000355 MI->addRegOperand(VReg, false);
Chris Lattnered18b682006-02-24 18:54:03 +0000356
357 // Verify that it is right.
358 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
359 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000360 const TargetRegisterClass *RC =
361 getInstrOperandRegClass(MRI, TII, II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000362 assert(RC && "Don't have operand info for this instruction!");
363 assert(RegMap->getRegClass(VReg) == RC &&
Chris Lattnered18b682006-02-24 18:54:03 +0000364 "Register class of operand and regclass of use don't agree!");
365 }
366 }
367
368}
369
370
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000371/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000372///
Chris Lattner8c7ef052006-03-10 07:28:36 +0000373void ScheduleDAG::EmitNode(SDNode *Node,
Chris Lattnerdf375062006-03-10 07:25:12 +0000374 std::map<SDNode*, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000375 unsigned VRBase = 0; // First virtual register for node
Chris Lattner2d973e42005-08-18 20:07:59 +0000376
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000377 // If machine instruction
378 if (Node->isTargetOpcode()) {
379 unsigned Opc = Node->getTargetOpcode();
Evan Chenga9c20912006-01-21 02:32:06 +0000380 const TargetInstrDescriptor &II = TII->get(Opc);
Chris Lattner2d973e42005-08-18 20:07:59 +0000381
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000382 unsigned NumResults = CountResults(Node);
383 unsigned NodeOperands = CountOperands(Node);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000384 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000385#ifndef NDEBUG
Evan Cheng8d3af5e2006-06-15 07:22:16 +0000386 assert((unsigned(II.numOperands) == NumMIOperands ||
387 (II.Flags & M_VARIABLE_OPS)) &&
Chris Lattner2d973e42005-08-18 20:07:59 +0000388 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000389#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000390
391 // Create the new machine instruction.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000392 MachineInstr *MI = new MachineInstr(II);
Chris Lattner2d973e42005-08-18 20:07:59 +0000393
394 // Add result register values for things that are defined by this
395 // instruction.
Chris Lattnera4176522005-10-30 18:54:27 +0000396
397 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
398 // the CopyToReg'd destination register instead of creating a new vreg.
399 if (NumResults == 1) {
400 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
401 UI != E; ++UI) {
402 SDNode *Use = *UI;
403 if (Use->getOpcode() == ISD::CopyToReg &&
404 Use->getOperand(2).Val == Node) {
405 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
406 if (MRegisterInfo::isVirtualRegister(Reg)) {
407 VRBase = Reg;
Chris Lattner09e46062006-09-05 02:31:13 +0000408 MI->addRegOperand(Reg, true);
Chris Lattnera4176522005-10-30 18:54:27 +0000409 break;
410 }
411 }
412 }
413 }
414
415 // Otherwise, create new virtual registers.
416 if (NumResults && VRBase == 0)
Jim Laskey60f09922006-07-21 20:57:35 +0000417 VRBase = CreateVirtualRegisters(MRI, MI, NumResults, RegMap, TII, II);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000418
419 // Emit all of the actual operands of this instruction, adding them to the
420 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000421 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000422 AddOperand(MI, Node->getOperand(i), i+NumResults, &II, VRBaseMap);
Evan Cheng13d41b92006-05-12 01:58:24 +0000423
424 // Commute node if it has been determined to be profitable.
425 if (CommuteSet.count(Node)) {
426 MachineInstr *NewMI = TII->commuteInstruction(MI);
427 if (NewMI == 0)
Bill Wendling832171c2006-12-07 20:04:42 +0000428 DOUT << "Sched: COMMUTING FAILED!\n";
Evan Cheng13d41b92006-05-12 01:58:24 +0000429 else {
Bill Wendling832171c2006-12-07 20:04:42 +0000430 DOUT << "Sched: COMMUTED TO: " << *NewMI;
Evan Cheng4c6f2f92006-05-31 18:03:39 +0000431 if (MI != NewMI) {
432 delete MI;
433 MI = NewMI;
434 }
Evan Cheng13d41b92006-05-12 01:58:24 +0000435 }
436 }
437
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000438 // Now that we have emitted all operands, emit this instruction itself.
439 if ((II.Flags & M_USES_CUSTOM_DAG_SCHED_INSERTION) == 0) {
440 BB->insert(BB->end(), MI);
441 } else {
442 // Insert this instruction into the end of the basic block, potentially
443 // taking some custom action.
444 BB = DAG.getTargetLoweringInfo().InsertAtEndOfBasicBlock(MI, BB);
445 }
446 } else {
447 switch (Node->getOpcode()) {
448 default:
Jim Laskey16d42c62006-07-11 18:25:13 +0000449#ifndef NDEBUG
450 Node->dump();
451#endif
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000452 assert(0 && "This target-independent node should have been selected!");
453 case ISD::EntryToken: // fall thru
454 case ISD::TokenFactor:
Jim Laskey1ee29252007-01-26 14:34:52 +0000455 case ISD::LABEL:
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000456 break;
457 case ISD::CopyToReg: {
Evan Cheng489a87c2007-01-05 20:59:06 +0000458 unsigned InReg;
459 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(2)))
460 InReg = R->getReg();
461 else
462 InReg = getVR(Node->getOperand(2), VRBaseMap);
Chris Lattnera4176522005-10-30 18:54:27 +0000463 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattner45053fc2006-03-24 07:15:07 +0000464 if (InReg != DestReg) // Coalesced away the copy?
Evan Chenga9c20912006-01-21 02:32:06 +0000465 MRI->copyRegToReg(*BB, BB->end(), DestReg, InReg,
466 RegMap->getRegClass(InReg));
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000467 break;
468 }
469 case ISD::CopyFromReg: {
470 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattner089c25c2005-10-09 05:58:56 +0000471 if (MRegisterInfo::isVirtualRegister(SrcReg)) {
472 VRBase = SrcReg; // Just use the input register directly!
473 break;
474 }
475
Chris Lattnera4176522005-10-30 18:54:27 +0000476 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
477 // the CopyToReg'd destination register instead of creating a new vreg.
478 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
479 UI != E; ++UI) {
480 SDNode *Use = *UI;
481 if (Use->getOpcode() == ISD::CopyToReg &&
482 Use->getOperand(2).Val == Node) {
483 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
484 if (MRegisterInfo::isVirtualRegister(DestReg)) {
485 VRBase = DestReg;
486 break;
487 }
488 }
489 }
490
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000491 // Figure out the register class to create for the destreg.
492 const TargetRegisterClass *TRC = 0;
Chris Lattnera4176522005-10-30 18:54:27 +0000493 if (VRBase) {
494 TRC = RegMap->getRegClass(VRBase);
495 } else {
Chris Lattner089c25c2005-10-09 05:58:56 +0000496
Chris Lattnera4176522005-10-30 18:54:27 +0000497 // Pick the register class of the right type that contains this physreg.
Evan Chenga9c20912006-01-21 02:32:06 +0000498 for (MRegisterInfo::regclass_iterator I = MRI->regclass_begin(),
499 E = MRI->regclass_end(); I != E; ++I)
Nate Begeman6510b222005-12-01 04:51:06 +0000500 if ((*I)->hasType(Node->getValueType(0)) &&
Chris Lattnera4176522005-10-30 18:54:27 +0000501 (*I)->contains(SrcReg)) {
502 TRC = *I;
503 break;
504 }
505 assert(TRC && "Couldn't find register class for reg copy!");
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000506
Chris Lattnera4176522005-10-30 18:54:27 +0000507 // Create the reg, emit the copy.
508 VRBase = RegMap->createVirtualRegister(TRC);
509 }
Evan Chenga9c20912006-01-21 02:32:06 +0000510 MRI->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000511 break;
512 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000513 case ISD::INLINEASM: {
514 unsigned NumOps = Node->getNumOperands();
515 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
516 --NumOps; // Ignore the flag operand.
517
518 // Create the inline asm machine instruction.
519 MachineInstr *MI =
Evan Chengc0f64ff2006-11-27 23:37:22 +0000520 new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000521
522 // Add the asm string as an external symbol operand.
523 const char *AsmStr =
524 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattnerea50fab2006-05-04 01:15:02 +0000525 MI->addExternalSymbolOperand(AsmStr);
Chris Lattneracc43bf2006-01-26 23:28:04 +0000526
527 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000528 for (unsigned i = 2; i != NumOps;) {
529 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000530 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000531
Chris Lattner2d90ac72006-05-04 18:05:43 +0000532 MI->addImmOperand(Flags);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000533 ++i; // Skip the ID value.
534
535 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000536 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000537 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000538 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000539 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner09e46062006-09-05 02:31:13 +0000540 MI->addRegOperand(Reg, false);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000541 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000542 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000543 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000544 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000545 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner09e46062006-09-05 02:31:13 +0000546 MI->addRegOperand(Reg, true);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000547 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000548 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000549 case 3: { // Immediate.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000550 assert(NumVals == 1 && "Unknown immediate value!");
Chris Lattnerefa46ce2006-10-31 20:01:56 +0000551 if (ConstantSDNode *CS=dyn_cast<ConstantSDNode>(Node->getOperand(i))){
552 MI->addImmOperand(CS->getValue());
553 } else {
554 GlobalAddressSDNode *GA =
555 cast<GlobalAddressSDNode>(Node->getOperand(i));
556 MI->addGlobalAddressOperand(GA->getGlobal(), GA->getOffset());
557 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000558 ++i;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000559 break;
560 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000561 case 4: // Addressing mode.
562 // The addressing mode has been selected, just add all of the
563 // operands to the machine instruction.
564 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000565 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000566 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000567 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000568 }
569 break;
570 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000571 }
572 }
573
Chris Lattnerdf375062006-03-10 07:25:12 +0000574 assert(!VRBaseMap.count(Node) && "Node emitted out of order - early");
575 VRBaseMap[Node] = VRBase;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000576}
577
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000578void ScheduleDAG::EmitNoop() {
579 TII->insertNoop(*BB, BB->end());
580}
581
Evan Chenge165a782006-05-11 23:55:42 +0000582/// EmitSchedule - Emit the machine code in scheduled order.
583void ScheduleDAG::EmitSchedule() {
Chris Lattner96645412006-05-16 06:10:58 +0000584 // If this is the first basic block in the function, and if it has live ins
585 // that need to be copied into vregs, emit the copies into the top of the
586 // block before emitting the code for the block.
587 MachineFunction &MF = DAG.getMachineFunction();
588 if (&MF.front() == BB && MF.livein_begin() != MF.livein_end()) {
589 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
590 E = MF.livein_end(); LI != E; ++LI)
591 if (LI->second)
592 MRI->copyRegToReg(*MF.begin(), MF.begin()->end(), LI->second,
593 LI->first, RegMap->getRegClass(LI->second));
594 }
595
596
597 // Finally, emit the code for all of the scheduled instructions.
Evan Chenge165a782006-05-11 23:55:42 +0000598 std::map<SDNode*, unsigned> VRBaseMap;
599 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
600 if (SUnit *SU = Sequence[i]) {
601 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; j++)
602 EmitNode(SU->FlaggedNodes[j], VRBaseMap);
603 EmitNode(SU->Node, VRBaseMap);
604 } else {
605 // Null SUnit* is a noop.
606 EmitNoop();
607 }
608 }
609}
610
611/// dump - dump the schedule.
612void ScheduleDAG::dumpSchedule() const {
613 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
614 if (SUnit *SU = Sequence[i])
615 SU->dump(&DAG);
616 else
Bill Wendling832171c2006-12-07 20:04:42 +0000617 cerr << "**** NOOP ****\n";
Evan Chenge165a782006-05-11 23:55:42 +0000618 }
619}
620
621
Evan Chenga9c20912006-01-21 02:32:06 +0000622/// Run - perform scheduling.
623///
624MachineBasicBlock *ScheduleDAG::Run() {
625 TII = TM.getInstrInfo();
626 MRI = TM.getRegisterInfo();
627 RegMap = BB->getParent()->getSSARegMap();
628 ConstPool = BB->getParent()->getConstantPool();
Evan Cheng4ef10862006-01-23 07:01:07 +0000629
Evan Chenga9c20912006-01-21 02:32:06 +0000630 Schedule();
631 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +0000632}
Evan Cheng4ef10862006-01-23 07:01:07 +0000633
Evan Chenge165a782006-05-11 23:55:42 +0000634/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
635/// a group of nodes flagged together.
636void SUnit::dump(const SelectionDAG *G) const {
Bill Wendling832171c2006-12-07 20:04:42 +0000637 cerr << "SU(" << NodeNum << "): ";
Evan Chenge165a782006-05-11 23:55:42 +0000638 Node->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +0000639 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000640 if (FlaggedNodes.size() != 0) {
641 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
Bill Wendling832171c2006-12-07 20:04:42 +0000642 cerr << " ";
Evan Chenge165a782006-05-11 23:55:42 +0000643 FlaggedNodes[i]->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +0000644 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000645 }
646 }
647}
Evan Cheng4ef10862006-01-23 07:01:07 +0000648
Evan Chenge165a782006-05-11 23:55:42 +0000649void SUnit::dumpAll(const SelectionDAG *G) const {
650 dump(G);
651
Bill Wendling832171c2006-12-07 20:04:42 +0000652 cerr << " # preds left : " << NumPredsLeft << "\n";
653 cerr << " # succs left : " << NumSuccsLeft << "\n";
654 cerr << " # chain preds left : " << NumChainPredsLeft << "\n";
655 cerr << " # chain succs left : " << NumChainSuccsLeft << "\n";
656 cerr << " Latency : " << Latency << "\n";
657 cerr << " Depth : " << Depth << "\n";
658 cerr << " Height : " << Height << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000659
660 if (Preds.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000661 cerr << " Predecessors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000662 for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end();
663 I != E; ++I) {
Evan Chenge165a782006-05-11 23:55:42 +0000664 if (I->second)
Bill Wendling832171c2006-12-07 20:04:42 +0000665 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000666 else
Bill Wendling832171c2006-12-07 20:04:42 +0000667 cerr << " val #";
668 cerr << I->first << " - SU(" << I->first->NodeNum << ")\n";
Evan Chenge165a782006-05-11 23:55:42 +0000669 }
670 }
671 if (Succs.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000672 cerr << " Successors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000673 for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end();
674 I != E; ++I) {
Evan Chenge165a782006-05-11 23:55:42 +0000675 if (I->second)
Bill Wendling832171c2006-12-07 20:04:42 +0000676 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000677 else
Bill Wendling832171c2006-12-07 20:04:42 +0000678 cerr << " val #";
679 cerr << I->first << " - SU(" << I->first->NodeNum << ")\n";
Evan Chenge165a782006-05-11 23:55:42 +0000680 }
681 }
Bill Wendling832171c2006-12-07 20:04:42 +0000682 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000683}