blob: afc56c05583cb32aa60e3d15e5604ee0c785f23a [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner218a15d2005-09-02 21:18:00 +000017def set;
18def mul;
19def udiv;
20def sdiv;
21def sub;
22def add;
23def mulhs;
24def mulhu;
25
Chris Lattner0bdc6f12005-04-19 04:32:54 +000026class isPPC64 { bit PPC64 = 1; }
27class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000028class isDOT {
29 list<Register> Defs = [CR0];
30 bit RC = 1;
31}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000032
Misha Brukman145a5a32004-11-15 21:20:09 +000033let isTerminator = 1 in {
34 let isReturn = 1 in
Chris Lattnere19d0b12005-04-19 04:51:30 +000035 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
36 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000037}
Chris Lattner7bb424f2004-08-14 23:27:29 +000038
Nate Begemanc3306122004-08-21 05:56:39 +000039def u5imm : Operand<i8> {
40 let PrintMethod = "printU5ImmOperand";
41}
Nate Begeman07aada82004-08-30 02:28:06 +000042def u6imm : Operand<i8> {
43 let PrintMethod = "printU6ImmOperand";
44}
Nate Begemaned428532004-09-04 05:00:00 +000045def s16imm : Operand<i16> {
46 let PrintMethod = "printS16ImmOperand";
47}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000048def u16imm : Operand<i16> {
49 let PrintMethod = "printU16ImmOperand";
50}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000051def target : Operand<i32> {
52 let PrintMethod = "printBranchOperand";
53}
54def piclabel: Operand<i32> {
55 let PrintMethod = "printPICLabel";
56}
Nate Begemaned428532004-09-04 05:00:00 +000057def symbolHi: Operand<i32> {
58 let PrintMethod = "printSymbolHi";
59}
60def symbolLo: Operand<i32> {
61 let PrintMethod = "printSymbolLo";
62}
Nate Begemanadeb43d2005-07-20 22:42:00 +000063def crbitm: Operand<i8> {
64 let PrintMethod = "printcrbitm";
65}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000066
Misha Brukman5dfe3a92004-06-21 16:55:25 +000067// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +000068def PHI : Pseudo<(ops variable_ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000069let isLoad = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +000070def ADJCALLSTACKDOWN : Pseudo<(ops u16imm), "; ADJCALLSTACKDOWN">;
71def ADJCALLSTACKUP : Pseudo<(ops u16imm), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000072}
Chris Lattner2b544002005-08-24 23:08:16 +000073def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
74def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner7a823bd2005-02-15 20:26:49 +000075
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000076// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
77// scheduler into a branch sequence.
78let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
79 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
80 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
81 def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +000082 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000083}
84
85
Chris Lattner7a823bd2005-02-15 20:26:49 +000086let Defs = [LR] in
87 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000088
Misha Brukmanb2edb442004-06-28 18:23:35 +000089let isBranch = 1, isTerminator = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +000090 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm, target:$true, target:$false),
91 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +000092 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
93//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
94 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
95//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000096
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000097 // FIXME: 4*CR# needs to be added to the BI field!
98 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +000099 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000100 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000101 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000102 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000103 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000104 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000105 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000106 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000107 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000108 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000109 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000110 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000111}
112
Chris Lattnerfc879282005-05-15 20:11:44 +0000113let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000114 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000115 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
116 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000117 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000118 CR0,CR1,CR5,CR6,CR7] in {
119 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000120 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
121 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
122 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000123}
124
Nate Begeman07aada82004-08-30 02:28:06 +0000125// D-Form instructions. Most instructions that perform an operation on a
126// register and an immediate are of this type.
127//
Nate Begemanb816f022004-10-07 22:30:03 +0000128let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000129def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000130 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000131def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000132 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000133def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000134 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000135def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000136 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000137def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000138 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000139def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000140 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000141}
Chris Lattner57226fb2005-04-19 04:59:28 +0000142def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000143 "addi $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000144def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000145 "addic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000146def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000147 "addic. $rD, $rA, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000148def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000149 "addis $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000150def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000151 "la $rD, $sym($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000152def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000153 "mulli $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000154def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000155 "subfic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000156def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000157 "li $rD, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000158def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000159 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000160let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000161def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000162 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000163def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000164 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000165def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000166 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000167def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000168 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000169def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000170 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000171}
Chris Lattner57226fb2005-04-19 04:59:28 +0000172def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000173 "andi. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000174def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000175 "andis. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000176def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000177 "ori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000178def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000179 "oris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000180def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000181 "xori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000182def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000183 "xoris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000184def NOP : DForm_4_zero<24, (ops), "nop">;
185def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000186 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000187def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000188 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000189def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
190 "cmpdi $crD, $rA, $imm">, isPPC64;
191def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000192 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000193def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000194 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000195def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
196 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000197let isLoad = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000198def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000199 "lfs $rD, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000200def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000201 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000202}
203let isStore = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000204def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000205 "stfs $rS, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000206def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000207 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000208}
Nate Begemaned428532004-09-04 05:00:00 +0000209
210// DS-Form instructions. Load/Store instructions available in PPC-64
211//
Nate Begemanb816f022004-10-07 22:30:03 +0000212let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000213def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
214 "lwa $rT, $DS($rA)">, isPPC64;
215def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
216 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000217}
218let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000219def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
220 "std $rT, $DS($rA)">, isPPC64;
221def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
222 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000223}
Nate Begemanc3306122004-08-21 05:56:39 +0000224
Nate Begeman07aada82004-08-30 02:28:06 +0000225// X-Form instructions. Most instructions that perform an operation on a
226// register and another register are of this type.
227//
Nate Begemanb816f022004-10-07 22:30:03 +0000228let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000229def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000230 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000231def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000232 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000233def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000234 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000235def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
236 "lwax $dst, $base, $index">, isPPC64;
237def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000238 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000239def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
240 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000241}
Chris Lattner883059f2005-04-19 05:15:18 +0000242def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000243 "and $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000244def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
245 "and. $rA, $rS, $rB">, isDOT;
246def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000247 "andc $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000248def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000249 "eqv $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000250def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000251 "nand $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000252def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000253 "nor $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000254def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000255 "or $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000256def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
257 "or. $rA, $rS, $rB">, isDOT;
258def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000259 "orc $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000260def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000261 "sld $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000262def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000263 "slw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000264def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000265 "srd $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000266def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000267 "srw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000268def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000269 "srad $rA, $rS, $rB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000270def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000271 "sraw $rA, $rS, $rB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000272def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000273 "xor $rA, $rS, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000274let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000275def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000276 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000277def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000278 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000279def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000280 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000281def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000282 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000283def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
284 "stdx $rS, $rA, $rB">, isPPC64;
285def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
286 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000287}
Chris Lattner883059f2005-04-19 05:15:18 +0000288def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000289 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000290def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000291 "cntlzw $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000292def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000293 "extsb $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000294def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Nate Begemanc3306122004-08-21 05:56:39 +0000295 "extsh $rA, $rS">;
Chris Lattner883059f2005-04-19 05:15:18 +0000296def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000297 "extsw $rA, $rS">, isPPC64;
298def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000299 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000300def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000301 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000302def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000303 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000304def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
305 "cmpd $crD, $rA, $rB">, isPPC64;
306def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000307 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000308def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
309 "cmpld $crD, $rA, $rB">, isPPC64;
310def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000311 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000312def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000313 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000314let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000315def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000316 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000317def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000318 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000319}
Chris Lattner883059f2005-04-19 05:15:18 +0000320def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000321 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000322def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000323 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000324def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000325 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000326def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000327 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000328def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000329 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000330def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000331 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000332def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000333 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000334def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000335 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000336def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
337 "fsqrt $frD, $frB">;
338def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
339 "fsqrts $frD, $frB">;
340
Nate Begemanb816f022004-10-07 22:30:03 +0000341let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000342def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000343 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000344def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000345 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000346}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000347
Nate Begeman07aada82004-08-30 02:28:06 +0000348// XL-Form instructions. condition register logical ops.
349//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000350def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000351 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000352
353// XFX-Form instructions. Instructions that deal with SPRs
354//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000355// Note that although LR should be listed as `8' and CTR as `9' in the SPR
356// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
357// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000358def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
359def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
360def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000361def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000362 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000363def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
364 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000365def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
366def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000367
Nate Begeman07aada82004-08-30 02:28:06 +0000368// XS-Form instructions. Just 'sradi'
369//
Chris Lattner883059f2005-04-19 05:15:18 +0000370def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000371 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000372
373// XO-Form instructions. Arithmetic instructions that can set overflow bit
374//
Chris Lattner14522e32005-04-19 05:21:30 +0000375def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000376 "add $rT, $rA, $rB",
377 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000378def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000379 "addc $rT, $rA, $rB",
380 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000381def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000382 "adde $rT, $rA, $rB",
383 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000384def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000385 "divd $rT, $rA, $rB",
386 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000387def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000388 "divdu $rT, $rA, $rB",
389 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000390def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000391 "divw $rT, $rA, $rB",
392 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000393def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000394 "divwu $rT, $rA, $rB",
395 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000396def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000397 "mulhw $rT, $rA, $rB",
398 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000399def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000400 "mulhwu $rT, $rA, $rB",
401 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000402def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000403 "mulld $rT, $rA, $rB",
404 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000405def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000406 "mullw $rT, $rA, $rB",
407 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000408def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000409 "subf $rT, $rA, $rB",
410 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000411def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000412 "subfc $rT, $rA, $rB",
413 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000414def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000415 "subfe $rT, $rA, $rB",
416 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000417def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begemana2de1022004-09-22 04:40:25 +0000418 "addme $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000419def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000420 "addze $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000421def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000422 "neg $rT, $rA">;
Chris Lattner14522e32005-04-19 05:21:30 +0000423def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Nate Begeman07aada82004-08-30 02:28:06 +0000424 "subfze $rT, $rA">;
425
426// A-Form instructions. Most of the instructions executed in the FPU are of
427// this type.
428//
Chris Lattner14522e32005-04-19 05:21:30 +0000429def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000430 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
431 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000432def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000433 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
434 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000435def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000436 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
437 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000438def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000439 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
440 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000441def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000442 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
443 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000444def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000445 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
446 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000447def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000448 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
449 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000450def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000451 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
452 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000453def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000454 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
455 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000456def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000457 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
458 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000459def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000460 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
461 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000462def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000463 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
464 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000465def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000466 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
467 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000468def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000469 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
470 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000471def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000472 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
473 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000474def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000475 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
476 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000477def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000478 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
479 "fsubs $FRT, $FRA, $FRB">;
480
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000481// M-Form instructions. rotate and mask instructions.
482//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000483let isTwoAddress = 1 in {
Chris Lattner14522e32005-04-19 05:21:30 +0000484def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000485 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
486 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
487}
Chris Lattner14522e32005-04-19 05:21:30 +0000488def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000489 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
490 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000491def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000492 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000493 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
494def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000495 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
496 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000497
498// MD-Form instructions. 64 bit rotate instructions.
499//
Chris Lattner14522e32005-04-19 05:21:30 +0000500def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000501 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000502 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000503def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000504 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000505 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000506
Chris Lattnerbe686a82004-12-16 16:31:57 +0000507def PowerPCInstrInfo : InstrInfo {
508 let PHIInst = PHI;
509
510 let TSFlagsFields = [ "VMX", "PPC64" ];
511 let TSFlagsShifts = [ 0, 1 ];
512
513 let isLittleEndianEncoding = 1;
514}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000515