Misha Brukman | 8c02c1c | 2004-07-27 23:29:16 +0000 | [diff] [blame] | 1 | //===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=// |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Misha Brukman | 28791dd | 2004-08-02 16:54:54 +0000 | [diff] [blame] | 15 | include "PowerPCInstrFormats.td" |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 17 | def set; |
| 18 | def mul; |
| 19 | def udiv; |
| 20 | def sdiv; |
| 21 | def sub; |
| 22 | def add; |
| 23 | def mulhs; |
| 24 | def mulhu; |
| 25 | |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 26 | class isPPC64 { bit PPC64 = 1; } |
| 27 | class isVMX { bit VMX = 1; } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 28 | class isDOT { |
| 29 | list<Register> Defs = [CR0]; |
| 30 | bit RC = 1; |
| 31 | } |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 32 | |
Misha Brukman | 145a5a3 | 2004-11-15 21:20:09 +0000 | [diff] [blame] | 33 | let isTerminator = 1 in { |
| 34 | let isReturn = 1 in |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 35 | def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">; |
| 36 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">; |
Misha Brukman | 145a5a3 | 2004-11-15 21:20:09 +0000 | [diff] [blame] | 37 | } |
Chris Lattner | 7bb424f | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 38 | |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 39 | def u5imm : Operand<i8> { |
| 40 | let PrintMethod = "printU5ImmOperand"; |
| 41 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 42 | def u6imm : Operand<i8> { |
| 43 | let PrintMethod = "printU6ImmOperand"; |
| 44 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 45 | def s16imm : Operand<i16> { |
| 46 | let PrintMethod = "printS16ImmOperand"; |
| 47 | } |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 48 | def u16imm : Operand<i16> { |
| 49 | let PrintMethod = "printU16ImmOperand"; |
| 50 | } |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 51 | def target : Operand<i32> { |
| 52 | let PrintMethod = "printBranchOperand"; |
| 53 | } |
| 54 | def piclabel: Operand<i32> { |
| 55 | let PrintMethod = "printPICLabel"; |
| 56 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 57 | def symbolHi: Operand<i32> { |
| 58 | let PrintMethod = "printSymbolHi"; |
| 59 | } |
| 60 | def symbolLo: Operand<i32> { |
| 61 | let PrintMethod = "printSymbolLo"; |
| 62 | } |
Nate Begeman | adeb43d | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 63 | def crbitm: Operand<i8> { |
| 64 | let PrintMethod = "printcrbitm"; |
| 65 | } |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 66 | |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 67 | // Pseudo-instructions: |
Chris Lattner | 45fcb8f | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 68 | def PHI : Pseudo<(ops variable_ops), "; PHI">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 69 | let isLoad = 1 in { |
Chris Lattner | 45fcb8f | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 70 | def ADJCALLSTACKDOWN : Pseudo<(ops u16imm), "; ADJCALLSTACKDOWN">; |
| 71 | def ADJCALLSTACKUP : Pseudo<(ops u16imm), "; ADJCALLSTACKUP">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 72 | } |
Chris Lattner | 2b54400 | 2005-08-24 23:08:16 +0000 | [diff] [blame] | 73 | def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">; |
| 74 | def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">; |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 75 | |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 76 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 77 | // scheduler into a branch sequence. |
| 78 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 79 | def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F, |
| 80 | i32imm:$BROPC), "; SELECT_CC PSEUDO!">; |
| 81 | def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 82 | i32imm:$BROPC), "; SELECT_CC PSEUDO!">; |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 83 | } |
| 84 | |
| 85 | |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 86 | let Defs = [LR] in |
| 87 | def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">; |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 88 | |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 89 | let isBranch = 1, isTerminator = 1 in { |
Chris Lattner | 45fcb8f | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 90 | def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm, target:$true, target:$false), |
| 91 | "; COND_BRANCH">; |
Chris Lattner | a611ab7 | 2005-04-19 05:00:59 +0000 | [diff] [blame] | 92 | def B : IForm<18, 0, 0, (ops target:$func), "b $func">; |
| 93 | //def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">; |
| 94 | def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">; |
| 95 | //def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">; |
Chris Lattner | dd99885 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 96 | |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 97 | // FIXME: 4*CR# needs to be added to the BI field! |
| 98 | // This will only work for CR0 as it stands now |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 99 | def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 100 | "blt $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 101 | def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 102 | "ble $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 103 | def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 104 | "beq $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 105 | def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 106 | "bge $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 107 | def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 108 | "bgt $crS, $block">; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 109 | def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block), |
Chris Lattner | e3f1c97 | 2005-08-26 23:42:05 +0000 | [diff] [blame] | 110 | "bne $crS, $block">; |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 111 | } |
| 112 | |
Chris Lattner | fc87928 | 2005-05-15 20:11:44 +0000 | [diff] [blame] | 113 | let isCall = 1, |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 114 | // All calls clobber the non-callee saved registers... |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 115 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 116 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | 1f24df6 | 2005-08-22 22:32:13 +0000 | [diff] [blame] | 117 | LR,CTR, |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 118 | CR0,CR1,CR5,CR6,CR7] in { |
| 119 | // Convenient aliases for call instructions |
Chris Lattner | 45fcb8f | 2005-08-18 23:25:33 +0000 | [diff] [blame] | 120 | def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">; |
| 121 | def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, |
| 122 | (ops variable_ops), "bctrl">; |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 123 | } |
| 124 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 125 | // D-Form instructions. Most instructions that perform an operation on a |
| 126 | // register and an immediate are of this type. |
| 127 | // |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 128 | let isLoad = 1 in { |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 129 | def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 130 | "lbz $rD, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 131 | def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 132 | "lha $rD, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 133 | def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 134 | "lhz $rD, $disp($rA)">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 135 | def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 136 | "lmw $rD, $disp($rA)">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 137 | def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 138 | "lwz $rD, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 139 | def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA), |
Misha Brukman | 145a5a3 | 2004-11-15 21:20:09 +0000 | [diff] [blame] | 140 | "lwzu $rD, $disp($rA)">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 141 | } |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 142 | def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 143 | "addi $rD, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 144 | def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 145 | "addic $rD, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 146 | def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 147 | "addic. $rD, $rA, $imm">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 148 | def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 149 | "addis $rD, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 150 | def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 151 | "la $rD, $sym($rA)">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 152 | def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 153 | "mulli $rD, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 154 | def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 155 | "subfic $rD, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 156 | def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 157 | "li $rD, $imm">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 158 | def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 159 | "lis $rD, $imm">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 160 | let isStore = 1 in { |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 161 | def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 162 | "stmw $rS, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 163 | def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 164 | "stb $rS, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 165 | def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 166 | "sth $rS, $disp($rA)">; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 167 | def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 168 | "stw $rS, $disp($rA)">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 169 | def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 170 | "stwu $rS, $disp($rA)">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 171 | } |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 172 | def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 173 | "andi. $dst, $src1, $src2">, isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 174 | def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 175 | "andis. $dst, $src1, $src2">, isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 176 | def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 177 | "ori $dst, $src1, $src2">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 178 | def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 179 | "oris $dst, $src1, $src2">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 180 | def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 181 | "xori $dst, $src1, $src2">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 182 | def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 183 | "xoris $dst, $src1, $src2">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 184 | def NOP : DForm_4_zero<24, (ops), "nop">; |
| 185 | def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 186 | "cmpi $crD, $L, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 187 | def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 188 | "cmpwi $crD, $rA, $imm">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 189 | def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
| 190 | "cmpdi $crD, $rA, $imm">, isPPC64; |
| 191 | def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 192 | "cmpli $dst, $size, $src1, $src2">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 193 | def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 194 | "cmplwi $dst, $src1, $src2">; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 195 | def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
| 196 | "cmpldi $dst, $src1, $src2">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 197 | let isLoad = 1 in { |
Chris Lattner | fdf8366 | 2005-08-25 00:26:22 +0000 | [diff] [blame] | 198 | def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 199 | "lfs $rD, $disp($rA)">; |
Chris Lattner | fdf8366 | 2005-08-25 00:26:22 +0000 | [diff] [blame] | 200 | def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 201 | "lfd $rD, $disp($rA)">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 202 | } |
| 203 | let isStore = 1 in { |
Chris Lattner | fdf8366 | 2005-08-25 00:26:22 +0000 | [diff] [blame] | 204 | def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 205 | "stfs $rS, $disp($rA)">; |
Chris Lattner | fdf8366 | 2005-08-25 00:26:22 +0000 | [diff] [blame] | 206 | def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA), |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 207 | "stfd $rS, $disp($rA)">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 208 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 209 | |
| 210 | // DS-Form instructions. Load/Store instructions available in PPC-64 |
| 211 | // |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 212 | let isLoad = 1 in { |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 213 | def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA), |
| 214 | "lwa $rT, $DS($rA)">, isPPC64; |
| 215 | def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA), |
| 216 | "ld $rT, $DS($rA)">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 217 | } |
| 218 | let isStore = 1 in { |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 219 | def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA), |
| 220 | "std $rT, $DS($rA)">, isPPC64; |
| 221 | def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA), |
| 222 | "stdu $rT, $DS($rA)">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 223 | } |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 224 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 225 | // X-Form instructions. Most instructions that perform an operation on a |
| 226 | // register and another register are of this type. |
| 227 | // |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 228 | let isLoad = 1 in { |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 229 | def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 230 | "lbzx $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 231 | def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 232 | "lhax $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 233 | def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 234 | "lhzx $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 235 | def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 236 | "lwax $dst, $base, $index">, isPPC64; |
| 237 | def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 238 | "lwzx $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 239 | def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 240 | "ldx $dst, $base, $index">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 241 | } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 242 | def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 243 | "and $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 244 | def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 245 | "and. $rA, $rS, $rB">, isDOT; |
| 246 | def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 247 | "andc $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 248 | def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 249 | "eqv $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 250 | def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 251 | "nand $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 252 | def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 253 | "nor $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 254 | def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 255 | "or $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 256 | def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 257 | "or. $rA, $rS, $rB">, isDOT; |
| 258 | def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 259 | "orc $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 260 | def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 261 | "sld $rA, $rS, $rB">, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 262 | def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 263 | "slw $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 264 | def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 265 | "srd $rA, $rS, $rB">, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 266 | def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 267 | "srw $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 268 | def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 269 | "srad $rA, $rS, $rB">, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 270 | def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 271 | "sraw $rA, $rS, $rB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 272 | def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 273 | "xor $rA, $rS, $rB">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 274 | let isStore = 1 in { |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 275 | def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 276 | "stbx $rS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 277 | def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 278 | "sthx $rS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 279 | def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 280 | "stwx $rS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 281 | def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 282 | "stwux $rS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 283 | def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 284 | "stdx $rS, $rA, $rB">, isPPC64; |
| 285 | def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 286 | "stdux $rS, $rA, $rB">, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 287 | } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 288 | def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 289 | "srawi $rA, $rS, $SH">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 290 | def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 291 | "cntlzw $rA, $rS">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 292 | def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 293 | "extsb $rA, $rS">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 294 | def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 295 | "extsh $rA, $rS">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 296 | def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS), |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 297 | "extsw $rA, $rS">, isPPC64; |
| 298 | def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 299 | "cmp $crD, $long, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 300 | def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 301 | "cmpl $crD, $long, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 302 | def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 303 | "cmpw $crD, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 304 | def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
| 305 | "cmpd $crD, $rA, $rB">, isPPC64; |
| 306 | def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 307 | "cmplw $crD, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 308 | def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
| 309 | "cmpld $crD, $rA, $rB">, isPPC64; |
| 310 | def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB), |
Nate Begeman | 3316252 | 2005-03-29 21:54:38 +0000 | [diff] [blame] | 311 | "fcmpo $crD, $fA, $fB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 312 | def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB), |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 313 | "fcmpu $crD, $fA, $fB">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 314 | let isLoad = 1 in { |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 315 | def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 316 | "lfsx $dst, $base, $index">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 317 | def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index), |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 318 | "lfdx $dst, $base, $index">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 319 | } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 320 | def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB), |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 321 | "fcfid $frD, $frB">, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 322 | def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB), |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 323 | "fctidz $frD, $frB">, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 324 | def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB), |
Nate Begeman | d332fd5 | 2004-08-29 22:02:43 +0000 | [diff] [blame] | 325 | "fctiwz $frD, $frB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 326 | def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB), |
Nate Begeman | 27eeb00 | 2005-04-02 05:59:34 +0000 | [diff] [blame] | 327 | "fabs $frD, $frB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 328 | def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 329 | "fmr $frD, $frB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 330 | def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB), |
Nate Begeman | 27eeb00 | 2005-04-02 05:59:34 +0000 | [diff] [blame] | 331 | "fnabs $frD, $frB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 332 | def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 333 | "fneg $frD, $frB">; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 334 | def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 335 | "frsp $frD, $frB">; |
Nate Begeman | adeb43d | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 336 | def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB), |
| 337 | "fsqrt $frD, $frB">; |
| 338 | def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB), |
| 339 | "fsqrts $frD, $frB">; |
| 340 | |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 341 | let isStore = 1 in { |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 342 | def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 343 | "stfsx $frS, $rA, $rB">; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 344 | def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 345 | "stfdx $frS, $rA, $rB">; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 346 | } |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 347 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 348 | // XL-Form instructions. condition register logical ops. |
| 349 | // |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 350 | def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA), |
Nate Begeman | 7bfba7d | 2005-04-14 09:45:08 +0000 | [diff] [blame] | 351 | "mcrf $BF, $BFA">; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 352 | |
| 353 | // XFX-Form instructions. Instructions that deal with SPRs |
| 354 | // |
Misha Brukman | da8d96d | 2004-10-23 06:05:49 +0000 | [diff] [blame] | 355 | // Note that although LR should be listed as `8' and CTR as `9' in the SPR |
| 356 | // field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9 |
| 357 | // which means the SPR value needs to be multiplied by a factor of 32. |
Chris Lattner | 5035cef | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 358 | def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">; |
| 359 | def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">; |
| 360 | def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">; |
Chris Lattner | 28b9cc2 | 2005-08-26 22:05:54 +0000 | [diff] [blame] | 361 | def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS), |
Nate Begeman | 7af0248 | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 362 | "mtcrf $FXM, $rS">; |
Nate Begeman | 394cd13 | 2005-08-08 20:04:52 +0000 | [diff] [blame] | 363 | def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM), |
| 364 | "mfcr $rT, $FXM">; |
Chris Lattner | 5035cef | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 365 | def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">; |
| 366 | def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 367 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 368 | // XS-Form instructions. Just 'sradi' |
| 369 | // |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 370 | def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH), |
Chris Lattner | 5035cef | 2005-04-19 04:40:07 +0000 | [diff] [blame] | 371 | "sradi $rA, $rS, $SH">, isPPC64; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 372 | |
| 373 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 374 | // |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 375 | def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 376 | "add $rT, $rA, $rB", |
| 377 | [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 378 | def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 379 | "addc $rT, $rA, $rB", |
| 380 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 381 | def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 382 | "adde $rT, $rA, $rB", |
| 383 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 384 | def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 385 | "divd $rT, $rA, $rB", |
| 386 | []>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 387 | def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 388 | "divdu $rT, $rA, $rB", |
| 389 | []>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 390 | def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 391 | "divw $rT, $rA, $rB", |
| 392 | [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 393 | def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 394 | "divwu $rT, $rA, $rB", |
| 395 | [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 396 | def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 397 | "mulhw $rT, $rA, $rB", |
| 398 | [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 399 | def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 400 | "mulhwu $rT, $rA, $rB", |
| 401 | [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 402 | def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 403 | "mulld $rT, $rA, $rB", |
| 404 | []>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 405 | def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 406 | "mullw $rT, $rA, $rB", |
| 407 | [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 408 | def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 409 | "subf $rT, $rA, $rB", |
| 410 | [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 411 | def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 412 | "subfc $rT, $rA, $rB", |
| 413 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 414 | def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame^] | 415 | "subfe $rT, $rA, $rB", |
| 416 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 417 | def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA), |
Nate Begeman | a2de102 | 2004-09-22 04:40:25 +0000 | [diff] [blame] | 418 | "addme $rT, $rA">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 419 | def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA), |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 420 | "addze $rT, $rA">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 421 | def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA), |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 422 | "neg $rT, $rA">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 423 | def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA), |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 424 | "subfze $rT, $rA">; |
| 425 | |
| 426 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 427 | // this type. |
| 428 | // |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 429 | def FMADD : AForm_1<63, 29, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 430 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 431 | "fmadd $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 432 | def FMADDS : AForm_1<59, 29, |
Nate Begeman | 178bb34 | 2005-04-04 23:01:51 +0000 | [diff] [blame] | 433 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 434 | "fmadds $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 435 | def FMSUB : AForm_1<63, 28, |
Nate Begeman | 178bb34 | 2005-04-04 23:01:51 +0000 | [diff] [blame] | 436 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 437 | "fmsub $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 438 | def FMSUBS : AForm_1<59, 28, |
Nate Begeman | 178bb34 | 2005-04-04 23:01:51 +0000 | [diff] [blame] | 439 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 440 | "fmsubs $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 441 | def FNMADD : AForm_1<63, 31, |
Nate Begeman | 178bb34 | 2005-04-04 23:01:51 +0000 | [diff] [blame] | 442 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 443 | "fnmadd $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 444 | def FNMADDS : AForm_1<59, 31, |
Nate Begeman | 178bb34 | 2005-04-04 23:01:51 +0000 | [diff] [blame] | 445 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 446 | "fnmadds $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 447 | def FNMSUB : AForm_1<63, 30, |
Nate Begeman | 178bb34 | 2005-04-04 23:01:51 +0000 | [diff] [blame] | 448 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 449 | "fnmsub $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 450 | def FNMSUBS : AForm_1<59, 30, |
Nate Begeman | 178bb34 | 2005-04-04 23:01:51 +0000 | [diff] [blame] | 451 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 452 | "fnmsubs $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 453 | def FSEL : AForm_1<63, 23, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 454 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 455 | "fsel $FRT, $FRA, $FRC, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 456 | def FADD : AForm_2<63, 21, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 457 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 458 | "fadd $FRT, $FRA, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 459 | def FADDS : AForm_2<59, 21, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 460 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 461 | "fadds $FRT, $FRA, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 462 | def FDIV : AForm_2<63, 18, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 463 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 464 | "fdiv $FRT, $FRA, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 465 | def FDIVS : AForm_2<59, 18, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 466 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 467 | "fdivs $FRT, $FRA, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 468 | def FMUL : AForm_3<63, 25, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 469 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 470 | "fmul $FRT, $FRA, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 471 | def FMULS : AForm_3<59, 25, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 472 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 473 | "fmuls $FRT, $FRA, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 474 | def FSUB : AForm_2<63, 20, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 475 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 476 | "fsub $FRT, $FRA, $FRB">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 477 | def FSUBS : AForm_2<59, 20, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 478 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 479 | "fsubs $FRT, $FRA, $FRB">; |
| 480 | |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 481 | // M-Form instructions. rotate and mask instructions. |
| 482 | // |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 483 | let isTwoAddress = 1 in { |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 484 | def RLWIMI : MForm_2<20, |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 485 | (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB, |
| 486 | u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">; |
| 487 | } |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 488 | def RLWINM : MForm_2<21, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 489 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
| 490 | "rlwinm $rA, $rS, $SH, $MB, $ME">; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 491 | def RLWINMo : MForm_2<21, |
Nate Begeman | 9f833d3 | 2005-04-12 00:10:02 +0000 | [diff] [blame] | 492 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 493 | "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT; |
| 494 | def RLWNM : MForm_2<23, |
Nate Begeman | cd08e4c | 2005-04-09 20:09:12 +0000 | [diff] [blame] | 495 | (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME), |
| 496 | "rlwnm $rA, $rS, $rB, $MB, $ME">; |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 497 | |
| 498 | // MD-Form instructions. 64 bit rotate instructions. |
| 499 | // |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 500 | def RLDICL : MDForm_1<30, 0, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 501 | (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB), |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 502 | "rldicl $rA, $rS, $SH, $MB">, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 503 | def RLDICR : MDForm_1<30, 1, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 504 | (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME), |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 505 | "rldicr $rA, $rS, $SH, $ME">, isPPC64; |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 506 | |
Chris Lattner | be686a8 | 2004-12-16 16:31:57 +0000 | [diff] [blame] | 507 | def PowerPCInstrInfo : InstrInfo { |
| 508 | let PHIInst = PHI; |
| 509 | |
| 510 | let TSFlagsFields = [ "VMX", "PPC64" ]; |
| 511 | let TSFlagsShifts = [ 0, 1 ]; |
| 512 | |
| 513 | let isLittleEndianEncoding = 1; |
| 514 | } |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 515 | |