blob: 40605afb6992f18e703d24a096862c8b8225df34 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc961eea2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Cheng0475ab52008-01-05 00:41:47 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000022#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000023#include "llvm/Intrinsics.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000024#include "llvm/Type.h"
Eric Christophere3997d42011-07-01 23:04:38 +000025#include "llvm/CodeGen/FunctionLoweringInfo.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
32#include "llvm/Target/TargetMachine.h"
Evan Chengb7a75a52008-09-26 23:41:32 +000033#include "llvm/Target/TargetOptions.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/CFG.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000035#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000037#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000039#include "llvm/ADT/Statistic.h"
40using namespace llvm;
41
Chris Lattner95b2c7d2006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattnerc961eea2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000049 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman475871a2008-07-27 21:46:04 +000050 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 /// tree.
52 struct X86ISelAddressMode {
53 enum {
54 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000055 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000056 } BaseType;
57
Dan Gohmanffce6f12010-04-29 23:30:41 +000058 // This is really a union, discriminated by BaseType!
59 SDValue Base_Reg;
60 int Base_FrameIndex;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000061
62 unsigned Scale;
Chad Rosiera20e1e72012-08-01 18:39:17 +000063 SDValue IndexReg;
Dan Gohman27cae7b2008-11-11 15:52:29 +000064 int32_t Disp;
Rafael Espindola094fad32009-04-08 21:14:34 +000065 SDValue Segment;
Dan Gohman46510a72010-04-15 01:51:59 +000066 const GlobalValue *GV;
67 const Constant *CP;
68 const BlockAddress *BlockAddr;
Evan Cheng25ab6902006-09-08 06:48:29 +000069 const char *ES;
70 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerb8afeb92009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Dan Gohmanffce6f12010-04-29 23:30:41 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
Chris Lattner43f44aa2009-11-01 03:25:03 +000076 Segment(), GV(0), CP(0), BlockAddr(0), ES(0), JT(-1), Align(0),
Dan Gohman79b765d2009-08-25 17:47:44 +000077 SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000078 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000079
80 bool hasSymbolicDisplacement() const {
Chris Lattner43f44aa2009-11-01 03:25:03 +000081 return GV != 0 || CP != 0 || ES != 0 || JT != -1 || BlockAddr != 0;
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000082 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000083
Chris Lattner18c59872009-06-27 04:16:01 +000084 bool hasBaseOrIndexReg() const {
Dan Gohmanffce6f12010-04-29 23:30:41 +000085 return IndexReg.getNode() != 0 || Base_Reg.getNode() != 0;
Chris Lattner18c59872009-06-27 04:16:01 +000086 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000087
Chris Lattner18c59872009-06-27 04:16:01 +000088 /// isRIPRelative - Return true if this addressing mode is already RIP
89 /// relative.
90 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohmanffce6f12010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattner18c59872009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000097
Chris Lattner18c59872009-06-27 04:16:01 +000098 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattner18c59872009-06-27 04:16:01 +0000101 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +0000102
Manman Renb720be62012-09-11 22:23:19 +0000103#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000104 void dump() {
David Greened7f4f242010-01-05 01:29:08 +0000105 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohmanffce6f12010-04-29 23:30:41 +0000106 dbgs() << "Base_Reg ";
107 if (Base_Reg.getNode() != 0)
Chad Rosiera20e1e72012-08-01 18:39:17 +0000108 Base_Reg.getNode()->dump();
Bill Wendling12321672009-08-07 21:33:25 +0000109 else
David Greened7f4f242010-01-05 01:29:08 +0000110 dbgs() << "nul";
Dan Gohmanffce6f12010-04-29 23:30:41 +0000111 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000112 << " Scale" << Scale << '\n'
113 << "IndexReg ";
Bill Wendling12321672009-08-07 21:33:25 +0000114 if (IndexReg.getNode() != 0)
115 IndexReg.getNode()->dump();
116 else
Chad Rosiera20e1e72012-08-01 18:39:17 +0000117 dbgs() << "nul";
David Greened7f4f242010-01-05 01:29:08 +0000118 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000119 << "GV ";
Bill Wendling12321672009-08-07 21:33:25 +0000120 if (GV)
121 GV->dump();
122 else
David Greened7f4f242010-01-05 01:29:08 +0000123 dbgs() << "nul";
124 dbgs() << " CP ";
Bill Wendling12321672009-08-07 21:33:25 +0000125 if (CP)
126 CP->dump();
127 else
David Greened7f4f242010-01-05 01:29:08 +0000128 dbgs() << "nul";
129 dbgs() << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000130 << "ES ";
Bill Wendling12321672009-08-07 21:33:25 +0000131 if (ES)
David Greened7f4f242010-01-05 01:29:08 +0000132 dbgs() << ES;
Bill Wendling12321672009-08-07 21:33:25 +0000133 else
David Greened7f4f242010-01-05 01:29:08 +0000134 dbgs() << "nul";
135 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000136 }
Manman Ren77e300e2012-09-06 19:06:06 +0000137#endif
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000138 };
139}
140
141namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000142 //===--------------------------------------------------------------------===//
143 /// ISel - X86 specific code to select X86 machine instructions for
144 /// SelectionDAG operations.
145 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000146 class X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000147 /// X86Lowering - This object fully describes how to lower LLVM code to an
148 /// X86-specific SelectionDAG.
Dan Gohmand858e902010-04-17 15:26:15 +0000149 const X86TargetLowering &X86Lowering;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000150
151 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
152 /// make the right decision when generating code for different targets.
153 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000154
Evan Chengb7a75a52008-09-26 23:41:32 +0000155 /// OptForSize - If true, selector should try to optimize for code size
156 /// instead of performance.
157 bool OptForSize;
158
Chris Lattnerc961eea2005-11-16 01:54:32 +0000159 public:
Bill Wendling98a366d2009-04-29 23:29:43 +0000160 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000161 : SelectionDAGISel(tm, OptLevel),
Dan Gohmanc5534622009-06-03 20:20:00 +0000162 X86Lowering(*tm.getTargetLowering()),
163 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel4ae641f2008-10-01 23:18:38 +0000164 OptForSize(false) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000165
166 virtual const char *getPassName() const {
167 return "X86 DAG->DAG Instruction Selection";
168 }
169
Dan Gohman64652652010-04-14 20:17:22 +0000170 virtual void EmitFunctionEntryCode();
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000171
Evan Cheng014bf212010-02-15 19:41:07 +0000172 virtual bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const;
173
Chris Lattner7c306da2010-03-02 06:34:30 +0000174 virtual void PreprocessISelDAG();
175
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +0000176 inline bool immSext8(SDNode *N) const {
177 return isInt<8>(cast<ConstantSDNode>(N)->getSExtValue());
178 }
179
180 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
181 // sign extended field.
182 inline bool i64immSExt32(SDNode *N) const {
183 uint64_t v = cast<ConstantSDNode>(N)->getZExtValue();
184 return (int64_t)v == (int32_t)v;
185 }
186
Chris Lattnerc961eea2005-11-16 01:54:32 +0000187// Include the pieces autogenerated from the target description.
188#include "X86GenDAGISel.inc"
189
190 private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000191 SDNode *Select(SDNode *N);
Manman Ren1f7a1b62012-06-26 19:47:59 +0000192 SDNode *SelectGather(SDNode *N, unsigned Opc);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000193 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Eric Christopherc324f722011-05-17 08:10:18 +0000194 SDNode *SelectAtomicLoadArith(SDNode *Node, EVT NVT);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000195
Eli Friedman4977eb52011-07-13 20:44:23 +0000196 bool FoldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000197 bool MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
Rafael Espindola49a168d2009-04-12 21:55:03 +0000198 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000199 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
200 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
201 unsigned Depth);
Rafael Espindola523249f2009-03-31 16:16:57 +0000202 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Chris Lattnerb86faa12010-09-21 22:07:31 +0000203 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola094fad32009-04-08 21:14:34 +0000204 SDValue &Scale, SDValue &Index, SDValue &Disp,
205 SDValue &Segment);
Chris Lattner52a261b2010-09-21 20:31:19 +0000206 bool SelectLEAAddr(SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000207 SDValue &Scale, SDValue &Index, SDValue &Disp,
208 SDValue &Segment);
Chris Lattner52a261b2010-09-21 20:31:19 +0000209 bool SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000210 SDValue &Scale, SDValue &Index, SDValue &Disp,
211 SDValue &Segment);
Chris Lattnere60f7b42010-03-01 22:51:11 +0000212 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattner92d3ada2010-02-16 22:35:06 +0000213 SDValue &Base, SDValue &Scale,
Dan Gohman475871a2008-07-27 21:46:04 +0000214 SDValue &Index, SDValue &Disp,
Rafael Espindola094fad32009-04-08 21:14:34 +0000215 SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +0000216 SDValue &NodeWithChain);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000217
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000218 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000219 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +0000220 SDValue &Index, SDValue &Disp,
221 SDValue &Segment);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000222
Chris Lattnerc0bad572006-06-08 18:03:49 +0000223 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
224 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000225 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnerc0bad572006-06-08 18:03:49 +0000226 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000227 std::vector<SDValue> &OutOps);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000228
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000229 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
230
Chad Rosiera20e1e72012-08-01 18:39:17 +0000231 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000232 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +0000233 SDValue &Disp, SDValue &Segment) {
Evan Chenge5280532005-12-12 21:49:40 +0000234 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Dan Gohmanffce6f12010-04-29 23:30:41 +0000235 CurDAG->getTargetFrameIndex(AM.Base_FrameIndex, TLI.getPointerTy()) :
236 AM.Base_Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000237 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000238 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000239 // These are 32-bit even in 64-bit mode since RIP relative offset
240 // is 32-bit.
241 if (AM.GV)
Devang Patel0d881da2010-07-06 22:08:15 +0000242 Disp = CurDAG->getTargetGlobalAddress(AM.GV, DebugLoc(),
243 MVT::i32, AM.Disp,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000244 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000245 else if (AM.CP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000247 AM.Align, AM.Disp, AM.SymbolFlags);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000248 else if (AM.ES) {
249 assert(!AM.Disp && "Non-zero displacement is ignored with ES.");
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000251 } else if (AM.JT != -1) {
252 assert(!AM.Disp && "Non-zero displacement is ignored with JT.");
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000254 } else if (AM.BlockAddr)
255 Disp = CurDAG->getTargetBlockAddress(AM.BlockAddr, MVT::i32, AM.Disp,
256 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola094fad32009-04-08 21:14:34 +0000259
260 if (AM.Segment.getNode())
261 Segment = AM.Segment;
262 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Chenge5280532005-12-12 21:49:40 +0000264 }
265
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000266 /// getI8Imm - Return a target constant with the specified value, of type
267 /// i8.
Dan Gohman475871a2008-07-27 21:46:04 +0000268 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000270 }
271
Chris Lattnerc961eea2005-11-16 01:54:32 +0000272 /// getI32Imm - Return a target constant with the specified value, of type
273 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +0000274 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000276 }
Evan Chengf597dc72006-02-10 22:24:32 +0000277
Dan Gohman8b746962008-09-23 18:22:58 +0000278 /// getGlobalBaseReg - Return an SDNode that returns the value of
279 /// the global base register. Output instructions required to
280 /// initialize the global base register, if necessary.
281 ///
Evan Cheng9ade2182006-08-26 05:34:46 +0000282 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000283
Dan Gohmanc5534622009-06-03 20:20:00 +0000284 /// getTargetMachine - Return a reference to the TargetMachine, casted
285 /// to the target-specific type.
286 const X86TargetMachine &getTargetMachine() {
287 return static_cast<const X86TargetMachine &>(TM);
288 }
289
290 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
291 /// to the target-specific type.
292 const X86InstrInfo *getInstrInfo() {
293 return getTargetMachine().getInstrInfo();
294 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000295 };
296}
297
Evan Chengf4b4c412006-08-08 00:31:00 +0000298
Evan Cheng014bf212010-02-15 19:41:07 +0000299bool
300X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling98a366d2009-04-29 23:29:43 +0000301 if (OptLevel == CodeGenOpt::None) return false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000302
Evan Cheng014bf212010-02-15 19:41:07 +0000303 if (!N.hasOneUse())
304 return false;
305
306 if (N.getOpcode() != ISD::LOAD)
307 return true;
308
309 // If N is a load, do additional profitability checks.
310 if (U == Root) {
Evan Cheng884c70c2008-11-27 00:49:46 +0000311 switch (U->getOpcode()) {
312 default: break;
Dan Gohman9ef51c82010-01-04 20:51:50 +0000313 case X86ISD::ADD:
314 case X86ISD::SUB:
315 case X86ISD::AND:
316 case X86ISD::XOR:
317 case X86ISD::OR:
Evan Cheng884c70c2008-11-27 00:49:46 +0000318 case ISD::ADD:
319 case ISD::ADDC:
320 case ISD::ADDE:
321 case ISD::AND:
322 case ISD::OR:
323 case ISD::XOR: {
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000324 SDValue Op1 = U->getOperand(1);
325
Evan Cheng884c70c2008-11-27 00:49:46 +0000326 // If the other operand is a 8-bit immediate we should fold the immediate
327 // instead. This reduces code size.
328 // e.g.
329 // movl 4(%esp), %eax
330 // addl $4, %eax
331 // vs.
332 // movl $4, %eax
333 // addl 4(%esp), %eax
334 // The former is 2 bytes shorter. In case where the increment is 1, then
335 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000336 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman9a49d312009-03-14 02:07:16 +0000337 if (Imm->getAPIntValue().isSignedIntN(8))
338 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000339
340 // If the other operand is a TLS address, we should fold it instead.
341 // This produces
342 // movl %gs:0, %eax
343 // leal i@NTPOFF(%eax), %eax
344 // instead of
345 // movl $i@NTPOFF, %eax
346 // addl %gs:0, %eax
347 // if the block also has an access to a second TLS address this will save
348 // a load.
349 // FIXME: This is probably also true for non TLS addresses.
350 if (Op1.getOpcode() == X86ISD::Wrapper) {
351 SDValue Val = Op1.getOperand(0);
352 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
353 return false;
354 }
Evan Cheng884c70c2008-11-27 00:49:46 +0000355 }
356 }
Evan Cheng014bf212010-02-15 19:41:07 +0000357 }
358
359 return true;
360}
361
Evan Chengf48ef032010-03-14 03:48:46 +0000362/// MoveBelowCallOrigChain - Replace the original chain operand of the call with
363/// load's chain operand and move load below the call's chain operand.
364static void MoveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
365 SDValue Call, SDValue OrigChain) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000366 SmallVector<SDValue, 8> Ops;
Evan Chengf48ef032010-03-14 03:48:46 +0000367 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng5b2e5892009-01-26 18:43:34 +0000368 if (Chain.getNode() == Load.getNode())
369 Ops.push_back(Load.getOperand(0));
370 else {
371 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengf48ef032010-03-14 03:48:46 +0000372 "Unexpected chain operand");
Evan Cheng5b2e5892009-01-26 18:43:34 +0000373 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
374 if (Chain.getOperand(i).getNode() == Load.getNode())
375 Ops.push_back(Load.getOperand(0));
376 else
377 Ops.push_back(Chain.getOperand(i));
378 SDValue NewChain =
Dale Johannesened2eee62009-02-06 01:31:28 +0000379 CurDAG->getNode(ISD::TokenFactor, Load.getDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 MVT::Other, &Ops[0], Ops.size());
Evan Cheng5b2e5892009-01-26 18:43:34 +0000381 Ops.clear();
382 Ops.push_back(NewChain);
383 }
Evan Chengf48ef032010-03-14 03:48:46 +0000384 for (unsigned i = 1, e = OrigChain.getNumOperands(); i != e; ++i)
385 Ops.push_back(OrigChain.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000386 CurDAG->UpdateNodeOperands(OrigChain.getNode(), &Ops[0], Ops.size());
387 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengab6c3bb2008-08-25 21:27:18 +0000388 Load.getOperand(1), Load.getOperand(2));
389 Ops.clear();
Gabor Greifba36cb52008-08-28 21:40:38 +0000390 Ops.push_back(SDValue(Load.getNode(), 1));
391 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Chengab6c3bb2008-08-25 21:27:18 +0000392 Ops.push_back(Call.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000393 CurDAG->UpdateNodeOperands(Call.getNode(), &Ops[0], Ops.size());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000394}
395
396/// isCalleeLoad - Return true if call address is a load and it can be
397/// moved below CALLSEQ_START and the chains leading up to the call.
398/// Return the CALLSEQ_START by reference as a second output.
Evan Chengf48ef032010-03-14 03:48:46 +0000399/// In the case of a tail call, there isn't a callseq node between the call
400/// chain and the load.
401static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000402 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000403 return false;
Gabor Greifba36cb52008-08-28 21:40:38 +0000404 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000405 if (!LD ||
406 LD->isVolatile() ||
407 LD->getAddressingMode() != ISD::UNINDEXED ||
408 LD->getExtensionType() != ISD::NON_EXTLOAD)
409 return false;
410
411 // Now let's find the callseq_start.
Evan Chengf48ef032010-03-14 03:48:46 +0000412 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000413 if (!Chain.hasOneUse())
414 return false;
415 Chain = Chain.getOperand(0);
416 }
Evan Chengf48ef032010-03-14 03:48:46 +0000417
418 if (!Chain.getNumOperands())
419 return false;
Evan Cheng5b2e5892009-01-26 18:43:34 +0000420 if (Chain.getOperand(0).getNode() == Callee.getNode())
421 return true;
422 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman1e038a82009-09-15 01:22:01 +0000423 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
424 Callee.getValue(1).hasOneUse())
Evan Cheng5b2e5892009-01-26 18:43:34 +0000425 return true;
426 return false;
Evan Chengab6c3bb2008-08-25 21:27:18 +0000427}
428
Chris Lattnerfb444af2010-03-02 23:12:51 +0000429void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner97d85342010-03-04 01:43:43 +0000430 // OptForSize is used in pattern predicates that isel is matching.
Bill Wendling2c189062012-09-26 21:48:26 +0000431 OptForSize = MF->getFunction()->getFnAttributes().hasOptimizeForSizeAttr();
Chad Rosiera20e1e72012-08-01 18:39:17 +0000432
Dan Gohmanf350b272008-08-23 02:25:05 +0000433 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
434 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000435 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000436
Evan Chengf48ef032010-03-14 03:48:46 +0000437 if (OptLevel != CodeGenOpt::None &&
438 (N->getOpcode() == X86ISD::CALL ||
439 N->getOpcode() == X86ISD::TC_RETURN)) {
Chris Lattnerfb444af2010-03-02 23:12:51 +0000440 /// Also try moving call address load from outside callseq_start to just
441 /// before the call to allow it to be folded.
442 ///
443 /// [Load chain]
444 /// ^
445 /// |
446 /// [Load]
447 /// ^ ^
448 /// | |
449 /// / \--
450 /// / |
451 ///[CALLSEQ_START] |
452 /// ^ |
453 /// | |
454 /// [LOAD/C2Reg] |
455 /// | |
456 /// \ /
457 /// \ /
458 /// [CALL]
Evan Chengf48ef032010-03-14 03:48:46 +0000459 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattnerfb444af2010-03-02 23:12:51 +0000460 SDValue Chain = N->getOperand(0);
461 SDValue Load = N->getOperand(1);
Evan Chengf48ef032010-03-14 03:48:46 +0000462 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattnerfb444af2010-03-02 23:12:51 +0000463 continue;
Evan Chengf48ef032010-03-14 03:48:46 +0000464 MoveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattnerfb444af2010-03-02 23:12:51 +0000465 ++NumLoadMoved;
466 continue;
467 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000468
Chris Lattnerfb444af2010-03-02 23:12:51 +0000469 // Lower fpround and fpextend nodes that target the FP stack to be store and
470 // load to the stack. This is a gross hack. We would like to simply mark
471 // these as being illegal, but when we do that, legalize produces these when
472 // it expands calls, then expands these in the same legalize pass. We would
473 // like dag combine to be able to hack on these between the call expansion
474 // and the node legalization. As such this pass basically does "really
475 // late" legalization of these inline with the X86 isel pass.
476 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000477 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
478 continue;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000479
Owen Andersone50ed302009-08-10 22:56:29 +0000480 EVT SrcVT = N->getOperand(0).getValueType();
481 EVT DstVT = N->getValueType(0);
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000482
483 // If any of the sources are vectors, no fp stack involved.
484 if (SrcVT.isVector() || DstVT.isVector())
485 continue;
486
487 // If the source and destination are SSE registers, then this is a legal
488 // conversion that should not be lowered.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000489 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
490 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
491 if (SrcIsSSE && DstIsSSE)
492 continue;
493
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000494 if (!SrcIsSSE && !DstIsSSE) {
495 // If this is an FPStack extension, it is a noop.
496 if (N->getOpcode() == ISD::FP_EXTEND)
497 continue;
498 // If this is a value-preserving FPStack truncation, it is a noop.
499 if (N->getConstantOperandVal(1))
500 continue;
501 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000502
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000503 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
504 // FPStack has extload and truncstore. SSE can fold direct loads into other
505 // operations. Based on this, decide what we want to do.
Owen Andersone50ed302009-08-10 22:56:29 +0000506 EVT MemVT;
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000507 if (N->getOpcode() == ISD::FP_ROUND)
508 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
509 else
510 MemVT = SrcIsSSE ? SrcVT : DstVT;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000511
Dan Gohmanf350b272008-08-23 02:25:05 +0000512 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000513 DebugLoc dl = N->getDebugLoc();
Chad Rosiera20e1e72012-08-01 18:39:17 +0000514
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000515 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesend8392542009-02-03 21:48:12 +0000516 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmanf350b272008-08-23 02:25:05 +0000517 N->getOperand(0),
Chris Lattner3d6ccfb2010-09-21 17:04:51 +0000518 MemTmp, MachinePointerInfo(), MemVT,
David Greenedb8d9892010-02-15 16:57:43 +0000519 false, false, 0);
Stuart Hastingsa9011292011-02-16 16:23:55 +0000520 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +0000521 MachinePointerInfo(),
522 MemVT, false, false, 0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000523
524 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
525 // extload we created. This will cause general havok on the dag because
526 // anything below the conversion could be folded into other existing nodes.
527 // To avoid invalidating 'I', back it up to the convert node.
528 --I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000529 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000530
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000531 // Now that we did that, the node is dead. Increment the iterator to the
532 // next node to process, then delete N.
533 ++I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000534 CurDAG->DeleteNode(N);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000535 }
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000536}
537
Chris Lattnerc961eea2005-11-16 01:54:32 +0000538
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000539/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
540/// the main function.
541void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
542 MachineFrameInfo *MFI) {
543 const TargetInstrInfo *TII = TM.getInstrInfo();
Bill Wendling78d15762011-01-06 00:47:10 +0000544 if (Subtarget->isTargetCygMing()) {
545 unsigned CallOp =
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000546 Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000547 BuildMI(BB, DebugLoc(),
Bill Wendling78d15762011-01-06 00:47:10 +0000548 TII->get(CallOp)).addExternalSymbol("__main");
549 }
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000550}
551
Dan Gohman64652652010-04-14 20:17:22 +0000552void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000553 // If this is main, emit special code for main.
Dan Gohman64652652010-04-14 20:17:22 +0000554 if (const Function *Fn = MF->getFunction())
555 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
556 EmitSpecialCodeForMain(MF->begin(), MF->getFrameInfo());
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000557}
558
Eli Friedman2a019462011-07-13 21:29:53 +0000559static bool isDispSafeForFrameIndex(int64_t Val) {
560 // On 64-bit platforms, we can run into an issue where a frame index
561 // includes a displacement that, when added to the explicit displacement,
562 // will overflow the displacement field. Assuming that the frame index
563 // displacement fits into a 31-bit integer (which is only slightly more
564 // aggressive than the current fundamental assumption that it fits into
565 // a 32-bit integer), a 31-bit disp should always be safe.
566 return isInt<31>(Val);
567}
568
Eli Friedman4977eb52011-07-13 20:44:23 +0000569bool X86DAGToDAGISel::FoldOffsetIntoAddress(uint64_t Offset,
570 X86ISelAddressMode &AM) {
571 int64_t Val = AM.Disp + Offset;
572 CodeModel::Model M = TM.getCodeModel();
Eli Friedman2a019462011-07-13 21:29:53 +0000573 if (Subtarget->is64Bit()) {
574 if (!X86::isOffsetSuitableForCodeModel(Val, M,
575 AM.hasSymbolicDisplacement()))
576 return true;
577 // In addition to the checks required for a register base, check that
578 // we do not try to use an unsafe Disp with a frame index.
579 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
580 !isDispSafeForFrameIndex(Val))
581 return true;
Eli Friedman4977eb52011-07-13 20:44:23 +0000582 }
Eli Friedman2a019462011-07-13 21:29:53 +0000583 AM.Disp = Val;
584 return false;
585
Eli Friedman4977eb52011-07-13 20:44:23 +0000586}
Rafael Espindola094fad32009-04-08 21:14:34 +0000587
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000588bool X86DAGToDAGISel::MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
589 SDValue Address = N->getOperand(1);
Chad Rosiera20e1e72012-08-01 18:39:17 +0000590
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000591 // load gs:0 -> GS segment register.
592 // load fs:0 -> FS segment register.
593 //
Rafael Espindola094fad32009-04-08 21:14:34 +0000594 // This optimization is valid because the GNU TLS model defines that
595 // gs:0 (or fs:0 on X86-64) contains its own address.
596 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000597 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
598 if (C->getSExtValue() == 0 && AM.Segment.getNode() == 0 &&
David Chisnall23a62cb2012-07-24 20:04:16 +0000599 Subtarget->isTargetLinux())
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000600 switch (N->getPointerInfo().getAddrSpace()) {
601 case 256:
602 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
603 return false;
604 case 257:
605 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
606 return false;
607 }
Chad Rosiera20e1e72012-08-01 18:39:17 +0000608
Rafael Espindola094fad32009-04-08 21:14:34 +0000609 return true;
610}
611
Chris Lattner18c59872009-06-27 04:16:01 +0000612/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
613/// into an addressing mode. These wrap things that will resolve down into a
614/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000615/// returns false.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000616bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner18c59872009-06-27 04:16:01 +0000617 // If the addressing mode already has a symbol as the displacement, we can
618 // never match another symbol.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000619 if (AM.hasSymbolicDisplacement())
620 return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000621
622 SDValue N0 = N.getOperand(0);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000623 CodeModel::Model M = TM.getCodeModel();
624
Chris Lattner18c59872009-06-27 04:16:01 +0000625 // Handle X86-64 rip-relative addresses. We check this before checking direct
626 // folding because RIP is preferable to non-RIP accesses.
Chandler Carruthab5a55e2012-04-09 02:13:06 +0000627 if (Subtarget->is64Bit() && N.getOpcode() == X86ISD::WrapperRIP &&
Chris Lattner18c59872009-06-27 04:16:01 +0000628 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
629 // they cannot be folded into immediate fields.
630 // FIXME: This can be improved for kernel and other models?
Chandler Carruthab5a55e2012-04-09 02:13:06 +0000631 (M == CodeModel::Small || M == CodeModel::Kernel)) {
632 // Base and index reg must be 0 in order to use %rip as base.
633 if (AM.hasBaseOrIndexReg())
634 return true;
Chris Lattner18c59872009-06-27 04:16:01 +0000635 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedman4977eb52011-07-13 20:44:23 +0000636 X86ISelAddressMode Backup = AM;
Chris Lattner18c59872009-06-27 04:16:01 +0000637 AM.GV = G->getGlobal();
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000638 AM.SymbolFlags = G->getTargetFlags();
Eli Friedman4977eb52011-07-13 20:44:23 +0000639 if (FoldOffsetIntoAddress(G->getOffset(), AM)) {
640 AM = Backup;
641 return true;
642 }
Chris Lattner18c59872009-06-27 04:16:01 +0000643 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedman4977eb52011-07-13 20:44:23 +0000644 X86ISelAddressMode Backup = AM;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000645 AM.CP = CP->getConstVal();
646 AM.Align = CP->getAlignment();
Chris Lattner0b0deab2009-06-26 05:56:49 +0000647 AM.SymbolFlags = CP->getTargetFlags();
Eli Friedman4977eb52011-07-13 20:44:23 +0000648 if (FoldOffsetIntoAddress(CP->getOffset(), AM)) {
649 AM = Backup;
650 return true;
651 }
Chris Lattner18c59872009-06-27 04:16:01 +0000652 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
653 AM.ES = S->getSymbol();
654 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000655 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000656 AM.JT = J->getIndex();
657 AM.SymbolFlags = J->getTargetFlags();
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000658 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
659 X86ISelAddressMode Backup = AM;
660 AM.BlockAddr = BA->getBlockAddress();
661 AM.SymbolFlags = BA->getTargetFlags();
662 if (FoldOffsetIntoAddress(BA->getOffset(), AM)) {
663 AM = Backup;
664 return true;
665 }
666 } else
667 llvm_unreachable("Unhandled symbol reference node.");
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000668
Chris Lattner18c59872009-06-27 04:16:01 +0000669 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola49a168d2009-04-12 21:55:03 +0000671 return false;
Chris Lattner18c59872009-06-27 04:16:01 +0000672 }
673
674 // Handle the case when globals fit in our immediate field: This is true for
Chandler Carruthab5a55e2012-04-09 02:13:06 +0000675 // X86-32 always and X86-64 when in -mcmodel=small mode. In 64-bit
676 // mode, this only applies to a non-RIP-relative computation.
Chris Lattner18c59872009-06-27 04:16:01 +0000677 if (!Subtarget->is64Bit() ||
Chandler Carruthab5a55e2012-04-09 02:13:06 +0000678 M == CodeModel::Small || M == CodeModel::Kernel) {
679 assert(N.getOpcode() != X86ISD::WrapperRIP &&
680 "RIP-relative addressing already handled");
Chris Lattner18c59872009-06-27 04:16:01 +0000681 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
682 AM.GV = G->getGlobal();
683 AM.Disp += G->getOffset();
684 AM.SymbolFlags = G->getTargetFlags();
685 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
686 AM.CP = CP->getConstVal();
687 AM.Align = CP->getAlignment();
688 AM.Disp += CP->getOffset();
689 AM.SymbolFlags = CP->getTargetFlags();
690 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
691 AM.ES = S->getSymbol();
692 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000693 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000694 AM.JT = J->getIndex();
695 AM.SymbolFlags = J->getTargetFlags();
Michael Liao6c7ccaa2012-09-12 21:43:09 +0000696 } else if (BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(N0)) {
697 AM.BlockAddr = BA->getBlockAddress();
698 AM.Disp += BA->getOffset();
699 AM.SymbolFlags = BA->getTargetFlags();
700 } else
701 llvm_unreachable("Unhandled symbol reference node.");
Rafael Espindola49a168d2009-04-12 21:55:03 +0000702 return false;
703 }
704
705 return true;
706}
707
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000708/// MatchAddress - Add the specified node to the specified addressing mode,
709/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000710/// addressing mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000711bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
Dan Gohmane5408102010-06-18 01:24:29 +0000712 if (MatchAddressRecursively(N, AM, 0))
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000713 return true;
714
715 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
716 // a smaller encoding and avoids a scaled-index.
717 if (AM.Scale == 2 &&
718 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000719 AM.Base_Reg.getNode() == 0) {
720 AM.Base_Reg = AM.IndexReg;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000721 AM.Scale = 1;
722 }
723
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000724 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
725 // because it has a smaller encoding.
726 // TODO: Which other code models can use this?
727 if (TM.getCodeModel() == CodeModel::Small &&
728 Subtarget->is64Bit() &&
729 AM.Scale == 1 &&
730 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000731 AM.Base_Reg.getNode() == 0 &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000732 AM.IndexReg.getNode() == 0 &&
Dan Gohman79b765d2009-08-25 17:47:44 +0000733 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000734 AM.hasSymbolicDisplacement())
Dan Gohmanffce6f12010-04-29 23:30:41 +0000735 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000736
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000737 return false;
738}
739
Chandler Carruthd65a9102012-01-11 11:04:36 +0000740// Insert a node into the DAG at least before the Pos node's position. This
741// will reposition the node as needed, and will assign it a node ID that is <=
742// the Pos node's ID. Note that this does *not* preserve the uniqueness of node
743// IDs! The selection DAG must no longer depend on their uniqueness when this
744// is used.
745static void InsertDAGNode(SelectionDAG &DAG, SDValue Pos, SDValue N) {
746 if (N.getNode()->getNodeId() == -1 ||
747 N.getNode()->getNodeId() > Pos.getNode()->getNodeId()) {
748 DAG.RepositionNode(Pos.getNode(), N.getNode());
749 N.getNode()->setNodeId(Pos.getNode()->getNodeId());
750 }
751}
752
Chandler Carruth6ae18e52012-01-11 08:48:20 +0000753// Transform "(X >> (8-C1)) & C2" to "(X >> 8) & 0xff)" if safe. This
754// allows us to convert the shift and and into an h-register extract and
755// a scaled index. Returns false if the simplification is performed.
756static bool FoldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
757 uint64_t Mask,
758 SDValue Shift, SDValue X,
759 X86ISelAddressMode &AM) {
760 if (Shift.getOpcode() != ISD::SRL ||
761 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
762 !Shift.hasOneUse())
763 return true;
764
765 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
766 if (ScaleLog <= 0 || ScaleLog >= 4 ||
767 Mask != (0xffu << ScaleLog))
768 return true;
769
770 EVT VT = N.getValueType();
771 DebugLoc DL = N.getDebugLoc();
772 SDValue Eight = DAG.getConstant(8, MVT::i8);
773 SDValue NewMask = DAG.getConstant(0xff, VT);
774 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
775 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
776 SDValue ShlCount = DAG.getConstant(ScaleLog, MVT::i8);
777 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
778
Chandler Carruth0fe9a922012-01-12 01:34:44 +0000779 // Insert the new nodes into the topological ordering. We must do this in
780 // a valid topological ordering as nothing is going to go back and re-sort
781 // these nodes. We continually insert before 'N' in sequence as this is
782 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
783 // hierarchy left to express.
784 InsertDAGNode(DAG, N, Eight);
785 InsertDAGNode(DAG, N, Srl);
786 InsertDAGNode(DAG, N, NewMask);
Chandler Carruthd65a9102012-01-11 11:04:36 +0000787 InsertDAGNode(DAG, N, And);
Chandler Carruth0fe9a922012-01-12 01:34:44 +0000788 InsertDAGNode(DAG, N, ShlCount);
Chandler Carruthd65a9102012-01-11 11:04:36 +0000789 InsertDAGNode(DAG, N, Shl);
Chandler Carruth6ae18e52012-01-11 08:48:20 +0000790 DAG.ReplaceAllUsesWith(N, Shl);
791 AM.IndexReg = And;
792 AM.Scale = (1 << ScaleLog);
793 return false;
794}
795
Chandler Carruthfde2c1a2012-01-11 09:35:00 +0000796// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
797// allows us to fold the shift into this addressing mode. Returns false if the
798// transform succeeded.
799static bool FoldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
800 uint64_t Mask,
801 SDValue Shift, SDValue X,
802 X86ISelAddressMode &AM) {
803 if (Shift.getOpcode() != ISD::SHL ||
804 !isa<ConstantSDNode>(Shift.getOperand(1)))
805 return true;
806
807 // Not likely to be profitable if either the AND or SHIFT node has more
808 // than one use (unless all uses are for address computation). Besides,
809 // isel mechanism requires their node ids to be reused.
810 if (!N.hasOneUse() || !Shift.hasOneUse())
811 return true;
812
813 // Verify that the shift amount is something we can fold.
814 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
815 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
816 return true;
817
818 EVT VT = N.getValueType();
819 DebugLoc DL = N.getDebugLoc();
820 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, VT);
821 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
822 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
823
Chandler Carruth0fe9a922012-01-12 01:34:44 +0000824 // Insert the new nodes into the topological ordering. We must do this in
825 // a valid topological ordering as nothing is going to go back and re-sort
826 // these nodes. We continually insert before 'N' in sequence as this is
827 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
828 // hierarchy left to express.
829 InsertDAGNode(DAG, N, NewMask);
830 InsertDAGNode(DAG, N, NewAnd);
Chandler Carruthd65a9102012-01-11 11:04:36 +0000831 InsertDAGNode(DAG, N, NewShift);
Chandler Carruthfde2c1a2012-01-11 09:35:00 +0000832 DAG.ReplaceAllUsesWith(N, NewShift);
833
834 AM.Scale = 1 << ShiftAmt;
835 AM.IndexReg = NewAnd;
836 return false;
837}
838
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000839// Implement some heroics to detect shifts of masked values where the mask can
840// be replaced by extending the shift and undoing that in the addressing mode
841// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
842// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
843// the addressing mode. This results in code such as:
844//
845// int f(short *y, int *lookup_table) {
846// ...
847// return *y + lookup_table[*y >> 11];
848// }
849//
850// Turning into:
851// movzwl (%rdi), %eax
852// movl %eax, %ecx
853// shrl $11, %ecx
854// addl (%rsi,%rcx,4), %eax
855//
856// Instead of:
857// movzwl (%rdi), %eax
858// movl %eax, %ecx
859// shrl $9, %ecx
860// andl $124, %rcx
861// addl (%rsi,%rcx), %eax
862//
Chandler Carruthdddcd782012-01-11 09:35:02 +0000863// Note that this function assumes the mask is provided as a mask *after* the
864// value is shifted. The input chain may or may not match that, but computing
865// such a mask is trivial.
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000866static bool FoldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
Chandler Carruthdddcd782012-01-11 09:35:02 +0000867 uint64_t Mask,
868 SDValue Shift, SDValue X,
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000869 X86ISelAddressMode &AM) {
Chandler Carruthdddcd782012-01-11 09:35:02 +0000870 if (Shift.getOpcode() != ISD::SRL || !Shift.hasOneUse() ||
871 !isa<ConstantSDNode>(Shift.getOperand(1)))
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000872 return true;
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000873
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000874 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
875 unsigned MaskLZ = CountLeadingZeros_64(Mask);
876 unsigned MaskTZ = CountTrailingZeros_64(Mask);
877
878 // The amount of shift we're trying to fit into the addressing mode is taken
Chandler Carruthdddcd782012-01-11 09:35:02 +0000879 // from the trailing zeros of the mask.
880 unsigned AMShiftAmt = MaskTZ;
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000881
882 // There is nothing we can do here unless the mask is removing some bits.
883 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
884 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
885
886 // We also need to ensure that mask is a continuous run of bits.
887 if (CountTrailingOnes_64(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
888
889 // Scale the leading zero count down based on the actual size of the value.
Chandler Carruthdddcd782012-01-11 09:35:02 +0000890 // Also scale it down based on the size of the shift.
891 MaskLZ -= (64 - X.getValueSizeInBits()) + ShiftAmt;
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000892
893 // The final check is to ensure that any masked out high bits of X are
894 // already known to be zero. Otherwise, the mask has a semantic impact
895 // other than masking out a couple of low bits. Unfortunately, because of
896 // the mask, zero extensions will be removed from operands in some cases.
897 // This code works extra hard to look through extensions because we can
898 // replace them with zero extensions cheaply if necessary.
899 bool ReplacingAnyExtend = false;
900 if (X.getOpcode() == ISD::ANY_EXTEND) {
901 unsigned ExtendBits =
902 X.getValueSizeInBits() - X.getOperand(0).getValueSizeInBits();
903 // Assume that we'll replace the any-extend with a zero-extend, and
904 // narrow the search to the extended value.
905 X = X.getOperand(0);
906 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
907 ReplacingAnyExtend = true;
908 }
909 APInt MaskedHighBits = APInt::getHighBitsSet(X.getValueSizeInBits(),
910 MaskLZ);
911 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000912 DAG.ComputeMaskedBits(X, KnownZero, KnownOne);
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000913 if (MaskedHighBits != KnownZero) return true;
914
915 // We've identified a pattern that can be transformed into a single shift
916 // and an addressing mode. Make it so.
917 EVT VT = N.getValueType();
918 if (ReplacingAnyExtend) {
919 assert(X.getValueType() != VT);
920 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
921 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, X.getDebugLoc(), VT, X);
Chandler Carruthd65a9102012-01-11 11:04:36 +0000922 InsertDAGNode(DAG, N, NewX);
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000923 X = NewX;
924 }
925 DebugLoc DL = N.getDebugLoc();
926 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, MVT::i8);
927 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
928 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, MVT::i8);
929 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
Chandler Carruth0fe9a922012-01-12 01:34:44 +0000930
931 // Insert the new nodes into the topological ordering. We must do this in
932 // a valid topological ordering as nothing is going to go back and re-sort
933 // these nodes. We continually insert before 'N' in sequence as this is
934 // essentially a pre-flattened and pre-sorted sequence of nodes. There is no
935 // hierarchy left to express.
Chandler Carruthd65a9102012-01-11 11:04:36 +0000936 InsertDAGNode(DAG, N, NewSRLAmt);
937 InsertDAGNode(DAG, N, NewSRL);
938 InsertDAGNode(DAG, N, NewSHLAmt);
939 InsertDAGNode(DAG, N, NewSHL);
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000940 DAG.ReplaceAllUsesWith(N, NewSHL);
941
942 AM.Scale = 1 << AMShiftAmt;
943 AM.IndexReg = NewSRL;
944 return false;
945}
946
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000947bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
948 unsigned Depth) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000949 DebugLoc dl = N.getDebugLoc();
Bill Wendling12321672009-08-07 21:33:25 +0000950 DEBUG({
David Greened7f4f242010-01-05 01:29:08 +0000951 dbgs() << "MatchAddress: ";
Bill Wendling12321672009-08-07 21:33:25 +0000952 AM.dump();
953 });
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000954 // Limit recursion.
955 if (Depth > 5)
Rafael Espindola523249f2009-03-31 16:16:57 +0000956 return MatchAddressBase(N, AM);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000957
Chris Lattner18c59872009-06-27 04:16:01 +0000958 // If this is already a %rip relative address, we can only merge immediates
959 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng25ab6902006-09-08 06:48:29 +0000960 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattner18c59872009-06-27 04:16:01 +0000961 if (AM.isRIPRelative()) {
962 // FIXME: JumpTable and ExternalSymbol address currently don't like
963 // displacements. It isn't very important, but this should be fixed for
964 // consistency.
965 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000966
Eli Friedman4977eb52011-07-13 20:44:23 +0000967 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
968 if (!FoldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng25ab6902006-09-08 06:48:29 +0000969 return false;
Evan Cheng25ab6902006-09-08 06:48:29 +0000970 return true;
971 }
972
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000973 switch (N.getOpcode()) {
974 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000975 case ISD::Constant: {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000976 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Eli Friedman4977eb52011-07-13 20:44:23 +0000977 if (!FoldOffsetIntoAddress(Val, AM))
Evan Cheng25ab6902006-09-08 06:48:29 +0000978 return false;
Evan Cheng25ab6902006-09-08 06:48:29 +0000979 break;
980 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000981
Rafael Espindola49a168d2009-04-12 21:55:03 +0000982 case X86ISD::Wrapper:
Chris Lattner18c59872009-06-27 04:16:01 +0000983 case X86ISD::WrapperRIP:
Rafael Espindola49a168d2009-04-12 21:55:03 +0000984 if (!MatchWrapper(N, AM))
985 return false;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000986 break;
987
Rafael Espindola094fad32009-04-08 21:14:34 +0000988 case ISD::LOAD:
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000989 if (!MatchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola094fad32009-04-08 21:14:34 +0000990 return false;
991 break;
992
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000993 case ISD::FrameIndex:
Eli Friedman2a019462011-07-13 21:29:53 +0000994 if (AM.BaseType == X86ISelAddressMode::RegBase &&
995 AM.Base_Reg.getNode() == 0 &&
996 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000997 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000998 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000999 return false;
1000 }
1001 break;
Evan Chengec693f72005-12-08 02:01:35 +00001002
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001003 case ISD::SHL:
Chris Lattner18c59872009-06-27 04:16:01 +00001004 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1)
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001005 break;
Chad Rosiera20e1e72012-08-01 18:39:17 +00001006
Gabor Greif93c53e52008-08-31 15:37:04 +00001007 if (ConstantSDNode
1008 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001009 unsigned Val = CN->getZExtValue();
Dan Gohman41d0b9d2009-07-22 23:26:55 +00001010 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1011 // that the base operand remains free for further matching. If
1012 // the base doesn't end up getting used, a post-processing step
1013 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001014 if (Val == 1 || Val == 2 || Val == 3) {
1015 AM.Scale = 1 << Val;
Gabor Greifba36cb52008-08-28 21:40:38 +00001016 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001017
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001018 // Okay, we know that we have a scale by now. However, if the scaled
1019 // value is an add of something and a constant, we can fold the
1020 // constant into the disp field here.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001021 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001022 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001023 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +00001024 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Richard Smith1144af32012-08-24 23:29:28 +00001025 uint64_t Disp = (uint64_t)AddVal->getSExtValue() << Val;
Eli Friedman4977eb52011-07-13 20:44:23 +00001026 if (!FoldOffsetIntoAddress(Disp, AM))
1027 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001028 }
Eli Friedman4977eb52011-07-13 20:44:23 +00001029
1030 AM.IndexReg = ShVal;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001031 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001032 }
1033 break;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001034 }
Evan Chengec693f72005-12-08 02:01:35 +00001035
Chandler Carruthdddcd782012-01-11 09:35:02 +00001036 case ISD::SRL: {
1037 // Scale must not be used already.
1038 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
1039
1040 SDValue And = N.getOperand(0);
1041 if (And.getOpcode() != ISD::AND) break;
1042 SDValue X = And.getOperand(0);
1043
1044 // We only handle up to 64-bit values here as those are what matter for
1045 // addressing mode optimizations.
1046 if (X.getValueSizeInBits() > 64) break;
1047
1048 // The mask used for the transform is expected to be post-shift, but we
1049 // found the shift first so just apply the shift to the mask before passing
1050 // it down.
1051 if (!isa<ConstantSDNode>(N.getOperand(1)) ||
1052 !isa<ConstantSDNode>(And.getOperand(1)))
1053 break;
1054 uint64_t Mask = And.getConstantOperandVal(1) >> N.getConstantOperandVal(1);
1055
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001056 // Try to fold the mask and shift into the scale, and return false if we
1057 // succeed.
Chandler Carruthdddcd782012-01-11 09:35:02 +00001058 if (!FoldMaskAndShiftToScale(*CurDAG, N, Mask, N, X, AM))
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001059 return false;
1060 break;
Chandler Carruthdddcd782012-01-11 09:35:02 +00001061 }
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001062
Dan Gohman83688052007-10-22 20:22:24 +00001063 case ISD::SMUL_LOHI:
1064 case ISD::UMUL_LOHI:
1065 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif99a6cb92008-08-26 22:36:50 +00001066 if (N.getResNo() != 0) break;
Dan Gohman83688052007-10-22 20:22:24 +00001067 // FALL THROUGH
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001068 case ISD::MUL:
Evan Cheng73f24c92009-03-30 21:36:47 +00001069 case X86ISD::MUL_IMM:
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001070 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001071 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001072 AM.Base_Reg.getNode() == 0 &&
Chris Lattner18c59872009-06-27 04:16:01 +00001073 AM.IndexReg.getNode() == 0) {
Gabor Greif93c53e52008-08-31 15:37:04 +00001074 if (ConstantSDNode
1075 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001076 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1077 CN->getZExtValue() == 9) {
1078 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001079
Gabor Greifba36cb52008-08-28 21:40:38 +00001080 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001082
1083 // Okay, we know that we have a scale by now. However, if the scaled
1084 // value is an add of something and a constant, we can fold the
1085 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +00001086 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
1087 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
1088 Reg = MulVal.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001089 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +00001090 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Eli Friedman4977eb52011-07-13 20:44:23 +00001091 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
1092 if (FoldOffsetIntoAddress(Disp, AM))
Gabor Greifba36cb52008-08-28 21:40:38 +00001093 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001094 } else {
Gabor Greifba36cb52008-08-28 21:40:38 +00001095 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001096 }
1097
Dan Gohmanffce6f12010-04-29 23:30:41 +00001098 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001099 return false;
1100 }
Chris Lattner62412262007-02-04 20:18:17 +00001101 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001102 break;
1103
Dan Gohman3cd90a12009-05-11 18:02:53 +00001104 case ISD::SUB: {
1105 // Given A-B, if A can be completely folded into the address and
1106 // the index field with the index field unused, use -B as the index.
1107 // This is a win if a has multiple parts that can be folded into
1108 // the address. Also, this saves a mov if the base register has
1109 // other uses, since it avoids a two-address sub instruction, however
1110 // it costs an additional mov if the index register has other uses.
1111
Dan Gohmane5408102010-06-18 01:24:29 +00001112 // Add an artificial use to this node so that we can keep track of
1113 // it if it gets CSE'd with a different node.
1114 HandleSDNode Handle(N);
1115
Dan Gohman3cd90a12009-05-11 18:02:53 +00001116 // Test if the LHS of the sub can be folded.
1117 X86ISelAddressMode Backup = AM;
Dan Gohmane5408102010-06-18 01:24:29 +00001118 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohman3cd90a12009-05-11 18:02:53 +00001119 AM = Backup;
1120 break;
1121 }
1122 // Test if the index field is free for use.
Chris Lattner18c59872009-06-27 04:16:01 +00001123 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohman3cd90a12009-05-11 18:02:53 +00001124 AM = Backup;
1125 break;
1126 }
Evan Chengf3caa522010-03-17 23:58:35 +00001127
Dan Gohman3cd90a12009-05-11 18:02:53 +00001128 int Cost = 0;
Dan Gohmane5408102010-06-18 01:24:29 +00001129 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohman3cd90a12009-05-11 18:02:53 +00001130 // If the RHS involves a register with multiple uses, this
1131 // transformation incurs an extra mov, due to the neg instruction
1132 // clobbering its operand.
1133 if (!RHS.getNode()->hasOneUse() ||
1134 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1135 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1136 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1137 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohman3cd90a12009-05-11 18:02:53 +00001139 ++Cost;
1140 // If the base is a register with multiple uses, this
1141 // transformation may save a mov.
1142 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001143 AM.Base_Reg.getNode() &&
1144 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohman3cd90a12009-05-11 18:02:53 +00001145 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1146 --Cost;
1147 // If the folded LHS was interesting, this transformation saves
1148 // address arithmetic.
1149 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1150 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1151 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1152 --Cost;
1153 // If it doesn't look like it may be an overall win, don't do it.
1154 if (Cost >= 0) {
1155 AM = Backup;
1156 break;
1157 }
1158
1159 // Ok, the transformation is legal and appears profitable. Go for it.
1160 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
1161 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1162 AM.IndexReg = Neg;
1163 AM.Scale = 1;
1164
1165 // Insert the new nodes into the topological ordering.
Chandler Carruthd65a9102012-01-11 11:04:36 +00001166 InsertDAGNode(*CurDAG, N, Zero);
1167 InsertDAGNode(*CurDAG, N, Neg);
Dan Gohman3cd90a12009-05-11 18:02:53 +00001168 return false;
1169 }
1170
Evan Cheng8e278262009-01-17 07:09:27 +00001171 case ISD::ADD: {
Dan Gohmane5408102010-06-18 01:24:29 +00001172 // Add an artificial use to this node so that we can keep track of
1173 // it if it gets CSE'd with a different node.
1174 HandleSDNode Handle(N);
Dan Gohmane5408102010-06-18 01:24:29 +00001175
Evan Cheng8e278262009-01-17 07:09:27 +00001176 X86ISelAddressMode Backup = AM;
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001177 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1178 !MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
Dan Gohmane5408102010-06-18 01:24:29 +00001179 return false;
1180 AM = Backup;
Chad Rosiera20e1e72012-08-01 18:39:17 +00001181
Evan Chengf3caa522010-03-17 23:58:35 +00001182 // Try again after commuting the operands.
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001183 if (!MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1)&&
1184 !MatchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
Dan Gohmane5408102010-06-18 01:24:29 +00001185 return false;
Evan Cheng8e278262009-01-17 07:09:27 +00001186 AM = Backup;
Dan Gohman77502c92009-03-13 02:25:09 +00001187
1188 // If we couldn't fold both operands into the address at the same time,
1189 // see if we can just put each operand into a register and fold at least
1190 // the add.
1191 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001192 !AM.Base_Reg.getNode() &&
Chris Lattner18c59872009-06-27 04:16:01 +00001193 !AM.IndexReg.getNode()) {
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001194 N = Handle.getValue();
1195 AM.Base_Reg = N.getOperand(0);
1196 AM.IndexReg = N.getOperand(1);
Dan Gohman77502c92009-03-13 02:25:09 +00001197 AM.Scale = 1;
1198 return false;
1199 }
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001200 N = Handle.getValue();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001201 break;
Evan Cheng8e278262009-01-17 07:09:27 +00001202 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001203
Chris Lattner62412262007-02-04 20:18:17 +00001204 case ISD::OR:
1205 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001206 if (CurDAG->isBaseWithConstantOffset(N)) {
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001207 X86ISelAddressMode Backup = AM;
Chris Lattnerd6139422010-04-20 23:18:40 +00001208 ConstantSDNode *CN = cast<ConstantSDNode>(N.getOperand(1));
Evan Chengf3caa522010-03-17 23:58:35 +00001209
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001210 // Start with the LHS as an addr mode.
Dan Gohmane5408102010-06-18 01:24:29 +00001211 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Eli Friedman4977eb52011-07-13 20:44:23 +00001212 !FoldOffsetIntoAddress(CN->getSExtValue(), AM))
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001213 return false;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001214 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +00001215 }
1216 break;
Chad Rosiera20e1e72012-08-01 18:39:17 +00001217
Evan Cheng1314b002007-12-13 00:43:27 +00001218 case ISD::AND: {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001219 // Perform some heroic transforms on an and of a constant-count shift
1220 // with a constant to enable use of the scaled offset field.
1221
Evan Cheng1314b002007-12-13 00:43:27 +00001222 // Scale must not be used already.
Gabor Greifba36cb52008-08-28 21:40:38 +00001223 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Chengbe3bf422008-02-07 08:53:49 +00001224
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001225 SDValue Shift = N.getOperand(0);
1226 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001227 SDValue X = Shift.getOperand(0);
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001228
1229 // We only handle up to 64-bit values here as those are what matter for
1230 // addressing mode optimizations.
1231 if (X.getValueSizeInBits() > 64) break;
1232
Chandler Carruth93b73582012-01-11 09:35:04 +00001233 if (!isa<ConstantSDNode>(N.getOperand(1)))
1234 break;
1235 uint64_t Mask = N.getConstantOperandVal(1);
Evan Cheng1314b002007-12-13 00:43:27 +00001236
Chandler Carruth6ae18e52012-01-11 08:48:20 +00001237 // Try to fold the mask and shift into an extract and scale.
Chandler Carruth93b73582012-01-11 09:35:04 +00001238 if (!FoldMaskAndShiftToExtract(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruth6ae18e52012-01-11 08:48:20 +00001239 return false;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001240
Chandler Carruth6ae18e52012-01-11 08:48:20 +00001241 // Try to fold the mask and shift directly into the scale.
Chandler Carruth93b73582012-01-11 09:35:04 +00001242 if (!FoldMaskAndShiftToScale(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001243 return false;
1244
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001245 // Try to swap the mask and shift to place shifts which can be done as
1246 // a scale on the outside of the mask.
Chandler Carruth93b73582012-01-11 09:35:04 +00001247 if (!FoldMaskedShiftToScaledMask(*CurDAG, N, Mask, Shift, X, AM))
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001248 return false;
1249 break;
Evan Cheng1314b002007-12-13 00:43:27 +00001250 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001251 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001252
Rafael Espindola523249f2009-03-31 16:16:57 +00001253 return MatchAddressBase(N, AM);
Dan Gohmanbadb2d22007-08-13 20:03:06 +00001254}
1255
1256/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1257/// specified addressing mode without any further recursion.
Rafael Espindola523249f2009-03-31 16:16:57 +00001258bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001259 // Is the base register already occupied?
Dan Gohmanffce6f12010-04-29 23:30:41 +00001260 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001261 // If so, check to see if the scale index register is set.
Chris Lattner18c59872009-06-27 04:16:01 +00001262 if (AM.IndexReg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001263 AM.IndexReg = N;
1264 AM.Scale = 1;
1265 return false;
1266 }
1267
1268 // Otherwise, we cannot select it.
1269 return true;
1270 }
1271
1272 // Default, generate it as a register.
1273 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +00001274 AM.Base_Reg = N;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001275 return false;
1276}
1277
Evan Chengec693f72005-12-08 02:01:35 +00001278/// SelectAddr - returns true if it is able pattern match an addressing mode.
1279/// It returns the operands which make up the maximal addressing mode it can
1280/// match by reference.
Chris Lattnerb86faa12010-09-21 22:07:31 +00001281///
1282/// Parent is the parent node of the addr operand that is being matched. It
1283/// is always a load, store, atomic node, or null. It is only null when
1284/// checking memory operands for inline asm nodes.
1285bool X86DAGToDAGISel::SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +00001286 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001287 SDValue &Disp, SDValue &Segment) {
Evan Chengec693f72005-12-08 02:01:35 +00001288 X86ISelAddressMode AM;
Chad Rosiera20e1e72012-08-01 18:39:17 +00001289
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001290 if (Parent &&
1291 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1292 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001293 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopher56a8b812010-09-22 20:42:08 +00001294 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
1295 Parent->getOpcode() != X86ISD::TLSCALL) { // Fixme
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001296 unsigned AddrSpace =
1297 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
1298 // AddrSpace 256 -> GS, 257 -> FS.
1299 if (AddrSpace == 256)
1300 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1301 if (AddrSpace == 257)
1302 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1303 }
Chad Rosiera20e1e72012-08-01 18:39:17 +00001304
Evan Chengc7928f82009-12-18 01:59:21 +00001305 if (MatchAddress(N, AM))
Evan Cheng8700e142006-01-11 06:09:51 +00001306 return false;
Evan Chengec693f72005-12-08 02:01:35 +00001307
Owen Andersone50ed302009-08-10 22:56:29 +00001308 EVT VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +00001309 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohmanffce6f12010-04-29 23:30:41 +00001310 if (!AM.Base_Reg.getNode())
1311 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +00001312 }
Evan Cheng8700e142006-01-11 06:09:51 +00001313
Gabor Greifba36cb52008-08-28 21:40:38 +00001314 if (!AM.IndexReg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001315 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +00001316
Rafael Espindola094fad32009-04-08 21:14:34 +00001317 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Cheng8700e142006-01-11 06:09:51 +00001318 return true;
Evan Chengec693f72005-12-08 02:01:35 +00001319}
1320
Chris Lattner3a7cd952006-10-07 21:55:32 +00001321/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1322/// match a load whose top elements are either undef or zeros. The load flavor
1323/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner64b49862010-02-17 06:07:47 +00001324///
1325/// We also return:
Chris Lattnera170b5e2010-02-21 03:17:59 +00001326/// PatternChainNode: this is the matched node that has a chain input and
1327/// output.
Chris Lattnere60f7b42010-03-01 22:51:11 +00001328bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman475871a2008-07-27 21:46:04 +00001329 SDValue N, SDValue &Base,
1330 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001331 SDValue &Disp, SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +00001332 SDValue &PatternNodeWithChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +00001333 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001334 PatternNodeWithChain = N.getOperand(0);
1335 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1336 PatternNodeWithChain.hasOneUse() &&
Chris Lattnerf1c64282010-02-21 04:53:34 +00001337 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001338 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001339 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattnerb86faa12010-09-21 22:07:31 +00001340 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Chris Lattner3a7cd952006-10-07 21:55:32 +00001341 return false;
1342 return true;
1343 }
1344 }
Chris Lattner4fe4f252006-10-11 22:09:58 +00001345
1346 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +00001347 // elements. This is a vector shuffle from the zero vector.
Gabor Greifba36cb52008-08-28 21:40:38 +00001348 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner8a594482007-11-25 00:24:49 +00001349 // Check to see if the top elements are all zeros (or bitcast of zeros).
Chad Rosiera20e1e72012-08-01 18:39:17 +00001350 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001351 N.getOperand(0).getNode()->hasOneUse() &&
1352 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattner92d3ada2010-02-16 22:35:06 +00001353 N.getOperand(0).getOperand(0).hasOneUse() &&
1354 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001355 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00001356 // Okay, this is a zero extending load. Fold it.
1357 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattnerb86faa12010-09-21 22:07:31 +00001358 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng7e2ff772008-05-08 00:57:18 +00001359 return false;
Chris Lattnera170b5e2010-02-21 03:17:59 +00001360 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng7e2ff772008-05-08 00:57:18 +00001361 return true;
Chris Lattner4fe4f252006-10-11 22:09:58 +00001362 }
Chris Lattner3a7cd952006-10-07 21:55:32 +00001363 return false;
1364}
1365
1366
Evan Cheng51a9ed92006-02-25 10:09:08 +00001367/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1368/// mode it matches can be cost effectively emitted as an LEA instruction.
Chris Lattner52a261b2010-09-21 20:31:19 +00001369bool X86DAGToDAGISel::SelectLEAAddr(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue &Base, SDValue &Scale,
Chris Lattner599b5312010-07-08 23:46:44 +00001371 SDValue &Index, SDValue &Disp,
1372 SDValue &Segment) {
Evan Cheng51a9ed92006-02-25 10:09:08 +00001373 X86ISelAddressMode AM;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001374
1375 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1376 // segments.
1377 SDValue Copy = AM.Segment;
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001379 AM.Segment = T;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001380 if (MatchAddress(N, AM))
1381 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001382 assert (T == AM.Segment);
1383 AM.Segment = Copy;
Rafael Espindola094fad32009-04-08 21:14:34 +00001384
Owen Andersone50ed302009-08-10 22:56:29 +00001385 EVT VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001386 unsigned Complexity = 0;
1387 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohmanffce6f12010-04-29 23:30:41 +00001388 if (AM.Base_Reg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001389 Complexity = 1;
1390 else
Dan Gohmanffce6f12010-04-29 23:30:41 +00001391 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001392 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1393 Complexity = 4;
1394
Gabor Greifba36cb52008-08-28 21:40:38 +00001395 if (AM.IndexReg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001396 Complexity++;
1397 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001398 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001399
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001400 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1401 // a simple shift.
1402 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +00001403 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001404
1405 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1406 // to a LEA. This is determined with some expermentation but is by no means
1407 // optimal (especially for code size consideration). LEA is nice because of
1408 // its three-address nature. Tweak the cost function again when we can run
1409 // convertToThreeAddress() at register allocation time.
Dan Gohman2d0a1cc2009-02-07 00:43:41 +00001410 if (AM.hasSymbolicDisplacement()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001411 // For X86-64, we should always use lea to materialize RIP relative
1412 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +00001413 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +00001414 Complexity = 4;
1415 else
1416 Complexity += 2;
1417 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001418
Dan Gohmanffce6f12010-04-29 23:30:41 +00001419 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng51a9ed92006-02-25 10:09:08 +00001420 Complexity++;
1421
Chris Lattner25142782009-07-11 22:50:33 +00001422 // If it isn't worth using an LEA, reject it.
Chris Lattner14f75112009-07-11 23:07:30 +00001423 if (Complexity <= 2)
Chris Lattner25142782009-07-11 22:50:33 +00001424 return false;
Chad Rosiera20e1e72012-08-01 18:39:17 +00001425
Chris Lattner25142782009-07-11 22:50:33 +00001426 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1427 return true;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001428}
1429
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001430/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Chris Lattner52a261b2010-09-21 20:31:19 +00001431bool X86DAGToDAGISel::SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001432 SDValue &Scale, SDValue &Index,
Chris Lattner599b5312010-07-08 23:46:44 +00001433 SDValue &Disp, SDValue &Segment) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001434 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1435 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Chad Rosiera20e1e72012-08-01 18:39:17 +00001436
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001437 X86ISelAddressMode AM;
1438 AM.GV = GA->getGlobal();
1439 AM.Disp += GA->getOffset();
Dan Gohmanffce6f12010-04-29 23:30:41 +00001440 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattnerba8ef452009-06-26 21:18:37 +00001441 AM.SymbolFlags = GA->getTargetFlags();
1442
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 if (N.getValueType() == MVT::i32) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001444 AM.Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001446 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001447 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001448 }
Chad Rosiera20e1e72012-08-01 18:39:17 +00001449
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001450 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1451 return true;
1452}
1453
1454
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001455bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001456 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +00001457 SDValue &Index, SDValue &Disp,
1458 SDValue &Segment) {
Chris Lattnerd1b73822010-03-02 22:20:06 +00001459 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1460 !IsProfitableToFold(N, P, P) ||
Dan Gohmand858e902010-04-17 15:26:15 +00001461 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerd1b73822010-03-02 22:20:06 +00001462 return false;
Chad Rosiera20e1e72012-08-01 18:39:17 +00001463
Chris Lattnerb86faa12010-09-21 22:07:31 +00001464 return SelectAddr(N.getNode(),
1465 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng0114e942006-01-06 20:36:21 +00001466}
1467
Dan Gohman8b746962008-09-23 18:22:58 +00001468/// getGlobalBaseReg - Return an SDNode that returns the value of
1469/// the global base register. Output instructions required to
1470/// initialize the global base register, if necessary.
Evan Cheng7ccced62006-02-18 00:15:05 +00001471///
Evan Cheng9ade2182006-08-26 05:34:46 +00001472SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanc5534622009-06-03 20:20:00 +00001473 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greifba36cb52008-08-28 21:40:38 +00001474 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Evan Cheng7ccced62006-02-18 00:15:05 +00001475}
1476
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001477SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1478 SDValue Chain = Node->getOperand(0);
1479 SDValue In1 = Node->getOperand(1);
1480 SDValue In2L = Node->getOperand(2);
1481 SDValue In2H = Node->getOperand(3);
Michael Liaocd9ede92012-09-19 19:36:58 +00001482
Rafael Espindola094fad32009-04-08 21:14:34 +00001483 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Chris Lattnerb86faa12010-09-21 22:07:31 +00001484 if (!SelectAddr(Node, In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001485 return NULL;
Dan Gohmanc76909a2009-09-25 20:36:54 +00001486 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1487 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1488 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, Chain};
1489 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
1490 MVT::i32, MVT::i32, MVT::Other, Ops,
1491 array_lengthof(Ops));
1492 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
1493 return ResNode;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001494}
Christopher Lambc59e5212007-08-10 21:48:46 +00001495
Michael Liaocd9ede92012-09-19 19:36:58 +00001496/// Atomic opcode table
1497///
Eric Christopher8102bf02011-05-17 07:47:55 +00001498enum AtomicOpc {
Michael Liaocd9ede92012-09-19 19:36:58 +00001499 ADD,
1500 SUB,
1501 INC,
1502 DEC,
Eric Christopher811c2b72011-05-17 07:50:41 +00001503 OR,
Eric Christopherc324f722011-05-17 08:10:18 +00001504 AND,
1505 XOR,
Eric Christopher811c2b72011-05-17 07:50:41 +00001506 AtomicOpcEnd
Eric Christopher8102bf02011-05-17 07:47:55 +00001507};
1508
1509enum AtomicSz {
1510 ConstantI8,
1511 I8,
1512 SextConstantI16,
1513 ConstantI16,
1514 I16,
1515 SextConstantI32,
1516 ConstantI32,
1517 I32,
1518 SextConstantI64,
1519 ConstantI64,
Eric Christopher811c2b72011-05-17 07:50:41 +00001520 I64,
1521 AtomicSzEnd
Eric Christopher8102bf02011-05-17 07:47:55 +00001522};
1523
Craig Topper72051bf2012-03-09 07:45:21 +00001524static const uint16_t AtomicOpcTbl[AtomicOpcEnd][AtomicSzEnd] = {
Eric Christopherc493a1f2011-05-11 21:44:58 +00001525 {
Michael Liaocd9ede92012-09-19 19:36:58 +00001526 X86::LOCK_ADD8mi,
1527 X86::LOCK_ADD8mr,
1528 X86::LOCK_ADD16mi8,
1529 X86::LOCK_ADD16mi,
1530 X86::LOCK_ADD16mr,
1531 X86::LOCK_ADD32mi8,
1532 X86::LOCK_ADD32mi,
1533 X86::LOCK_ADD32mr,
1534 X86::LOCK_ADD64mi8,
1535 X86::LOCK_ADD64mi32,
1536 X86::LOCK_ADD64mr,
1537 },
1538 {
1539 X86::LOCK_SUB8mi,
1540 X86::LOCK_SUB8mr,
1541 X86::LOCK_SUB16mi8,
1542 X86::LOCK_SUB16mi,
1543 X86::LOCK_SUB16mr,
1544 X86::LOCK_SUB32mi8,
1545 X86::LOCK_SUB32mi,
1546 X86::LOCK_SUB32mr,
1547 X86::LOCK_SUB64mi8,
1548 X86::LOCK_SUB64mi32,
1549 X86::LOCK_SUB64mr,
1550 },
1551 {
1552 0,
1553 X86::LOCK_INC8m,
1554 0,
1555 0,
1556 X86::LOCK_INC16m,
1557 0,
1558 0,
1559 X86::LOCK_INC32m,
1560 0,
1561 0,
1562 X86::LOCK_INC64m,
1563 },
1564 {
1565 0,
1566 X86::LOCK_DEC8m,
1567 0,
1568 0,
1569 X86::LOCK_DEC16m,
1570 0,
1571 0,
1572 X86::LOCK_DEC32m,
1573 0,
1574 0,
1575 X86::LOCK_DEC64m,
1576 },
1577 {
Eric Christopherc493a1f2011-05-11 21:44:58 +00001578 X86::LOCK_OR8mi,
1579 X86::LOCK_OR8mr,
1580 X86::LOCK_OR16mi8,
1581 X86::LOCK_OR16mi,
1582 X86::LOCK_OR16mr,
1583 X86::LOCK_OR32mi8,
1584 X86::LOCK_OR32mi,
1585 X86::LOCK_OR32mr,
1586 X86::LOCK_OR64mi8,
1587 X86::LOCK_OR64mi32,
Michael Liaocd9ede92012-09-19 19:36:58 +00001588 X86::LOCK_OR64mr,
Eric Christopherc324f722011-05-17 08:10:18 +00001589 },
1590 {
1591 X86::LOCK_AND8mi,
1592 X86::LOCK_AND8mr,
1593 X86::LOCK_AND16mi8,
1594 X86::LOCK_AND16mi,
1595 X86::LOCK_AND16mr,
1596 X86::LOCK_AND32mi8,
1597 X86::LOCK_AND32mi,
1598 X86::LOCK_AND32mr,
1599 X86::LOCK_AND64mi8,
1600 X86::LOCK_AND64mi32,
Michael Liaocd9ede92012-09-19 19:36:58 +00001601 X86::LOCK_AND64mr,
Eric Christopherc324f722011-05-17 08:10:18 +00001602 },
1603 {
1604 X86::LOCK_XOR8mi,
1605 X86::LOCK_XOR8mr,
1606 X86::LOCK_XOR16mi8,
1607 X86::LOCK_XOR16mi,
1608 X86::LOCK_XOR16mr,
1609 X86::LOCK_XOR32mi8,
1610 X86::LOCK_XOR32mi,
1611 X86::LOCK_XOR32mr,
1612 X86::LOCK_XOR64mi8,
1613 X86::LOCK_XOR64mi32,
Michael Liaocd9ede92012-09-19 19:36:58 +00001614 X86::LOCK_XOR64mr,
Eric Christopherc493a1f2011-05-11 21:44:58 +00001615 }
1616};
1617
Michael Liaocd9ede92012-09-19 19:36:58 +00001618// Return the target constant operand for atomic-load-op and do simple
1619// translations, such as from atomic-load-add to lock-sub. The return value is
1620// one of the following 3 cases:
1621// + target-constant, the operand could be supported as a target constant.
1622// + empty, the operand is not needed any more with the new op selected.
1623// + non-empty, otherwise.
1624static SDValue getAtomicLoadArithTargetConstant(SelectionDAG *CurDAG,
1625 DebugLoc dl,
1626 enum AtomicOpc &Op, EVT NVT,
1627 SDValue Val) {
1628 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val)) {
1629 int64_t CNVal = CN->getSExtValue();
1630 // Quit if not 32-bit imm.
1631 if ((int32_t)CNVal != CNVal)
1632 return Val;
1633 // For atomic-load-add, we could do some optimizations.
1634 if (Op == ADD) {
1635 // Translate to INC/DEC if ADD by 1 or -1.
1636 if ((CNVal == 1) || (CNVal == -1)) {
1637 Op = (CNVal == 1) ? INC : DEC;
1638 // No more constant operand after being translated into INC/DEC.
1639 return SDValue();
1640 }
1641 // Translate to SUB if ADD by negative value.
1642 if (CNVal < 0) {
1643 Op = SUB;
1644 CNVal = -CNVal;
1645 }
1646 }
1647 return CurDAG->getTargetConstant(CNVal, NVT);
1648 }
1649
1650 // If the value operand is single-used, try to optimize it.
1651 if (Op == ADD && Val.hasOneUse()) {
1652 // Translate (atomic-load-add ptr (sub 0 x)) back to (lock-sub x).
1653 if (Val.getOpcode() == ISD::SUB && X86::isZeroNode(Val.getOperand(0))) {
1654 Op = SUB;
1655 return Val.getOperand(1);
1656 }
1657 // A special case for i16, which needs truncating as, in most cases, it's
1658 // promoted to i32. We will translate
1659 // (atomic-load-add (truncate (sub 0 x))) to (lock-sub (EXTRACT_SUBREG x))
1660 if (Val.getOpcode() == ISD::TRUNCATE && NVT == MVT::i16 &&
1661 Val.getOperand(0).getOpcode() == ISD::SUB &&
1662 X86::isZeroNode(Val.getOperand(0).getOperand(0))) {
1663 Op = SUB;
1664 Val = Val.getOperand(0);
1665 return CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl, NVT,
1666 Val.getOperand(1));
1667 }
1668 }
1669
1670 return Val;
1671}
1672
Eric Christopherc324f722011-05-17 08:10:18 +00001673SDNode *X86DAGToDAGISel::SelectAtomicLoadArith(SDNode *Node, EVT NVT) {
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001674 if (Node->hasAnyUseOfValue(0))
1675 return 0;
Chad Rosiera20e1e72012-08-01 18:39:17 +00001676
Michael Liaocd9ede92012-09-19 19:36:58 +00001677 DebugLoc dl = Node->getDebugLoc();
1678
Eric Christopher6abb7ba2011-05-17 08:16:14 +00001679 // Optimize common patterns for __sync_or_and_fetch and similar arith
1680 // operations where the result is not used. This allows us to use the "lock"
1681 // version of the arithmetic instruction.
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001682 SDValue Chain = Node->getOperand(0);
1683 SDValue Ptr = Node->getOperand(1);
1684 SDValue Val = Node->getOperand(2);
1685 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
1686 if (!SelectAddr(Node, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
1687 return 0;
1688
Eric Christopherc324f722011-05-17 08:10:18 +00001689 // Which index into the table.
1690 enum AtomicOpc Op;
1691 switch (Node->getOpcode()) {
Michael Liaocd9ede92012-09-19 19:36:58 +00001692 default:
1693 return 0;
Eric Christopherc324f722011-05-17 08:10:18 +00001694 case ISD::ATOMIC_LOAD_OR:
1695 Op = OR;
1696 break;
1697 case ISD::ATOMIC_LOAD_AND:
1698 Op = AND;
1699 break;
1700 case ISD::ATOMIC_LOAD_XOR:
1701 Op = XOR;
1702 break;
Michael Liaocd9ede92012-09-19 19:36:58 +00001703 case ISD::ATOMIC_LOAD_ADD:
1704 Op = ADD;
1705 break;
Eric Christopherc324f722011-05-17 08:10:18 +00001706 }
Michael Liaocd9ede92012-09-19 19:36:58 +00001707
1708 Val = getAtomicLoadArithTargetConstant(CurDAG, dl, Op, NVT, Val);
1709 bool isUnOp = !Val.getNode();
1710 bool isCN = Val.getNode() && (Val.getOpcode() == ISD::TargetConstant);
Chad Rosiera20e1e72012-08-01 18:39:17 +00001711
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001712 unsigned Opc = 0;
1713 switch (NVT.getSimpleVT().SimpleTy) {
1714 default: return 0;
1715 case MVT::i8:
1716 if (isCN)
Eric Christopher8102bf02011-05-17 07:47:55 +00001717 Opc = AtomicOpcTbl[Op][ConstantI8];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001718 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001719 Opc = AtomicOpcTbl[Op][I8];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001720 break;
1721 case MVT::i16:
1722 if (isCN) {
1723 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001724 Opc = AtomicOpcTbl[Op][SextConstantI16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001725 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001726 Opc = AtomicOpcTbl[Op][ConstantI16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001727 } else
Eric Christopher8102bf02011-05-17 07:47:55 +00001728 Opc = AtomicOpcTbl[Op][I16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001729 break;
1730 case MVT::i32:
1731 if (isCN) {
1732 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001733 Opc = AtomicOpcTbl[Op][SextConstantI32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001734 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001735 Opc = AtomicOpcTbl[Op][ConstantI32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001736 } else
Eric Christopher8102bf02011-05-17 07:47:55 +00001737 Opc = AtomicOpcTbl[Op][I32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001738 break;
1739 case MVT::i64:
Eric Christopher5d8aa342011-06-30 00:48:30 +00001740 Opc = AtomicOpcTbl[Op][I64];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001741 if (isCN) {
1742 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001743 Opc = AtomicOpcTbl[Op][SextConstantI64];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001744 else if (i64immSExt32(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001745 Opc = AtomicOpcTbl[Op][ConstantI64];
Eric Christopher5d8aa342011-06-30 00:48:30 +00001746 }
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001747 break;
1748 }
Chad Rosiera20e1e72012-08-01 18:39:17 +00001749
Eric Christopher5d8aa342011-06-30 00:48:30 +00001750 assert(Opc != 0 && "Invalid arith lock transform!");
1751
Michael Liaocd9ede92012-09-19 19:36:58 +00001752 SDValue Ret;
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001753 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
1754 dl, NVT), 0);
1755 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1756 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Michael Liaocd9ede92012-09-19 19:36:58 +00001757 if (isUnOp) {
1758 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain };
1759 Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops,
1760 array_lengthof(Ops)), 0);
1761 } else {
1762 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1763 Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops,
1764 array_lengthof(Ops)), 0);
1765 }
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001766 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
1767 SDValue RetVals[] = { Undef, Ret };
1768 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1769}
1770
Dan Gohman11596ed2009-10-09 20:35:19 +00001771/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1772/// any uses which require the SF or OF bits to be accurate.
1773static bool HasNoSignedComparisonUses(SDNode *N) {
1774 // Examine each user of the node.
1775 for (SDNode::use_iterator UI = N->use_begin(),
1776 UE = N->use_end(); UI != UE; ++UI) {
1777 // Only examine CopyToReg uses.
1778 if (UI->getOpcode() != ISD::CopyToReg)
1779 return false;
1780 // Only examine CopyToReg uses that copy to EFLAGS.
1781 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1782 X86::EFLAGS)
1783 return false;
1784 // Examine each user of the CopyToReg use.
1785 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1786 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1787 // Only examine the Flag result.
1788 if (FlagUI.getUse().getResNo() != 1) continue;
1789 // Anything unusual: assume conservatively.
1790 if (!FlagUI->isMachineOpcode()) return false;
1791 // Examine the opcode of the user.
1792 switch (FlagUI->getMachineOpcode()) {
1793 // These comparisons don't treat the most significant bit specially.
1794 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1795 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1796 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1797 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001798 case X86::JA_4: case X86::JAE_4: case X86::JB_4: case X86::JBE_4:
1799 case X86::JE_4: case X86::JNE_4: case X86::JP_4: case X86::JNP_4:
Dan Gohman11596ed2009-10-09 20:35:19 +00001800 case X86::CMOVA16rr: case X86::CMOVA16rm:
1801 case X86::CMOVA32rr: case X86::CMOVA32rm:
1802 case X86::CMOVA64rr: case X86::CMOVA64rm:
1803 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1804 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1805 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1806 case X86::CMOVB16rr: case X86::CMOVB16rm:
1807 case X86::CMOVB32rr: case X86::CMOVB32rm:
1808 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner25cbf502010-10-05 23:00:14 +00001809 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1810 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1811 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman11596ed2009-10-09 20:35:19 +00001812 case X86::CMOVE16rr: case X86::CMOVE16rm:
1813 case X86::CMOVE32rr: case X86::CMOVE32rm:
1814 case X86::CMOVE64rr: case X86::CMOVE64rm:
1815 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1816 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1817 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1818 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1819 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1820 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1821 case X86::CMOVP16rr: case X86::CMOVP16rm:
1822 case X86::CMOVP32rr: case X86::CMOVP32rm:
1823 case X86::CMOVP64rr: case X86::CMOVP64rm:
1824 continue;
1825 // Anything else: assume conservatively.
1826 default: return false;
1827 }
1828 }
1829 }
1830 return true;
1831}
1832
Joel Jones76d03102012-03-29 05:45:48 +00001833/// isLoadIncOrDecStore - Check whether or not the chain ending in StoreNode
1834/// is suitable for doing the {load; increment or decrement; store} to modify
1835/// transformation.
Chad Rosiera20e1e72012-08-01 18:39:17 +00001836static bool isLoadIncOrDecStore(StoreSDNode *StoreNode, unsigned Opc,
Evan Chengf0bcecc2012-04-12 19:14:21 +00001837 SDValue StoredVal, SelectionDAG *CurDAG,
1838 LoadSDNode* &LoadNode, SDValue &InputChain) {
Joel Jones76d03102012-03-29 05:45:48 +00001839
1840 // is the value stored the result of a DEC or INC?
1841 if (!(Opc == X86ISD::DEC || Opc == X86ISD::INC)) return false;
1842
Joel Jones76d03102012-03-29 05:45:48 +00001843 // is the stored value result 0 of the load?
1844 if (StoredVal.getResNo() != 0) return false;
1845
1846 // are there other uses of the loaded value than the inc or dec?
1847 if (!StoredVal.getNode()->hasNUsesOfValue(1, 0)) return false;
1848
Joel Jones76d03102012-03-29 05:45:48 +00001849 // is the store non-extending and non-indexed?
Evan Chengf0bcecc2012-04-12 19:14:21 +00001850 if (!ISD::isNormalStore(StoreNode) || StoreNode->isNonTemporal())
Joel Jones76d03102012-03-29 05:45:48 +00001851 return false;
1852
Evan Chengf0bcecc2012-04-12 19:14:21 +00001853 SDValue Load = StoredVal->getOperand(0);
1854 // Is the stored value a non-extending and non-indexed load?
1855 if (!ISD::isNormalLoad(Load.getNode())) return false;
1856
1857 // Return LoadNode by reference.
1858 LoadNode = cast<LoadSDNode>(Load);
1859 // is the size of the value one that we can handle? (i.e. 64, 32, 16, or 8)
Chad Rosiera20e1e72012-08-01 18:39:17 +00001860 EVT LdVT = LoadNode->getMemoryVT();
1861 if (LdVT != MVT::i64 && LdVT != MVT::i32 && LdVT != MVT::i16 &&
Evan Chengf0bcecc2012-04-12 19:14:21 +00001862 LdVT != MVT::i8)
1863 return false;
1864
1865 // Is store the only read of the loaded value?
1866 if (!Load.hasOneUse())
1867 return false;
Chad Rosiera20e1e72012-08-01 18:39:17 +00001868
Evan Chengf0bcecc2012-04-12 19:14:21 +00001869 // Is the address of the store the same as the load?
1870 if (LoadNode->getBasePtr() != StoreNode->getBasePtr() ||
1871 LoadNode->getOffset() != StoreNode->getOffset())
1872 return false;
1873
1874 // Check if the chain is produced by the load or is a TokenFactor with
1875 // the load output chain as an operand. Return InputChain by reference.
1876 SDValue Chain = StoreNode->getChain();
1877
1878 bool ChainCheck = false;
1879 if (Chain == Load.getValue(1)) {
1880 ChainCheck = true;
1881 InputChain = LoadNode->getChain();
1882 } else if (Chain.getOpcode() == ISD::TokenFactor) {
1883 SmallVector<SDValue, 4> ChainOps;
1884 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i) {
1885 SDValue Op = Chain.getOperand(i);
1886 if (Op == Load.getValue(1)) {
1887 ChainCheck = true;
1888 continue;
1889 }
Evan Cheng61003662012-05-16 01:54:27 +00001890
1891 // Make sure using Op as part of the chain would not cause a cycle here.
1892 // In theory, we could check whether the chain node is a predecessor of
1893 // the load. But that can be very expensive. Instead visit the uses and
1894 // make sure they all have smaller node id than the load.
1895 int LoadId = LoadNode->getNodeId();
1896 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
1897 UE = UI->use_end(); UI != UE; ++UI) {
1898 if (UI.getUse().getResNo() != 0)
1899 continue;
1900 if (UI->getNodeId() > LoadId)
1901 return false;
1902 }
1903
Evan Chengf0bcecc2012-04-12 19:14:21 +00001904 ChainOps.push_back(Op);
1905 }
1906
1907 if (ChainCheck)
1908 // Make a new TokenFactor with all the other input chains except
1909 // for the load.
1910 InputChain = CurDAG->getNode(ISD::TokenFactor, Chain.getDebugLoc(),
1911 MVT::Other, &ChainOps[0], ChainOps.size());
1912 }
1913 if (!ChainCheck)
Joel Jones76d03102012-03-29 05:45:48 +00001914 return false;
1915
1916 return true;
1917}
1918
Benjamin Kramer73478402012-03-29 12:37:26 +00001919/// getFusedLdStOpcode - Get the appropriate X86 opcode for an in memory
1920/// increment or decrement. Opc should be X86ISD::DEC or X86ISD::INC.
Joel Jones76d03102012-03-29 05:45:48 +00001921static unsigned getFusedLdStOpcode(EVT &LdVT, unsigned Opc) {
1922 if (Opc == X86ISD::DEC) {
1923 if (LdVT == MVT::i64) return X86::DEC64m;
1924 if (LdVT == MVT::i32) return X86::DEC32m;
1925 if (LdVT == MVT::i16) return X86::DEC16m;
1926 if (LdVT == MVT::i8) return X86::DEC8m;
Benjamin Kramer73478402012-03-29 12:37:26 +00001927 } else {
1928 assert(Opc == X86ISD::INC && "unrecognized opcode");
Joel Jones76d03102012-03-29 05:45:48 +00001929 if (LdVT == MVT::i64) return X86::INC64m;
1930 if (LdVT == MVT::i32) return X86::INC32m;
1931 if (LdVT == MVT::i16) return X86::INC16m;
1932 if (LdVT == MVT::i8) return X86::INC8m;
Joel Jones76d03102012-03-29 05:45:48 +00001933 }
Benjamin Kramer73478402012-03-29 12:37:26 +00001934 llvm_unreachable("unrecognized size for LdVT");
Joel Jones76d03102012-03-29 05:45:48 +00001935}
1936
Manman Ren1f7a1b62012-06-26 19:47:59 +00001937/// SelectGather - Customized ISel for GATHER operations.
1938///
1939SDNode *X86DAGToDAGISel::SelectGather(SDNode *Node, unsigned Opc) {
1940 // Operands of Gather: VSrc, Base, VIdx, VMask, Scale
1941 SDValue Chain = Node->getOperand(0);
1942 SDValue VSrc = Node->getOperand(2);
1943 SDValue Base = Node->getOperand(3);
1944 SDValue VIdx = Node->getOperand(4);
1945 SDValue VMask = Node->getOperand(5);
1946 ConstantSDNode *Scale = dyn_cast<ConstantSDNode>(Node->getOperand(6));
Craig Topper15d39ad2012-07-01 02:17:08 +00001947 if (!Scale)
1948 return 0;
Manman Ren1f7a1b62012-06-26 19:47:59 +00001949
Craig Topper5aba78b2012-07-12 06:52:41 +00001950 SDVTList VTs = CurDAG->getVTList(VSrc.getValueType(), VSrc.getValueType(),
1951 MVT::Other);
1952
Manman Ren1f7a1b62012-06-26 19:47:59 +00001953 // Memory Operands: Base, Scale, Index, Disp, Segment
1954 SDValue Disp = CurDAG->getTargetConstant(0, MVT::i32);
1955 SDValue Segment = CurDAG->getRegister(0, MVT::i32);
1956 const SDValue Ops[] = { VSrc, Base, getI8Imm(Scale->getSExtValue()), VIdx,
1957 Disp, Segment, VMask, Chain};
1958 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
Craig Topper5aba78b2012-07-12 06:52:41 +00001959 VTs, Ops, array_lengthof(Ops));
1960 // Node has 2 outputs: VDst and MVT::Other.
1961 // ResNode has 3 outputs: VDst, VMask_wb, and MVT::Other.
1962 // We replace VDst of Node with VDst of ResNode, and Other of Node with Other
1963 // of ResNode.
1964 ReplaceUses(SDValue(Node, 0), SDValue(ResNode, 0));
1965 ReplaceUses(SDValue(Node, 1), SDValue(ResNode, 2));
Manman Ren1f7a1b62012-06-26 19:47:59 +00001966 return ResNode;
1967}
1968
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001969SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001971 unsigned Opc, MOpc;
1972 unsigned Opcode = Node->getOpcode();
Dale Johannesend8392542009-02-03 21:48:12 +00001973 DebugLoc dl = Node->getDebugLoc();
Chad Rosiera20e1e72012-08-01 18:39:17 +00001974
Chris Lattner7c306da2010-03-02 06:34:30 +00001975 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengf597dc72006-02-10 22:24:32 +00001976
Dan Gohmane8be6c62008-07-17 19:10:17 +00001977 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +00001978 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001979 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001980 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001981
Evan Cheng0114e942006-01-06 20:36:21 +00001982 switch (Opcode) {
Dan Gohman72677342009-08-02 16:10:52 +00001983 default: break;
Manman Ren1f7a1b62012-06-26 19:47:59 +00001984 case ISD::INTRINSIC_W_CHAIN: {
1985 unsigned IntNo = cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue();
1986 switch (IntNo) {
1987 default: break;
1988 case Intrinsic::x86_avx2_gather_d_pd:
Manman Ren1f7a1b62012-06-26 19:47:59 +00001989 case Intrinsic::x86_avx2_gather_d_pd_256:
Manman Ren1f7a1b62012-06-26 19:47:59 +00001990 case Intrinsic::x86_avx2_gather_q_pd:
Manman Ren1f7a1b62012-06-26 19:47:59 +00001991 case Intrinsic::x86_avx2_gather_q_pd_256:
Manman Ren1f7a1b62012-06-26 19:47:59 +00001992 case Intrinsic::x86_avx2_gather_d_ps:
Manman Ren1f7a1b62012-06-26 19:47:59 +00001993 case Intrinsic::x86_avx2_gather_d_ps_256:
Manman Ren1f7a1b62012-06-26 19:47:59 +00001994 case Intrinsic::x86_avx2_gather_q_ps:
Manman Ren1f7a1b62012-06-26 19:47:59 +00001995 case Intrinsic::x86_avx2_gather_q_ps_256:
Manman Ren40307c72012-06-29 00:54:20 +00001996 case Intrinsic::x86_avx2_gather_d_q:
Manman Ren40307c72012-06-29 00:54:20 +00001997 case Intrinsic::x86_avx2_gather_d_q_256:
Manman Ren40307c72012-06-29 00:54:20 +00001998 case Intrinsic::x86_avx2_gather_q_q:
Manman Ren40307c72012-06-29 00:54:20 +00001999 case Intrinsic::x86_avx2_gather_q_q_256:
Manman Ren40307c72012-06-29 00:54:20 +00002000 case Intrinsic::x86_avx2_gather_d_d:
Manman Ren40307c72012-06-29 00:54:20 +00002001 case Intrinsic::x86_avx2_gather_d_d_256:
Manman Ren40307c72012-06-29 00:54:20 +00002002 case Intrinsic::x86_avx2_gather_q_d:
Craig Topperde6e4842012-07-01 02:05:52 +00002003 case Intrinsic::x86_avx2_gather_q_d_256: {
2004 unsigned Opc;
2005 switch (IntNo) {
Craig Topper51e89c02012-07-01 02:55:34 +00002006 default: llvm_unreachable("Impossible intrinsic");
Craig Topperde6e4842012-07-01 02:05:52 +00002007 case Intrinsic::x86_avx2_gather_d_pd: Opc = X86::VGATHERDPDrm; break;
2008 case Intrinsic::x86_avx2_gather_d_pd_256: Opc = X86::VGATHERDPDYrm; break;
2009 case Intrinsic::x86_avx2_gather_q_pd: Opc = X86::VGATHERQPDrm; break;
2010 case Intrinsic::x86_avx2_gather_q_pd_256: Opc = X86::VGATHERQPDYrm; break;
2011 case Intrinsic::x86_avx2_gather_d_ps: Opc = X86::VGATHERDPSrm; break;
2012 case Intrinsic::x86_avx2_gather_d_ps_256: Opc = X86::VGATHERDPSYrm; break;
2013 case Intrinsic::x86_avx2_gather_q_ps: Opc = X86::VGATHERQPSrm; break;
2014 case Intrinsic::x86_avx2_gather_q_ps_256: Opc = X86::VGATHERQPSYrm; break;
2015 case Intrinsic::x86_avx2_gather_d_q: Opc = X86::VPGATHERDQrm; break;
2016 case Intrinsic::x86_avx2_gather_d_q_256: Opc = X86::VPGATHERDQYrm; break;
2017 case Intrinsic::x86_avx2_gather_q_q: Opc = X86::VPGATHERQQrm; break;
2018 case Intrinsic::x86_avx2_gather_q_q_256: Opc = X86::VPGATHERQQYrm; break;
2019 case Intrinsic::x86_avx2_gather_d_d: Opc = X86::VPGATHERDDrm; break;
2020 case Intrinsic::x86_avx2_gather_d_d_256: Opc = X86::VPGATHERDDYrm; break;
2021 case Intrinsic::x86_avx2_gather_q_d: Opc = X86::VPGATHERQDrm; break;
2022 case Intrinsic::x86_avx2_gather_q_d_256: Opc = X86::VPGATHERQDYrm; break;
2023 }
Craig Topper15d39ad2012-07-01 02:17:08 +00002024 SDNode *RetVal = SelectGather(Node, Opc);
2025 if (RetVal)
Craig Topper5aba78b2012-07-12 06:52:41 +00002026 // We already called ReplaceUses inside SelectGather.
2027 return NULL;
Craig Topper65b382c2012-07-01 02:18:18 +00002028 break;
Craig Topperde6e4842012-07-01 02:05:52 +00002029 }
Manman Ren1f7a1b62012-06-26 19:47:59 +00002030 }
2031 break;
2032 }
Dan Gohman72677342009-08-02 16:10:52 +00002033 case X86ISD::GlobalBaseReg:
2034 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00002035
Craig Topper51e89c02012-07-01 02:55:34 +00002036
Dan Gohman72677342009-08-02 16:10:52 +00002037 case X86ISD::ATOMOR64_DAG:
Dan Gohman72677342009-08-02 16:10:52 +00002038 case X86ISD::ATOMXOR64_DAG:
Dan Gohman72677342009-08-02 16:10:52 +00002039 case X86ISD::ATOMADD64_DAG:
Dan Gohman72677342009-08-02 16:10:52 +00002040 case X86ISD::ATOMSUB64_DAG:
Dan Gohman72677342009-08-02 16:10:52 +00002041 case X86ISD::ATOMNAND64_DAG:
Dan Gohman72677342009-08-02 16:10:52 +00002042 case X86ISD::ATOMAND64_DAG:
Michael Liaoe5e8f762012-09-25 18:08:13 +00002043 case X86ISD::ATOMMAX64_DAG:
2044 case X86ISD::ATOMMIN64_DAG:
2045 case X86ISD::ATOMUMAX64_DAG:
2046 case X86ISD::ATOMUMIN64_DAG:
Craig Topper51e89c02012-07-01 02:55:34 +00002047 case X86ISD::ATOMSWAP64_DAG: {
2048 unsigned Opc;
2049 switch (Opcode) {
Craig Topper28654222012-08-11 17:44:14 +00002050 default: llvm_unreachable("Impossible opcode");
Craig Topper51e89c02012-07-01 02:55:34 +00002051 case X86ISD::ATOMOR64_DAG: Opc = X86::ATOMOR6432; break;
2052 case X86ISD::ATOMXOR64_DAG: Opc = X86::ATOMXOR6432; break;
2053 case X86ISD::ATOMADD64_DAG: Opc = X86::ATOMADD6432; break;
2054 case X86ISD::ATOMSUB64_DAG: Opc = X86::ATOMSUB6432; break;
2055 case X86ISD::ATOMNAND64_DAG: Opc = X86::ATOMNAND6432; break;
2056 case X86ISD::ATOMAND64_DAG: Opc = X86::ATOMAND6432; break;
Michael Liaoe5e8f762012-09-25 18:08:13 +00002057 case X86ISD::ATOMMAX64_DAG: Opc = X86::ATOMMAX6432; break;
2058 case X86ISD::ATOMMIN64_DAG: Opc = X86::ATOMMIN6432; break;
2059 case X86ISD::ATOMUMAX64_DAG: Opc = X86::ATOMUMAX6432; break;
2060 case X86ISD::ATOMUMIN64_DAG: Opc = X86::ATOMUMIN6432; break;
Craig Topper51e89c02012-07-01 02:55:34 +00002061 case X86ISD::ATOMSWAP64_DAG: Opc = X86::ATOMSWAP6432; break;
2062 }
2063 SDNode *RetVal = SelectAtomic64(Node, Opc);
2064 if (RetVal)
2065 return RetVal;
2066 break;
2067 }
Dale Johannesen48c1bc22008-10-02 18:53:47 +00002068
Eric Christopherc324f722011-05-17 08:10:18 +00002069 case ISD::ATOMIC_LOAD_XOR:
2070 case ISD::ATOMIC_LOAD_AND:
Michael Liaocd9ede92012-09-19 19:36:58 +00002071 case ISD::ATOMIC_LOAD_OR:
2072 case ISD::ATOMIC_LOAD_ADD: {
Eric Christopherc324f722011-05-17 08:10:18 +00002073 SDNode *RetVal = SelectAtomicLoadArith(Node, NVT);
Eric Christopherb38fe4b2011-05-10 23:57:45 +00002074 if (RetVal)
2075 return RetVal;
2076 break;
2077 }
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00002078 case ISD::AND:
2079 case ISD::OR:
2080 case ISD::XOR: {
2081 // For operations of the form (x << C1) op C2, check if we can use a smaller
2082 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
2083 SDValue N0 = Node->getOperand(0);
2084 SDValue N1 = Node->getOperand(1);
2085
2086 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
2087 break;
2088
2089 // i8 is unshrinkable, i16 should be promoted to i32.
2090 if (NVT != MVT::i32 && NVT != MVT::i64)
2091 break;
2092
2093 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
2094 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
2095 if (!Cst || !ShlCst)
2096 break;
2097
2098 int64_t Val = Cst->getSExtValue();
2099 uint64_t ShlVal = ShlCst->getZExtValue();
2100
2101 // Make sure that we don't change the operation by removing bits.
2102 // This only matters for OR and XOR, AND is unaffected.
Richard Smith1144af32012-08-24 23:29:28 +00002103 uint64_t RemovedBitsMask = (1ULL << ShlVal) - 1;
2104 if (Opcode != ISD::AND && (Val & RemovedBitsMask) != 0)
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00002105 break;
2106
Craig Topper28654222012-08-11 17:44:14 +00002107 unsigned ShlOp, Op;
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00002108 EVT CstVT = NVT;
2109
2110 // Check the minimum bitwidth for the new constant.
2111 // TODO: AND32ri is the same as AND64ri32 with zext imm.
2112 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
2113 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
2114 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
2115 CstVT = MVT::i8;
2116 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
2117 CstVT = MVT::i32;
2118
2119 // Bail if there is no smaller encoding.
2120 if (NVT == CstVT)
2121 break;
2122
2123 switch (NVT.getSimpleVT().SimpleTy) {
2124 default: llvm_unreachable("Unsupported VT!");
2125 case MVT::i32:
2126 assert(CstVT == MVT::i8);
2127 ShlOp = X86::SHL32ri;
2128
2129 switch (Opcode) {
Craig Topper28654222012-08-11 17:44:14 +00002130 default: llvm_unreachable("Impossible opcode");
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00002131 case ISD::AND: Op = X86::AND32ri8; break;
2132 case ISD::OR: Op = X86::OR32ri8; break;
2133 case ISD::XOR: Op = X86::XOR32ri8; break;
2134 }
2135 break;
2136 case MVT::i64:
2137 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
2138 ShlOp = X86::SHL64ri;
2139
2140 switch (Opcode) {
Craig Topper28654222012-08-11 17:44:14 +00002141 default: llvm_unreachable("Impossible opcode");
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00002142 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
2143 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
2144 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
2145 }
2146 break;
2147 }
2148
2149 // Emit the smaller op and the shift.
2150 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, CstVT);
2151 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
2152 return CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2153 getI8Imm(ShlVal));
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00002154 }
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002155 case X86ISD::UMUL: {
2156 SDValue N0 = Node->getOperand(0);
2157 SDValue N1 = Node->getOperand(1);
Chad Rosiera20e1e72012-08-01 18:39:17 +00002158
Ted Kremenekd7f696e2011-01-14 22:34:13 +00002159 unsigned LoReg;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002160 switch (NVT.getSimpleVT().SimpleTy) {
2161 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekd7f696e2011-01-14 22:34:13 +00002162 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
2163 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2164 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2165 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002166 }
Chad Rosiera20e1e72012-08-01 18:39:17 +00002167
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002168 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2169 N0, SDValue()).getValue(1);
Chad Rosiera20e1e72012-08-01 18:39:17 +00002170
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002171 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2172 SDValue Ops[] = {N1, InFlag};
2173 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops, 2);
Chad Rosiera20e1e72012-08-01 18:39:17 +00002174
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002175 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
2176 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
2177 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 2));
2178 return NULL;
2179 }
Chad Rosiera20e1e72012-08-01 18:39:17 +00002180
Dan Gohman72677342009-08-02 16:10:52 +00002181 case ISD::SMUL_LOHI:
2182 case ISD::UMUL_LOHI: {
2183 SDValue N0 = Node->getOperand(0);
2184 SDValue N1 = Node->getOperand(1);
2185
2186 bool isSigned = Opcode == ISD::SMUL_LOHI;
Michael Liao0832a722012-09-26 08:22:37 +00002187 bool hasBMI2 = Subtarget->hasBMI2();
Bill Wendling12321672009-08-07 21:33:25 +00002188 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002190 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002191 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2192 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
Michael Liao0832a722012-09-26 08:22:37 +00002193 case MVT::i32: Opc = hasBMI2 ? X86::MULX32rr : X86::MUL32r;
2194 MOpc = hasBMI2 ? X86::MULX32rm : X86::MUL32m; break;
2195 case MVT::i64: Opc = hasBMI2 ? X86::MULX64rr : X86::MUL64r;
2196 MOpc = hasBMI2 ? X86::MULX64rm : X86::MUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002197 }
Bill Wendling12321672009-08-07 21:33:25 +00002198 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002199 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002200 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002201 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2202 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2203 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2204 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002205 }
Bill Wendling12321672009-08-07 21:33:25 +00002206 }
Dan Gohman72677342009-08-02 16:10:52 +00002207
Michael Liao0832a722012-09-26 08:22:37 +00002208 unsigned SrcReg, LoReg, HiReg;
2209 switch (Opc) {
2210 default: llvm_unreachable("Unknown MUL opcode!");
2211 case X86::IMUL8r:
2212 case X86::MUL8r:
2213 SrcReg = LoReg = X86::AL; HiReg = X86::AH;
2214 break;
2215 case X86::IMUL16r:
2216 case X86::MUL16r:
2217 SrcReg = LoReg = X86::AX; HiReg = X86::DX;
2218 break;
2219 case X86::IMUL32r:
2220 case X86::MUL32r:
2221 SrcReg = LoReg = X86::EAX; HiReg = X86::EDX;
2222 break;
2223 case X86::IMUL64r:
2224 case X86::MUL64r:
2225 SrcReg = LoReg = X86::RAX; HiReg = X86::RDX;
2226 break;
2227 case X86::MULX32rr:
2228 SrcReg = X86::EDX; LoReg = HiReg = 0;
2229 break;
2230 case X86::MULX64rr:
2231 SrcReg = X86::RDX; LoReg = HiReg = 0;
2232 break;
Dan Gohman72677342009-08-02 16:10:52 +00002233 }
2234
2235 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002236 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendling12321672009-08-07 21:33:25 +00002237 // Multiply is commmutative.
Dan Gohman72677342009-08-02 16:10:52 +00002238 if (!foldedLoad) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002239 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00002240 if (foldedLoad)
2241 std::swap(N0, N1);
2242 }
2243
Michael Liao0832a722012-09-26 08:22:37 +00002244 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, SrcReg,
Craig Topper88097812012-05-23 05:44:51 +00002245 N0, SDValue()).getValue(1);
Michael Liao0832a722012-09-26 08:22:37 +00002246 SDValue ResHi, ResLo;
Dan Gohman72677342009-08-02 16:10:52 +00002247
2248 if (foldedLoad) {
Michael Liao0832a722012-09-26 08:22:37 +00002249 SDValue Chain;
Dan Gohman72677342009-08-02 16:10:52 +00002250 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2251 InFlag };
Michael Liao0832a722012-09-26 08:22:37 +00002252 if (MOpc == X86::MULX32rm || MOpc == X86::MULX64rm) {
2253 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Other, MVT::Glue);
2254 SDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops,
2255 array_lengthof(Ops));
2256 ResHi = SDValue(CNode, 0);
2257 ResLo = SDValue(CNode, 1);
2258 Chain = SDValue(CNode, 2);
2259 InFlag = SDValue(CNode, 3);
2260 } else {
2261 SDVTList VTs = CurDAG->getVTList(MVT::Other, MVT::Glue);
2262 SDNode *CNode = CurDAG->getMachineNode(MOpc, dl, VTs, Ops,
2263 array_lengthof(Ops));
2264 Chain = SDValue(CNode, 0);
2265 InFlag = SDValue(CNode, 1);
2266 }
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002267
Dan Gohman72677342009-08-02 16:10:52 +00002268 // Update the chain.
Michael Liao0832a722012-09-26 08:22:37 +00002269 ReplaceUses(N1.getValue(1), Chain);
Dan Gohman72677342009-08-02 16:10:52 +00002270 } else {
Michael Liao0832a722012-09-26 08:22:37 +00002271 SDValue Ops[] = { N1, InFlag };
2272 if (Opc == X86::MULX32rr || Opc == X86::MULX64rr) {
2273 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::Glue);
2274 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops,
2275 array_lengthof(Ops));
2276 ResHi = SDValue(CNode, 0);
2277 ResLo = SDValue(CNode, 1);
2278 InFlag = SDValue(CNode, 2);
2279 } else {
2280 SDVTList VTs = CurDAG->getVTList(MVT::Glue);
2281 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops,
2282 array_lengthof(Ops));
2283 InFlag = SDValue(CNode, 0);
2284 }
Dan Gohman72677342009-08-02 16:10:52 +00002285 }
2286
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002287 // Prevent use of AH in a REX instruction by referencing AX instead.
2288 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2289 !SDValue(Node, 1).use_empty()) {
2290 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2291 X86::AX, MVT::i16, InFlag);
2292 InFlag = Result.getValue(2);
2293 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2294 // registers.
2295 if (!SDValue(Node, 0).use_empty())
2296 ReplaceUses(SDValue(Node, 1),
2297 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2298
2299 // Shift AX down 8 bits.
2300 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2301 Result,
2302 CurDAG->getTargetConstant(8, MVT::i8)), 0);
2303 // Then truncate it down to i8.
2304 ReplaceUses(SDValue(Node, 1),
2305 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2306 }
Dan Gohman72677342009-08-02 16:10:52 +00002307 // Copy the low half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002308 if (!SDValue(Node, 0).use_empty()) {
Michael Liao0832a722012-09-26 08:22:37 +00002309 if (ResLo.getNode() == 0) {
2310 assert(LoReg && "Register for low half is not defined!");
2311 ResLo = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, LoReg, NVT,
2312 InFlag);
2313 InFlag = ResLo.getValue(2);
2314 }
2315 ReplaceUses(SDValue(Node, 0), ResLo);
2316 DEBUG(dbgs() << "=> "; ResLo.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002317 }
2318 // Copy the high half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002319 if (!SDValue(Node, 1).use_empty()) {
Michael Liao0832a722012-09-26 08:22:37 +00002320 if (ResHi.getNode() == 0) {
2321 assert(HiReg && "Register for high half is not defined!");
2322 ResHi = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl, HiReg, NVT,
2323 InFlag);
2324 InFlag = ResHi.getValue(2);
2325 }
2326 ReplaceUses(SDValue(Node, 1), ResHi);
2327 DEBUG(dbgs() << "=> "; ResHi.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002328 }
Chad Rosiera20e1e72012-08-01 18:39:17 +00002329
Dan Gohman72677342009-08-02 16:10:52 +00002330 return NULL;
2331 }
2332
2333 case ISD::SDIVREM:
2334 case ISD::UDIVREM: {
2335 SDValue N0 = Node->getOperand(0);
2336 SDValue N1 = Node->getOperand(1);
2337
2338 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendling12321672009-08-07 21:33:25 +00002339 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002341 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2343 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2344 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2345 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002346 }
Bill Wendling12321672009-08-07 21:33:25 +00002347 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002349 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002350 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2351 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2352 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2353 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002354 }
Bill Wendling12321672009-08-07 21:33:25 +00002355 }
Dan Gohman72677342009-08-02 16:10:52 +00002356
Chris Lattner9e323832009-12-23 01:45:04 +00002357 unsigned LoReg, HiReg, ClrReg;
Dan Gohman72677342009-08-02 16:10:52 +00002358 unsigned ClrOpcode, SExtOpcode;
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002360 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002361 case MVT::i8:
Chris Lattner9e323832009-12-23 01:45:04 +00002362 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman72677342009-08-02 16:10:52 +00002363 ClrOpcode = 0;
2364 SExtOpcode = X86::CBW;
2365 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002366 case MVT::i16:
Dan Gohman72677342009-08-02 16:10:52 +00002367 LoReg = X86::AX; HiReg = X86::DX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002368 ClrOpcode = X86::MOV16r0; ClrReg = X86::DX;
Dan Gohman72677342009-08-02 16:10:52 +00002369 SExtOpcode = X86::CWD;
2370 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 case MVT::i32:
Chris Lattner9e323832009-12-23 01:45:04 +00002372 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman72677342009-08-02 16:10:52 +00002373 ClrOpcode = X86::MOV32r0;
2374 SExtOpcode = X86::CDQ;
2375 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 case MVT::i64:
Chris Lattner9e323832009-12-23 01:45:04 +00002377 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002378 ClrOpcode = X86::MOV64r0;
Dan Gohman72677342009-08-02 16:10:52 +00002379 SExtOpcode = X86::CQO;
Evan Cheng37b73872009-07-30 08:33:02 +00002380 break;
2381 }
2382
Dan Gohman72677342009-08-02 16:10:52 +00002383 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002384 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00002385 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman525178c2007-10-08 18:33:35 +00002386
Dan Gohman72677342009-08-02 16:10:52 +00002387 SDValue InFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman72677342009-08-02 16:10:52 +00002389 // Special case for div8, just use a move with zero extension to AX to
2390 // clear the upper 8 bits (AH).
2391 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002392 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman72677342009-08-02 16:10:52 +00002393 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2394 Move =
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002395 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00002396 MVT::Other, Ops,
2397 array_lengthof(Ops)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00002398 Chain = Move.getValue(1);
2399 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng0114e942006-01-06 20:36:21 +00002400 } else {
Dan Gohman72677342009-08-02 16:10:52 +00002401 Move =
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002402 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman72677342009-08-02 16:10:52 +00002403 Chain = CurDAG->getEntryNode();
2404 }
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002405 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman72677342009-08-02 16:10:52 +00002406 InFlag = Chain.getValue(1);
2407 } else {
2408 InFlag =
2409 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2410 LoReg, N0, SDValue()).getValue(1);
2411 if (isSigned && !signBitIsZero) {
2412 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +00002413 InFlag =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002414 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman72677342009-08-02 16:10:52 +00002415 } else {
2416 // Zero out the high part, effectively zero extending the input.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002417 SDValue ClrNode =
2418 SDValue(CurDAG->getMachineNode(ClrOpcode, dl, NVT), 0);
Chris Lattner9e323832009-12-23 01:45:04 +00002419 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman72677342009-08-02 16:10:52 +00002420 ClrNode, InFlag).getValue(1);
Dan Gohman525178c2007-10-08 18:33:35 +00002421 }
Evan Cheng948f3432006-01-06 23:19:29 +00002422 }
Dan Gohman525178c2007-10-08 18:33:35 +00002423
Dan Gohman72677342009-08-02 16:10:52 +00002424 if (foldedLoad) {
2425 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2426 InFlag };
2427 SDNode *CNode =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002428 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops,
Dan Gohman602b0c82009-09-25 18:54:59 +00002429 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00002430 InFlag = SDValue(CNode, 1);
2431 // Update the chain.
2432 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2433 } else {
2434 InFlag =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002435 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00002436 }
Evan Cheng948f3432006-01-06 23:19:29 +00002437
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002438 // Prevent use of AH in a REX instruction by referencing AX instead.
2439 // Shift it down 8 bits.
2440 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2441 !SDValue(Node, 1).use_empty()) {
2442 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2443 X86::AX, MVT::i16, InFlag);
2444 InFlag = Result.getValue(2);
2445
2446 // If we also need AL (the quotient), get it by extracting a subreg from
2447 // Result. The fast register allocator does not like multiple CopyFromReg
2448 // nodes using aliasing registers.
2449 if (!SDValue(Node, 0).use_empty())
2450 ReplaceUses(SDValue(Node, 0),
2451 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2452
2453 // Shift AX right by 8 bits instead of using AH.
2454 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2455 Result,
2456 CurDAG->getTargetConstant(8, MVT::i8)),
2457 0);
2458 ReplaceUses(SDValue(Node, 1),
2459 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2460 }
Dan Gohman72677342009-08-02 16:10:52 +00002461 // Copy the division (low) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002462 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00002463 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2464 LoReg, NVT, InFlag);
2465 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002466 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002467 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002468 }
2469 // Copy the remainder (high) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002470 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002471 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2472 HiReg, NVT, InFlag);
2473 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002474 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002475 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002476 }
Dan Gohman72677342009-08-02 16:10:52 +00002477 return NULL;
2478 }
2479
Manman Ren39ad5682012-08-08 00:51:41 +00002480 case X86ISD::CMP:
2481 case X86ISD::SUB: {
2482 // Sometimes a SUB is used to perform comparison.
2483 if (Opcode == X86ISD::SUB && Node->hasAnyUseOfValue(0))
2484 // This node is not a CMP.
2485 break;
Dan Gohman6a402dc2009-08-19 18:16:17 +00002486 SDValue N0 = Node->getOperand(0);
2487 SDValue N1 = Node->getOperand(1);
2488
2489 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2490 // use a smaller encoding.
Eli Friedman77524422010-08-04 22:40:58 +00002491 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
2492 HasNoSignedComparisonUses(Node))
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00002493 // Look past the truncate if CMP is the only use of it.
2494 N0 = N0.getOperand(0);
Dan Gohman65fd6562011-11-03 21:49:52 +00002495 if ((N0.getNode()->getOpcode() == ISD::AND ||
2496 (N0.getResNo() == 0 && N0.getNode()->getOpcode() == X86ISD::AND)) &&
2497 N0.getNode()->hasOneUse() &&
Dan Gohman6a402dc2009-08-19 18:16:17 +00002498 N0.getValueType() != MVT::i8 &&
2499 X86::isZeroNode(N1)) {
2500 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
2501 if (!C) break;
2502
2503 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman11596ed2009-10-09 20:35:19 +00002504 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
2505 (!(C->getZExtValue() & 0x80) ||
2506 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002507 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
2508 SDValue Reg = N0.getNode()->getOperand(0);
2509
2510 // On x86-32, only the ABCD registers have 8-bit subregisters.
2511 if (!Subtarget->is64Bit()) {
Craig Topperc528e462012-02-22 07:28:11 +00002512 const TargetRegisterClass *TRC;
Dan Gohman6a402dc2009-08-19 18:16:17 +00002513 switch (N0.getValueType().getSimpleVT().SimpleTy) {
2514 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2515 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2516 default: llvm_unreachable("Unsupported TEST operand type!");
2517 }
2518 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00002519 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2520 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002521 }
2522
2523 // Extract the l-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002524 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002525 MVT::i8, Reg);
2526
2527 // Emit a testb.
Dan Gohman602b0c82009-09-25 18:54:59 +00002528 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002529 }
2530
2531 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman11596ed2009-10-09 20:35:19 +00002532 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
2533 (!(C->getZExtValue() & 0x8000) ||
2534 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002535 // Shift the immediate right by 8 bits.
2536 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
2537 MVT::i8);
2538 SDValue Reg = N0.getNode()->getOperand(0);
2539
2540 // Put the value in an ABCD register.
Craig Topperc528e462012-02-22 07:28:11 +00002541 const TargetRegisterClass *TRC;
Dan Gohman6a402dc2009-08-19 18:16:17 +00002542 switch (N0.getValueType().getSimpleVT().SimpleTy) {
2543 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2544 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2545 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2546 default: llvm_unreachable("Unsupported TEST operand type!");
2547 }
2548 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00002549 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2550 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002551
2552 // Extract the h-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002553 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002554 MVT::i8, Reg);
2555
Jakob Stoklund Olesened744822011-10-08 18:28:28 +00002556 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
2557 // target GR8_NOREX registers, so make sure the register class is
2558 // forced.
2559 return CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00002560 Subreg, ShiftedImm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002561 }
2562
2563 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2564 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00002565 N0.getValueType() != MVT::i16 &&
2566 (!(C->getZExtValue() & 0x8000) ||
2567 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002568 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
2569 SDValue Reg = N0.getNode()->getOperand(0);
2570
2571 // Extract the 16-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002572 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002573 MVT::i16, Reg);
2574
2575 // Emit a testw.
Dan Gohman602b0c82009-09-25 18:54:59 +00002576 return CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002577 }
2578
2579 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2580 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00002581 N0.getValueType() == MVT::i64 &&
2582 (!(C->getZExtValue() & 0x80000000) ||
2583 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002584 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
2585 SDValue Reg = N0.getNode()->getOperand(0);
2586
2587 // Extract the 32-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002588 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002589 MVT::i32, Reg);
2590
2591 // Emit a testl.
Dan Gohman602b0c82009-09-25 18:54:59 +00002592 return CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002593 }
2594 }
2595 break;
2596 }
Pete Cooper2d496892011-11-15 21:57:53 +00002597 case ISD::STORE: {
Joel Jones76d03102012-03-29 05:45:48 +00002598 // Change a chain of {load; incr or dec; store} of the same value into
2599 // a simple increment or decrement through memory of that value, if the
2600 // uses of the modified value and its address are suitable.
Pete Coopercd75e442011-11-16 19:03:23 +00002601 // The DEC64m tablegen pattern is currently not able to match the case where
Chad Rosiera20e1e72012-08-01 18:39:17 +00002602 // the EFLAGS on the original DEC are used. (This also applies to
Joel Jones76d03102012-03-29 05:45:48 +00002603 // {INC,DEC}X{64,32,16,8}.)
2604 // We'll need to improve tablegen to allow flags to be transferred from a
Pete Coopercd75e442011-11-16 19:03:23 +00002605 // node in the pattern to the result node. probably with a new keyword
2606 // for example, we have this
2607 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2608 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2609 // (implicit EFLAGS)]>;
2610 // but maybe need something like this
2611 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2612 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2613 // (transferrable EFLAGS)]>;
Joel Jones76d03102012-03-29 05:45:48 +00002614
Pete Cooper2d496892011-11-15 21:57:53 +00002615 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
Pete Cooper2d496892011-11-15 21:57:53 +00002616 SDValue StoredVal = StoreNode->getOperand(1);
Joel Jones76d03102012-03-29 05:45:48 +00002617 unsigned Opc = StoredVal->getOpcode();
Pete Cooper2d496892011-11-15 21:57:53 +00002618
Evan Chengf0bcecc2012-04-12 19:14:21 +00002619 LoadSDNode *LoadNode = 0;
2620 SDValue InputChain;
2621 if (!isLoadIncOrDecStore(StoreNode, Opc, StoredVal, CurDAG,
2622 LoadNode, InputChain))
2623 break;
Pete Cooper2d496892011-11-15 21:57:53 +00002624
2625 SDValue Base, Scale, Index, Disp, Segment;
2626 if (!SelectAddr(LoadNode, LoadNode->getBasePtr(),
2627 Base, Scale, Index, Disp, Segment))
2628 break;
2629
2630 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2631 MemOp[0] = StoreNode->getMemOperand();
2632 MemOp[1] = LoadNode->getMemOperand();
2633 const SDValue Ops[] = { Base, Scale, Index, Disp, Segment, InputChain };
Chad Rosiera20e1e72012-08-01 18:39:17 +00002634 EVT LdVT = LoadNode->getMemoryVT();
Joel Jones76d03102012-03-29 05:45:48 +00002635 unsigned newOpc = getFusedLdStOpcode(LdVT, Opc);
2636 MachineSDNode *Result = CurDAG->getMachineNode(newOpc,
Pete Cooper2d496892011-11-15 21:57:53 +00002637 Node->getDebugLoc(),
2638 MVT::i32, MVT::Other, Ops,
2639 array_lengthof(Ops));
2640 Result->setMemRefs(MemOp, MemOp + 2);
2641
2642 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2643 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2644
2645 return Result;
2646 }
Craig Topper4feb6472012-08-06 06:22:36 +00002647
2648 // FIXME: Custom handling because TableGen doesn't support multiple implicit
2649 // defs in an instruction pattern
2650 case X86ISD::PCMPESTRI: {
2651 SDValue N0 = Node->getOperand(0);
2652 SDValue N1 = Node->getOperand(1);
2653 SDValue N2 = Node->getOperand(2);
2654 SDValue N3 = Node->getOperand(3);
2655 SDValue N4 = Node->getOperand(4);
2656
2657 // Make sure last argument is a constant
2658 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N4);
2659 if (!Cst)
2660 break;
2661
2662 uint64_t Imm = Cst->getZExtValue();
2663
2664 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2665 X86::EAX, N1, SDValue()).getValue(1);
2666 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, X86::EDX,
2667 N3, InFlag).getValue(1);
2668
2669 SDValue Ops[] = { N0, N2, getI8Imm(Imm), InFlag };
2670 unsigned Opc = Subtarget->hasAVX() ? X86::VPCMPESTRIrr :
2671 X86::PCMPESTRIrr;
2672 InFlag = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, Ops,
2673 array_lengthof(Ops)), 0);
2674
2675 if (!SDValue(Node, 0).use_empty()) {
2676 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2677 X86::ECX, NVT, InFlag);
2678 InFlag = Result.getValue(2);
2679 ReplaceUses(SDValue(Node, 0), Result);
2680 }
2681 if (!SDValue(Node, 1).use_empty()) {
2682 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2683 X86::EFLAGS, NVT, InFlag);
2684 InFlag = Result.getValue(2);
2685 ReplaceUses(SDValue(Node, 1), Result);
2686 }
2687
2688 return NULL;
2689 }
2690
2691 // FIXME: Custom handling because TableGen doesn't support multiple implicit
2692 // defs in an instruction pattern
2693 case X86ISD::PCMPISTRI: {
2694 SDValue N0 = Node->getOperand(0);
2695 SDValue N1 = Node->getOperand(1);
2696 SDValue N2 = Node->getOperand(2);
2697
2698 // Make sure last argument is a constant
2699 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N2);
2700 if (!Cst)
2701 break;
2702
2703 uint64_t Imm = Cst->getZExtValue();
2704
2705 SDValue Ops[] = { N0, N1, getI8Imm(Imm) };
2706 unsigned Opc = Subtarget->hasAVX() ? X86::VPCMPISTRIrr :
2707 X86::PCMPISTRIrr;
2708 SDValue InFlag = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, Ops,
2709 array_lengthof(Ops)), 0);
2710
2711 if (!SDValue(Node, 0).use_empty()) {
2712 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2713 X86::ECX, NVT, InFlag);
2714 InFlag = Result.getValue(2);
2715 ReplaceUses(SDValue(Node, 0), Result);
2716 }
2717 if (!SDValue(Node, 1).use_empty()) {
2718 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2719 X86::EFLAGS, NVT, InFlag);
2720 InFlag = Result.getValue(2);
2721 ReplaceUses(SDValue(Node, 1), Result);
2722 }
2723
2724 return NULL;
2725 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00002726 }
2727
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002728 SDNode *ResNode = SelectCode(Node);
Evan Cheng64a752f2006-08-11 09:08:15 +00002729
Chris Lattner7c306da2010-03-02 06:34:30 +00002730 DEBUG(dbgs() << "=> ";
2731 if (ResNode == NULL || ResNode == Node)
2732 Node->dump(CurDAG);
2733 else
2734 ResNode->dump(CurDAG);
2735 dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00002736
2737 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00002738}
2739
Chris Lattnerc0bad572006-06-08 18:03:49 +00002740bool X86DAGToDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00002741SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +00002742 std::vector<SDValue> &OutOps) {
Rafael Espindola094fad32009-04-08 21:14:34 +00002743 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerc0bad572006-06-08 18:03:49 +00002744 switch (ConstraintCode) {
2745 case 'o': // offsetable ??
2746 case 'v': // not offsetable ??
2747 default: return true;
2748 case 'm': // memory
Chris Lattnerb86faa12010-09-21 22:07:31 +00002749 if (!SelectAddr(0, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerc0bad572006-06-08 18:03:49 +00002750 return true;
2751 break;
2752 }
Chad Rosiera20e1e72012-08-01 18:39:17 +00002753
Evan Cheng04699902006-08-26 01:05:16 +00002754 OutOps.push_back(Op0);
2755 OutOps.push_back(Op1);
2756 OutOps.push_back(Op2);
2757 OutOps.push_back(Op3);
Rafael Espindola094fad32009-04-08 21:14:34 +00002758 OutOps.push_back(Op4);
Chris Lattnerc0bad572006-06-08 18:03:49 +00002759 return false;
2760}
2761
Chad Rosiera20e1e72012-08-01 18:39:17 +00002762/// createX86ISelDag - This pass converts a legalized DAG into a
Chris Lattnerc961eea2005-11-16 01:54:32 +00002763/// X86-specific DAG, ready for instruction scheduling.
2764///
Bill Wendling98a366d2009-04-29 23:29:43 +00002765FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
Craig Topperc89c7442012-03-27 07:21:54 +00002766 CodeGenOpt::Level OptLevel) {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00002767 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattnerc961eea2005-11-16 01:54:32 +00002768}