blob: 18fd118259e9d10fe2e2bb017615b0de01f7f556 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000023#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000026#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000027#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000030#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000031#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000032#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000036#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000038#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000039#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000040#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000041#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000042#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000043#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000044
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000045using namespace llvm;
46
Chris Lattnercd3245a2006-12-19 22:41:21 +000047STATISTIC(NumIters , "Number of iterations performed");
48STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000049STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000050STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000051
Evan Cheng3e172252008-06-20 21:45:16 +000052static cl::opt<bool>
53NewHeuristic("new-spilling-heuristic",
54 cl::desc("Use new spilling heuristic"),
55 cl::init(false), cl::Hidden);
56
Evan Chengf5cd4f02008-10-23 20:43:13 +000057static cl::opt<bool>
58PreSplitIntervals("pre-alloc-split",
59 cl::desc("Pre-register allocation live interval splitting"),
60 cl::init(false), cl::Hidden);
61
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000062static cl::opt<bool>
63TrivCoalesceEnds("trivial-coalesce-ends",
64 cl::desc("Attempt trivial coalescing of interval ends"),
65 cl::init(false), cl::Hidden);
66
Chris Lattnercd3245a2006-12-19 22:41:21 +000067static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000068linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000069 createLinearScanRegisterAllocator);
70
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000071namespace {
David Greene7cfd3362009-11-19 15:55:49 +000072 // When we allocate a register, add it to a fixed-size queue of
73 // registers to skip in subsequent allocations. This trades a small
74 // amount of register pressure and increased spills for flexibility in
75 // the post-pass scheduler.
76 //
77 // Note that in a the number of registers used for reloading spills
78 // will be one greater than the value of this option.
79 //
80 // One big limitation of this is that it doesn't differentiate between
81 // different register classes. So on x86-64, if there is xmm register
82 // pressure, it can caused fewer GPRs to be held in the queue.
83 static cl::opt<unsigned>
84 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000085 cl::desc("Number of registers for linearscan to remember"
86 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000087 cl::init(0),
88 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000089
Nick Lewycky6726b6d2009-10-25 06:33:48 +000090 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000091 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000092 RALinScan() : MachineFunctionPass(ID) {
Owen Anderson081c34b2010-10-19 17:21:58 +000093 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
94 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
95 initializeRegisterCoalescerAnalysisGroup(
96 *PassRegistry::getPassRegistry());
97 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
98 initializePreAllocSplittingPass(*PassRegistry::getPassRegistry());
99 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
100 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
101 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
102 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
103
David Greene7cfd3362009-11-19 15:55:49 +0000104 // Initialize the queue to record recently-used registers.
105 if (NumRecentlyUsedRegs > 0)
106 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +0000107 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000108 }
Devang Patel794fd752007-05-01 21:15:47 +0000109
Chris Lattnercbb56252004-11-18 02:42:27 +0000110 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000111 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000112 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000113 /// RelatedRegClasses - This structure is built the first time a function is
114 /// compiled, and keeps track of which register classes have registers that
115 /// belong to multiple classes or have aliases that are in other classes.
116 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000117 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000118
Evan Cheng206d1852009-04-20 08:01:12 +0000119 // NextReloadMap - For each register in the map, it maps to the another
120 // register which is defined by a reload from the same stack slot and
121 // both reloads are in the same basic block.
122 DenseMap<unsigned, unsigned> NextReloadMap;
123
124 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
125 // un-favored for allocation.
126 SmallSet<unsigned, 8> DowngradedRegs;
127
128 // DowngradeMap - A map from virtual registers to physical registers being
129 // downgraded for the virtual registers.
130 DenseMap<unsigned, unsigned> DowngradeMap;
131
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000132 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000133 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000134 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000135 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000136 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000137 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000138 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000139 LiveIntervals* li_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000140 MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000141
142 /// handled_ - Intervals are added to the handled_ set in the order of their
143 /// start value. This is uses for backtracking.
144 std::vector<LiveInterval*> handled_;
145
146 /// fixed_ - Intervals that correspond to machine registers.
147 ///
148 IntervalPtrs fixed_;
149
150 /// active_ - Intervals that are currently being processed, and which have a
151 /// live range active for the current point.
152 IntervalPtrs active_;
153
154 /// inactive_ - Intervals that are currently being processed, but which have
155 /// a hold at the current point.
156 IntervalPtrs inactive_;
157
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000158 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000159 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000160 greater_ptr<LiveInterval> > IntervalHeap;
161 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000162
163 /// regUse_ - Tracks register usage.
164 SmallVector<unsigned, 32> regUse_;
165 SmallVector<unsigned, 32> regUseBackUp_;
166
167 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000168 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000169
Lang Hames87e3bca2009-05-06 02:36:21 +0000170 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000171
Lang Hamese2b201b2009-05-18 19:03:16 +0000172 std::auto_ptr<Spiller> spiller_;
173
David Greene7cfd3362009-11-19 15:55:49 +0000174 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000175 SmallVector<unsigned, 4> RecentRegs;
176 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000177
178 // Record that we just picked this register.
179 void recordRecentlyUsed(unsigned reg) {
180 assert(reg != 0 && "Recently used register is NOREG!");
181 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000182 *RecentNext++ = reg;
183 if (RecentNext == RecentRegs.end())
184 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000185 }
186 }
187
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000188 public:
189 virtual const char* getPassName() const {
190 return "Linear Scan Register Allocator";
191 }
192
193 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000194 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000195 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000196 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000197 if (StrongPHIElim)
198 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000199 // Make sure PassManager knows which analyses to make available
200 // to coalescing and which analyses coalescing invalidates.
201 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000202 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000203 if (PreSplitIntervals)
204 AU.addRequiredID(PreAllocSplittingID);
Jakob Stoklund Olesen2d172932010-10-26 00:11:33 +0000205 AU.addRequiredID(LiveStacksID);
206 AU.addPreservedID(LiveStacksID);
Evan Cheng22f07ff2007-12-11 02:09:15 +0000207 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000208 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000209 AU.addRequired<VirtRegMap>();
210 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000211 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000212 MachineFunctionPass::getAnalysisUsage(AU);
213 }
214
215 /// runOnMachineFunction - register allocate the whole function
216 bool runOnMachineFunction(MachineFunction&);
217
David Greene7cfd3362009-11-19 15:55:49 +0000218 // Determine if we skip this register due to its being recently used.
219 bool isRecentlyUsed(unsigned reg) const {
220 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
221 RecentRegs.end();
222 }
223
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000224 private:
225 /// linearScan - the linear scan algorithm
226 void linearScan();
227
Chris Lattnercbb56252004-11-18 02:42:27 +0000228 /// initIntervalSets - initialize the interval sets.
229 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000230 void initIntervalSets();
231
Chris Lattnercbb56252004-11-18 02:42:27 +0000232 /// processActiveIntervals - expire old intervals and move non-overlapping
233 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000234 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000235
Chris Lattnercbb56252004-11-18 02:42:27 +0000236 /// processInactiveIntervals - expire old intervals and move overlapping
237 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000238 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000239
Evan Cheng206d1852009-04-20 08:01:12 +0000240 /// hasNextReloadInterval - Return the next liveinterval that's being
241 /// defined by a reload from the same SS as the specified one.
242 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
243
244 /// DowngradeRegister - Downgrade a register for allocation.
245 void DowngradeRegister(LiveInterval *li, unsigned Reg);
246
247 /// UpgradeRegister - Upgrade a register for allocation.
248 void UpgradeRegister(unsigned Reg);
249
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 /// assignRegOrStackSlotAtInterval - assign a register if one
251 /// is available, or spill.
252 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
253
Evan Cheng5d088fe2009-03-23 22:57:19 +0000254 void updateSpillWeights(std::vector<float> &Weights,
255 unsigned reg, float weight,
256 const TargetRegisterClass *RC);
257
Evan Cheng3e172252008-06-20 21:45:16 +0000258 /// findIntervalsToSpill - Determine the intervals to spill for the
259 /// specified interval. It's passed the physical registers whose spill
260 /// weight is the lowest among all the registers whose live intervals
261 /// conflict with the interval.
262 void findIntervalsToSpill(LiveInterval *cur,
263 std::vector<std::pair<unsigned,float> > &Candidates,
264 unsigned NumCands,
265 SmallVector<LiveInterval*, 8> &SpillIntervals);
266
Evan Chengc92da382007-11-03 07:20:12 +0000267 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000268 /// try to allocate the definition to the same register as the source,
269 /// if the register is not defined during the life time of the interval.
270 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000271 /// coalesced away before allocation either due to dest and src being in
272 /// different register classes or because the coalescer was overly
273 /// conservative.
274 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
275
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000276 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000277 /// Register usage / availability tracking helpers.
278 ///
279
280 void initRegUses() {
281 regUse_.resize(tri_->getNumRegs(), 0);
282 regUseBackUp_.resize(tri_->getNumRegs(), 0);
283 }
284
285 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000286#ifndef NDEBUG
287 // Verify all the registers are "freed".
288 bool Error = false;
289 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
290 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000291 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000292 Error = true;
293 }
294 }
295 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000296 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000297#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000298 regUse_.clear();
299 regUseBackUp_.clear();
300 }
301
302 void addRegUse(unsigned physReg) {
303 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
304 "should be physical register!");
305 ++regUse_[physReg];
306 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
307 ++regUse_[*as];
308 }
309
310 void delRegUse(unsigned physReg) {
311 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
312 "should be physical register!");
313 assert(regUse_[physReg] != 0);
314 --regUse_[physReg];
315 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
316 assert(regUse_[*as] != 0);
317 --regUse_[*as];
318 }
319 }
320
321 bool isRegAvail(unsigned physReg) const {
322 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
323 "should be physical register!");
324 return regUse_[physReg] == 0;
325 }
326
327 void backUpRegUses() {
328 regUseBackUp_ = regUse_;
329 }
330
331 void restoreRegUses() {
332 regUse_ = regUseBackUp_;
333 }
334
335 ///
336 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000337 ///
338
Chris Lattnercbb56252004-11-18 02:42:27 +0000339 /// getFreePhysReg - return a free physical register for this virtual
340 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000342 unsigned getFreePhysReg(LiveInterval* cur,
343 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000344 unsigned MaxInactiveCount,
345 SmallVector<unsigned, 256> &inactiveCounts,
346 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000348 /// getFirstNonReservedPhysReg - return the first non-reserved physical
349 /// register in the register class.
350 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
351 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
352 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
353 while (i != aoe && reservedRegs_.test(*i))
354 ++i;
355 assert(i != aoe && "All registers reserved?!");
356 return *i;
357 }
358
Chris Lattnerb9805782005-08-23 22:27:31 +0000359 void ComputeRelatedRegClasses();
360
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 template <typename ItTy>
362 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000363 DEBUG({
364 if (str)
David Greene37277762010-01-05 01:25:20 +0000365 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000366
367 for (; i != e; ++i) {
David Greene37277762010-01-05 01:25:20 +0000368 dbgs() << "\t" << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000369
370 unsigned reg = i->first->reg;
371 if (TargetRegisterInfo::isVirtualRegister(reg))
372 reg = vrm_->getPhys(reg);
373
David Greene37277762010-01-05 01:25:20 +0000374 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000375 }
376 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000377 }
378 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000379 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000380}
381
Owen Anderson2ab36d32010-10-12 19:48:12 +0000382INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
383 "Linear Scan Register Allocator", false, false)
384INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
385INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
386INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
387INITIALIZE_PASS_DEPENDENCY(PreAllocSplitting)
388INITIALIZE_PASS_DEPENDENCY(LiveStacks)
389INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
390INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
391INITIALIZE_AG_DEPENDENCY(RegisterCoalescer)
392INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Owen Andersonce665bd2010-10-07 22:25:06 +0000393 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000394
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000395void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000396 // First pass, add all reg classes to the union, and determine at least one
397 // reg class that each register is in.
398 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000399 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
400 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000401 RelatedRegClasses.insert(*RCI);
402 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
403 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000404 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000405
Chris Lattnerb9805782005-08-23 22:27:31 +0000406 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
407 if (PRC) {
408 // Already processed this register. Just make sure we know that
409 // multiple register classes share a register.
410 RelatedRegClasses.unionSets(PRC, *RCI);
411 } else {
412 PRC = *RCI;
413 }
414 }
415 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000416
Chris Lattnerb9805782005-08-23 22:27:31 +0000417 // Second pass, now that we know conservatively what register classes each reg
418 // belongs to, add info about aliases. We don't need to do this for targets
419 // without register aliases.
420 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000421 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000422 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
423 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000424 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000425 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
426}
427
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000428/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
429/// allocate the definition the same register as the source register if the
430/// register is not defined during live time of the interval. If the interval is
431/// killed by a copy, try to use the destination register. This eliminates a
432/// copy. This is used to coalesce copies which were not coalesced away before
433/// allocation either due to dest and src being in different register classes or
434/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000435unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000436 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
437 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000438 return Reg;
439
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000440 // We cannot handle complicated live ranges. Simple linear stuff only.
441 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000442 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000443
444 const LiveRange &range = cur.ranges.front();
445
446 VNInfo *vni = range.valno;
447 if (vni->isUnused())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000448 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000449
450 unsigned CandReg;
451 {
452 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000453 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000454 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000455 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000456 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000457 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
458 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000459 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000460 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000461 else
Evan Chengc92da382007-11-03 07:20:12 +0000462 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000463 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000464
465 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
466 if (!vrm_->isAssignedReg(CandReg))
467 return Reg;
468 CandReg = vrm_->getPhys(CandReg);
469 }
470 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000471 return Reg;
472
Evan Cheng841ee1a2008-09-18 22:38:47 +0000473 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000474 if (!RC->contains(CandReg))
475 return Reg;
476
477 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000478 return Reg;
479
Bill Wendlingdc492e02009-12-05 07:30:23 +0000480 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000481 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000482 << '\n');
483 vrm_->clearVirt(cur.reg);
484 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000485
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000486 ++NumCoalesce;
487 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000488}
489
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000490bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000491 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000492 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000494 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000495 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000496 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000497 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000498 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000499 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000500
David Greene2c17c4d2007-09-06 16:18:45 +0000501 // We don't run the coalescer here because we have no reason to
502 // interact with it. If the coalescer requires interaction, it
503 // won't do anything. If it doesn't require interaction, we assume
504 // it was run as a separate pass.
505
Chris Lattnerb9805782005-08-23 22:27:31 +0000506 // If this is the first function compiled, compute the related reg classes.
507 if (RelatedRegClasses.empty())
508 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000509
510 // Also resize register usage trackers.
511 initRegUses();
512
Owen Anderson49c8aa02009-03-13 05:55:11 +0000513 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000514 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000515
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000516 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000517
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000518 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000519
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000520 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000521
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000522 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000523 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000524
Dan Gohman51cd9d62008-06-23 23:51:16 +0000525 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000526
527 finalizeRegUses();
528
Chris Lattnercbb56252004-11-18 02:42:27 +0000529 fixed_.clear();
530 active_.clear();
531 inactive_.clear();
532 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000533 NextReloadMap.clear();
534 DowngradedRegs.clear();
535 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000536 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000537
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000538 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000539}
540
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000541/// initIntervalSets - initialize the interval sets.
542///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000543void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000544{
545 assert(unhandled_.empty() && fixed_.empty() &&
546 active_.empty() && inactive_.empty() &&
547 "interval sets should be empty on initialization");
548
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000549 handled_.reserve(li_->getNumIntervals());
550
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000551 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000552 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000553 if (!i->second->empty()) {
554 mri_->setPhysRegUsed(i->second->reg);
555 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
556 }
557 } else {
558 if (i->second->empty()) {
559 assignRegOrStackSlotAtInterval(i->second);
560 }
561 else
562 unhandled_.push(i->second);
563 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000564 }
565}
566
Bill Wendlingc3115a02009-08-22 20:30:53 +0000567void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000568 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000569 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000570 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000571 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000572 << mf_->getFunction()->getName() << '\n';
573 printIntervals("fixed", fixed_.begin(), fixed_.end());
574 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000575
576 while (!unhandled_.empty()) {
577 // pick the interval with the earliest start point
578 LiveInterval* cur = unhandled_.top();
579 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000580 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000581 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000582
Lang Hames233a60e2009-11-03 23:52:08 +0000583 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000584
Lang Hames233a60e2009-11-03 23:52:08 +0000585 processActiveIntervals(cur->beginIndex());
586 processInactiveIntervals(cur->beginIndex());
587
588 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
589 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000590
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000591 // Allocating a virtual register. try to find a free
592 // physical register or spill an interval (possibly this one) in order to
593 // assign it one.
594 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000595
Bill Wendlingc3115a02009-08-22 20:30:53 +0000596 DEBUG({
597 printIntervals("active", active_.begin(), active_.end());
598 printIntervals("inactive", inactive_.begin(), inactive_.end());
599 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000600 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000601
Evan Cheng5b16cd22009-05-01 01:03:49 +0000602 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000603 while (!active_.empty()) {
604 IntervalPtr &IP = active_.back();
605 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000606 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000607 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000608 "Can only allocate virtual registers!");
609 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000610 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000611 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000612 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000613
Evan Cheng5b16cd22009-05-01 01:03:49 +0000614 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000615 DEBUG({
616 for (IntervalPtrs::reverse_iterator
617 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000618 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000619 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000620 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000621
Evan Cheng81a03822007-11-17 00:40:40 +0000622 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000623 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000624 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000625 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000626 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000627 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000628 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000629 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000630 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000631 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000632 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000633 if (!Reg)
634 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000635 // Ignore splited live intervals.
636 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
637 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000638
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000639 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
640 I != E; ++I) {
641 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000642 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000643 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000644 if (LiveInMBBs[i] != EntryMBB) {
645 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
646 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000647 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000648 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000649 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000650 }
651 }
652 }
653
David Greene37277762010-01-05 01:25:20 +0000654 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000655
656 // Look for physical registers that end up not being allocated even though
657 // register allocator had to spill other registers in its register class.
Evan Cheng90f95f82009-06-14 20:22:55 +0000658 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000659 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000660}
661
Chris Lattnercbb56252004-11-18 02:42:27 +0000662/// processActiveIntervals - expire old intervals and move non-overlapping ones
663/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000664void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000665{
David Greene37277762010-01-05 01:25:20 +0000666 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000667
Chris Lattnercbb56252004-11-18 02:42:27 +0000668 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
669 LiveInterval *Interval = active_[i].first;
670 LiveInterval::iterator IntervalPos = active_[i].second;
671 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000672
Chris Lattnercbb56252004-11-18 02:42:27 +0000673 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
674
675 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000676 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000677 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000678 "Can only allocate virtual registers!");
679 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000680 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000681
682 // Pop off the end of the list.
683 active_[i] = active_.back();
684 active_.pop_back();
685 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000686
Chris Lattnercbb56252004-11-18 02:42:27 +0000687 } else if (IntervalPos->start > CurPoint) {
688 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000689 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000690 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000691 "Can only allocate virtual registers!");
692 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000693 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000694 // add to inactive.
695 inactive_.push_back(std::make_pair(Interval, IntervalPos));
696
697 // Pop off the end of the list.
698 active_[i] = active_.back();
699 active_.pop_back();
700 --i; --e;
701 } else {
702 // Otherwise, just update the iterator position.
703 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000704 }
705 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000706}
707
Chris Lattnercbb56252004-11-18 02:42:27 +0000708/// processInactiveIntervals - expire old intervals and move overlapping
709/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000710void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000711{
David Greene37277762010-01-05 01:25:20 +0000712 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000713
Chris Lattnercbb56252004-11-18 02:42:27 +0000714 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
715 LiveInterval *Interval = inactive_[i].first;
716 LiveInterval::iterator IntervalPos = inactive_[i].second;
717 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000718
Chris Lattnercbb56252004-11-18 02:42:27 +0000719 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000720
Chris Lattnercbb56252004-11-18 02:42:27 +0000721 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000722 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000723
Chris Lattnercbb56252004-11-18 02:42:27 +0000724 // Pop off the end of the list.
725 inactive_[i] = inactive_.back();
726 inactive_.pop_back();
727 --i; --e;
728 } else if (IntervalPos->start <= CurPoint) {
729 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000730 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000731 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000732 "Can only allocate virtual registers!");
733 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000734 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000735 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000736 active_.push_back(std::make_pair(Interval, IntervalPos));
737
738 // Pop off the end of the list.
739 inactive_[i] = inactive_.back();
740 inactive_.pop_back();
741 --i; --e;
742 } else {
743 // Otherwise, just update the iterator position.
744 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000745 }
746 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000747}
748
Chris Lattnercbb56252004-11-18 02:42:27 +0000749/// updateSpillWeights - updates the spill weights of the specifed physical
750/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000751void RALinScan::updateSpillWeights(std::vector<float> &Weights,
752 unsigned reg, float weight,
753 const TargetRegisterClass *RC) {
754 SmallSet<unsigned, 4> Processed;
755 SmallSet<unsigned, 4> SuperAdded;
756 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000757 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000758 Processed.insert(reg);
759 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000760 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000761 Processed.insert(*as);
762 if (tri_->isSubRegister(*as, reg) &&
763 SuperAdded.insert(*as) &&
764 RC->contains(*as)) {
765 Supers.push_back(*as);
766 }
767 }
768
769 // If the alias is a super-register, and the super-register is in the
770 // register class we are trying to allocate. Then add the weight to all
771 // sub-registers of the super-register even if they are not aliases.
772 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
773 // bl should get the same spill weight otherwise it will be choosen
774 // as a spill candidate since spilling bh doesn't make ebx available.
775 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000776 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
777 if (!Processed.count(*sr))
778 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000779 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000780}
781
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000782static
783RALinScan::IntervalPtrs::iterator
784FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
785 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
786 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000787 if (I->first == LI) return I;
788 return IP.end();
789}
790
Jim Grosbach662fb772010-09-01 21:48:06 +0000791static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
792 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000793 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000794 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000795 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
796 IP.second, Point);
797 if (I != IP.first->begin()) --I;
798 IP.second = I;
799 }
800}
Chris Lattnercbb56252004-11-18 02:42:27 +0000801
Evan Cheng3e172252008-06-20 21:45:16 +0000802/// getConflictWeight - Return the number of conflicts between cur
803/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000804static
805float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
806 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000807 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000808 float Conflicts = 0;
809 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
810 E = mri_->reg_end(); I != E; ++I) {
811 MachineInstr *MI = &*I;
812 if (cur->liveAt(li_->getInstructionIndex(MI))) {
813 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000814 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000815 }
816 }
817 return Conflicts;
818}
819
820/// findIntervalsToSpill - Determine the intervals to spill for the
821/// specified interval. It's passed the physical registers whose spill
822/// weight is the lowest among all the registers whose live intervals
823/// conflict with the interval.
824void RALinScan::findIntervalsToSpill(LiveInterval *cur,
825 std::vector<std::pair<unsigned,float> > &Candidates,
826 unsigned NumCands,
827 SmallVector<LiveInterval*, 8> &SpillIntervals) {
828 // We have figured out the *best* register to spill. But there are other
829 // registers that are pretty good as well (spill weight within 3%). Spill
830 // the one that has fewest defs and uses that conflict with cur.
831 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
832 SmallVector<LiveInterval*, 8> SLIs[3];
833
Bill Wendlingc3115a02009-08-22 20:30:53 +0000834 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000835 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000836 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000837 dbgs() << tri_->getName(Candidates[i].first) << " ";
838 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000839 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000840
Evan Cheng3e172252008-06-20 21:45:16 +0000841 // Calculate the number of conflicts of each candidate.
842 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
843 unsigned Reg = i->first->reg;
844 unsigned PhysReg = vrm_->getPhys(Reg);
845 if (!cur->overlapsFrom(*i->first, i->second))
846 continue;
847 for (unsigned j = 0; j < NumCands; ++j) {
848 unsigned Candidate = Candidates[j].first;
849 if (tri_->regsOverlap(PhysReg, Candidate)) {
850 if (NumCands > 1)
851 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
852 SLIs[j].push_back(i->first);
853 }
854 }
855 }
856
857 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
858 unsigned Reg = i->first->reg;
859 unsigned PhysReg = vrm_->getPhys(Reg);
860 if (!cur->overlapsFrom(*i->first, i->second-1))
861 continue;
862 for (unsigned j = 0; j < NumCands; ++j) {
863 unsigned Candidate = Candidates[j].first;
864 if (tri_->regsOverlap(PhysReg, Candidate)) {
865 if (NumCands > 1)
866 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
867 SLIs[j].push_back(i->first);
868 }
869 }
870 }
871
872 // Which is the best candidate?
873 unsigned BestCandidate = 0;
874 float MinConflicts = Conflicts[0];
875 for (unsigned i = 1; i != NumCands; ++i) {
876 if (Conflicts[i] < MinConflicts) {
877 BestCandidate = i;
878 MinConflicts = Conflicts[i];
879 }
880 }
881
882 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
883 std::back_inserter(SpillIntervals));
884}
885
886namespace {
887 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000888 private:
889 const RALinScan &Allocator;
890
891 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000892 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000893
Evan Cheng3e172252008-06-20 21:45:16 +0000894 typedef std::pair<unsigned, float> RegWeightPair;
895 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000896 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000897 }
898 };
899}
900
901static bool weightsAreClose(float w1, float w2) {
902 if (!NewHeuristic)
903 return false;
904
905 float diff = w1 - w2;
906 if (diff <= 0.02f) // Within 0.02f
907 return true;
908 return (diff / w2) <= 0.05f; // Within 5%.
909}
910
Evan Cheng206d1852009-04-20 08:01:12 +0000911LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
912 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
913 if (I == NextReloadMap.end())
914 return 0;
915 return &li_->getInterval(I->second);
916}
917
918void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
919 bool isNew = DowngradedRegs.insert(Reg);
920 isNew = isNew; // Silence compiler warning.
921 assert(isNew && "Multiple reloads holding the same register?");
922 DowngradeMap.insert(std::make_pair(li->reg, Reg));
923 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
924 isNew = DowngradedRegs.insert(*AS);
925 isNew = isNew; // Silence compiler warning.
926 assert(isNew && "Multiple reloads holding the same register?");
927 DowngradeMap.insert(std::make_pair(li->reg, *AS));
928 }
929 ++NumDowngrade;
930}
931
932void RALinScan::UpgradeRegister(unsigned Reg) {
933 if (Reg) {
934 DowngradedRegs.erase(Reg);
935 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
936 DowngradedRegs.erase(*AS);
937 }
938}
939
940namespace {
941 struct LISorter {
942 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000943 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000944 }
945 };
946}
947
Chris Lattnercbb56252004-11-18 02:42:27 +0000948/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
949/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000950void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
David Greene37277762010-01-05 01:25:20 +0000951 DEBUG(dbgs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000952
Evan Chengf30a49d2008-04-03 16:40:27 +0000953 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000954 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000955 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000956 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000957 if (!physReg)
958 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000959 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000960 // Note the register is not really in use.
961 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000962 return;
963 }
964
Evan Cheng5b16cd22009-05-01 01:03:49 +0000965 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000966
Chris Lattnera6c17502005-08-22 20:20:42 +0000967 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000968 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000969 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000970
Evan Chengd0deec22009-01-20 00:16:18 +0000971 // If start of this live interval is defined by a move instruction and its
972 // source is assigned a physical register that is compatible with the target
973 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000974 // This can happen when the move is from a larger register class to a smaller
975 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000976 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000977 VNInfo *vni = cur->begin()->valno;
Lang Hames6e2968c2010-09-25 12:04:16 +0000978 if (!vni->isUnused()) {
Evan Chengc92da382007-11-03 07:20:12 +0000979 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000980 if (CopyMI && CopyMI->isCopy()) {
981 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
982 unsigned SrcReg = CopyMI->getOperand(1).getReg();
983 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000984 unsigned Reg = 0;
985 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
986 Reg = SrcReg;
987 else if (vrm_->isAssignedReg(SrcReg))
988 Reg = vrm_->getPhys(SrcReg);
989 if (Reg) {
990 if (SrcSubReg)
991 Reg = tri_->getSubReg(Reg, SrcSubReg);
992 if (DstSubReg)
993 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
994 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
995 mri_->setRegAllocationHint(cur->reg, 0, Reg);
996 }
Evan Chengc92da382007-11-03 07:20:12 +0000997 }
998 }
999 }
1000
Evan Cheng5b16cd22009-05-01 01:03:49 +00001001 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001002 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001003 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1004 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001005 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001006 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001007 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001008 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001009 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001010 // don't check it.
1011 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1012 cur->overlapsFrom(*i->first, i->second-1)) {
1013 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001014 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001015 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001016 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001017 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001018
Chris Lattnera411cbc2005-08-22 20:59:30 +00001019 // Speculatively check to see if we can get a register right now. If not,
1020 // we know we won't be able to by adding more constraints. If so, we can
1021 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1022 // is very bad (it contains all callee clobbered registers for any functions
1023 // with a call), so we want to avoid doing that if possible.
1024 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001025 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001026 if (physReg) {
1027 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001028 // conflict with it. Check to see if we conflict with it or any of its
1029 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001030 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001031 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001032 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001033
Chris Lattnera411cbc2005-08-22 20:59:30 +00001034 bool ConflictsWithFixed = false;
1035 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001036 IntervalPtr &IP = fixed_[i];
1037 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001038 // Okay, this reg is on the fixed list. Check to see if we actually
1039 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001040 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001041 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001042 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1043 IP.second = II;
1044 if (II != I->begin() && II->start > StartPosition)
1045 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001046 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001047 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001048 break;
1049 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001050 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001051 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001052 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001053
Chris Lattnera411cbc2005-08-22 20:59:30 +00001054 // Okay, the register picked by our speculative getFreePhysReg call turned
1055 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001056 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001057 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001058 // For every interval in fixed we overlap with, mark the register as not
1059 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001060 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1061 IntervalPtr &IP = fixed_[i];
1062 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001063
1064 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001065 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001066 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001067 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1068 IP.second = II;
1069 if (II != I->begin() && II->start > StartPosition)
1070 --II;
1071 if (cur->overlapsFrom(*I, II)) {
1072 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001073 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001074 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1075 }
1076 }
1077 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001078
Evan Cheng5b16cd22009-05-01 01:03:49 +00001079 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001080 // future, see if there are any registers available.
1081 physReg = getFreePhysReg(cur);
1082 }
1083 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001084
Chris Lattnera6c17502005-08-22 20:20:42 +00001085 // Restore the physical register tracker, removing information about the
1086 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001087 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001088
Evan Cheng5b16cd22009-05-01 01:03:49 +00001089 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001090 // the free physical register and add this interval to the active
1091 // list.
1092 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001093 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001094 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001095 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001096 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001097 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001098
1099 // "Upgrade" the physical register since it has been allocated.
1100 UpgradeRegister(physReg);
1101 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1102 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001103 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001104 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001105 DowngradeRegister(cur, physReg);
1106 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001107 return;
1108 }
David Greene37277762010-01-05 01:25:20 +00001109 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001110
Chris Lattnera6c17502005-08-22 20:20:42 +00001111 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001112 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001113 for (std::vector<std::pair<unsigned, float> >::iterator
1114 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001115 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001116
Chris Lattnera6c17502005-08-22 20:20:42 +00001117 // for each interval in active, update spill weights.
1118 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1119 i != e; ++i) {
1120 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001121 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001122 "Can only allocate virtual registers!");
1123 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001124 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001125 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001126
David Greene37277762010-01-05 01:25:20 +00001127 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001128
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001129 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001130 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001131 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001132
1133 bool Found = false;
1134 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001135 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1136 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1137 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1138 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001139 float regWeight = SpillWeights[reg];
Jim Grosbach188da252010-09-01 22:48:34 +00001140 // Don't even consider reserved regs.
1141 if (reservedRegs_.test(reg))
1142 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001143 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001144 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001145 Found = true;
1146 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001147 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001148
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001149 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001150 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001151 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1152 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1153 unsigned reg = *i;
Jim Grosbach067a6482010-09-01 21:04:27 +00001154 if (reservedRegs_.test(reg))
1155 continue;
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001156 // No need to worry about if the alias register size < regsize of RC.
1157 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001158 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1159 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001160 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001161 }
Evan Cheng3e172252008-06-20 21:45:16 +00001162
1163 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001164 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001165 minReg = RegsWeights[0].first;
1166 minWeight = RegsWeights[0].second;
1167 if (minWeight == HUGE_VALF) {
1168 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001169 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001170 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001171 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001172 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001173 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001174 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1175 // in fixed_. Reset them.
1176 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1177 IntervalPtr &IP = fixed_[i];
1178 LiveInterval *I = IP.first;
1179 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1180 IP.second = I->advanceTo(I->begin(), StartPosition);
1181 }
1182
Evan Cheng206d1852009-04-20 08:01:12 +00001183 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001184 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001185 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001186 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001187 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001188 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001189 return;
1190 }
Evan Cheng3e172252008-06-20 21:45:16 +00001191 }
1192
1193 // Find up to 3 registers to consider as spill candidates.
1194 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1195 while (LastCandidate > 1) {
1196 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1197 break;
1198 --LastCandidate;
1199 }
1200
Bill Wendlingc3115a02009-08-22 20:30:53 +00001201 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001202 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001203
1204 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001205 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001206 << " (" << RegsWeights[i].second << ")\n";
1207 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001208
Evan Cheng206d1852009-04-20 08:01:12 +00001209 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001210 // add any added intervals back to unhandled, and restart
1211 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001212 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001213 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001214 SmallVector<LiveInterval*, 8> spillIs, added;
Jakob Stoklund Olesen67674e22010-06-24 20:54:29 +00001215 spiller_->spill(cur, added, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001216
Evan Cheng206d1852009-04-20 08:01:12 +00001217 std::sort(added.begin(), added.end(), LISorter());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001218 if (added.empty())
1219 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001220
Evan Cheng206d1852009-04-20 08:01:12 +00001221 // Merge added with unhandled. Note that we have already sorted
1222 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001223 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001224 // This also update the NextReloadMap. That is, it adds mapping from a
1225 // register defined by a reload from SS to the next reload from SS in the
1226 // same basic block.
1227 MachineBasicBlock *LastReloadMBB = 0;
1228 LiveInterval *LastReload = 0;
1229 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1230 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1231 LiveInterval *ReloadLi = added[i];
1232 if (ReloadLi->weight == HUGE_VALF &&
1233 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001234 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001235 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1236 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1237 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1238 // Last reload of same SS is in the same MBB. We want to try to
1239 // allocate both reloads the same register and make sure the reg
1240 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001241 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001242 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1243 }
1244 LastReloadMBB = ReloadMBB;
1245 LastReload = ReloadLi;
1246 LastReloadSS = ReloadSS;
1247 }
1248 unhandled_.push(ReloadLi);
1249 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001250 return;
1251 }
1252
Chris Lattner19828d42004-11-18 03:49:30 +00001253 ++NumBacktracks;
1254
Evan Cheng206d1852009-04-20 08:01:12 +00001255 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001256 // to re-run at least this iteration. Since we didn't modify it it
1257 // should go back right in the front of the list
1258 unhandled_.push(cur);
1259
Dan Gohman6f0d0242008-02-10 18:45:23 +00001260 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001261 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001262
Evan Cheng3e172252008-06-20 21:45:16 +00001263 // We spill all intervals aliasing the register with
1264 // minimum weight, rollback to the interval with the earliest
1265 // start point and let the linear scan algorithm run again
1266 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001267
Evan Cheng3e172252008-06-20 21:45:16 +00001268 // Determine which intervals have to be spilled.
1269 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1270
1271 // Set of spilled vregs (used later to rollback properly)
1272 SmallSet<unsigned, 8> spilled;
1273
1274 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001275 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001276 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001277 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001278
Evan Cheng3e172252008-06-20 21:45:16 +00001279 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001280 // want to clear (and its aliases). We only spill those that overlap with the
1281 // current interval as the rest do not affect its allocation. we also keep
1282 // track of the earliest start of all spilled live intervals since this will
1283 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001284 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001285 while (!spillIs.empty()) {
1286 LiveInterval *sli = spillIs.back();
1287 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001288 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001289 if (sli->beginIndex() < earliestStart)
1290 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001291 spiller_->spill(sli, added, spillIs);
Evan Cheng3e172252008-06-20 21:45:16 +00001292 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001293 }
1294
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001295 // Include any added intervals in earliestStart.
1296 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1297 SlotIndex SI = added[i]->beginIndex();
1298 if (SI < earliestStart)
1299 earliestStart = SI;
1300 }
1301
David Greene37277762010-01-05 01:25:20 +00001302 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001303
1304 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001305 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001306 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001307 while (!handled_.empty()) {
1308 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001309 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001310 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001311 break;
David Greene37277762010-01-05 01:25:20 +00001312 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001313 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001314
1315 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001316 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001317 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001318 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001319 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001320 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001321 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001322 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001323 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001324 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001325 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001326 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001327 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001328 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001329 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001330 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001331 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001332 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001333 "Can only allocate virtual registers!");
1334 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001335 unhandled_.push(i);
1336 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001337
Evan Cheng206d1852009-04-20 08:01:12 +00001338 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1339 if (ii == DowngradeMap.end())
1340 // It interval has a preference, it must be defined by a copy. Clear the
1341 // preference now since the source interval allocation may have been
1342 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001343 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001344 else {
1345 UpgradeRegister(ii->second);
1346 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001347 }
1348
Chris Lattner19828d42004-11-18 03:49:30 +00001349 // Rewind the iterators in the active, inactive, and fixed lists back to the
1350 // point we reverted to.
1351 RevertVectorIteratorsTo(active_, earliestStart);
1352 RevertVectorIteratorsTo(inactive_, earliestStart);
1353 RevertVectorIteratorsTo(fixed_, earliestStart);
1354
Evan Cheng206d1852009-04-20 08:01:12 +00001355 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001356 // insert it in active (the next iteration of the algorithm will
1357 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001358 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1359 LiveInterval *HI = handled_[i];
1360 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001361 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001362 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001363 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001364 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001365 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001366 }
1367 }
1368
Evan Cheng206d1852009-04-20 08:01:12 +00001369 // Merge added with unhandled.
1370 // This also update the NextReloadMap. That is, it adds mapping from a
1371 // register defined by a reload from SS to the next reload from SS in the
1372 // same basic block.
1373 MachineBasicBlock *LastReloadMBB = 0;
1374 LiveInterval *LastReload = 0;
1375 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1376 std::sort(added.begin(), added.end(), LISorter());
1377 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1378 LiveInterval *ReloadLi = added[i];
1379 if (ReloadLi->weight == HUGE_VALF &&
1380 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001381 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001382 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1383 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1384 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1385 // Last reload of same SS is in the same MBB. We want to try to
1386 // allocate both reloads the same register and make sure the reg
1387 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001388 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001389 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1390 }
1391 LastReloadMBB = ReloadMBB;
1392 LastReload = ReloadLi;
1393 LastReloadSS = ReloadSS;
1394 }
1395 unhandled_.push(ReloadLi);
1396 }
1397}
1398
Evan Cheng358dec52009-06-15 08:28:29 +00001399unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1400 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001401 unsigned MaxInactiveCount,
1402 SmallVector<unsigned, 256> &inactiveCounts,
1403 bool SkipDGRegs) {
1404 unsigned FreeReg = 0;
1405 unsigned FreeRegInactiveCount = 0;
1406
Evan Chengf9f1da12009-06-18 02:04:01 +00001407 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1408 // Resolve second part of the hint (if possible) given the current allocation.
1409 unsigned physReg = Hint.second;
1410 if (physReg &&
1411 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1412 physReg = vrm_->getPhys(physReg);
1413
Evan Cheng358dec52009-06-15 08:28:29 +00001414 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001415 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001416 assert(I != E && "No allocatable register in this register class!");
1417
1418 // Scan for the first available register.
1419 for (; I != E; ++I) {
1420 unsigned Reg = *I;
1421 // Ignore "downgraded" registers.
1422 if (SkipDGRegs && DowngradedRegs.count(Reg))
1423 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001424 // Skip reserved registers.
1425 if (reservedRegs_.test(Reg))
1426 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001427 // Skip recently allocated registers.
1428 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001429 FreeReg = Reg;
1430 if (FreeReg < inactiveCounts.size())
1431 FreeRegInactiveCount = inactiveCounts[FreeReg];
1432 else
1433 FreeRegInactiveCount = 0;
1434 break;
1435 }
1436 }
1437
1438 // If there are no free regs, or if this reg has the max inactive count,
1439 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001440 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1441 // Remember what register we picked so we can skip it next time.
1442 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001443 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001444 }
1445
Evan Cheng206d1852009-04-20 08:01:12 +00001446 // Continue scanning the registers, looking for the one with the highest
1447 // inactive count. Alkis found that this reduced register pressure very
1448 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1449 // reevaluated now.
1450 for (; I != E; ++I) {
1451 unsigned Reg = *I;
1452 // Ignore "downgraded" registers.
1453 if (SkipDGRegs && DowngradedRegs.count(Reg))
1454 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001455 // Skip reserved registers.
1456 if (reservedRegs_.test(Reg))
1457 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001458 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001459 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001460 FreeReg = Reg;
1461 FreeRegInactiveCount = inactiveCounts[Reg];
1462 if (FreeRegInactiveCount == MaxInactiveCount)
1463 break; // We found the one with the max inactive count.
1464 }
1465 }
1466
David Greene7cfd3362009-11-19 15:55:49 +00001467 // Remember what register we picked so we can skip it next time.
1468 recordRecentlyUsed(FreeReg);
1469
Evan Cheng206d1852009-04-20 08:01:12 +00001470 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001471}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001472
Chris Lattnercbb56252004-11-18 02:42:27 +00001473/// getFreePhysReg - return a free physical register for this virtual register
1474/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001475unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001476 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001477 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001478
Evan Cheng841ee1a2008-09-18 22:38:47 +00001479 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001480 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001481
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001482 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1483 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001484 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001485 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001486 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001487
Jim Grosbach662fb772010-09-01 21:48:06 +00001488 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001489 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001490 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001491 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1492 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001493 if (inactiveCounts.size() <= reg)
1494 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001495 ++inactiveCounts[reg];
1496 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1497 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001498 }
1499
Evan Cheng20b0abc2007-04-17 20:32:26 +00001500 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001501 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001502 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1503 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001504 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001505 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001506 RC->contains(Preference))
1507 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001508 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001509
Evan Cheng206d1852009-04-20 08:01:12 +00001510 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001511 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001512 true);
1513 if (FreeReg)
1514 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001515 }
Evan Cheng358dec52009-06-15 08:28:29 +00001516 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001517}
1518
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001519FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001520 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001521}