blob: 621198d62a59bcc8bf98ae47e411e1743be1f009 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000023#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000029#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000031#include "llvm/Target/TargetOptions.h"
32#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000037#include <map>
38
39using namespace llvm;
40
41// Used in getTargetNodeName() below
42namespace {
43 std::map<unsigned, const char *> node_names;
44
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000045 // Byte offset of the preferred slot (counted from the MSB)
46 int prefslotOffset(EVT VT) {
47 int retval=0;
48 if (VT==MVT::i1) retval=3;
49 if (VT==MVT::i8) retval=3;
50 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000051
52 return retval;
53 }
Scott Michel94bd57e2009-01-15 04:41:47 +000054
Scott Michelc9c8b2a2009-01-26 03:31:40 +000055 //! Expand a library call into an actual call DAG node
56 /*!
57 \note
58 This code is taken from SelectionDAGLegalize, since it is not exposed as
59 part of the LLVM SelectionDAG API.
60 */
61
62 SDValue
63 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000064 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000065 // The input chain to this libcall is the entry node of the function.
66 // Legalizing the call will automatically add the previous call to the
67 // dependence.
68 SDValue InChain = DAG.getEntryNode();
69
70 TargetLowering::ArgListTy Args;
71 TargetLowering::ArgListEntry Entry;
72 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +000074 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000075 Entry.Node = Op.getOperand(i);
76 Entry.Ty = ArgTy;
77 Entry.isSExt = isSigned;
78 Entry.isZExt = !isSigned;
79 Args.push_back(Entry);
80 }
81 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
82 TLI.getPointerTy());
83
84 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +000085 const Type *RetTy =
86 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000087 std::pair<SDValue, SDValue> CallInfo =
88 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000089 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000090 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000091 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000092
93 return CallInfo.first;
94 }
Scott Michel266bc8f2007-12-04 22:23:35 +000095}
96
97SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000098 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
99 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000100 // Fold away setcc operations if possible.
101 setPow2DivIsCheap();
102
103 // Use _setjmp/_longjmp instead of setjmp/longjmp.
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000106
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000107 // Set RTLIB libcall names as used by SPU:
108 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
109
Scott Michel266bc8f2007-12-04 22:23:35 +0000110 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
112 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
113 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
114 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
115 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
116 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
117 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000118
Scott Michel266bc8f2007-12-04 22:23:35 +0000119 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
121 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
122 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000123
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
125 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
128 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
129 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
130 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000131
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000133
Scott Michel266bc8f2007-12-04 22:23:35 +0000134 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
136 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000137
138 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000140 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000142
Scott Michelf0569be2008-12-27 04:51:36 +0000143 setOperationAction(ISD::LOAD, VT, Custom);
144 setOperationAction(ISD::STORE, VT, Custom);
145 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
146 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
147 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
148
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
150 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000151 setTruncStoreAction(VT, StoreVT, Expand);
152 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000153 }
154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000156 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000158
159 setOperationAction(ISD::LOAD, VT, Custom);
160 setOperationAction(ISD::STORE, VT, Custom);
161
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
163 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000164 setTruncStoreAction(VT, StoreVT, Expand);
165 }
166 }
167
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
170 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000171
172 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
174 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
176 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
177 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000178
179 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000181
Eli Friedman5427d712009-07-17 06:36:24 +0000182 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SREM, MVT::i8, Expand);
184 setOperationAction(ISD::UREM, MVT::i8, Expand);
185 setOperationAction(ISD::SDIV, MVT::i8, Expand);
186 setOperationAction(ISD::UDIV, MVT::i8, Expand);
187 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
188 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
189 setOperationAction(ISD::SREM, MVT::i16, Expand);
190 setOperationAction(ISD::UREM, MVT::i16, Expand);
191 setOperationAction(ISD::SDIV, MVT::i16, Expand);
192 setOperationAction(ISD::UDIV, MVT::i16, Expand);
193 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
194 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
195 setOperationAction(ISD::SREM, MVT::i32, Expand);
196 setOperationAction(ISD::UREM, MVT::i32, Expand);
197 setOperationAction(ISD::SDIV, MVT::i32, Expand);
198 setOperationAction(ISD::UDIV, MVT::i32, Expand);
199 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
200 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
201 setOperationAction(ISD::SREM, MVT::i64, Expand);
202 setOperationAction(ISD::UREM, MVT::i64, Expand);
203 setOperationAction(ISD::SDIV, MVT::i64, Expand);
204 setOperationAction(ISD::UDIV, MVT::i64, Expand);
205 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
206 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
207 setOperationAction(ISD::SREM, MVT::i128, Expand);
208 setOperationAction(ISD::UREM, MVT::i128, Expand);
209 setOperationAction(ISD::SDIV, MVT::i128, Expand);
210 setOperationAction(ISD::UDIV, MVT::i128, Expand);
211 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
212 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000213
Scott Michel266bc8f2007-12-04 22:23:35 +0000214 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::FSIN , MVT::f64, Expand);
216 setOperationAction(ISD::FCOS , MVT::f64, Expand);
217 setOperationAction(ISD::FREM , MVT::f64, Expand);
218 setOperationAction(ISD::FSIN , MVT::f32, Expand);
219 setOperationAction(ISD::FCOS , MVT::f32, Expand);
220 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000221
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000222 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
223 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
225 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
228 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000229
230 // SPU can do rotate right and left, so legalize it... but customize for i8
231 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000232
233 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
234 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
237 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000238
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::ROTL, MVT::i32, Legal);
240 setOperationAction(ISD::ROTL, MVT::i16, Legal);
241 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::SHL, MVT::i8, Custom);
245 setOperationAction(ISD::SRL, MVT::i8, Custom);
246 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000247
Scott Michel02d711b2008-12-30 23:28:25 +0000248 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::SHL, MVT::i64, Legal);
250 setOperationAction(ISD::SRL, MVT::i64, Legal);
251 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000252
Scott Michel5af8f0e2008-07-16 17:17:29 +0000253 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::MUL, MVT::i8, Custom);
255 setOperationAction(ISD::MUL, MVT::i32, Legal);
256 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000257
Eli Friedman6314ac22009-06-16 06:40:59 +0000258 // Expand double-width multiplication
259 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
262 setOperationAction(ISD::MULHU, MVT::i8, Expand);
263 setOperationAction(ISD::MULHS, MVT::i8, Expand);
264 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
266 setOperationAction(ISD::MULHU, MVT::i16, Expand);
267 setOperationAction(ISD::MULHS, MVT::i16, Expand);
268 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
271 setOperationAction(ISD::MULHS, MVT::i32, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
274 setOperationAction(ISD::MULHU, MVT::i64, Expand);
275 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000276
Scott Michel8bf61e82008-06-02 22:18:03 +0000277 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::ADD, MVT::i8, Custom);
279 setOperationAction(ISD::ADD, MVT::i64, Legal);
280 setOperationAction(ISD::SUB, MVT::i8, Custom);
281 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282
Scott Michel266bc8f2007-12-04 22:23:35 +0000283 // SPU does not have BSWAP. It does have i32 support CTLZ.
284 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
286 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
292 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
298 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000299
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
301 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
302 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
303 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
304 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000305
Scott Michel8bf61e82008-06-02 22:18:03 +0000306 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000307 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SELECT, MVT::i8, Legal);
309 setOperationAction(ISD::SELECT, MVT::i16, Legal);
310 setOperationAction(ISD::SELECT, MVT::i32, Legal);
311 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000312
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC, MVT::i8, Legal);
314 setOperationAction(ISD::SETCC, MVT::i16, Legal);
315 setOperationAction(ISD::SETCC, MVT::i32, Legal);
316 setOperationAction(ISD::SETCC, MVT::i64, Legal);
317 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000318
Scott Michelf0569be2008-12-27 04:51:36 +0000319 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000321
Scott Michel77f452d2009-08-25 22:37:34 +0000322 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000323 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
326 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
327 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
328 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000329 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
330 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
335 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000337
338 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Scott Michel9de57a92009-01-26 22:33:37 +0000341 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
343 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
344 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
348 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
349 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
352 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
353 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
354 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000355
356 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000358
Scott Michel5af8f0e2008-07-16 17:17:29 +0000359 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000360 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000362 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000364
Scott Michel1df30c42008-12-29 03:23:36 +0000365 setOperationAction(ISD::GlobalAddress, VT, Custom);
366 setOperationAction(ISD::ConstantPool, VT, Custom);
367 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000368 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000369
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000372
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::VAARG , MVT::Other, Expand);
375 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
376 setOperationAction(ISD::VAEND , MVT::Other, Expand);
377 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
378 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
382 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
384 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000385
Scott Michel266bc8f2007-12-04 22:23:35 +0000386 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388
389 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000391
392 // First set operation action for all vector types to expand. Then we
393 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
398 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
399 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
402 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
403 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000404
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000406 setOperationAction(ISD::ADD, VT, Legal);
407 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000409 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000410
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000411 setOperationAction(ISD::AND, VT, Legal);
412 setOperationAction(ISD::OR, VT, Legal);
413 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000414 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000415 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000416 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000417
Scott Michel266bc8f2007-12-04 22:23:35 +0000418 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000419 setOperationAction(ISD::SDIV, VT, Expand);
420 setOperationAction(ISD::SREM, VT, Expand);
421 setOperationAction(ISD::UDIV, VT, Expand);
422 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000423
424 // Custom lower build_vector, constant pool spills, insert and
425 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000426 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
427 setOperationAction(ISD::ConstantPool, VT, Custom);
428 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
429 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
430 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
431 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000432 }
433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::AND, MVT::v16i8, Custom);
435 setOperationAction(ISD::OR, MVT::v16i8, Custom);
436 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
437 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000440
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000442 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000443
Scott Michel266bc8f2007-12-04 22:23:35 +0000444 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000445
Scott Michel266bc8f2007-12-04 22:23:35 +0000446 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000447 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000448 setTargetDAGCombine(ISD::ZERO_EXTEND);
449 setTargetDAGCombine(ISD::SIGN_EXTEND);
450 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000451
Scott Michel266bc8f2007-12-04 22:23:35 +0000452 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000453
Scott Michele07d3de2008-12-09 03:37:19 +0000454 // Set pre-RA register scheduler default to BURR, which produces slightly
455 // better code than the default (could also be TDRR, but TargetLowering.h
456 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000457 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000458}
459
460const char *
461SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
462{
463 if (node_names.empty()) {
464 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
465 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
466 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
467 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000468 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000469 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000470 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
471 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
472 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000473 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000474 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000475 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000476 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000477 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
478 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000479 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
480 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000481 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
482 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
483 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000484 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000485 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000486 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
487 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
488 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000489 }
490
491 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
492
493 return ((i != node_names.end()) ? i->second : 0);
494}
495
Bill Wendlingb4202b82009-07-01 18:50:55 +0000496/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000497unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
498 return 3;
499}
500
Scott Michelf0569be2008-12-27 04:51:36 +0000501//===----------------------------------------------------------------------===//
502// Return the Cell SPU's SETCC result type
503//===----------------------------------------------------------------------===//
504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000506 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
508 VT.getSimpleVT().SimpleTy :
509 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000510}
511
Scott Michel266bc8f2007-12-04 22:23:35 +0000512//===----------------------------------------------------------------------===//
513// Calling convention code:
514//===----------------------------------------------------------------------===//
515
516#include "SPUGenCallingConv.inc"
517
518//===----------------------------------------------------------------------===//
519// LowerOperation implementation
520//===----------------------------------------------------------------------===//
521
522/// Custom lower loads for CellSPU
523/*!
524 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
525 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000526
527 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000529
530\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000531%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000532%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000533%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000534%4 f32 = vec2perfslot %3
535%5 f64 = fp_extend %4
536\endverbatim
537*/
Dan Gohman475871a2008-07-27 21:46:04 +0000538static SDValue
539LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000540 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000541 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000542 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
543 EVT InVT = LN->getMemoryVT();
544 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000545 ISD::LoadExtType ExtType = LN->getExtensionType();
546 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000547 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000548 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000549 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
550 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000551
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000552 // two sanity checks
553 assert( LN->getAddressingMode() == ISD::UNINDEXED
554 && "we should get only UNINDEXED adresses");
555 // clean aligned loads can be selected as-is
556 if (InVT.getSizeInBits() == 128 && alignment == 16)
557 return SDValue();
558
559 // Get pointerinfos to the memory chunk(s) that contain the data to load
560 uint64_t mpi_offset = LN->getPointerInfo().Offset;
561 mpi_offset -= mpi_offset%16;
562 MachinePointerInfo lowMemPtr( LN->getPointerInfo().V, mpi_offset);
563 MachinePointerInfo highMemPtr( LN->getPointerInfo().V, mpi_offset+16);
564
565
566
Scott Michelf0569be2008-12-27 04:51:36 +0000567 SDValue result;
568 SDValue basePtr = LN->getBasePtr();
569 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000570
Scott Michelf0569be2008-12-27 04:51:36 +0000571 if (alignment == 16) {
572 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000573
Scott Michelf0569be2008-12-27 04:51:36 +0000574 // Special cases for a known aligned load to simplify the base pointer
575 // and the rotation amount:
576 if (basePtr.getOpcode() == ISD::ADD
577 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
578 // Known offset into basePtr
579 int64_t offset = CN->getSExtValue();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000580 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000581
Scott Michelf0569be2008-12-27 04:51:36 +0000582 if (rotamt < 0)
583 rotamt += 16;
584
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000586
587 // Simplify the base pointer for this case:
588 basePtr = basePtr.getOperand(0);
589 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000590 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000591 basePtr,
592 DAG.getConstant((offset & ~0xf), PtrVT));
593 }
594 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
595 || (basePtr.getOpcode() == SPUISD::IndirectAddr
596 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
597 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
598 // Plain aligned a-form address: rotate into preferred slot
599 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000600 int64_t rotamt = -pso;
Scott Michelf0569be2008-12-27 04:51:36 +0000601 if (rotamt < 0)
602 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000604 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000605 // Offset the rotate amount by the basePtr and the preferred slot
606 // byte offset
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000607 int64_t rotamt = -pso;
Scott Michelf0569be2008-12-27 04:51:36 +0000608 if (rotamt < 0)
609 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000610 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000611 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000612 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000613 }
Scott Michelf0569be2008-12-27 04:51:36 +0000614 } else {
615 // Unaligned load: must be more pessimistic about addressing modes:
616 if (basePtr.getOpcode() == ISD::ADD) {
617 MachineFunction &MF = DAG.getMachineFunction();
618 MachineRegisterInfo &RegInfo = MF.getRegInfo();
619 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
620 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000621
Scott Michelf0569be2008-12-27 04:51:36 +0000622 SDValue Op0 = basePtr.getOperand(0);
623 SDValue Op1 = basePtr.getOperand(1);
624
625 if (isa<ConstantSDNode>(Op1)) {
626 // Convert the (add <ptr>, <const>) to an indirect address contained
627 // in a register. Note that this is done because we need to avoid
628 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000629 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000630 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
631 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000632 } else {
633 // Convert the (add <arg1>, <arg2>) to an indirect address, which
634 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000635 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000636 }
637 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000638 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000639 basePtr,
640 DAG.getConstant(0, PtrVT));
641 }
642
643 // Offset the rotate amount by the basePtr and the preferred slot
644 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000645 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000646 basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000647 DAG.getConstant(-pso, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000648 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000649
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000650 // Do the load as a i128 to allow possible shifting
651 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
652 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000653 LN->isVolatile(), LN->isNonTemporal(), 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000654
655 // When the size is not greater than alignment we get all data with just
656 // one load
657 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000658 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000659 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000660
661 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000662 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
663 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000664
Scott Michel30ee7df2008-12-04 03:02:42 +0000665 // Convert the loaded v16i8 vector to the appropriate vector type
666 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000667 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
668 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000669 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
670 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000671 }
672 // When alignment is less than the size, we might need (known only at
673 // run-time) two loads
674 // TODO: if the memory address is composed only from constants, we have
675 // extra kowledge, and might avoid the second load
676 else {
677 // storage position offset from lower 16 byte aligned memory chunk
678 SDValue offset = DAG.getNode( ISD::AND, dl, MVT::i32,
679 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
680 // 16 - offset
681 SDValue offset_compl = DAG.getNode( ISD::SUB, dl, MVT::i32,
682 DAG.getConstant( 16, MVT::i32),
683 offset );
684 // get a registerfull of ones. (this implementation is a workaround: LLVM
685 // cannot handle 128 bit signed int constants)
686 SDValue ones = DAG.getConstant( -1, MVT::v4i32 );
687 ones = DAG.getNode( ISD::BIT_CONVERT, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000688
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000689 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
690 DAG.getNode(ISD::ADD, dl, PtrVT,
691 basePtr,
692 DAG.getConstant(16, PtrVT)),
693 highMemPtr,
694 LN->isVolatile(), LN->isNonTemporal(), 16);
695
696 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
697 high.getValue(1));
698
699 // Shift the (possible) high part right to compensate the misalignemnt.
700 // if there is no highpart (i.e. value is i64 and offset is 4), this
701 // will zero out the high value.
702 high = DAG.getNode( SPUISD::SRL_BYTES, dl, MVT::i128, high,
703 DAG.getNode( ISD::SUB, dl, MVT::i32,
704 DAG.getConstant( 16, MVT::i32),
705 offset
706 ));
707
708 // Shift the low similarily
709 // TODO: add SPUISD::SHL_BYTES
710 low = DAG.getNode( SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
711
712 // Merge the two parts
713 result = DAG.getNode( ISD::BIT_CONVERT, dl, vecVT,
714 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
715
716 if (!InVT.isVector()) {
717 result = DAG.getNode( SPUISD::VEC2PREFSLOT, dl, InVT, result );
718 }
719
720 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000721 // Handle extending loads by extending the scalar result:
722 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000723 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000724 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000725 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000726 } else if (ExtType == ISD::EXTLOAD) {
727 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000728
Scott Michel30ee7df2008-12-04 03:02:42 +0000729 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000730 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000731
Dale Johannesen33c960f2009-02-04 20:06:27 +0000732 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000733 }
734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000736 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000737 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000738 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000739 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000740
Dale Johannesen33c960f2009-02-04 20:06:27 +0000741 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000742 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000743 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000744}
745
746/// Custom lower stores for CellSPU
747/*!
748 All CellSPU stores are aligned to 16-byte boundaries, so for elements
749 within a 16-byte block, we have to generate a shuffle to insert the
750 requested element into its place, then store the resulting block.
751 */
Dan Gohman475871a2008-07-27 21:46:04 +0000752static SDValue
753LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000754 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000755 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000756 EVT VT = Value.getValueType();
757 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
758 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000759 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000760 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000761 SDValue result;
762 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
763 (128 / StVT.getSizeInBits()));
764 // Get pointerinfos to the memory chunk(s) that contain the data to load
765 uint64_t mpi_offset = SN->getPointerInfo().Offset;
766 mpi_offset -= mpi_offset%16;
767 MachinePointerInfo lowMemPtr( SN->getPointerInfo().V, mpi_offset);
768 MachinePointerInfo highMemPtr( SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000769
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000770
771 // two sanity checks
772 assert( SN->getAddressingMode() == ISD::UNINDEXED
773 && "we should get only UNINDEXED adresses");
774 // clean aligned loads can be selected as-is
775 if (StVT.getSizeInBits() == 128 && alignment == 16)
776 return SDValue();
777
778
Scott Michel266bc8f2007-12-04 22:23:35 +0000779
Scott Michelf0569be2008-12-27 04:51:36 +0000780 SDValue alignLoadVec;
781 SDValue basePtr = SN->getBasePtr();
782 SDValue the_chain = SN->getChain();
783 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000784
Scott Michelf0569be2008-12-27 04:51:36 +0000785 if (alignment == 16) {
786 ConstantSDNode *CN;
Scott Michelf0569be2008-12-27 04:51:36 +0000787 // Special cases for a known aligned load to simplify the base pointer
788 // and insertion byte:
789 if (basePtr.getOpcode() == ISD::ADD
790 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
791 // Known offset into basePtr
792 int64_t offset = CN->getSExtValue();
793
794 // Simplify the base pointer for this case:
795 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000796 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000797 basePtr,
798 DAG.getConstant((offset & 0xf), PtrVT));
799
800 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000801 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000802 basePtr,
803 DAG.getConstant((offset & ~0xf), PtrVT));
804 }
805 } else {
806 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000807 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000808 basePtr,
809 DAG.getConstant(0, PtrVT));
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000810 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
811 basePtr,
812 DAG.getConstant(0, PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000813 }
814 } else {
815 // Unaligned load: must be more pessimistic about addressing modes:
816 if (basePtr.getOpcode() == ISD::ADD) {
817 MachineFunction &MF = DAG.getMachineFunction();
818 MachineRegisterInfo &RegInfo = MF.getRegInfo();
819 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
820 SDValue Flag;
821
822 SDValue Op0 = basePtr.getOperand(0);
823 SDValue Op1 = basePtr.getOperand(1);
824
825 if (isa<ConstantSDNode>(Op1)) {
826 // Convert the (add <ptr>, <const>) to an indirect address contained
827 // in a register. Note that this is done because we need to avoid
828 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000829 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000830 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
831 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000832 } else {
833 // Convert the (add <arg1>, <arg2>) to an indirect address, which
834 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000835 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000836 }
837 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000838 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000839 basePtr,
840 DAG.getConstant(0, PtrVT));
841 }
842
843 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000844 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000845 basePtr,
846 DAG.getConstant(0, PtrVT));
847 }
848
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000849 // Load the lower part of the memory to which to store.
850 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
851 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000852
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000853 // if we don't need to store over the 16 byte boundary, one store suffices
854 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000855 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000856 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000857
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000858 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000859 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000860
861 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000862 && (theValue.getOpcode() == ISD::AssertZext
863 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000864 // Drill down and get the value for zero- and sign-extended
865 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000866 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000867 }
868
Scott Michel9de5d0d2008-01-11 02:53:15 +0000869 // If the base pointer is already a D-form address, then just create
870 // a new D-form address with a slot offset and the orignal base pointer.
871 // Otherwise generate a D-form address with the slot offset relative
872 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000873#if !defined(NDEBUG)
874 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000875 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000876 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000877 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000878 }
879#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000880
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000881 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
882 insertEltOffs);
883 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
884 theValue);
885
Dale Johannesen33c960f2009-02-04 20:06:27 +0000886 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000887 vectorizeOp, low,
Scott Michel6e1d1472009-03-16 18:47:25 +0000888 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000890
Dale Johannesen33c960f2009-02-04 20:06:27 +0000891 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000892 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000893 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000894 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000895
Scott Michel23f2ff72008-12-04 17:16:59 +0000896#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000897 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
898 const SDValue &currentRoot = DAG.getRoot();
899
900 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000901 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000902 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000903 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000904 DAG.setRoot(currentRoot);
905 }
906#endif
Scott Michel266bc8f2007-12-04 22:23:35 +0000907 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000908 // do the store when it might cross the 16 byte memory access boundary.
909 else {
910 // TODO issue a warning if SN->isVolatile()== true? This is likely not
911 // what the user wanted.
912
913 // address offset from nearest lower 16byte alinged address
914 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
915 SN->getBasePtr(),
916 DAG.getConstant(0xf, MVT::i32));
917 // 16 - offset
918 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
919 DAG.getConstant( 16, MVT::i32),
920 offset);
921 SDValue hi_shift = DAG.getNode(ISD::SUB, dl, MVT::i32,
922 DAG.getConstant( VT.getSizeInBits()/8,
923 MVT::i32),
924 offset_compl);
925 // 16 - sizeof(Value)
926 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
927 DAG.getConstant( 16, MVT::i32),
928 DAG.getConstant( VT.getSizeInBits()/8,
929 MVT::i32));
930 // get a registerfull of ones
931 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
932 ones = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, ones);
933
934 // Create the 128 bit masks that have ones where the data to store is
935 // located.
936 SDValue lowmask, himask;
937 // if the value to store don't fill up the an entire 128 bits, zero
938 // out the last bits of the mask so that only the value we want to store
939 // is masked.
940 // this is e.g. in the case of store i32, align 2
941 if (!VT.isVector()){
942 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
943 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
944 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
945 surplus);
946 Value = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, Value);
947 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
948
Torok Edwindac237e2009-07-08 20:53:28 +0000949 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000950 else {
951 lowmask = ones;
952 Value = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, Value);
953 }
954 // this will zero, if there are no data that goes to the high quad
955 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
956 offset_compl);
957 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
958 offset);
959
960 // Load in the old data and zero out the parts that will be overwritten with
961 // the new data to store.
962 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
963 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
964 DAG.getConstant( 16, PtrVT)),
965 highMemPtr,
966 SN->isVolatile(), SN->isNonTemporal(), 16);
967 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
968 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000969
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000970 low = DAG.getNode(ISD::AND, dl, MVT::i128,
971 DAG.getNode( ISD::BIT_CONVERT, dl, MVT::i128, low),
972 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
973 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
974 DAG.getNode( ISD::BIT_CONVERT, dl, MVT::i128, hi),
975 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
976
977 // Shift the Value to store into place. rlow contains the parts that go to
978 // the lower memory chunk, rhi has the parts that go to the upper one.
979 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
980 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
981 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
982 offset_compl);
983
984 // Merge the old data and the new data and store the results
985 // Need to convert vectors here to integer as 'OR'ing floats assert
986 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
987 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, low),
988 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, rlow));
989 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
990 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, hi),
991 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, rhi));
992
993 low = DAG.getStore(the_chain, dl, rlow, basePtr,
994 lowMemPtr,
995 SN->isVolatile(), SN->isNonTemporal(), 16);
996 hi = DAG.getStore(the_chain, dl, rhi,
997 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
998 DAG.getConstant( 16, PtrVT)),
999 highMemPtr,
1000 SN->isVolatile(), SN->isNonTemporal(), 16);
1001 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
1002 hi.getValue(0));
1003 }
1004
1005 return result;
1006
Scott Michel266bc8f2007-12-04 22:23:35 +00001007}
1008
Scott Michel94bd57e2009-01-15 04:41:47 +00001009//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001010static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001011LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001012 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001013 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001014 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001015 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1016 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001017 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001018 // FIXME there is no actual debug info here
1019 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001020
1021 if (TM.getRelocationModel() == Reloc::Static) {
1022 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001023 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001024 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001025 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001026 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1027 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1028 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001029 }
1030 }
1031
Torok Edwinc23197a2009-07-14 16:55:14 +00001032 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001033 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001034 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001035}
1036
Scott Michel94bd57e2009-01-15 04:41:47 +00001037//! Alternate entry point for generating the address of a constant pool entry
1038SDValue
1039SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1040 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1041}
1042
Dan Gohman475871a2008-07-27 21:46:04 +00001043static SDValue
1044LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001045 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001046 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001047 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1048 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001049 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001050 // FIXME there is no actual debug info here
1051 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001052
1053 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001054 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001055 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001056 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001057 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1058 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1059 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001060 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001061 }
1062
Torok Edwinc23197a2009-07-14 16:55:14 +00001063 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001064 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001065 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001066}
1067
Dan Gohman475871a2008-07-27 21:46:04 +00001068static SDValue
1069LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001070 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001071 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001072 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001073 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1074 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001075 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001076 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001077 // FIXME there is no actual debug info here
1078 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001079
Scott Michel266bc8f2007-12-04 22:23:35 +00001080 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001081 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001082 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001083 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001084 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1085 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1086 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001087 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001088 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001089 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001090 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001091 /*NOTREACHED*/
1092 }
1093
Dan Gohman475871a2008-07-27 21:46:04 +00001094 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001095}
1096
Nate Begemanccef5802008-02-14 18:43:04 +00001097//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001098static SDValue
1099LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001100 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001101 // FIXME there is no actual debug info here
1102 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001103
Owen Anderson825b72b2009-08-11 20:47:22 +00001104 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001105 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1106
1107 assert((FP != 0) &&
1108 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001109
Scott Michel170783a2007-12-19 20:15:47 +00001110 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 SDValue T = DAG.getConstant(dbits, MVT::i64);
1112 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001113 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001115 }
1116
Dan Gohman475871a2008-07-27 21:46:04 +00001117 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001118}
1119
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120SDValue
1121SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001122 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123 const SmallVectorImpl<ISD::InputArg>
1124 &Ins,
1125 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001126 SmallVectorImpl<SDValue> &InVals)
1127 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128
Scott Michel266bc8f2007-12-04 22:23:35 +00001129 MachineFunction &MF = DAG.getMachineFunction();
1130 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001131 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001132 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001133
Scott Michel266bc8f2007-12-04 22:23:35 +00001134 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1135 unsigned ArgRegIdx = 0;
1136 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001137
Owen Andersone50ed302009-08-10 22:56:29 +00001138 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001139
Kalle Raiskilad258c492010-07-08 21:15:22 +00001140 SmallVector<CCValAssign, 16> ArgLocs;
1141 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1142 *DAG.getContext());
1143 // FIXME: allow for other calling conventions
1144 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1145
Scott Michel266bc8f2007-12-04 22:23:35 +00001146 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001147 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001148 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001149 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001150 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001151 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001152
Kalle Raiskilad258c492010-07-08 21:15:22 +00001153 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001154 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001155
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001157 default:
1158 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1159 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001161 ArgRegClass = &SPU::R8CRegClass;
1162 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001164 ArgRegClass = &SPU::R16CRegClass;
1165 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001167 ArgRegClass = &SPU::R32CRegClass;
1168 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001170 ArgRegClass = &SPU::R64CRegClass;
1171 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001173 ArgRegClass = &SPU::GPRCRegClass;
1174 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001176 ArgRegClass = &SPU::R32FPRegClass;
1177 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001179 ArgRegClass = &SPU::R64FPRegClass;
1180 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001181 case MVT::v2f64:
1182 case MVT::v4f32:
1183 case MVT::v2i64:
1184 case MVT::v4i32:
1185 case MVT::v8i16:
1186 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001187 ArgRegClass = &SPU::VECREGRegClass;
1188 break;
Scott Micheld976c212008-10-30 01:51:48 +00001189 }
1190
1191 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001192 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001194 ++ArgRegIdx;
1195 } else {
1196 // We need to load the argument to a virtual register if we determined
1197 // above that we ran out of physical registers of the appropriate type
1198 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001199 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001200 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001201 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1202 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001203 ArgOffset += StackSlotSize;
1204 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001205
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001207 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001209 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001210
Scott Micheld976c212008-10-30 01:51:48 +00001211 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001212 if (isVarArg) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001213 // FIXME: we should be able to query the argument registers from
1214 // tablegen generated code.
1215 static const unsigned ArgRegs[] = {
1216 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1217 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1218 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1219 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1220 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1221 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1222 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1223 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1224 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1225 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1226 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1227 };
1228 // size of ArgRegs array
1229 unsigned NumArgRegs = 77;
1230
Scott Micheld976c212008-10-30 01:51:48 +00001231 // We will spill (79-3)+1 registers to the stack
1232 SmallVector<SDValue, 79-3+1> MemOps;
1233
1234 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001235 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001236 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001237 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001238 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001239 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1240 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001241 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001242 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001244 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001245
1246 // Increment address by stack slot size for the next stored argument
1247 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001248 }
1249 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001251 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001252 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001253
Dan Gohman98ca4f22009-08-05 01:29:28 +00001254 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001255}
1256
1257/// isLSAAddress - Return the immediate to use if the specified
1258/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001259static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001260 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001261 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001262
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001263 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001264 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1265 (Addr << 14 >> 14) != Addr)
1266 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001267
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001269}
1270
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001272SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001273 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001274 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001276 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 const SmallVectorImpl<ISD::InputArg> &Ins,
1278 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001279 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001280 // CellSPU target does not yet support tail call optimization.
1281 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282
1283 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1284 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001285 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001286
1287 SmallVector<CCValAssign, 16> ArgLocs;
1288 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1289 *DAG.getContext());
1290 // FIXME: allow for other calling conventions
1291 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
1292
1293 const unsigned NumArgRegs = ArgLocs.size();
1294
Scott Michel266bc8f2007-12-04 22:23:35 +00001295
1296 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001297 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001298
Scott Michel266bc8f2007-12-04 22:23:35 +00001299 // Set up a copy of the stack pointer for use loading and storing any
1300 // arguments that may not fit in the registers available for argument
1301 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001303
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 // Figure out which arguments are going to go in registers, and which in
1305 // memory.
1306 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1307 unsigned ArgRegIdx = 0;
1308
1309 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001310 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001311 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001312 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001313
Kalle Raiskilad258c492010-07-08 21:15:22 +00001314 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1315 SDValue Arg = OutVals[ArgRegIdx];
1316 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001317
Scott Michel266bc8f2007-12-04 22:23:35 +00001318 // PtrOff will be used to store the current argument to the stack if a
1319 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001320 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001321 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001322
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001324 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 case MVT::i8:
1326 case MVT::i16:
1327 case MVT::i32:
1328 case MVT::i64:
1329 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 case MVT::f32:
1331 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 case MVT::v2i64:
1333 case MVT::v2f64:
1334 case MVT::v4f32:
1335 case MVT::v4i32:
1336 case MVT::v8i16:
1337 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001338 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001339 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001340 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001341 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1342 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001343 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001344 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001345 }
1346 break;
1347 }
1348 }
1349
Bill Wendlingce90c242009-12-28 01:31:11 +00001350 // Accumulate how many bytes are to be pushed on the stack, including the
1351 // linkage area, and parameter passing area. According to the SPU ABI,
1352 // we minimally need space for [LR] and [SP].
1353 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1354
1355 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001356 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1357 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001358
1359 if (!MemOpChains.empty()) {
1360 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001361 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001362 &MemOpChains[0], MemOpChains.size());
1363 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001364
Scott Michel266bc8f2007-12-04 22:23:35 +00001365 // Build a sequence of copy-to-reg nodes chained together with token chain
1366 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001367 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001368 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001369 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001370 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001371 InFlag = Chain.getValue(1);
1372 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001373
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001375 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001376
Bill Wendling056292f2008-09-16 21:48:12 +00001377 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1378 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1379 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001380 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001381 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001382 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001383 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001384 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001385
Scott Michel9de5d0d2008-01-11 02:53:15 +00001386 if (!ST->usingLargeMem()) {
1387 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1388 // style calls, otherwise, external symbols are BRASL calls. This assumes
1389 // that declared/defined symbols are in the same compilation unit and can
1390 // be reached through PC-relative jumps.
1391 //
1392 // NOTE:
1393 // This may be an unsafe assumption for JIT and really large compilation
1394 // units.
1395 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001396 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001397 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001398 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001399 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001400 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001401 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1402 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001403 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001404 }
Scott Michel1df30c42008-12-29 03:23:36 +00001405 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001406 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001407 SDValue Zero = DAG.getConstant(0, PtrVT);
1408 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1409 Callee.getValueType());
1410
1411 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001412 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001413 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001414 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001415 }
1416 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001417 // If this is an absolute destination address that appears to be a legal
1418 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001419 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001420 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001421
1422 Ops.push_back(Chain);
1423 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001424
Scott Michel266bc8f2007-12-04 22:23:35 +00001425 // Add argument registers to the end of the list so that they are known live
1426 // into the call.
1427 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001428 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001429 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001430
Gabor Greifba36cb52008-08-28 21:40:38 +00001431 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001432 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001433 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001435 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001436 InFlag = Chain.getValue(1);
1437
Chris Lattnere563bbc2008-10-11 22:08:30 +00001438 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1439 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001441 InFlag = Chain.getValue(1);
1442
Dan Gohman98ca4f22009-08-05 01:29:28 +00001443 // If the function returns void, just return the chain.
1444 if (Ins.empty())
1445 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001446
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001447 // Now handle the return value(s)
1448 SmallVector<CCValAssign, 16> RVLocs;
1449 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
1450 RVLocs, *DAG.getContext());
1451 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1452
1453
Scott Michel266bc8f2007-12-04 22:23:35 +00001454 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001455 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1456 CCValAssign VA = RVLocs[i];
1457
1458 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1459 InFlag);
1460 Chain = Val.getValue(1);
1461 InFlag = Val.getValue(2);
1462 InVals.push_back(Val);
1463 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001464
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001466}
1467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468SDValue
1469SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001470 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001472 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001473 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474
Scott Michel266bc8f2007-12-04 22:23:35 +00001475 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1477 RVLocs, *DAG.getContext());
1478 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001479
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 // If this is the first return lowered for this function, add the regs to the
1481 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001482 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001483 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001484 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001485 }
1486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001488
Scott Michel266bc8f2007-12-04 22:23:35 +00001489 // Copy the result values into the output registers.
1490 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1491 CCValAssign &VA = RVLocs[i];
1492 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001493 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001494 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001495 Flag = Chain.getValue(1);
1496 }
1497
Gabor Greifba36cb52008-08-28 21:40:38 +00001498 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001500 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001502}
1503
1504
1505//===----------------------------------------------------------------------===//
1506// Vector related lowering:
1507//===----------------------------------------------------------------------===//
1508
1509static ConstantSDNode *
1510getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001511 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001512
Scott Michel266bc8f2007-12-04 22:23:35 +00001513 // Check to see if this buildvec has a single non-undef value in its elements.
1514 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1515 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001516 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001517 OpVal = N->getOperand(i);
1518 else if (OpVal != N->getOperand(i))
1519 return 0;
1520 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001521
Gabor Greifba36cb52008-08-28 21:40:38 +00001522 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001523 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001524 return CN;
1525 }
1526 }
1527
Scott Michel7ea02ff2009-03-17 01:15:45 +00001528 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001529}
1530
1531/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1532/// and the value fits into an unsigned 18-bit constant, and if so, return the
1533/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001534SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001535 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001536 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001537 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001539 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001540 uint32_t upper = uint32_t(UValue >> 32);
1541 uint32_t lower = uint32_t(UValue);
1542 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001543 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001544 Value = Value >> 32;
1545 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001546 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001547 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001548 }
1549
Dan Gohman475871a2008-07-27 21:46:04 +00001550 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001551}
1552
1553/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1554/// and the value fits into a signed 16-bit constant, and if so, return the
1555/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001556SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001557 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001558 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001559 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001560 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001561 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001562 uint32_t upper = uint32_t(UValue >> 32);
1563 uint32_t lower = uint32_t(UValue);
1564 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001565 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001566 Value = Value >> 32;
1567 }
Scott Michelad2715e2008-03-05 23:02:02 +00001568 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001569 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001570 }
1571 }
1572
Dan Gohman475871a2008-07-27 21:46:04 +00001573 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001574}
1575
1576/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1577/// and the value fits into a signed 10-bit constant, and if so, return the
1578/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001579SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001580 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001581 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001582 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001584 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001585 uint32_t upper = uint32_t(UValue >> 32);
1586 uint32_t lower = uint32_t(UValue);
1587 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001588 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001589 Value = Value >> 32;
1590 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001591 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001592 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001593 }
1594
Dan Gohman475871a2008-07-27 21:46:04 +00001595 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001596}
1597
1598/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1599/// and the value fits into a signed 8-bit constant, and if so, return the
1600/// constant.
1601///
1602/// @note: The incoming vector is v16i8 because that's the only way we can load
1603/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1604/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001605SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001606 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001607 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001608 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001610 && Value <= 0xffff /* truncated from uint64_t */
1611 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001612 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001614 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001615 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001616 }
1617
Dan Gohman475871a2008-07-27 21:46:04 +00001618 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001619}
1620
1621/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1622/// and the value fits into a signed 16-bit constant, and if so, return the
1623/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001624SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001625 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001626 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001627 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001629 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001631 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001632 }
1633
Dan Gohman475871a2008-07-27 21:46:04 +00001634 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001635}
1636
1637/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001638SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001639 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001641 }
1642
Dan Gohman475871a2008-07-27 21:46:04 +00001643 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001644}
1645
1646/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001647SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001648 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001650 }
1651
Dan Gohman475871a2008-07-27 21:46:04 +00001652 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001653}
1654
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001655//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001656static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001657LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001658 EVT VT = Op.getValueType();
1659 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001660 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001661 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1662 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1663 unsigned minSplatBits = EltVT.getSizeInBits();
1664
1665 if (minSplatBits < 16)
1666 minSplatBits = 16;
1667
1668 APInt APSplatBits, APSplatUndef;
1669 unsigned SplatBitSize;
1670 bool HasAnyUndefs;
1671
1672 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1673 HasAnyUndefs, minSplatBits)
1674 || minSplatBits < SplatBitSize)
1675 return SDValue(); // Wasn't a constant vector or splat exceeded min
1676
1677 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001678
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001680 default:
1681 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1682 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001683 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001685 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001686 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001687 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001688 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 SDValue T = DAG.getConstant(Value32, MVT::i32);
1690 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1691 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001692 break;
1693 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001695 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001696 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001697 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001698 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 SDValue T = DAG.getConstant(f64val, MVT::i64);
1700 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1701 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001702 break;
1703 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001705 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001706 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1707 SmallVector<SDValue, 8> Ops;
1708
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001710 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001712 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001714 unsigned short Value16 = SplatBits;
1715 SDValue T = DAG.getConstant(Value16, EltVT);
1716 SmallVector<SDValue, 8> Ops;
1717
1718 Ops.assign(8, T);
1719 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001720 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001722 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001723 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001724 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001725 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001726 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001727 }
1728 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001731}
1732
Scott Michel7ea02ff2009-03-17 01:15:45 +00001733/*!
1734 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001735SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001736SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001737 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001738 uint32_t upper = uint32_t(SplatVal >> 32);
1739 uint32_t lower = uint32_t(SplatVal);
1740
1741 if (upper == lower) {
1742 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001744 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001746 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001747 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001748 bool upper_special, lower_special;
1749
1750 // NOTE: This code creates common-case shuffle masks that can be easily
1751 // detected as common expressions. It is not attempting to create highly
1752 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1753
1754 // Detect if the upper or lower half is a special shuffle mask pattern:
1755 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1756 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1757
Scott Michel7ea02ff2009-03-17 01:15:45 +00001758 // Both upper and lower are special, lower to a constant pool load:
1759 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1761 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001762 SplatValCN, SplatValCN);
1763 }
1764
1765 SDValue LO32;
1766 SDValue HI32;
1767 SmallVector<SDValue, 16> ShufBytes;
1768 SDValue Result;
1769
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001770 // Create lower vector if not a special pattern
1771 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001773 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001775 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001776 }
1777
1778 // Create upper vector if not a special pattern
1779 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001781 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001783 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001784 }
1785
1786 // If either upper or lower are special, then the two input operands are
1787 // the same (basically, one of them is a "don't care")
1788 if (lower_special)
1789 LO32 = HI32;
1790 if (upper_special)
1791 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001792
1793 for (int i = 0; i < 4; ++i) {
1794 uint64_t val = 0;
1795 for (int j = 0; j < 4; ++j) {
1796 SDValue V;
1797 bool process_upper, process_lower;
1798 val <<= 8;
1799 process_upper = (upper_special && (i & 1) == 0);
1800 process_lower = (lower_special && (i & 1) == 1);
1801
1802 if (process_upper || process_lower) {
1803 if ((process_upper && upper == 0)
1804 || (process_lower && lower == 0))
1805 val |= 0x80;
1806 else if ((process_upper && upper == 0xffffffff)
1807 || (process_lower && lower == 0xffffffff))
1808 val |= 0xc0;
1809 else if ((process_upper && upper == 0x80000000)
1810 || (process_lower && lower == 0x80000000))
1811 val |= (j == 0 ? 0xe0 : 0x80);
1812 } else
1813 val |= i * 4 + j + ((i & 1) * 16);
1814 }
1815
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001817 }
1818
Dale Johannesened2eee62009-02-06 01:31:28 +00001819 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001821 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001822 }
1823}
1824
Scott Michel266bc8f2007-12-04 22:23:35 +00001825/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1826/// which the Cell can operate. The code inspects V3 to ascertain whether the
1827/// permutation vector, V3, is monotonically increasing with one "exception"
1828/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001829/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001830/// In either case, the net result is going to eventually invoke SHUFB to
1831/// permute/shuffle the bytes from V1 and V2.
1832/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001833/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001834/// control word for byte/halfword/word insertion. This takes care of a single
1835/// element move from V2 into V1.
1836/// \note
1837/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001838static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001839 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SDValue V1 = Op.getOperand(0);
1841 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001842 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001843
Scott Michel266bc8f2007-12-04 22:23:35 +00001844 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001845
Scott Michel266bc8f2007-12-04 22:23:35 +00001846 // If we have a single element being moved from V1 to V2, this can be handled
1847 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001848 // to be monotonically increasing with one exception element, and the source
1849 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT VecVT = V1.getValueType();
1851 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001852 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001853 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001854 unsigned V2EltIdx0 = 0;
1855 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001856 unsigned MaxElts = VecVT.getVectorNumElements();
1857 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001858 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001859 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001860 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001861 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001862
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001864 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001865 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001866 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001867 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001868 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001870 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001871 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001873 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001874 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001875 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001876 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001877
Nate Begeman9008ca62009-04-27 18:41:29 +00001878 for (unsigned i = 0; i != MaxElts; ++i) {
1879 if (SVN->getMaskElt(i) < 0)
1880 continue;
1881
1882 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001883
Nate Begeman9008ca62009-04-27 18:41:29 +00001884 if (monotonic) {
1885 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001886 // TODO: optimize for the monotonic case when several consecutive
1887 // elements are taken form V2. Do we ever get such a case?
1888 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1889 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1890 else
1891 monotonic = false;
1892 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001893 } else if (CurrElt != SrcElt) {
1894 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001895 }
1896
Nate Begeman9008ca62009-04-27 18:41:29 +00001897 ++CurrElt;
1898 }
1899
1900 if (rotate) {
1901 if (PrevElt > 0 && SrcElt < MaxElts) {
1902 if ((PrevElt == SrcElt - 1)
1903 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001904 rotamt = SrcElt-i;
Scott Michelcc188272008-12-04 21:01:44 +00001905 PrevElt = SrcElt;
1906 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001907 rotate = false;
1908 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001909 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1910 // First time or after a "wrap around"
Nate Begeman9008ca62009-04-27 18:41:29 +00001911 PrevElt = SrcElt;
1912 } else {
1913 // This isn't a rotation, takes elements from vector 2
1914 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001915 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001916 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001917 }
1918
1919 if (EltsFromV2 == 1 && monotonic) {
1920 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001921 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001922
1923 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1924 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1925 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1926 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001927 DAG.getConstant(V2EltOffset, MVT::i32));
Kalle Raiskila47948072010-06-21 10:17:36 +00001928 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1929 maskVT, Pointer);
1930
Scott Michel266bc8f2007-12-04 22:23:35 +00001931 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001932 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001933 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001934 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001935 if (rotamt < 0)
1936 rotamt +=MaxElts;
1937 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001938 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001940 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001941 // Convert the SHUFFLE_VECTOR mask's input element units to the
1942 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001943 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001944
Dan Gohman475871a2008-07-27 21:46:04 +00001945 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001946 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1947 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001948
Nate Begeman9008ca62009-04-27 18:41:29 +00001949 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001951 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001953 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001954 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001955 }
1956}
1957
Dan Gohman475871a2008-07-27 21:46:04 +00001958static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1959 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001960 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001961
Gabor Greifba36cb52008-08-28 21:40:38 +00001962 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001963 // For a constant, build the appropriate constant vector, which will
1964 // eventually simplify to a vector register load.
1965
Gabor Greifba36cb52008-08-28 21:40:38 +00001966 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001967 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001968 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001969 size_t n_copies;
1970
1971 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001973 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001974 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1976 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1977 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1978 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1979 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1980 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001981 }
1982
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001983 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001984 for (size_t j = 0; j < n_copies; ++j)
1985 ConstVecValues.push_back(CValue);
1986
Evan Chenga87008d2009-02-25 22:49:59 +00001987 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1988 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001989 } else {
1990 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001992 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 case MVT::i8:
1994 case MVT::i16:
1995 case MVT::i32:
1996 case MVT::i64:
1997 case MVT::f32:
1998 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001999 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002000 }
2001 }
2002
Dan Gohman475871a2008-07-27 21:46:04 +00002003 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002004}
2005
Dan Gohman475871a2008-07-27 21:46:04 +00002006static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002007 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue N = Op.getOperand(0);
2009 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002010 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002012
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2014 // Constant argument:
2015 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002016
Scott Michel7a1c9e92008-11-22 23:50:42 +00002017 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002019 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002021 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002023 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002025 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002026
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002028 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002029 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002031
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 // Need to generate shuffle mask and extract:
2033 int prefslot_begin = -1, prefslot_end = -1;
2034 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2035
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002037 default:
2038 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002040 prefslot_begin = prefslot_end = 3;
2041 break;
2042 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002044 prefslot_begin = 2; prefslot_end = 3;
2045 break;
2046 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 case MVT::i32:
2048 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002049 prefslot_begin = 0; prefslot_end = 3;
2050 break;
2051 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 case MVT::i64:
2053 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002054 prefslot_begin = 0; prefslot_end = 7;
2055 break;
2056 }
2057 }
2058
2059 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2060 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2061
Scott Michel9b2420d2009-08-24 21:53:27 +00002062 unsigned int ShufBytes[16] = {
2063 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2064 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002065 for (int i = 0; i < 16; ++i) {
2066 // zero fill uppper part of preferred slot, don't care about the
2067 // other slots:
2068 unsigned int mask_val;
2069 if (i <= prefslot_end) {
2070 mask_val =
2071 ((i < prefslot_begin)
2072 ? 0x80
2073 : elt_byte + (i - prefslot_begin));
2074
2075 ShufBytes[i] = mask_val;
2076 } else
2077 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2078 }
2079
2080 SDValue ShufMask[4];
2081 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002082 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002083 unsigned int bits = ((ShufBytes[bidx] << 24) |
2084 (ShufBytes[bidx+1] << 16) |
2085 (ShufBytes[bidx+2] << 8) |
2086 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002088 }
2089
Scott Michel7ea02ff2009-03-17 01:15:45 +00002090 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002092 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002093
Dale Johannesened2eee62009-02-06 01:31:28 +00002094 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2095 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002096 N, N, ShufMaskVec));
2097 } else {
2098 // Variable index: Rotate the requested element into slot 0, then replicate
2099 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002101 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002102 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002103 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002104 }
2105
2106 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 if (Elt.getValueType() != MVT::i32)
2108 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002109
2110 // Scale the index to a bit/byte shift quantity
2111 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002112 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2113 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002114 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002115
Scott Michel104de432008-11-24 17:11:17 +00002116 if (scaleShift > 0) {
2117 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2119 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002120 }
2121
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002122 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002123
2124 // Replicate the bytes starting at byte 0 across the entire vector (for
2125 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002126 SDValue replicate;
2127
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002129 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002130 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002131 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002132 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 case MVT::i8: {
2134 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2135 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002136 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002137 break;
2138 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 case MVT::i16: {
2140 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2141 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002142 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002143 break;
2144 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 case MVT::i32:
2146 case MVT::f32: {
2147 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2148 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002149 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002150 break;
2151 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 case MVT::i64:
2153 case MVT::f64: {
2154 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2155 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2156 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002157 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002158 break;
2159 }
2160 }
2161
Dale Johannesened2eee62009-02-06 01:31:28 +00002162 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2163 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002164 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002165 }
2166
Scott Michel7a1c9e92008-11-22 23:50:42 +00002167 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002168}
2169
Dan Gohman475871a2008-07-27 21:46:04 +00002170static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2171 SDValue VecOp = Op.getOperand(0);
2172 SDValue ValOp = Op.getOperand(1);
2173 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002174 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002175 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002176 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002177
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002178 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002179 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002180 if (IdxOp.getOpcode() != ISD::UNDEF) {
2181 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2182 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002183 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002184 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002185
Owen Andersone50ed302009-08-10 22:56:29 +00002186 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002187 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002188 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002189 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002190 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002191 // widen the mask when dealing with half vectors
2192 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
2193 128/ VT.getVectorElementType().getSizeInBits());
2194 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002195
Dan Gohman475871a2008-07-27 21:46:04 +00002196 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002197 DAG.getNode(SPUISD::SHUFB, dl, VT,
2198 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002199 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002200 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002201
2202 return result;
2203}
2204
Scott Michelf0569be2008-12-27 04:51:36 +00002205static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2206 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002207{
Dan Gohman475871a2008-07-27 21:46:04 +00002208 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002209 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002210 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002211
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002213 switch (Opc) {
2214 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002215 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002216 /*NOTREACHED*/
2217 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002218 case ISD::ADD: {
2219 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2220 // the result:
2221 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2223 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2224 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2225 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002226
2227 }
2228
Scott Michel266bc8f2007-12-04 22:23:35 +00002229 case ISD::SUB: {
2230 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2231 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2234 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2235 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2236 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002237 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002238 case ISD::ROTR:
2239 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002241 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002242
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002244 if (!N1VT.bitsEq(ShiftVT)) {
2245 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2246 ? ISD::ZERO_EXTEND
2247 : ISD::TRUNCATE;
2248 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2249 }
2250
2251 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002252 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2254 DAG.getNode(ISD::SHL, dl, MVT::i16,
2255 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002256
2257 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2259 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002260 }
2261 case ISD::SRL:
2262 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002263 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002264 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002265
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002267 if (!N1VT.bitsEq(ShiftVT)) {
2268 unsigned N1Opc = ISD::ZERO_EXTEND;
2269
2270 if (N1.getValueType().bitsGT(ShiftVT))
2271 N1Opc = ISD::TRUNCATE;
2272
2273 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2274 }
2275
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2277 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002278 }
2279 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002281 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002282
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002284 if (!N1VT.bitsEq(ShiftVT)) {
2285 unsigned N1Opc = ISD::SIGN_EXTEND;
2286
2287 if (N1VT.bitsGT(ShiftVT))
2288 N1Opc = ISD::TRUNCATE;
2289 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2290 }
2291
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2293 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002294 }
2295 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002296 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002297
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2299 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2300 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2301 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002302 break;
2303 }
2304 }
2305
Dan Gohman475871a2008-07-27 21:46:04 +00002306 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002307}
2308
2309//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002310static SDValue
2311LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2312 SDValue ConstVec;
2313 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002314 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002315 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002316
2317 ConstVec = Op.getOperand(0);
2318 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002319 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2320 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002321 ConstVec = ConstVec.getOperand(0);
2322 } else {
2323 ConstVec = Op.getOperand(1);
2324 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002326 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002327 }
2328 }
2329 }
2330
Gabor Greifba36cb52008-08-28 21:40:38 +00002331 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002332 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2333 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002334
Scott Michel7ea02ff2009-03-17 01:15:45 +00002335 APInt APSplatBits, APSplatUndef;
2336 unsigned SplatBitSize;
2337 bool HasAnyUndefs;
2338 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2339
2340 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2341 HasAnyUndefs, minSplatBits)
2342 && minSplatBits <= SplatBitSize) {
2343 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002345
Scott Michel7ea02ff2009-03-17 01:15:45 +00002346 SmallVector<SDValue, 16> tcVec;
2347 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002348 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002349 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002350 }
2351 }
Scott Michel9de57a92009-01-26 22:33:37 +00002352
Nate Begeman24dc3462008-07-29 19:07:27 +00002353 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2354 // lowered. Return the operation, rather than a null SDValue.
2355 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002356}
2357
Scott Michel266bc8f2007-12-04 22:23:35 +00002358//! Custom lowering for CTPOP (count population)
2359/*!
2360 Custom lowering code that counts the number ones in the input
2361 operand. SPU has such an instruction, but it counts the number of
2362 ones per byte, which then have to be accumulated.
2363*/
Dan Gohman475871a2008-07-27 21:46:04 +00002364static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002365 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002366 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2367 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002368 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002369
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002371 default:
2372 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002376
Dale Johannesena05dca42009-02-04 23:02:30 +00002377 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2378 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002379
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002381 }
2382
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002384 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002385 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002386
Chris Lattner84bc5422007-12-31 04:13:23 +00002387 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002388
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2391 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2392 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002393
Dale Johannesena05dca42009-02-04 23:02:30 +00002394 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2395 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002396
2397 // CNTB_result becomes the chain to which all of the virtual registers
2398 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002401
Dan Gohman475871a2008-07-27 21:46:04 +00002402 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002403 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002404
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002406
Owen Anderson825b72b2009-08-11 20:47:22 +00002407 return DAG.getNode(ISD::AND, dl, MVT::i16,
2408 DAG.getNode(ISD::ADD, dl, MVT::i16,
2409 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002410 Tmp1, Shift1),
2411 Tmp1),
2412 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002413 }
2414
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002416 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002417 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002418
Chris Lattner84bc5422007-12-31 04:13:23 +00002419 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2420 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002421
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2424 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2425 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2426 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002427
Dale Johannesena05dca42009-02-04 23:02:30 +00002428 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2429 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002430
2431 // CNTB_result becomes the chain to which all of the virtual registers
2432 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002433 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002435
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002437 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002438
Dan Gohman475871a2008-07-27 21:46:04 +00002439 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 DAG.getNode(ISD::SRL, dl, MVT::i32,
2441 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002442 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002443
Dan Gohman475871a2008-07-27 21:46:04 +00002444 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2446 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002447
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002449 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002450
Dan Gohman475871a2008-07-27 21:46:04 +00002451 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 DAG.getNode(ISD::SRL, dl, MVT::i32,
2453 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002454 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002455 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2457 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002458
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002460 }
2461
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002463 break;
2464 }
2465
Dan Gohman475871a2008-07-27 21:46:04 +00002466 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002467}
2468
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002469//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002470/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002471 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2472 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002473 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002475 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002476 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002477 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002478 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002479
Owen Anderson825b72b2009-08-11 20:47:22 +00002480 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2481 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002482 // Convert f32 / f64 to i32 / i64 via libcall.
2483 RTLIB::Libcall LC =
2484 (Op.getOpcode() == ISD::FP_TO_SINT)
2485 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2486 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2487 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2488 SDValue Dummy;
2489 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2490 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002491
Eli Friedman36df4992009-05-27 00:47:34 +00002492 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002494
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2496/*!
2497 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2498 All conversions from i64 are expanded to a libcall.
2499 */
2500static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002501 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002502 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002504 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2507 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002508 // Convert i32, i64 to f64 via libcall:
2509 RTLIB::Libcall LC =
2510 (Op.getOpcode() == ISD::SINT_TO_FP)
2511 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2512 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2513 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2514 SDValue Dummy;
2515 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2516 }
2517
Eli Friedman36df4992009-05-27 00:47:34 +00002518 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002519}
2520
2521//! Lower ISD::SETCC
2522/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002524 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002525static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2526 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002527 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002528 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002529 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2530
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002531 SDValue lhs = Op.getOperand(0);
2532 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002533 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002535
Owen Andersone50ed302009-08-10 22:56:29 +00002536 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002537 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002539
2540 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2541 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002542 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002543 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002545 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002547 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002548 DAG.getNode(ISD::AND, dl, MVT::i32,
2549 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002550 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552
2553 // SETO and SETUO only use the lhs operand:
2554 if (CC->get() == ISD::SETO) {
2555 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2556 // SETUO
2557 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002558 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2559 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002560 lhs, DAG.getConstantFP(0.0, lhsVT),
2561 ISD::SETUO),
2562 DAG.getConstant(ccResultAllOnes, ccResultVT));
2563 } else if (CC->get() == ISD::SETUO) {
2564 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002565 return DAG.getNode(ISD::AND, dl, ccResultVT,
2566 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002567 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002569 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002570 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002571 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002573 ISD::SETGT));
2574 }
2575
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002576 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002577 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002579 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002580 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002581
2582 // If a value is negative, subtract from the sign magnitude constant:
2583 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2584
2585 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002586 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002588 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002589 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002590 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002591 lhsSelectMask, lhsSignMag2TC, i64lhs);
2592
Dale Johannesenf5d97892009-02-04 01:48:28 +00002593 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002595 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002596 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002597 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002598 rhsSelectMask, rhsSignMag2TC, i64rhs);
2599
2600 unsigned compareOp;
2601
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002602 switch (CC->get()) {
2603 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002604 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002605 compareOp = ISD::SETEQ; break;
2606 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002607 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002608 compareOp = ISD::SETGT; break;
2609 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002610 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002611 compareOp = ISD::SETGE; break;
2612 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002613 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002614 compareOp = ISD::SETLT; break;
2615 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002616 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002617 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002618 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002619 case ISD::SETONE:
2620 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002621 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002622 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002623 }
2624
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002625 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002626 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002627 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002628
2629 if ((CC->get() & 0x8) == 0) {
2630 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002631 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002632 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002633 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002634 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002635 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002636 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002637 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002638
Dale Johannesenf5d97892009-02-04 01:48:28 +00002639 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002640 }
2641
2642 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002643}
2644
Scott Michel7a1c9e92008-11-22 23:50:42 +00002645//! Lower ISD::SELECT_CC
2646/*!
2647 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2648 SELB instruction.
2649
2650 \note Need to revisit this in the future: if the code path through the true
2651 and false value computations is longer than the latency of a branch (6
2652 cycles), then it would be more advantageous to branch and insert a new basic
2653 block and branch on the condition. However, this code does not make that
2654 assumption, given the simplisitc uses so far.
2655 */
2656
Scott Michelf0569be2008-12-27 04:51:36 +00002657static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2658 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002659 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002660 SDValue lhs = Op.getOperand(0);
2661 SDValue rhs = Op.getOperand(1);
2662 SDValue trueval = Op.getOperand(2);
2663 SDValue falseval = Op.getOperand(3);
2664 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002665 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002666
Scott Michelf0569be2008-12-27 04:51:36 +00002667 // NOTE: SELB's arguments: $rA, $rB, $mask
2668 //
2669 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2670 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2671 // condition was true and 0s where the condition was false. Hence, the
2672 // arguments to SELB get reversed.
2673
Scott Michel7a1c9e92008-11-22 23:50:42 +00002674 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2675 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2676 // with another "cannot select select_cc" assert:
2677
Dale Johannesende064702009-02-06 21:50:26 +00002678 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002679 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002680 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002681 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002682}
2683
Scott Michelb30e8f62008-12-02 19:53:53 +00002684//! Custom lower ISD::TRUNCATE
2685static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2686{
Scott Michel6e1d1472009-03-16 18:47:25 +00002687 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002688 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002689 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002690 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2691 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002692 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002693
Scott Michel6e1d1472009-03-16 18:47:25 +00002694 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002695 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002696 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002697
Duncan Sandscdfad362010-11-03 12:17:33 +00002698 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002699 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002700 unsigned maskHigh = 0x08090a0b;
2701 unsigned maskLow = 0x0c0d0e0f;
2702 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002703 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2704 DAG.getConstant(maskHigh, MVT::i32),
2705 DAG.getConstant(maskLow, MVT::i32),
2706 DAG.getConstant(maskHigh, MVT::i32),
2707 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002708
Scott Michel6e1d1472009-03-16 18:47:25 +00002709 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2710 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002711
Scott Michel6e1d1472009-03-16 18:47:25 +00002712 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002713 }
2714
Scott Michelf0569be2008-12-27 04:51:36 +00002715 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002716}
2717
Scott Michel77f452d2009-08-25 22:37:34 +00002718/*!
2719 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2720 * algorithm is to duplicate the sign bit using rotmai to generate at
2721 * least one byte full of sign bits. Then propagate the "sign-byte" into
2722 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2723 *
2724 * @param Op The sext operand
2725 * @param DAG The current DAG
2726 * @return The SDValue with the entire instruction sequence
2727 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002728static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2729{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002730 DebugLoc dl = Op.getDebugLoc();
2731
Scott Michel77f452d2009-08-25 22:37:34 +00002732 // Type to extend to
2733 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002734
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002735 // Type to extend from
2736 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002737 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002738
Scott Michel77f452d2009-08-25 22:37:34 +00002739 // The type to extend to needs to be a i128 and
2740 // the type to extend from needs to be i64 or i32.
2741 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002742 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2743
2744 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002745 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2746 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2747 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002748 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2749 DAG.getConstant(mask1, MVT::i32),
2750 DAG.getConstant(mask1, MVT::i32),
2751 DAG.getConstant(mask2, MVT::i32),
2752 DAG.getConstant(mask3, MVT::i32));
2753
Scott Michel77f452d2009-08-25 22:37:34 +00002754 // Word wise arithmetic right shift to generate at least one byte
2755 // that contains sign bits.
2756 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002757 SDValue sraVal = DAG.getNode(ISD::SRA,
2758 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002759 mvt,
2760 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002761 DAG.getConstant(31, MVT::i32));
2762
Kalle Raiskila940e7962010-10-18 09:34:19 +00002763 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
2764 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
2765 dl, Op0VT, Op0,
2766 DAG.getTargetConstant(
2767 SPU::GPRCRegClass.getID(),
2768 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002769 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2770 // and the input value into the lower 64 bits.
2771 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002772 extended, sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002773 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2774}
2775
Scott Michel7a1c9e92008-11-22 23:50:42 +00002776//! Custom (target-specific) lowering entry point
2777/*!
2778 This is where LLVM's DAG selection process calls to do target-specific
2779 lowering of nodes.
2780 */
Dan Gohman475871a2008-07-27 21:46:04 +00002781SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002782SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002783{
Scott Michela59d4692008-02-23 18:41:37 +00002784 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002785 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002786
2787 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002788 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002789#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002790 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2791 errs() << "Op.getOpcode() = " << Opc << "\n";
2792 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002793 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002794#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002795 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002796 }
2797 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002798 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002799 case ISD::SEXTLOAD:
2800 case ISD::ZEXTLOAD:
2801 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2802 case ISD::STORE:
2803 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2804 case ISD::ConstantPool:
2805 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2806 case ISD::GlobalAddress:
2807 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2808 case ISD::JumpTable:
2809 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002810 case ISD::ConstantFP:
2811 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002812
Scott Michel02d711b2008-12-30 23:28:25 +00002813 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002814 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002815 case ISD::SUB:
2816 case ISD::ROTR:
2817 case ISD::ROTL:
2818 case ISD::SRL:
2819 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002820 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002821 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002822 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002823 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002824 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002825
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002826 case ISD::FP_TO_SINT:
2827 case ISD::FP_TO_UINT:
2828 return LowerFP_TO_INT(Op, DAG, *this);
2829
2830 case ISD::SINT_TO_FP:
2831 case ISD::UINT_TO_FP:
2832 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002833
Scott Michel266bc8f2007-12-04 22:23:35 +00002834 // Vector-related lowering.
2835 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002836 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002837 case ISD::SCALAR_TO_VECTOR:
2838 return LowerSCALAR_TO_VECTOR(Op, DAG);
2839 case ISD::VECTOR_SHUFFLE:
2840 return LowerVECTOR_SHUFFLE(Op, DAG);
2841 case ISD::EXTRACT_VECTOR_ELT:
2842 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2843 case ISD::INSERT_VECTOR_ELT:
2844 return LowerINSERT_VECTOR_ELT(Op, DAG);
2845
2846 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2847 case ISD::AND:
2848 case ISD::OR:
2849 case ISD::XOR:
2850 return LowerByteImmed(Op, DAG);
2851
2852 // Vector and i8 multiply:
2853 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002854 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002855 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002856
Scott Michel266bc8f2007-12-04 22:23:35 +00002857 case ISD::CTPOP:
2858 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002859
2860 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002861 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002862
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002863 case ISD::SETCC:
2864 return LowerSETCC(Op, DAG, *this);
2865
Scott Michelb30e8f62008-12-02 19:53:53 +00002866 case ISD::TRUNCATE:
2867 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002868
2869 case ISD::SIGN_EXTEND:
2870 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002871 }
2872
Dan Gohman475871a2008-07-27 21:46:04 +00002873 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002874}
2875
Duncan Sands1607f052008-12-01 11:39:25 +00002876void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2877 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002878 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002879{
2880#if 0
2881 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002882 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002883
2884 switch (Opc) {
2885 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002886 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2887 errs() << "Op.getOpcode() = " << Opc << "\n";
2888 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002889 N->dump();
2890 abort();
2891 /*NOTREACHED*/
2892 }
2893 }
2894#endif
2895
2896 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002897}
2898
Scott Michel266bc8f2007-12-04 22:23:35 +00002899//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002900// Target Optimization Hooks
2901//===----------------------------------------------------------------------===//
2902
Dan Gohman475871a2008-07-27 21:46:04 +00002903SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002904SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2905{
2906#if 0
2907 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002908#endif
2909 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002910 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002911 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002912 EVT NodeVT = N->getValueType(0); // The node's value type
2913 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002914 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002915 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002916
2917 switch (N->getOpcode()) {
2918 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002919 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002920 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002921
Scott Michelf0569be2008-12-27 04:51:36 +00002922 if (Op0.getOpcode() == SPUISD::IndirectAddr
2923 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2924 // Normalize the operands to reduce repeated code
2925 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002926
Scott Michelf0569be2008-12-27 04:51:36 +00002927 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2928 IndirectArg = Op1;
2929 AddArg = Op0;
2930 }
2931
2932 if (isa<ConstantSDNode>(AddArg)) {
2933 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2934 SDValue IndOp1 = IndirectArg.getOperand(1);
2935
2936 if (CN0->isNullValue()) {
2937 // (add (SPUindirect <arg>, <arg>), 0) ->
2938 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002939
Scott Michel23f2ff72008-12-04 17:16:59 +00002940#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002941 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002942 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002943 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2944 << "With: (SPUindirect <arg>, <arg>)\n";
2945 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002946#endif
2947
Scott Michelf0569be2008-12-27 04:51:36 +00002948 return IndirectArg;
2949 } else if (isa<ConstantSDNode>(IndOp1)) {
2950 // (add (SPUindirect <arg>, <const>), <const>) ->
2951 // (SPUindirect <arg>, <const + const>)
2952 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2953 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2954 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002955
Scott Michelf0569be2008-12-27 04:51:36 +00002956#if !defined(NDEBUG)
2957 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002958 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002959 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2960 << "), " << CN0->getSExtValue() << ")\n"
2961 << "With: (SPUindirect <arg>, "
2962 << combinedConst << ")\n";
2963 }
2964#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002965
Dale Johannesende064702009-02-06 21:50:26 +00002966 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002967 IndirectArg, combinedValue);
2968 }
Scott Michel053c1da2008-01-29 02:16:57 +00002969 }
2970 }
Scott Michela59d4692008-02-23 18:41:37 +00002971 break;
2972 }
2973 case ISD::SIGN_EXTEND:
2974 case ISD::ZERO_EXTEND:
2975 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002976 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002977 // (any_extend (SPUextract_elt0 <arg>)) ->
2978 // (SPUextract_elt0 <arg>)
2979 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002980#if !defined(NDEBUG)
2981 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002982 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002983 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002984 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002985 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002986 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002987 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002988#endif
Scott Michela59d4692008-02-23 18:41:37 +00002989
2990 return Op0;
2991 }
2992 break;
2993 }
2994 case SPUISD::IndirectAddr: {
2995 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002996 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002997 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002998 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2999 // (SPUaform <addr>, 0)
3000
Chris Lattner4437ae22009-08-23 07:05:07 +00003001 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00003002 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003003 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003004 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003005 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003006
3007 return Op0;
3008 }
Scott Michelf0569be2008-12-27 04:51:36 +00003009 } else if (Op0.getOpcode() == ISD::ADD) {
3010 SDValue Op1 = N->getOperand(1);
3011 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3012 // (SPUindirect (add <arg>, <arg>), 0) ->
3013 // (SPUindirect <arg>, <arg>)
3014 if (CN1->isNullValue()) {
3015
3016#if !defined(NDEBUG)
3017 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003018 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003019 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3020 << "With: (SPUindirect <arg>, <arg>)\n";
3021 }
3022#endif
3023
Dale Johannesende064702009-02-06 21:50:26 +00003024 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003025 Op0.getOperand(0), Op0.getOperand(1));
3026 }
3027 }
Scott Michela59d4692008-02-23 18:41:37 +00003028 }
3029 break;
3030 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003031 case SPUISD::SHL_BITS:
3032 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003033 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003034 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003035
Scott Michelf0569be2008-12-27 04:51:36 +00003036 // Kill degenerate vector shifts:
3037 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3038 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003039 Result = Op0;
3040 }
3041 }
3042 break;
3043 }
Scott Michelf0569be2008-12-27 04:51:36 +00003044 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003045 switch (Op0.getOpcode()) {
3046 default:
3047 break;
3048 case ISD::ANY_EXTEND:
3049 case ISD::ZERO_EXTEND:
3050 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003051 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003052 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003053 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003054 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003055 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003057 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003058 Result = Op000;
3059 }
3060 }
3061 break;
3062 }
Scott Michel104de432008-11-24 17:11:17 +00003063 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003064 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003065 // <arg>
3066 Result = Op0.getOperand(0);
3067 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003068 }
Scott Michela59d4692008-02-23 18:41:37 +00003069 }
3070 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003071 }
3072 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003073
Scott Michel58c58182008-01-17 20:38:41 +00003074 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003075#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003076 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003077 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003078 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003079 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003080 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003081 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003082 }
3083#endif
3084
3085 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003086}
3087
3088//===----------------------------------------------------------------------===//
3089// Inline Assembly Support
3090//===----------------------------------------------------------------------===//
3091
3092/// getConstraintType - Given a constraint letter, return the type of
3093/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003094SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003095SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3096 if (ConstraintLetter.size() == 1) {
3097 switch (ConstraintLetter[0]) {
3098 default: break;
3099 case 'b':
3100 case 'r':
3101 case 'f':
3102 case 'v':
3103 case 'y':
3104 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003105 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003106 }
3107 return TargetLowering::getConstraintType(ConstraintLetter);
3108}
3109
John Thompson44ab89e2010-10-29 17:29:13 +00003110/// Examine constraint type and operand type and determine a weight value.
3111/// This object must already have been set up with the operand type
3112/// and the current alternative constraint selected.
3113TargetLowering::ConstraintWeight
3114SPUTargetLowering::getSingleConstraintMatchWeight(
3115 AsmOperandInfo &info, const char *constraint) const {
3116 ConstraintWeight weight = CW_Invalid;
3117 Value *CallOperandVal = info.CallOperandVal;
3118 // If we don't have a value, we can't do a match,
3119 // but allow it at the lowest weight.
3120 if (CallOperandVal == NULL)
3121 return CW_Default;
3122 // Look at the constraint type.
3123 switch (*constraint) {
3124 default:
3125 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3126 break;
3127 //FIXME: Seems like the supported constraint letters were just copied
3128 // from PPC, as the following doesn't correspond to the GCC docs.
3129 // I'm leaving it so until someone adds the corresponding lowering support.
3130 case 'b':
3131 case 'r':
3132 case 'f':
3133 case 'd':
3134 case 'v':
3135 case 'y':
3136 weight = CW_Register;
3137 break;
3138 }
3139 return weight;
3140}
3141
Scott Michel5af8f0e2008-07-16 17:17:29 +00003142std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003143SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003144 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003145{
3146 if (Constraint.size() == 1) {
3147 // GCC RS6000 Constraint Letters
3148 switch (Constraint[0]) {
3149 case 'b': // R1-R31
3150 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003152 return std::make_pair(0U, SPU::R64CRegisterClass);
3153 return std::make_pair(0U, SPU::R32CRegisterClass);
3154 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003156 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003158 return std::make_pair(0U, SPU::R64FPRegisterClass);
3159 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003160 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003161 return std::make_pair(0U, SPU::GPRCRegisterClass);
3162 }
3163 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003164
Scott Michel266bc8f2007-12-04 22:23:35 +00003165 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3166}
3167
Scott Michela59d4692008-02-23 18:41:37 +00003168//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003169void
Dan Gohman475871a2008-07-27 21:46:04 +00003170SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003171 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003172 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003173 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003174 const SelectionDAG &DAG,
3175 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003176#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003177 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003178
3179 switch (Op.getOpcode()) {
3180 default:
3181 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3182 break;
Scott Michela59d4692008-02-23 18:41:37 +00003183 case CALL:
3184 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003185 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003186 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003187 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003188 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003189 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003190 case SPUISD::SHLQUAD_L_BITS:
3191 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003192 case SPUISD::VEC_ROTL:
3193 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003194 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003195 case SPUISD::SELECT_MASK:
3196 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003197 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003198#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003199}
Scott Michel02d711b2008-12-30 23:28:25 +00003200
Scott Michelf0569be2008-12-27 04:51:36 +00003201unsigned
3202SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3203 unsigned Depth) const {
3204 switch (Op.getOpcode()) {
3205 default:
3206 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003207
Scott Michelf0569be2008-12-27 04:51:36 +00003208 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003209 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003210
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3212 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003213 }
3214 return VT.getSizeInBits();
3215 }
3216 }
3217}
Scott Michel1df30c42008-12-29 03:23:36 +00003218
Scott Michel203b2d62008-04-30 00:30:08 +00003219// LowerAsmOperandForConstraint
3220void
Dan Gohman475871a2008-07-27 21:46:04 +00003221SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003222 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003223 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003224 SelectionDAG &DAG) const {
3225 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003226 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003227}
3228
Scott Michel266bc8f2007-12-04 22:23:35 +00003229/// isLegalAddressImmediate - Return true if the integer value can be used
3230/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003231bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3232 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003233 // SPU's addresses are 256K:
3234 return (V > -(1 << 18) && V < (1 << 18) - 1);
3235}
3236
3237bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003238 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003239}
Dan Gohman6520e202008-10-18 02:06:02 +00003240
3241bool
3242SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3243 // The SPU target isn't yet aware of offsets.
3244 return false;
3245}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003246
3247// can we compare to Imm without writing it into a register?
3248bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3249 //ceqi, cgti, etc. all take s10 operand
3250 return isInt<10>(Imm);
3251}
3252
3253bool
3254SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3255 const Type * ) const{
3256
3257 // A-form: 18bit absolute address.
3258 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3259 return true;
3260
3261 // D-form: reg + 14bit offset
3262 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3263 return true;
3264
3265 // X-form: reg+reg
3266 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3267 return true;
3268
3269 return false;
3270}
3271