blob: a787416f1685d041a492585cc9ade422ab8b53ad [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng1b2b3e22009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
46def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048
49// Node definitions.
50def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
51def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
52
Bill Wendling7173da52007-11-13 09:19:02 +000053def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000054 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000055def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000056 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
61 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
62def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
63 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
64
Chris Lattner3d254552008-01-15 22:02:54 +000065def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 [SDNPHasChain, SDNPOptInFlag]>;
67
68def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
69 [SDNPInFlag]>;
70def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
71 [SDNPInFlag]>;
72
73def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
74 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
75
76def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
77 [SDNPHasChain]>;
Evan Cheng1b2b3e22009-07-29 02:18:14 +000078def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
79 [SDNPHasChain]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
82 [SDNPOutFlag]>;
83
David Goodwin8bdcbb32009-06-29 15:33:01 +000084def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
85 [SDNPOutFlag,SDNPCommutative]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
87def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
88
89def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
90def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
91def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
92
93def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach4a9025e2009-05-14 00:46:35 +000094def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095
96//===----------------------------------------------------------------------===//
97// ARM Instruction Predicate Definitions.
98//
Anton Korobeynikovcba02692009-06-15 21:46:20 +000099def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
100def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
101def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengc8147e12009-07-06 22:05:45 +0000102def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Bob Wilsone60fee02009-06-22 23:27:02 +0000103def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
104def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
105def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
106def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwindd19ce42009-08-04 17:53:06 +0000107def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
108def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000109def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Cheng36173712009-06-23 17:48:47 +0000110def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengb1b2abc2009-07-02 06:38:40 +0000111def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovcba02692009-06-15 21:46:20 +0000112def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson243b37c2009-06-22 21:01:46 +0000113def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
114def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng3e9a99e2009-06-26 06:10:18 +0000115def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000116def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117
118//===----------------------------------------------------------------------===//
119// ARM Flag Definitions.
120
121class RegConstraint<string C> {
122 string Constraints = C;
123}
124
125//===----------------------------------------------------------------------===//
126// ARM specific transformation functions and pattern fragments.
127//
128
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
130// so_imm_neg def below.
131def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000132 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000133}]>;
134
135// so_imm_not_XFORM - Return a so_imm value packed into the format described for
136// so_imm_not def below.
137def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000138 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139}]>;
140
141// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
142def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000143 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144 return v == 8 || v == 16 || v == 24;
145}]>;
146
147/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
148def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000149 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150}]>;
151
152/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
153def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000154 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155}]>;
156
157def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000158 PatLeaf<(imm), [{
159 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
160 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161
162def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000163 PatLeaf<(imm), [{
164 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
165 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166
167// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
168def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000169 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170}]>;
171
Evan Cheng299ee652009-07-06 22:23:46 +0000172/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
173/// e.g., 0xf000ffff
174def bf_inv_mask_imm : Operand<i32>,
175 PatLeaf<(imm), [{
176 uint32_t v = (uint32_t)N->getZExtValue();
177 if (v == 0xffffffff)
178 return 0;
David Goodwinf354d362009-07-14 00:57:56 +0000179 // there can be 1's on either or both "outsides", all the "inside"
180 // bits must be 0's
181 unsigned int lsb = 0, msb = 31;
182 while (v & (1 << msb)) --msb;
183 while (v & (1 << lsb)) ++lsb;
184 for (unsigned int i = lsb; i <= msb; ++i) {
185 if (v & (1 << i))
186 return 0;
187 }
188 return 1;
Evan Cheng299ee652009-07-06 22:23:46 +0000189}] > {
190 let PrintMethod = "printBitfieldInvMaskImmOperand";
191}
192
Evan Cheng7b0249b2008-08-28 23:39:26 +0000193class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
194class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195
196//===----------------------------------------------------------------------===//
197// Operand Definitions.
198//
199
200// Branch target.
201def brtarget : Operand<OtherVT>;
202
203// A list of registers separated by comma. Used by load/store multiple.
204def reglist : Operand<i32> {
205 let PrintMethod = "printRegisterList";
206}
207
208// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
209def cpinst_operand : Operand<i32> {
210 let PrintMethod = "printCPInstOperand";
211}
212
213def jtblock_operand : Operand<i32> {
214 let PrintMethod = "printJTBlockOperand";
215}
Evan Cheng6e2ebc92009-07-25 00:33:29 +0000216def jt2block_operand : Operand<i32> {
217 let PrintMethod = "printJT2BlockOperand";
218}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219
220// Local PC labels.
221def pclabel : Operand<i32> {
222 let PrintMethod = "printPCLabel";
223}
224
225// shifter_operand operands: so_reg and so_imm.
226def so_reg : Operand<i32>, // reg reg imm
227 ComplexPattern<i32, 3, "SelectShifterOperandReg",
228 [shl,srl,sra,rotr]> {
229 let PrintMethod = "printSORegOperand";
230 let MIOperandInfo = (ops GPR, GPR, i32imm);
231}
232
233// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
234// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
235// represented in the imm field in the same 12-bit form that they are encoded
236// into so_imm instructions: the 8-bit immediate is the least significant bits
237// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
238def so_imm : Operand<i32>,
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000239 PatLeaf<(imm), [{
240 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
241 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 let PrintMethod = "printSOImmOperand";
243}
244
245// Break so_imm's up into two pieces. This handles immediates with up to 16
246// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
247// get the first/second pieces.
248def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000249 PatLeaf<(imm), [{
250 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
251 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 let PrintMethod = "printSOImm2PartOperand";
253}
254
255def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000256 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000257 return CurDAG->getTargetConstant(V, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258}]>;
259
260def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000261 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000262 return CurDAG->getTargetConstant(V, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263}]>;
264
265
266// Define ARM specific addressing modes.
267
268// addrmode2 := reg +/- reg shop imm
269// addrmode2 := reg +/- imm12
270//
271def addrmode2 : Operand<i32>,
272 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
273 let PrintMethod = "printAddrMode2Operand";
274 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
275}
276
277def am2offset : Operand<i32>,
278 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
279 let PrintMethod = "printAddrMode2OffsetOperand";
280 let MIOperandInfo = (ops GPR, i32imm);
281}
282
283// addrmode3 := reg +/- reg
284// addrmode3 := reg +/- imm8
285//
286def addrmode3 : Operand<i32>,
287 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
288 let PrintMethod = "printAddrMode3Operand";
289 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
290}
291
292def am3offset : Operand<i32>,
293 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
294 let PrintMethod = "printAddrMode3OffsetOperand";
295 let MIOperandInfo = (ops GPR, i32imm);
296}
297
298// addrmode4 := reg, <mode|W>
299//
300def addrmode4 : Operand<i32>,
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000301 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 let PrintMethod = "printAddrMode4Operand";
303 let MIOperandInfo = (ops GPR, i32imm);
304}
305
306// addrmode5 := reg +/- imm8*4
307//
308def addrmode5 : Operand<i32>,
309 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
310 let PrintMethod = "printAddrMode5Operand";
311 let MIOperandInfo = (ops GPR, i32imm);
312}
313
Bob Wilson970a10d2009-07-01 23:16:05 +0000314// addrmode6 := reg with optional writeback
315//
316def addrmode6 : Operand<i32>,
317 ComplexPattern<i32, 3, "SelectAddrMode6", []> {
318 let PrintMethod = "printAddrMode6Operand";
319 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm);
320}
321
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322// addrmodepc := pc + reg
323//
324def addrmodepc : Operand<i32>,
325 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
326 let PrintMethod = "printAddrModePCOperand";
327 let MIOperandInfo = (ops GPR, i32imm);
328}
329
Anton Korobeynikove2be3382009-08-08 23:10:41 +0000330def lane_cst : Operand<i32> {
331 let PrintMethod = "printLaneOperand";
332}
333
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000335
Evan Cheng7b0249b2008-08-28 23:39:26 +0000336include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000337
338//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000339// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340//
341
Evan Cheng40d64532008-08-29 07:36:24 +0000342/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343/// binop that produces a value.
Evan Chengbdd679a2009-06-26 00:19:44 +0000344multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
345 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000346 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000347 IIC_iALU, opc, " $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000348 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
349 let Inst{25} = 1;
350 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000351 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000352 IIC_iALU, opc, " $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000353 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000354 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000355 let isCommutable = Commutable;
356 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000357 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000358 IIC_iALU, opc, " $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000359 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
360 let Inst{25} = 0;
361 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362}
363
Evan Chengd4e2f052009-06-25 20:59:23 +0000364/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365/// instruction modifies the CSPR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000366let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000367multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
368 bit Commutable = 0> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000369 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000370 IIC_iALU, opc, "s $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000371 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
372 let Inst{25} = 1;
373 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000374 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000375 IIC_iALU, opc, "s $dst, $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000376 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
377 let isCommutable = Commutable;
Evan Cheng83a32b42009-07-07 23:40:25 +0000378 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000379 }
Evan Cheng86a926a2008-11-05 18:35:52 +0000380 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000381 IIC_iALU, opc, "s $dst, $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000382 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
383 let Inst{25} = 0;
384 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000385}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386}
387
388/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
389/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
390/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000391let Defs = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000392multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
393 bit Commutable = 0> {
David Goodwincfd67652009-08-06 16:52:47 +0000394 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iALU,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 opc, " $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000396 [(opnode GPR:$a, so_imm:$b)]> {
397 let Inst{25} = 1;
398 }
David Goodwincfd67652009-08-06 16:52:47 +0000399 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALU,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400 opc, " $a, $b",
Evan Chengbdd679a2009-06-26 00:19:44 +0000401 [(opnode GPR:$a, GPR:$b)]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000402 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000403 let isCommutable = Commutable;
404 }
David Goodwincfd67652009-08-06 16:52:47 +0000405 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iALU,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 opc, " $a, $b",
Evan Cheng83a32b42009-07-07 23:40:25 +0000407 [(opnode GPR:$a, so_reg:$b)]> {
408 let Inst{25} = 0;
409 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000410}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411}
412
413/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
414/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000415/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
416multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
417 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
David Goodwincfd67652009-08-06 16:52:47 +0000418 IIC_iALU, opc, " $dst, $Src",
Evan Cheng37afa432008-11-06 22:15:19 +0000419 [(set GPR:$dst, (opnode GPR:$Src))]>,
420 Requires<[IsARM, HasV6]> {
421 let Inst{19-16} = 0b1111;
422 }
423 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
David Goodwincfd67652009-08-06 16:52:47 +0000424 IIC_iALU, opc, " $dst, $Src, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000426 Requires<[IsARM, HasV6]> {
427 let Inst{19-16} = 0b1111;
428 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429}
430
431/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
432/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000433multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
434 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
David Goodwincfd67652009-08-06 16:52:47 +0000435 IIC_iALU, opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
437 Requires<[IsARM, HasV6]>;
Evan Cheng37afa432008-11-06 22:15:19 +0000438 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
David Goodwincfd67652009-08-06 16:52:47 +0000439 IIC_iALU, opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440 [(set GPR:$dst, (opnode GPR:$LHS,
441 (rotr GPR:$RHS, rot_imm:$rot)))]>,
442 Requires<[IsARM, HasV6]>;
443}
444
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000445/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
446let Uses = [CPSR] in {
Evan Chengbdd679a2009-06-26 00:19:44 +0000447multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
448 bit Commutable = 0> {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000449 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwincfd67652009-08-06 16:52:47 +0000450 DPFrm, IIC_iALU, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Cheng83a32b42009-07-07 23:40:25 +0000452 Requires<[IsARM, CarryDefIsUnused]> {
453 let Inst{25} = 1;
454 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000455 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwincfd67652009-08-06 16:52:47 +0000456 DPFrm, IIC_iALU, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000457 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Chengbdd679a2009-06-26 00:19:44 +0000458 Requires<[IsARM, CarryDefIsUnused]> {
459 let isCommutable = Commutable;
Evan Cheng83a32b42009-07-07 23:40:25 +0000460 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000461 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000462 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwincfd67652009-08-06 16:52:47 +0000463 DPSoRegFrm, IIC_iALU, opc, " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000464 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Cheng83a32b42009-07-07 23:40:25 +0000465 Requires<[IsARM, CarryDefIsUnused]> {
466 let Inst{25} = 0;
467 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000468 // Carry setting variants
469 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwincfd67652009-08-06 16:52:47 +0000470 DPFrm, IIC_iALU, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000471 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
472 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000473 let Defs = [CPSR];
474 let Inst{25} = 1;
Evan Chengbdd679a2009-06-26 00:19:44 +0000475 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000476 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwincfd67652009-08-06 16:52:47 +0000477 DPFrm, IIC_iALU, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000478 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
479 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000480 let Defs = [CPSR];
481 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000482 }
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000483 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwincfd67652009-08-06 16:52:47 +0000484 DPSoRegFrm, IIC_iALU, !strconcat(opc, "s $dst, $a, $b"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000485 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
486 Requires<[IsARM, CarryDefIsUsed]> {
Evan Cheng83a32b42009-07-07 23:40:25 +0000487 let Defs = [CPSR];
488 let Inst{25} = 0;
Evan Chengbdd679a2009-06-26 00:19:44 +0000489 }
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000490}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491}
492
493//===----------------------------------------------------------------------===//
494// Instructions
495//===----------------------------------------------------------------------===//
496
497//===----------------------------------------------------------------------===//
498// Miscellaneous Instructions.
499//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500
501/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
502/// the function. The first operand is the ID# for this instruction, the second
503/// is the index into the MachineConstantPool that this is, the third is the
504/// size in bytes of this constant pool entry.
Evan Chengd97d7142009-06-12 20:46:18 +0000505let neverHasSideEffects = 1, isNotDuplicable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000507PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwincfd67652009-08-06 16:52:47 +0000508 i32imm:$size), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 "${instid:label} ${cpidx:cpentry}", []>;
510
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000511let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512def ADJCALLSTACKUP :
David Goodwincfd67652009-08-06 16:52:47 +0000513PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling22f8deb2007-11-13 00:44:25 +0000514 "@ ADJCALLSTACKUP $amt1",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000515 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516
517def ADJCALLSTACKDOWN :
David Goodwincfd67652009-08-06 16:52:47 +0000518PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000520 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000521}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522
523def DWARF_LOC :
David Goodwincfd67652009-08-06 16:52:47 +0000524PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file), NoItinerary,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 ".loc $file, $line, $col",
526 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
527
Evan Chengf8e8b622008-11-06 17:48:05 +0000528
529// Address computation and loads and stores in PIC mode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530let isNotDuplicable = 1 in {
Evan Cheng0d28b382008-10-31 19:11:09 +0000531def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000532 Pseudo, IIC_iALU, "$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
534
Evan Cheng8610a3b2008-01-07 23:56:57 +0000535let AddedComplexity = 10 in {
Dan Gohman5574cc72008-12-03 18:15:48 +0000536let canFoldAsLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000537def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000538 Pseudo, IIC_iLoad, "${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539 [(set GPR:$dst, (load addrmodepc:$addr))]>;
540
Evan Chengbe998242008-11-06 08:47:38 +0000541def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000542 Pseudo, IIC_iLoad, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
544
Evan Chengbe998242008-11-06 08:47:38 +0000545def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000546 Pseudo, IIC_iLoad, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
548
Evan Chengbe998242008-11-06 08:47:38 +0000549def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000550 Pseudo, IIC_iLoad, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
552
Evan Chengbe998242008-11-06 08:47:38 +0000553def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000554 Pseudo, IIC_iLoad, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
556}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000557let AddedComplexity = 10 in {
Evan Chengbe998242008-11-06 08:47:38 +0000558def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000559 Pseudo, IIC_iStore, "${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 [(store GPR:$src, addrmodepc:$addr)]>;
561
Evan Chengbe998242008-11-06 08:47:38 +0000562def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000563 Pseudo, IIC_iStore, "${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
565
Evan Chengbe998242008-11-06 08:47:38 +0000566def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000567 Pseudo, IIC_iStore, "${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
569}
Evan Chengf8e8b622008-11-06 17:48:05 +0000570} // isNotDuplicable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571
Evan Chenga1366cd2009-06-23 05:25:29 +0000572
573// LEApcrel - Load a pc-relative address into a register without offending the
574// assembler.
David Goodwincfd67652009-08-06 16:52:47 +0000575def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
576 Pseudo, IIC_iLoad,
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000577 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
578 "${:private}PCRELL${:uid}+8))\n"),
579 !strconcat("${:private}PCRELL${:uid}:\n\t",
580 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenga1366cd2009-06-23 05:25:29 +0000581 []>;
582
Evan Chengba83d7c2009-06-24 23:14:45 +0000583def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +0000584 (ins i32imm:$label, lane_cst:$id, pred:$p),
David Goodwincfd67652009-08-06 16:52:47 +0000585 Pseudo, IIC_iLoad,
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000586 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikove2be3382009-08-08 23:10:41 +0000587 "(${label}_${id}-(",
Evan Cheng9cf1e3e2009-07-22 22:03:29 +0000588 "${:private}PCRELL${:uid}+8))\n"),
589 !strconcat("${:private}PCRELL${:uid}:\n\t",
590 "add$p $dst, pc, #${:private}PCRELV${:uid}")),
Evan Cheng83a32b42009-07-07 23:40:25 +0000591 []> {
592 let Inst{25} = 1;
593}
Evan Chenga1366cd2009-06-23 05:25:29 +0000594
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595//===----------------------------------------------------------------------===//
596// Control Flow Instructions.
597//
598
599let isReturn = 1, isTerminator = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000600 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
601 "bx", " lr", [(ARMretflag)]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000602 let Inst{7-4} = 0b0001;
603 let Inst{19-8} = 0b111111111111;
604 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000605}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606
607// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000608// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
609// operand list.
Evan Chengf8e8b622008-11-06 17:48:05 +0000610// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng7bd57f82009-07-09 22:57:41 +0000611let isReturn = 1, isTerminator = 1, mayLoad = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000612 def LDM_RET : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000613 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000614 LdStMulFrm, IIC_Br, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000615 []>;
616
Bob Wilson243b37c2009-06-22 21:01:46 +0000617// On non-Darwin platforms R9 is callee-saved.
David Goodwin4b6e4982009-08-12 18:31:53 +0000618let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +0000619 Defs = [R0, R1, R2, R3, R12, LR,
620 D0, D1, D2, D3, D4, D5, D6, D7,
621 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng80ab2a82009-07-29 20:10:36 +0000622 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +0000623 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000624 IIC_Br, "bl ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000625 [(ARMcall tglobaladdr:$func)]>,
626 Requires<[IsARM, IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
Evan Chengf8e8b622008-11-06 17:48:05 +0000628 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000629 IIC_Br, "bl", " ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000630 [(ARMcall_pred tglobaladdr:$func)]>,
631 Requires<[IsARM, IsNotDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632
633 // ARMv5T and above
Evan Chengf8e8b622008-11-06 17:48:05 +0000634 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000635 IIC_Br, "blx $func",
Evan Cheng9e734482009-07-29 21:26:42 +0000636 [(ARMcall GPR:$func)]>,
637 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000638 let Inst{7-4} = 0b0011;
639 let Inst{19-8} = 0b111111111111;
640 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000641 }
642
Evan Chengfb1d1472009-07-14 01:49:27 +0000643 // ARMv4T
644 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000645 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Cheng9e734482009-07-29 21:26:42 +0000646 [(ARMcall_nolink GPR:$func)]>,
647 Requires<[IsARM, IsNotDarwin]> {
Evan Chengfb1d1472009-07-14 01:49:27 +0000648 let Inst{7-4} = 0b0001;
649 let Inst{19-8} = 0b111111111111;
650 let Inst{27-20} = 0b00010010;
Bob Wilson243b37c2009-06-22 21:01:46 +0000651 }
652}
653
654// On Darwin R9 is call-clobbered.
David Goodwin4b6e4982009-08-12 18:31:53 +0000655let isCall = 1,
Evan Cheng27396a62009-07-22 06:46:53 +0000656 Defs = [R0, R1, R2, R3, R9, R12, LR,
657 D0, D1, D2, D3, D4, D5, D6, D7,
658 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng80ab2a82009-07-29 20:10:36 +0000659 D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in {
Bob Wilson243b37c2009-06-22 21:01:46 +0000660 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000661 IIC_Br, "bl ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000662 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +0000663
664 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000665 IIC_Br, "bl", " ${func:call}",
Evan Cheng9e734482009-07-29 21:26:42 +0000666 [(ARMcall_pred tglobaladdr:$func)]>,
667 Requires<[IsARM, IsDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +0000668
669 // ARMv5T and above
670 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000671 IIC_Br, "blx $func",
Bob Wilson243b37c2009-06-22 21:01:46 +0000672 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
673 let Inst{7-4} = 0b0011;
674 let Inst{19-8} = 0b111111111111;
675 let Inst{27-20} = 0b00010010;
676 }
677
Evan Chengfb1d1472009-07-14 01:49:27 +0000678 // ARMv4T
679 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000680 IIC_Br, "mov lr, pc\n\tbx $func",
Evan Chengfb1d1472009-07-14 01:49:27 +0000681 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
682 let Inst{7-4} = 0b0001;
683 let Inst{19-8} = 0b111111111111;
684 let Inst{27-20} = 0b00010010;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 }
686}
687
David Goodwin4b6e4982009-08-12 18:31:53 +0000688let isBranch = 1, isTerminator = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 // B is "predicable" since it can be xformed into a Bcc.
690 let isBarrier = 1 in {
691 let isPredicable = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000692 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
693 "b $target", [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694
Owen Andersonf8053082007-11-12 07:39:39 +0000695 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000696 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000697 IIC_Br, "mov pc, $target \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000698 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
699 let Inst{20} = 0; // S Bit
700 let Inst{24-21} = 0b1101;
Evan Chenge5f32ae2009-07-07 23:45:10 +0000701 let Inst{27-25} = 0b000;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000703 def BR_JTm : JTI<(outs),
704 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000705 IIC_Br, "ldr pc, $target \n$jt",
706 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
707 imm:$id)]> {
Evan Cheng0f63ae12008-11-07 09:06:08 +0000708 let Inst{20} = 1; // L bit
709 let Inst{21} = 0; // W bit
710 let Inst{22} = 0; // B bit
711 let Inst{24} = 1; // P bit
Evan Chenge5f32ae2009-07-07 23:45:10 +0000712 let Inst{27-25} = 0b011;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 }
Evan Cheng0f63ae12008-11-07 09:06:08 +0000714 def BR_JTadd : JTI<(outs),
715 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
David Goodwincfd67652009-08-06 16:52:47 +0000716 IIC_Br, "add pc, $target, $idx \n$jt",
Evan Cheng0f63ae12008-11-07 09:06:08 +0000717 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
718 imm:$id)]> {
719 let Inst{20} = 0; // S bit
720 let Inst{24-21} = 0b0100;
Evan Chenge5f32ae2009-07-07 23:45:10 +0000721 let Inst{27-25} = 0b000;
Evan Cheng0f63ae12008-11-07 09:06:08 +0000722 }
723 } // isNotDuplicable = 1, isIndirectBranch = 1
724 } // isBarrier = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725
726 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
727 // a two-value operand where a dag node expects two operands. :(
Evan Chengf8e8b622008-11-06 17:48:05 +0000728 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
David Goodwincfd67652009-08-06 16:52:47 +0000729 IIC_Br, "b", " $target",
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000730 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731}
732
733//===----------------------------------------------------------------------===//
734// Load / store Instructions.
735//
736
737// Load
Dan Gohman5574cc72008-12-03 18:15:48 +0000738let canFoldAsLoad = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000739def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 "ldr", " $dst, $addr",
741 [(set GPR:$dst, (load addrmode2:$addr))]>;
742
743// Special LDR for loads from non-pc-relative constpools.
Dan Gohman5574cc72008-12-03 18:15:48 +0000744let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000745def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000746 "ldr", " $dst, $addr", []>;
747
748// Loads with zero extension
David Goodwincfd67652009-08-06 16:52:47 +0000749def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 "ldr", "h $dst, $addr",
751 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
752
David Goodwincfd67652009-08-06 16:52:47 +0000753def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 "ldr", "b $dst, $addr",
755 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
756
757// Loads with sign extension
David Goodwincfd67652009-08-06 16:52:47 +0000758def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759 "ldr", "sh $dst, $addr",
760 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
761
David Goodwincfd67652009-08-06 16:52:47 +0000762def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 "ldr", "sb $dst, $addr",
764 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
765
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000766let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767// Load doubleword
Evan Cheng41169552009-06-15 08:28:29 +0000768def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000769 IIC_iLoad, "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770
771// Indexed loads
Evan Chengbe998242008-11-06 08:47:38 +0000772def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000773 (ins addrmode2:$addr), LdFrm, IIC_iLoad,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000774 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775
Evan Chengbe998242008-11-06 08:47:38 +0000776def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000777 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad,
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000778 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779
Evan Chengbe998242008-11-06 08:47:38 +0000780def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000781 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
783
Evan Chengbe998242008-11-06 08:47:38 +0000784def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000785 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
787
Evan Chengbe998242008-11-06 08:47:38 +0000788def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000789 (ins addrmode2:$addr), LdFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
791
Evan Chengbe998242008-11-06 08:47:38 +0000792def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000793 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
795
Evan Chengbe998242008-11-06 08:47:38 +0000796def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000797 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
799
Evan Chengbe998242008-11-06 08:47:38 +0000800def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000801 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad,
Evan Cheng81794bb2008-11-13 07:34:59 +0000802 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803
Evan Chengbe998242008-11-06 08:47:38 +0000804def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000805 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
807
Evan Chengbe998242008-11-06 08:47:38 +0000808def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000809 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad,
Evan Chengb04191f2009-07-02 01:30:04 +0000810 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000811}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812
813// Store
David Goodwincfd67652009-08-06 16:52:47 +0000814def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 "str", " $src, $addr",
816 [(store GPR:$src, addrmode2:$addr)]>;
817
818// Stores with truncate
David Goodwincfd67652009-08-06 16:52:47 +0000819def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 "str", "h $src, $addr",
821 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
822
David Goodwincfd67652009-08-06 16:52:47 +0000823def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824 "str", "b $src, $addr",
825 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
826
827// Store doubleword
Chris Lattner6887b142008-01-06 08:36:04 +0000828let mayStore = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000829def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
830 StMiscFrm, IIC_iStore,
Evan Cheng41169552009-06-15 08:28:29 +0000831 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832
833// Indexed stores
Evan Chengbe998242008-11-06 08:47:38 +0000834def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000835 (ins GPR:$src, GPR:$base, am2offset:$offset),
836 StFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 "str", " $src, [$base, $offset]!", "$base = $base_wb",
838 [(set GPR:$base_wb,
839 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
840
Evan Chengbe998242008-11-06 08:47:38 +0000841def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000842 (ins GPR:$src, GPR:$base,am2offset:$offset),
843 StFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 "str", " $src, [$base], $offset", "$base = $base_wb",
845 [(set GPR:$base_wb,
846 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
847
Evan Chengbe998242008-11-06 08:47:38 +0000848def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000849 (ins GPR:$src, GPR:$base,am3offset:$offset),
850 StMiscFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
852 [(set GPR:$base_wb,
853 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
854
Evan Chengbe998242008-11-06 08:47:38 +0000855def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000856 (ins GPR:$src, GPR:$base,am3offset:$offset),
857 StMiscFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 "str", "h $src, [$base], $offset", "$base = $base_wb",
859 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
860 GPR:$base, am3offset:$offset))]>;
861
Evan Chengbe998242008-11-06 08:47:38 +0000862def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000863 (ins GPR:$src, GPR:$base,am2offset:$offset),
864 StFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
866 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
867 GPR:$base, am2offset:$offset))]>;
868
Evan Chengbe998242008-11-06 08:47:38 +0000869def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwincfd67652009-08-06 16:52:47 +0000870 (ins GPR:$src, GPR:$base,am2offset:$offset),
871 StFrm, IIC_iStore,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 "str", "b $src, [$base], $offset", "$base = $base_wb",
873 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
874 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875
876//===----------------------------------------------------------------------===//
877// Load / store multiple Instructions.
878//
879
Evan Chengb783fa32007-07-19 01:14:50 +0000880// FIXME: $dst1 should be a def.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000881let mayLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000882def LDM : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000883 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000884 LdStMulFrm, IIC_iLoad, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 []>;
886
Chris Lattner6887b142008-01-06 08:36:04 +0000887let mayStore = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000888def STM : AXI4st<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000889 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000890 LdStMulFrm, IIC_iStore, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 []>;
892
893//===----------------------------------------------------------------------===//
894// Move Instructions.
895//
896
Evan Chengd97d7142009-06-12 20:46:18 +0000897let neverHasSideEffects = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000898def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iALU,
Evan Cheng86a926a2008-11-05 18:35:52 +0000899 "mov", " $dst, $src", []>, UnaryDP;
David Goodwincfd67652009-08-06 16:52:47 +0000900def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
901 DPSoRegFrm, IIC_iALU,
Evan Cheng86a926a2008-11-05 18:35:52 +0000902 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903
Evan Chengbd0ca9c2009-02-05 08:42:55 +0000904let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwincfd67652009-08-06 16:52:47 +0000905def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iALU,
Evan Cheng86a926a2008-11-05 18:35:52 +0000906 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907
David Goodwincfd67652009-08-06 16:52:47 +0000908def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iALU,
Evan Chengb783fa32007-07-19 01:14:50 +0000909 "mov", " $dst, $src, rrx",
Evan Cheng86a926a2008-11-05 18:35:52 +0000910 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911
912// These aren't really mov instructions, but we have to define them this way
913// due to flag operands.
914
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000915let Defs = [CPSR] in {
David Goodwincfd67652009-08-06 16:52:47 +0000916def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
917 IIC_iALU, "mov", "s $dst, $src, lsr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000918 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Cheng7f240d22008-11-14 20:09:11 +0000919def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
David Goodwincfd67652009-08-06 16:52:47 +0000920 IIC_iALU, "mov", "s $dst, $src, asr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000921 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000922}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923
924//===----------------------------------------------------------------------===//
925// Extend Instructions.
926//
927
928// Sign extenders
929
Evan Cheng37afa432008-11-06 22:15:19 +0000930defm SXTB : AI_unary_rrot<0b01101010,
931 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
932defm SXTH : AI_unary_rrot<0b01101011,
933 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934
Evan Cheng37afa432008-11-06 22:15:19 +0000935defm SXTAB : AI_bin_rrot<0b01101010,
936 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
937defm SXTAH : AI_bin_rrot<0b01101011,
938 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939
940// TODO: SXT(A){B|H}16
941
942// Zero extenders
943
944let AddedComplexity = 16 in {
Evan Cheng37afa432008-11-06 22:15:19 +0000945defm UXTB : AI_unary_rrot<0b01101110,
946 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
947defm UXTH : AI_unary_rrot<0b01101111,
948 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
949defm UXTB16 : AI_unary_rrot<0b01101100,
950 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951
Bob Wilson74590a02009-06-22 22:08:29 +0000952def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson74590a02009-06-22 22:08:29 +0000954def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 (UXTB16r_rot GPR:$Src, 8)>;
956
Evan Cheng37afa432008-11-06 22:15:19 +0000957defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng37afa432008-11-06 22:15:19 +0000959defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
961}
962
963// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
964//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
965
966// TODO: UXT(A){B|H}16
967
968//===----------------------------------------------------------------------===//
969// Arithmetic Instructions.
970//
971
Jim Grosbach88c246f2008-10-14 20:36:24 +0000972defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengbdd679a2009-06-26 00:19:44 +0000973 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000974defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +0000975 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976
977// ADD and SUB with 's' bit set.
Evan Chengd4e2f052009-06-25 20:59:23 +0000978defm ADDS : AI1_bin_s_irs<0b0100, "add",
979 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
980defm SUBS : AI1_bin_s_irs<0b0010, "sub",
981 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000983defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Chengbdd679a2009-06-26 00:19:44 +0000984 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000985defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
986 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987
988// These don't define reg/reg forms, because they are handled above.
Evan Cheng86a926a2008-11-05 18:35:52 +0000989def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000990 IIC_iALU, "rsb", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
992
Evan Cheng86a926a2008-11-05 18:35:52 +0000993def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwincfd67652009-08-06 16:52:47 +0000994 IIC_iALU, "rsb", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
996
997// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000998let Defs = [CPSR] in {
Evan Cheng86a926a2008-11-05 18:35:52 +0000999def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
David Goodwincfd67652009-08-06 16:52:47 +00001000 IIC_iALU, "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001001 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +00001002def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
David Goodwincfd67652009-08-06 16:52:47 +00001003 IIC_iALU, "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001004 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
1005}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001007let Uses = [CPSR] in {
1008def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwincfd67652009-08-06 16:52:47 +00001009 DPFrm, IIC_iALU, "rsc", " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001010 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1011 Requires<[IsARM, CarryDefIsUnused]>;
1012def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwincfd67652009-08-06 16:52:47 +00001013 DPSoRegFrm, IIC_iALU, "rsc", " $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001014 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1015 Requires<[IsARM, CarryDefIsUnused]>;
1016}
1017
1018// FIXME: Allow these to be predicated.
Evan Chengd4e2f052009-06-25 20:59:23 +00001019let Defs = [CPSR], Uses = [CPSR] in {
1020def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
David Goodwincfd67652009-08-06 16:52:47 +00001021 DPFrm, IIC_iALU, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001022 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
1023 Requires<[IsARM, CarryDefIsUnused]>;
Evan Chengd4e2f052009-06-25 20:59:23 +00001024def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
David Goodwincfd67652009-08-06 16:52:47 +00001025 DPSoRegFrm, IIC_iALU, "rscs $dst, $a, $b",
Evan Cheng9b4d26f2009-06-25 23:34:10 +00001026 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
1027 Requires<[IsARM, CarryDefIsUnused]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001028}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029
1030// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1031def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1032 (SUBri GPR:$src, so_imm_neg:$imm)>;
1033
1034//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1035// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1036//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1037// (SBCri GPR:$src, so_imm_neg:$imm)>;
1038
1039// Note: These are implemented in C++ code, because they have to generate
1040// ADD/SUBrs instructions, which use a complex pattern that a xform function
1041// cannot produce.
1042// (mul X, 2^n+1) -> (add (X << n), X)
1043// (mul X, 2^n-1) -> (rsb X, (X << n))
1044
1045
1046//===----------------------------------------------------------------------===//
1047// Bitwise Instructions.
1048//
1049
Jim Grosbach88c246f2008-10-14 20:36:24 +00001050defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengbdd679a2009-06-26 00:19:44 +00001051 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001052defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengbdd679a2009-06-26 00:19:44 +00001053 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001054defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengbdd679a2009-06-26 00:19:44 +00001055 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001056defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng469bc762008-09-17 07:53:38 +00001057 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058
Evan Cheng299ee652009-07-06 22:23:46 +00001059def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin4b6e4982009-08-12 18:31:53 +00001060 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALU,
Evan Cheng299ee652009-07-06 22:23:46 +00001061 "bfc", " $dst, $imm", "$src = $dst",
1062 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1063 Requires<[IsARM, HasV6T2]> {
1064 let Inst{27-21} = 0b0111110;
1065 let Inst{6-0} = 0b0011111;
1066}
1067
David Goodwincfd67652009-08-06 16:52:47 +00001068def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iALU,
Evan Cheng86a926a2008-11-05 18:35:52 +00001069 "mvn", " $dst, $src",
1070 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
1071def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
David Goodwincfd67652009-08-06 16:52:47 +00001072 IIC_iALU, "mvn", " $dst, $src",
Evan Cheng86a926a2008-11-05 18:35:52 +00001073 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001074let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwincfd67652009-08-06 16:52:47 +00001075def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, IIC_iALU,
Evan Cheng86a926a2008-11-05 18:35:52 +00001076 "mvn", " $dst, $imm",
1077 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078
1079def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1080 (BICri GPR:$src, so_imm_not:$imm)>;
1081
1082//===----------------------------------------------------------------------===//
1083// Multiply Instructions.
1084//
1085
Evan Chengbdd679a2009-06-26 00:19:44 +00001086let isCommutable = 1 in
David Goodwina346e712009-08-13 15:51:13 +00001087def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMPYw,
Evan Chengf8e8b622008-11-06 17:48:05 +00001088 "mul", " $dst, $a, $b",
1089 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090
Evan Chengee80fb72008-11-06 01:21:28 +00001091def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwina346e712009-08-13 15:51:13 +00001092 IIC_iMPYw, "mla", " $dst, $a, $b, $c",
Evan Chengf8e8b622008-11-06 17:48:05 +00001093 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094
David Goodwincfd67652009-08-06 16:52:47 +00001095def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwina346e712009-08-13 15:51:13 +00001096 IIC_iMPYw, "mls", " $dst, $a, $b, $c",
Evan Chengc8147e12009-07-06 22:05:45 +00001097 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1098 Requires<[IsARM, HasV6T2]>;
1099
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100// Extra precision multiplies with low / high results
Evan Chengd97d7142009-06-12 20:46:18 +00001101let neverHasSideEffects = 1 in {
Evan Chengbdd679a2009-06-26 00:19:44 +00001102let isCommutable = 1 in {
Evan Chengee80fb72008-11-06 01:21:28 +00001103def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwina346e712009-08-13 15:51:13 +00001104 (ins GPR:$a, GPR:$b), IIC_iMPYl,
Evan Chengee80fb72008-11-06 01:21:28 +00001105 "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106
Evan Chengee80fb72008-11-06 01:21:28 +00001107def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwina346e712009-08-13 15:51:13 +00001108 (ins GPR:$a, GPR:$b), IIC_iMPYl,
Evan Chengee80fb72008-11-06 01:21:28 +00001109 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chengbdd679a2009-06-26 00:19:44 +00001110}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111
1112// Multiply + accumulate
Evan Chengee80fb72008-11-06 01:21:28 +00001113def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwina346e712009-08-13 15:51:13 +00001114 (ins GPR:$a, GPR:$b), IIC_iMPYl,
Evan Chengee80fb72008-11-06 01:21:28 +00001115 "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116
Evan Chengee80fb72008-11-06 01:21:28 +00001117def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwina346e712009-08-13 15:51:13 +00001118 (ins GPR:$a, GPR:$b), IIC_iMPYl,
Evan Chengee80fb72008-11-06 01:21:28 +00001119 "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120
Evan Chengee80fb72008-11-06 01:21:28 +00001121def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwina346e712009-08-13 15:51:13 +00001122 (ins GPR:$a, GPR:$b), IIC_iMPYl,
Evan Chengee80fb72008-11-06 01:21:28 +00001123 "umaal", " $ldst, $hdst, $a, $b", []>,
1124 Requires<[IsARM, HasV6]>;
Evan Chengd97d7142009-06-12 20:46:18 +00001125} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126
1127// Most significant word multiply
Evan Chengee80fb72008-11-06 01:21:28 +00001128def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwina346e712009-08-13 15:51:13 +00001129 IIC_iMPYw, "smmul", " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001131 Requires<[IsARM, HasV6]> {
1132 let Inst{7-4} = 0b0001;
1133 let Inst{15-12} = 0b1111;
1134}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001135
Evan Chengee80fb72008-11-06 01:21:28 +00001136def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwina346e712009-08-13 15:51:13 +00001137 IIC_iMPYw, "smmla", " $dst, $a, $b, $c",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001139 Requires<[IsARM, HasV6]> {
1140 let Inst{7-4} = 0b0001;
1141}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142
1143
Evan Chengee80fb72008-11-06 01:21:28 +00001144def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
David Goodwina346e712009-08-13 15:51:13 +00001145 IIC_iMPYw, "smmls", " $dst, $a, $b, $c",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengee80fb72008-11-06 01:21:28 +00001147 Requires<[IsARM, HasV6]> {
1148 let Inst{7-4} = 0b1101;
1149}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001151multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001152 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwina346e712009-08-13 15:51:13 +00001153 IIC_iMPYw, !strconcat(opc, "bb"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1155 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001156 Requires<[IsARM, HasV5TE]> {
1157 let Inst{5} = 0;
1158 let Inst{6} = 0;
1159 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001160
Evan Cheng38396be2008-11-06 03:35:07 +00001161 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwina346e712009-08-13 15:51:13 +00001162 IIC_iMPYw, !strconcat(opc, "bt"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001164 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001165 Requires<[IsARM, HasV5TE]> {
1166 let Inst{5} = 0;
1167 let Inst{6} = 1;
1168 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001169
Evan Cheng38396be2008-11-06 03:35:07 +00001170 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwina346e712009-08-13 15:51:13 +00001171 IIC_iMPYw, !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001172 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001174 Requires<[IsARM, HasV5TE]> {
1175 let Inst{5} = 1;
1176 let Inst{6} = 0;
1177 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001178
Evan Cheng38396be2008-11-06 03:35:07 +00001179 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwina346e712009-08-13 15:51:13 +00001180 IIC_iMPYw, !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson74590a02009-06-22 22:08:29 +00001181 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1182 (sra GPR:$b, (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001183 Requires<[IsARM, HasV5TE]> {
1184 let Inst{5} = 1;
1185 let Inst{6} = 1;
1186 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001187
Evan Cheng38396be2008-11-06 03:35:07 +00001188 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwina346e712009-08-13 15:51:13 +00001189 IIC_iMPYh, !strconcat(opc, "wb"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001191 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001192 Requires<[IsARM, HasV5TE]> {
1193 let Inst{5} = 1;
1194 let Inst{6} = 0;
1195 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001196
Evan Cheng38396be2008-11-06 03:35:07 +00001197 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
David Goodwina346e712009-08-13 15:51:13 +00001198 IIC_iMPYh, !strconcat(opc, "wt"), " $dst, $a, $b",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001200 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001201 Requires<[IsARM, HasV5TE]> {
1202 let Inst{5} = 1;
1203 let Inst{6} = 1;
1204 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205}
1206
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001207
1208multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001209 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwina346e712009-08-13 15:51:13 +00001210 IIC_iMPYw, !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 [(set GPR:$dst, (add GPR:$acc,
1212 (opnode (sext_inreg GPR:$a, i16),
1213 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001214 Requires<[IsARM, HasV5TE]> {
1215 let Inst{5} = 0;
1216 let Inst{6} = 0;
1217 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001218
Evan Cheng38396be2008-11-06 03:35:07 +00001219 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwina346e712009-08-13 15:51:13 +00001220 IIC_iMPYw, !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson74590a02009-06-22 22:08:29 +00001222 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001223 Requires<[IsARM, HasV5TE]> {
1224 let Inst{5} = 0;
1225 let Inst{6} = 1;
1226 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001227
Evan Cheng38396be2008-11-06 03:35:07 +00001228 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwina346e712009-08-13 15:51:13 +00001229 IIC_iMPYw, !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001230 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001232 Requires<[IsARM, HasV5TE]> {
1233 let Inst{5} = 1;
1234 let Inst{6} = 0;
1235 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001236
Evan Cheng38396be2008-11-06 03:35:07 +00001237 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwina346e712009-08-13 15:51:13 +00001238 IIC_iMPYw, !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson74590a02009-06-22 22:08:29 +00001239 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1240 (sra GPR:$b, (i32 16)))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001241 Requires<[IsARM, HasV5TE]> {
1242 let Inst{5} = 1;
1243 let Inst{6} = 1;
1244 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245
Evan Cheng38396be2008-11-06 03:35:07 +00001246 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwina346e712009-08-13 15:51:13 +00001247 IIC_iMPYw, !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001249 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001250 Requires<[IsARM, HasV5TE]> {
1251 let Inst{5} = 0;
1252 let Inst{6} = 0;
1253 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001254
Evan Cheng38396be2008-11-06 03:35:07 +00001255 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
David Goodwina346e712009-08-13 15:51:13 +00001256 IIC_iMPYw, !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson74590a02009-06-22 22:08:29 +00001258 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001259 Requires<[IsARM, HasV5TE]> {
1260 let Inst{5} = 0;
1261 let Inst{6} = 1;
1262 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263}
1264
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001265defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1266defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267
1268// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1269// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1270
1271//===----------------------------------------------------------------------===//
1272// Misc. Arithmetic Instructions.
1273//
1274
David Goodwincfd67652009-08-06 16:52:47 +00001275def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iALU,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001276 "clz", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001277 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1278 let Inst{7-4} = 0b0001;
1279 let Inst{11-8} = 0b1111;
1280 let Inst{19-16} = 0b1111;
1281}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001282
David Goodwincfd67652009-08-06 16:52:47 +00001283def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iALU,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284 "rev", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001285 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1286 let Inst{7-4} = 0b0011;
1287 let Inst{11-8} = 0b1111;
1288 let Inst{19-16} = 0b1111;
1289}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290
David Goodwincfd67652009-08-06 16:52:47 +00001291def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iALU,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 "rev16", " $dst, $src",
1293 [(set GPR:$dst,
Bob Wilson74590a02009-06-22 22:08:29 +00001294 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1295 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1296 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1297 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001298 Requires<[IsARM, HasV6]> {
1299 let Inst{7-4} = 0b1011;
1300 let Inst{11-8} = 0b1111;
1301 let Inst{19-16} = 0b1111;
1302}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001303
David Goodwincfd67652009-08-06 16:52:47 +00001304def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iALU,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 "revsh", " $dst, $src",
1306 [(set GPR:$dst,
1307 (sext_inreg
Bob Wilson74590a02009-06-22 22:08:29 +00001308 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1309 (shl GPR:$src, (i32 8))), i16))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001310 Requires<[IsARM, HasV6]> {
1311 let Inst{7-4} = 0b1011;
1312 let Inst{11-8} = 0b1111;
1313 let Inst{19-16} = 0b1111;
1314}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001315
Evan Chengc2121a22008-11-07 01:41:35 +00001316def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1317 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwincfd67652009-08-06 16:52:47 +00001318 IIC_iALU, "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001319 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1320 (and (shl GPR:$src2, (i32 imm:$shamt)),
1321 0xFFFF0000)))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001322 Requires<[IsARM, HasV6]> {
1323 let Inst{6-4} = 0b001;
1324}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325
1326// Alternate cases for PKHBT where identities eliminate some nodes.
1327def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1328 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1329def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1330 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1331
1332
Evan Chengc2121a22008-11-07 01:41:35 +00001333def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1334 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
David Goodwincfd67652009-08-06 16:52:47 +00001335 IIC_iALU, "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1337 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Chengc2121a22008-11-07 01:41:35 +00001338 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1339 let Inst{6-4} = 0b101;
1340}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341
1342// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1343// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson74590a02009-06-22 22:08:29 +00001344def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001345 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1346def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1347 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1348 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1349
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001350//===----------------------------------------------------------------------===//
1351// Comparison Instructions...
1352//
1353
Jim Grosbach88c246f2008-10-14 20:36:24 +00001354defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001355 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001356defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001357 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358
1359// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengbe998242008-11-06 08:47:38 +00001360defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001361 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengbe998242008-11-06 08:47:38 +00001362defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwin8bdcbb32009-06-29 15:33:01 +00001363 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364
David Goodwin8bdcbb32009-06-29 15:33:01 +00001365defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1366 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1367defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1368 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001369
1370def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1371 (CMNri GPR:$src, so_imm_neg:$imm)>;
1372
David Goodwin8bdcbb32009-06-29 15:33:01 +00001373def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374 (CMNri GPR:$src, so_imm_neg:$imm)>;
1375
1376
1377// Conditional moves
1378// FIXME: should be able to write a pattern for ARMcmov, but can't use
1379// a two-value operand where a dag node expects two operands. :(
Evan Chengbe998242008-11-06 08:47:38 +00001380def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
David Goodwincfd67652009-08-06 16:52:47 +00001381 IIC_iALU, "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengbe998242008-11-06 08:47:38 +00001383 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384
Evan Chengbe998242008-11-06 08:47:38 +00001385def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001386 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iALU,
Evan Cheng86a926a2008-11-05 18:35:52 +00001387 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001389 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001390
Evan Chengbe998242008-11-06 08:47:38 +00001391def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001392 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iALU,
Evan Cheng86a926a2008-11-05 18:35:52 +00001393 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001395 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396
1397
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398//===----------------------------------------------------------------------===//
1399// TLS Instructions
1400//
1401
1402// __aeabi_read_tp preserves the registers r1-r3.
1403let isCall = 1,
1404 Defs = [R0, R12, LR, CPSR] in {
David Goodwincfd67652009-08-06 16:52:47 +00001405 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 "bl __aeabi_read_tp",
1407 [(set R0, ARMthread_pointer)]>;
1408}
1409
1410//===----------------------------------------------------------------------===//
Jim Grosbachc10915b2009-05-12 23:59:14 +00001411// SJLJ Exception handling intrinsics
Jim Grosbach207a4ba2009-08-13 15:11:43 +00001412// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001413// address and save #0 in R0 for the non-longjmp case.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001414// Since by its nature we may be coming from some other function to get
1415// here, and we're using the stack frame for the containing function to
1416// save/restore registers, we can't keep anything live in regs across
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001417// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbachc10915b2009-05-12 23:59:14 +00001418// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001419// except for our own input by listing the relevant registers in Defs. By
1420// doing so, we also cause the prologue/epilogue code to actively preserve
1421// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbachc10915b2009-05-12 23:59:14 +00001422let Defs =
Jim Grosbach3990e392009-08-13 16:59:44 +00001423 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1424 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng80ab2a82009-07-29 20:10:36 +00001425 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng27396a62009-07-22 06:46:53 +00001426 D31 ] in {
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001427 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001428 AddrModeNone, SizeSpecial, IndexModeNone,
1429 Pseudo, NoItinerary,
Jim Grosbach29feb6a2009-08-11 00:09:57 +00001430 "str sp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbach23c001b2009-08-12 15:21:13 +00001431 "add r12, pc, #8\n\t"
1432 "str r12, [$src, #+4]\n\t"
Jim Grosbach29feb6a2009-08-11 00:09:57 +00001433 "mov r0, #0\n\t"
1434 "add pc, pc, #0\n\t"
Jim Grosbachdd4f75b2009-08-13 15:12:16 +00001435 "mov r0, #1 @ eh_setjmp end", "",
Jim Grosbach4a9025e2009-05-14 00:46:35 +00001436 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbachc10915b2009-05-12 23:59:14 +00001437}
1438
1439//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440// Non-Instruction Patterns
1441//
1442
1443// ConstantPool, GlobalAddress, and JumpTable
1444def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1445def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1446def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1447 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1448
1449// Large immediate handling.
1450
1451// Two piece so_imms.
1452let isReMaterializable = 1 in
David Goodwincfd67652009-08-06 16:52:47 +00001453def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
1454 Pseudo, IIC_iALU,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455 "mov", " $dst, $src",
Evan Cheng7cd4acb2008-11-06 02:25:39 +00001456 [(set GPR:$dst, so_imm2part:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457
1458def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Cheng8be2a5b2009-07-08 21:03:57 +00001459 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1460 (so_imm2part_2 imm:$RHS))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Cheng8be2a5b2009-07-08 21:03:57 +00001462 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1463 (so_imm2part_2 imm:$RHS))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001464
1465// TODO: add,sub,and, 3-instr forms?
1466
1467
1468// Direct calls
Bob Wilson243b37c2009-06-22 21:01:46 +00001469def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng9e734482009-07-29 21:26:42 +00001470 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson243b37c2009-06-22 21:01:46 +00001471def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng9e734482009-07-29 21:26:42 +00001472 Requires<[IsARM, IsDarwin]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001473
1474// zextload i1 -> zextload i8
1475def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1476
1477// extload -> zextload
1478def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1479def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1480def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1481
Evan Chengc41fb3152008-11-05 23:22:34 +00001482def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1483def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1484
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485// smul* and smla*
Bob Wilson74590a02009-06-22 22:08:29 +00001486def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1487 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 (SMULBB GPR:$a, GPR:$b)>;
1489def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1490 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001491def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1492 (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001493 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001494def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001496def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1497 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001499def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001501def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1502 (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson74590a02009-06-22 22:08:29 +00001504def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001505 (SMULWB GPR:$a, GPR:$b)>;
1506
1507def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001508 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1509 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1511def : ARMV5TEPat<(add GPR:$acc,
1512 (mul sext_16_node:$a, sext_16_node:$b)),
1513 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1514def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001515 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1516 (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1518def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001519 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1521def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001522 (mul (sra GPR:$a, (i32 16)),
1523 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1525def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001526 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1528def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001529 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1530 (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1532def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson74590a02009-06-22 22:08:29 +00001533 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001534 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1535
1536//===----------------------------------------------------------------------===//
1537// Thumb Support
1538//
1539
1540include "ARMInstrThumb.td"
1541
1542//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +00001543// Thumb2 Support
1544//
1545
1546include "ARMInstrThumb2.td"
1547
1548//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001549// Floating Point Support
1550//
1551
1552include "ARMInstrVFP.td"
Bob Wilsone60fee02009-06-22 23:27:02 +00001553
1554//===----------------------------------------------------------------------===//
1555// Advanced SIMD (NEON) Support
1556//
1557
1558include "ARMInstrNEON.td"