blob: 2864cd0628663706149b4c040f21ebd93056cda2 [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Dan Gohman1adf1b02008-08-19 21:45:35 +000018#include "X86ISelLowering.h"
Evan Cheng88e30412008-09-03 01:04:47 +000019#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000021#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000022#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000023#include "llvm/DerivedTypes.h"
Dan Gohmane9865942009-02-23 22:03:08 +000024#include "llvm/GlobalVariable.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000025#include "llvm/Instructions.h"
Chris Lattnera9a42252009-04-12 07:36:01 +000026#include "llvm/IntrinsicInst.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000027#include "llvm/CodeGen/FastISel.h"
Owen Anderson95267a12008-09-05 00:06:23 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000031#include "llvm/Support/CallSite.h"
Dan Gohman35893082008-09-18 23:23:44 +000032#include "llvm/Support/GetElementPtrTypeIterator.h"
Dan Gohman7d04e4a2009-05-04 19:50:33 +000033#include "llvm/Target/TargetOptions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000034using namespace llvm;
35
Chris Lattner087fcf32009-03-08 18:44:31 +000036namespace {
37
Evan Chengc3f44b02008-09-03 00:03:49 +000038class X86FastISel : public FastISel {
39 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
40 /// make the right decision when generating code for different targets.
41 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000042
43 /// StackPtr - Register used as the stack pointer.
44 ///
45 unsigned StackPtr;
46
47 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
48 /// floating point ops.
49 /// When SSE is available, use it for f32 operations.
50 /// When SSE2 is available, use it for f64 operations.
51 bool X86ScalarSSEf64;
52 bool X86ScalarSSEf32;
53
Evan Cheng8b19e562008-09-03 06:44:39 +000054public:
Dan Gohman3df24e62008-09-03 23:12:08 +000055 explicit X86FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +000056 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +000057 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +000058 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +000059 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +000060 DenseMap<const AllocaInst *, int> &am
61#ifndef NDEBUG
62 , SmallSet<Instruction*, 8> &cil
63#endif
64 )
Devang Patel83489bb2009-01-13 00:35:13 +000065 : FastISel(mf, mmi, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +000066#ifndef NDEBUG
67 , cil
68#endif
69 ) {
Evan Cheng88e30412008-09-03 01:04:47 +000070 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000071 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
72 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000074 }
Evan Chengc3f44b02008-09-03 00:03:49 +000075
Dan Gohman3df24e62008-09-03 23:12:08 +000076 virtual bool TargetSelectInstruction(Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000077
Dan Gohman1adf1b02008-08-19 21:45:35 +000078#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000079
80private:
Chris Lattner9a08a612008-10-15 04:26:38 +000081 bool X86FastEmitCompare(Value *LHS, Value *RHS, MVT VT);
82
Dan Gohman0586d912008-09-10 20:11:02 +000083 bool X86FastEmitLoad(MVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000084
Chris Lattner438949a2008-10-15 05:30:52 +000085 bool X86FastEmitStore(MVT VT, Value *Val,
86 const X86AddressMode &AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +000087 bool X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +000088 const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000089
90 bool X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT, unsigned Src, MVT SrcVT,
91 unsigned &ResultReg);
Evan Cheng0de588f2008-09-05 21:00:03 +000092
Chris Lattner0aa43de2009-07-10 05:33:42 +000093 bool X86SelectAddress(Value *V, X86AddressMode &AM);
94 bool X86SelectCallAddress(Value *V, X86AddressMode &AM);
Dan Gohman0586d912008-09-10 20:11:02 +000095
Dan Gohman3df24e62008-09-03 23:12:08 +000096 bool X86SelectLoad(Instruction *I);
Owen Andersona3971df2008-09-04 07:08:58 +000097
98 bool X86SelectStore(Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000099
100 bool X86SelectCmp(Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000101
102 bool X86SelectZExt(Instruction *I);
103
104 bool X86SelectBranch(Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000105
106 bool X86SelectShift(Instruction *I);
107
108 bool X86SelectSelect(Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +0000109
Evan Cheng10a8d9c2008-09-07 08:47:42 +0000110 bool X86SelectTrunc(Instruction *I);
Dan Gohmand98d6202008-10-02 22:15:21 +0000111
Dan Gohman78efce62008-09-10 21:02:08 +0000112 bool X86SelectFPExt(Instruction *I);
113 bool X86SelectFPTrunc(Instruction *I);
114
Bill Wendling52370a12008-12-09 02:42:50 +0000115 bool X86SelectExtractValue(Instruction *I);
116
Chris Lattnera9a42252009-04-12 07:36:01 +0000117 bool X86VisitIntrinsicCall(IntrinsicInst &I);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000118 bool X86SelectCall(Instruction *I);
119
120 CCAssignFn *CCAssignFnForCall(unsigned CC, bool isTailCall = false);
121
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000122 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000123 return getTargetMachine()->getInstrInfo();
124 }
125 const X86TargetMachine *getTargetMachine() const {
126 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000127 }
128
Dan Gohman0586d912008-09-10 20:11:02 +0000129 unsigned TargetMaterializeConstant(Constant *C);
130
131 unsigned TargetMaterializeAlloca(AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000132
133 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
134 /// computed in an SSE register, not on the X87 floating point stack.
135 bool isScalarFPTypeInSSEReg(MVT VT) const {
136 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
137 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
138 }
139
Chris Lattner160f6cc2008-10-15 05:07:36 +0000140 bool isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1 = false);
Evan Chengc3f44b02008-09-03 00:03:49 +0000141};
Chris Lattner087fcf32009-03-08 18:44:31 +0000142
143} // end anonymous namespace.
Dan Gohman99b21822008-08-28 23:21:34 +0000144
Chris Lattner160f6cc2008-10-15 05:07:36 +0000145bool X86FastISel::isTypeLegal(const Type *Ty, MVT &VT, bool AllowI1) {
146 VT = TLI.getValueType(Ty, /*HandleUnknown=*/true);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000147 if (VT == MVT::Other || !VT.isSimple())
148 // Unhandled type. Halt "fast" selection and bail.
149 return false;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000150
Dan Gohman9b66d732008-09-30 00:48:39 +0000151 // For now, require SSE/SSE2 for performing floating-point operations,
152 // since x87 requires additional work.
153 if (VT == MVT::f64 && !X86ScalarSSEf64)
154 return false;
155 if (VT == MVT::f32 && !X86ScalarSSEf32)
156 return false;
157 // Similarly, no f80 support yet.
158 if (VT == MVT::f80)
159 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000160 // We only handle legal types. For example, on x86-32 the instruction
161 // selector contains all of the 64-bit instructions from x86-64,
162 // under the assumption that i64 won't be used if the target doesn't
163 // support it.
Evan Chengdebdea02008-09-08 17:15:42 +0000164 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000165}
166
167#include "X86GenCallingConv.inc"
168
169/// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling
170/// convention.
171CCAssignFn *X86FastISel::CCAssignFnForCall(unsigned CC, bool isTaillCall) {
172 if (Subtarget->is64Bit()) {
173 if (Subtarget->isTargetWin64())
174 return CC_X86_Win64_C;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000175 else
176 return CC_X86_64_C;
177 }
178
179 if (CC == CallingConv::X86_FastCall)
180 return CC_X86_32_FastCall;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000181 else if (CC == CallingConv::Fast)
182 return CC_X86_32_FastCC;
183 else
184 return CC_X86_32_C;
185}
186
Evan Cheng0de588f2008-09-05 21:00:03 +0000187/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000188/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000189/// Return true and the result register by reference if it is possible.
Dan Gohman0586d912008-09-10 20:11:02 +0000190bool X86FastISel::X86FastEmitLoad(MVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000191 unsigned &ResultReg) {
192 // Get opcode and regclass of the output for the given load instruction.
193 unsigned Opc = 0;
194 const TargetRegisterClass *RC = NULL;
195 switch (VT.getSimpleVT()) {
196 default: return false;
197 case MVT::i8:
198 Opc = X86::MOV8rm;
199 RC = X86::GR8RegisterClass;
200 break;
201 case MVT::i16:
202 Opc = X86::MOV16rm;
203 RC = X86::GR16RegisterClass;
204 break;
205 case MVT::i32:
206 Opc = X86::MOV32rm;
207 RC = X86::GR32RegisterClass;
208 break;
209 case MVT::i64:
210 // Must be in x86-64 mode.
211 Opc = X86::MOV64rm;
212 RC = X86::GR64RegisterClass;
213 break;
214 case MVT::f32:
215 if (Subtarget->hasSSE1()) {
216 Opc = X86::MOVSSrm;
217 RC = X86::FR32RegisterClass;
218 } else {
219 Opc = X86::LD_Fp32m;
220 RC = X86::RFP32RegisterClass;
221 }
222 break;
223 case MVT::f64:
224 if (Subtarget->hasSSE2()) {
225 Opc = X86::MOVSDrm;
226 RC = X86::FR64RegisterClass;
227 } else {
228 Opc = X86::LD_Fp64m;
229 RC = X86::RFP64RegisterClass;
230 }
231 break;
232 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000233 // No f80 support yet.
234 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000235 }
236
237 ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000238 addFullAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Evan Cheng0de588f2008-09-05 21:00:03 +0000239 return true;
240}
241
Evan Chengf3d4efe2008-09-07 09:09:33 +0000242/// X86FastEmitStore - Emit a machine instruction to store a value Val of
243/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
244/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000245/// i.e. V. Return true if it is possible.
246bool
Evan Chengf3d4efe2008-09-07 09:09:33 +0000247X86FastISel::X86FastEmitStore(MVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +0000248 const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000249 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000250 unsigned Opc = 0;
Evan Cheng0de588f2008-09-05 21:00:03 +0000251 switch (VT.getSimpleVT()) {
Chris Lattner241ab472008-10-15 05:38:32 +0000252 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000253 default: return false;
Chris Lattner241ab472008-10-15 05:38:32 +0000254 case MVT::i8: Opc = X86::MOV8mr; break;
255 case MVT::i16: Opc = X86::MOV16mr; break;
256 case MVT::i32: Opc = X86::MOV32mr; break;
257 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
Evan Cheng0de588f2008-09-05 21:00:03 +0000258 case MVT::f32:
Chris Lattner438949a2008-10-15 05:30:52 +0000259 Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000260 break;
261 case MVT::f64:
Chris Lattner438949a2008-10-15 05:30:52 +0000262 Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000263 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000264 }
Chris Lattner438949a2008-10-15 05:30:52 +0000265
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000266 addFullAddress(BuildMI(MBB, DL, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000267 return true;
268}
269
Chris Lattner438949a2008-10-15 05:30:52 +0000270bool X86FastISel::X86FastEmitStore(MVT VT, Value *Val,
271 const X86AddressMode &AM) {
272 // Handle 'null' like i32/i64 0.
273 if (isa<ConstantPointerNull>(Val))
274 Val = Constant::getNullValue(TD.getIntPtrType());
275
276 // If this is a store of a simple constant, fold the constant into the store.
277 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
278 unsigned Opc = 0;
279 switch (VT.getSimpleVT()) {
280 default: break;
281 case MVT::i8: Opc = X86::MOV8mi; break;
282 case MVT::i16: Opc = X86::MOV16mi; break;
283 case MVT::i32: Opc = X86::MOV32mi; break;
284 case MVT::i64:
285 // Must be a 32-bit sign extended value.
286 if ((int)CI->getSExtValue() == CI->getSExtValue())
287 Opc = X86::MOV64mi32;
288 break;
289 }
290
291 if (Opc) {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000292 addFullAddress(BuildMI(MBB, DL, TII.get(Opc)), AM)
293 .addImm(CI->getSExtValue());
Chris Lattner438949a2008-10-15 05:30:52 +0000294 return true;
295 }
296 }
297
298 unsigned ValReg = getRegForValue(Val);
299 if (ValReg == 0)
Chris Lattner438949a2008-10-15 05:30:52 +0000300 return false;
301
302 return X86FastEmitStore(VT, ValReg, AM);
303}
304
Evan Cheng24e3a902008-09-08 06:35:17 +0000305/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
306/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
307/// ISD::SIGN_EXTEND).
308bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT,
309 unsigned Src, MVT SrcVT,
310 unsigned &ResultReg) {
Owen Andersonac34a002008-09-11 19:44:55 +0000311 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, Src);
312
313 if (RR != 0) {
314 ResultReg = RR;
315 return true;
316 } else
317 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000318}
319
Dan Gohman0586d912008-09-10 20:11:02 +0000320/// X86SelectAddress - Attempt to fill in an address from the given value.
321///
Chris Lattner0aa43de2009-07-10 05:33:42 +0000322bool X86FastISel::X86SelectAddress(Value *V, X86AddressMode &AM) {
Duncan Sands12513882009-06-03 12:05:18 +0000323 User *U = NULL;
Dan Gohman35893082008-09-18 23:23:44 +0000324 unsigned Opcode = Instruction::UserOp1;
325 if (Instruction *I = dyn_cast<Instruction>(V)) {
326 Opcode = I->getOpcode();
327 U = I;
328 } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
329 Opcode = C->getOpcode();
330 U = C;
331 }
Dan Gohman0586d912008-09-10 20:11:02 +0000332
Dan Gohman35893082008-09-18 23:23:44 +0000333 switch (Opcode) {
334 default: break;
335 case Instruction::BitCast:
336 // Look past bitcasts.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000337 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000338
339 case Instruction::IntToPtr:
340 // Look past no-op inttoptrs.
341 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000342 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000343 break;
Dan Gohman35893082008-09-18 23:23:44 +0000344
345 case Instruction::PtrToInt:
346 // Look past no-op ptrtoints.
347 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000348 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000349 break;
Dan Gohman35893082008-09-18 23:23:44 +0000350
351 case Instruction::Alloca: {
352 // Do static allocas.
353 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohman0586d912008-09-10 20:11:02 +0000354 DenseMap<const AllocaInst*, int>::iterator SI = StaticAllocaMap.find(A);
Dan Gohman97135e12008-09-26 19:15:30 +0000355 if (SI != StaticAllocaMap.end()) {
356 AM.BaseType = X86AddressMode::FrameIndexBase;
357 AM.Base.FrameIndex = SI->second;
358 return true;
359 }
360 break;
Dan Gohman35893082008-09-18 23:23:44 +0000361 }
362
363 case Instruction::Add: {
364 // Adds of constants are common and easy enough.
365 if (ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000366 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
367 // They have to fit in the 32-bit signed displacement field though.
368 if (isInt32(Disp)) {
369 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000370 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman09aae462008-09-26 20:04:15 +0000371 }
Dan Gohman0586d912008-09-10 20:11:02 +0000372 }
Dan Gohman35893082008-09-18 23:23:44 +0000373 break;
374 }
375
376 case Instruction::GetElementPtr: {
377 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000378 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000379 unsigned IndexReg = AM.IndexReg;
380 unsigned Scale = AM.Scale;
381 gep_type_iterator GTI = gep_type_begin(U);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000382 // Iterate through the indices, folding what we can. Constants can be
383 // folded, and one dynamic index can be handled, if the scale is supported.
Dan Gohman35893082008-09-18 23:23:44 +0000384 for (User::op_iterator i = U->op_begin() + 1, e = U->op_end();
385 i != e; ++i, ++GTI) {
386 Value *Op = *i;
387 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
388 const StructLayout *SL = TD.getStructLayout(STy);
389 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
390 Disp += SL->getElementOffset(Idx);
391 } else {
Duncan Sands777d2302009-05-09 07:06:46 +0000392 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Dan Gohman35893082008-09-18 23:23:44 +0000393 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
394 // Constant-offset addressing.
Dan Gohman09aae462008-09-26 20:04:15 +0000395 Disp += CI->getSExtValue() * S;
Dan Gohman35893082008-09-18 23:23:44 +0000396 } else if (IndexReg == 0 &&
Chris Lattner4c1b6062009-06-27 05:24:12 +0000397 (!AM.GV || !Subtarget->isPICStyleRIPRel()) &&
Dan Gohman35893082008-09-18 23:23:44 +0000398 (S == 1 || S == 2 || S == 4 || S == 8)) {
399 // Scaled-index addressing.
400 Scale = S;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000401 IndexReg = getRegForGEPIndex(Op);
Dan Gohman35893082008-09-18 23:23:44 +0000402 if (IndexReg == 0)
403 return false;
404 } else
405 // Unsupported.
406 goto unsupported_gep;
407 }
408 }
Dan Gohman09aae462008-09-26 20:04:15 +0000409 // Check for displacement overflow.
410 if (!isInt32(Disp))
411 break;
Dan Gohman35893082008-09-18 23:23:44 +0000412 // Ok, the GEP indices were covered by constant-offset and scaled-index
413 // addressing. Update the address state and move on to examining the base.
414 AM.IndexReg = IndexReg;
415 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000416 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000417 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000418 unsupported_gep:
419 // Ok, the GEP indices weren't all covered.
420 break;
421 }
422 }
423
424 // Handle constant address.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000425 if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000426 // Can't handle alternate code models yet.
427 if (TM.getCodeModel() != CodeModel::Default &&
428 TM.getCodeModel() != CodeModel::Small)
429 return false;
430
Dan Gohman97135e12008-09-26 19:15:30 +0000431 // RIP-relative addresses can't have additional register operands.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000432 if (Subtarget->isPICStyleRIPRel() &&
Dan Gohman97135e12008-09-26 19:15:30 +0000433 (AM.Base.Reg != 0 || AM.IndexReg != 0))
434 return false;
435
Dan Gohmane9865942009-02-23 22:03:08 +0000436 // Can't handle TLS yet.
437 if (GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
438 if (GVar->isThreadLocal())
439 return false;
440
Chris Lattnerff7727f2009-07-09 06:41:35 +0000441 // Okay, we've committed to selecting this global. Set up the basic address.
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000442 AM.GV = GV;
Chris Lattner18c59872009-06-27 04:16:01 +0000443
Chris Lattner0d786dd2009-07-10 07:48:51 +0000444 // Allow the subtarget to classify the global.
445 unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM);
446
447 // If this reference is relative to the pic base, set it now.
448 if (isGlobalRelativeToPICBase(GVFlags)) {
Chris Lattner75cdf272009-07-09 06:59:17 +0000449 // FIXME: How do we know Base.Reg is free??
Dan Gohman57c3dac2008-09-30 00:58:23 +0000450 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(&MF);
Chris Lattner75cdf272009-07-09 06:59:17 +0000451 }
Chris Lattner0d786dd2009-07-10 07:48:51 +0000452
453 // Unless the ABI requires an extra load, return a direct reference to
Chris Lattnerff7727f2009-07-09 06:41:35 +0000454 // the global.
Chris Lattner0d786dd2009-07-10 07:48:51 +0000455 if (!isGlobalStubReference(GVFlags)) {
Chris Lattnerff7727f2009-07-09 06:41:35 +0000456 if (Subtarget->isPICStyleRIPRel()) {
457 // Use rip-relative addressing if we can. Above we verified that the
458 // base and index registers are unused.
459 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
460 AM.Base.Reg = X86::RIP;
Dan Gohman7e8ef602008-09-19 23:42:04 +0000461 }
Chris Lattner0d786dd2009-07-10 07:48:51 +0000462 AM.GVOpFlags = GVFlags;
Chris Lattnerff7727f2009-07-09 06:41:35 +0000463 return true;
464 }
465
Chris Lattner0d786dd2009-07-10 07:48:51 +0000466 // Ok, we need to do a load from a stub. If we've already loaded from this
467 // stub, reuse the loaded pointer, otherwise emit the load now.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000468 DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V);
469 unsigned LoadReg;
470 if (I != LocalValueMap.end() && I->second != 0) {
471 LoadReg = I->second;
472 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000473 // Issue load from stub.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000474 unsigned Opc = 0;
475 const TargetRegisterClass *RC = NULL;
Dan Gohman789ce772008-09-25 23:34:02 +0000476 X86AddressMode StubAM;
477 StubAM.Base.Reg = AM.Base.Reg;
Chris Lattner75cdf272009-07-09 06:59:17 +0000478 StubAM.GV = GV;
Chris Lattner0d786dd2009-07-10 07:48:51 +0000479 StubAM.GVOpFlags = GVFlags;
480
Chris Lattner75cdf272009-07-09 06:59:17 +0000481 if (TLI.getPointerTy() == MVT::i64) {
482 Opc = X86::MOV64rm;
483 RC = X86::GR64RegisterClass;
484
Chris Lattner0d786dd2009-07-10 07:48:51 +0000485 if (Subtarget->isPICStyleRIPRel())
Chris Lattner75cdf272009-07-09 06:59:17 +0000486 StubAM.Base.Reg = X86::RIP;
Chris Lattner75cdf272009-07-09 06:59:17 +0000487 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000488 Opc = X86::MOV32rm;
489 RC = X86::GR32RegisterClass;
Chris Lattner35c28ec2009-07-01 03:27:19 +0000490 }
Chris Lattnerff7727f2009-07-09 06:41:35 +0000491
492 LoadReg = createResultReg(RC);
493 addFullAddress(BuildMI(MBB, DL, TII.get(Opc), LoadReg), StubAM);
494
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000495 // Prevent loading GV stub multiple times in same MBB.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000496 LocalValueMap[V] = LoadReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000497 }
Chris Lattner18c59872009-06-27 04:16:01 +0000498
Chris Lattnerff7727f2009-07-09 06:41:35 +0000499 // Now construct the final address. Note that the Disp, Scale,
500 // and Index values may already be set here.
501 AM.Base.Reg = LoadReg;
502 AM.GV = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000503 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000504 }
505
Dan Gohman97135e12008-09-26 19:15:30 +0000506 // If all else fails, try to materialize the value in a register.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000507 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000508 if (AM.Base.Reg == 0) {
509 AM.Base.Reg = getRegForValue(V);
510 return AM.Base.Reg != 0;
511 }
512 if (AM.IndexReg == 0) {
513 assert(AM.Scale == 1 && "Scale with no index!");
514 AM.IndexReg = getRegForValue(V);
515 return AM.IndexReg != 0;
516 }
517 }
518
519 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000520}
521
Chris Lattner0aa43de2009-07-10 05:33:42 +0000522/// X86SelectCallAddress - Attempt to fill in an address from the given value.
523///
524bool X86FastISel::X86SelectCallAddress(Value *V, X86AddressMode &AM) {
525 User *U = NULL;
526 unsigned Opcode = Instruction::UserOp1;
527 if (Instruction *I = dyn_cast<Instruction>(V)) {
528 Opcode = I->getOpcode();
529 U = I;
530 } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
531 Opcode = C->getOpcode();
532 U = C;
533 }
534
535 switch (Opcode) {
536 default: break;
537 case Instruction::BitCast:
538 // Look past bitcasts.
539 return X86SelectCallAddress(U->getOperand(0), AM);
540
541 case Instruction::IntToPtr:
542 // Look past no-op inttoptrs.
543 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
544 return X86SelectCallAddress(U->getOperand(0), AM);
545 break;
546
547 case Instruction::PtrToInt:
548 // Look past no-op ptrtoints.
549 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
550 return X86SelectCallAddress(U->getOperand(0), AM);
551 break;
552 }
553
554 // Handle constant address.
555 if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
556 // Can't handle alternate code models yet.
557 if (TM.getCodeModel() != CodeModel::Default &&
558 TM.getCodeModel() != CodeModel::Small)
559 return false;
560
561 // RIP-relative addresses can't have additional register operands.
562 if (Subtarget->isPICStyleRIPRel() &&
563 (AM.Base.Reg != 0 || AM.IndexReg != 0))
564 return false;
565
Chris Lattner754b7652009-07-10 05:48:03 +0000566 // Can't handle TLS or DLLImport.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000567 if (GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Chris Lattnere6c07b52009-07-10 05:45:15 +0000568 if (GVar->isThreadLocal() || GVar->hasDLLImportLinkage())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000569 return false;
570
571 // Okay, we've committed to selecting this global. Set up the basic address.
572 AM.GV = GV;
573
Chris Lattnere6c07b52009-07-10 05:45:15 +0000574 // No ABI requires an extra load for anything other than DLLImport, which
575 // we rejected above. Return a direct reference to the global.
Chris Lattnere6c07b52009-07-10 05:45:15 +0000576 if (Subtarget->isPICStyleRIPRel()) {
577 // Use rip-relative addressing if we can. Above we verified that the
578 // base and index registers are unused.
579 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
580 AM.Base.Reg = X86::RIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +0000581 } else if (Subtarget->isPICStyleStubPIC(TM)) {
Chris Lattnere6c07b52009-07-10 05:45:15 +0000582 AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET;
583 } else if (Subtarget->isPICStyleGOT()) {
584 AM.GVOpFlags = X86II::MO_GOTOFF;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000585 }
586
Chris Lattner0aa43de2009-07-10 05:33:42 +0000587 return true;
588 }
589
590 // If all else fails, try to materialize the value in a register.
591 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
592 if (AM.Base.Reg == 0) {
593 AM.Base.Reg = getRegForValue(V);
594 return AM.Base.Reg != 0;
595 }
596 if (AM.IndexReg == 0) {
597 assert(AM.Scale == 1 && "Scale with no index!");
598 AM.IndexReg = getRegForValue(V);
599 return AM.IndexReg != 0;
600 }
601 }
602
603 return false;
604}
605
606
Owen Andersona3971df2008-09-04 07:08:58 +0000607/// X86SelectStore - Select and emit code to implement store instructions.
608bool X86FastISel::X86SelectStore(Instruction* I) {
Evan Cheng24e3a902008-09-08 06:35:17 +0000609 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000610 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Owen Andersona3971df2008-09-04 07:08:58 +0000611 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000612
Dan Gohman0586d912008-09-10 20:11:02 +0000613 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000614 if (!X86SelectAddress(I->getOperand(1), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000615 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000616
Chris Lattner438949a2008-10-15 05:30:52 +0000617 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000618}
619
Evan Cheng8b19e562008-09-03 06:44:39 +0000620/// X86SelectLoad - Select and emit code to implement load instructions.
621///
Dan Gohman3df24e62008-09-03 23:12:08 +0000622bool X86FastISel::X86SelectLoad(Instruction *I) {
Evan Chengf3d4efe2008-09-07 09:09:33 +0000623 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000624 if (!isTypeLegal(I->getType(), VT))
Evan Cheng8b19e562008-09-03 06:44:39 +0000625 return false;
626
Dan Gohman0586d912008-09-10 20:11:02 +0000627 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000628 if (!X86SelectAddress(I->getOperand(0), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000629 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000630
Evan Cheng0de588f2008-09-05 21:00:03 +0000631 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000632 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000633 UpdateValueMap(I, ResultReg);
634 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000635 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000636 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000637}
638
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000639static unsigned X86ChooseCmpOpcode(MVT VT) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000640 switch (VT.getSimpleVT()) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000641 default: return 0;
642 case MVT::i8: return X86::CMP8rr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000643 case MVT::i16: return X86::CMP16rr;
644 case MVT::i32: return X86::CMP32rr;
645 case MVT::i64: return X86::CMP64rr;
646 case MVT::f32: return X86::UCOMISSrr;
647 case MVT::f64: return X86::UCOMISDrr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000648 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000649}
650
Chris Lattner0e13c782008-10-15 04:13:29 +0000651/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
652/// of the comparison, return an opcode that works for the compare (e.g.
653/// CMP32ri) otherwise return 0.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000654static unsigned X86ChooseCmpImmediateOpcode(MVT VT, ConstantInt *RHSC) {
655 switch (VT.getSimpleVT()) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000656 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000657 default: return 0;
658 case MVT::i8: return X86::CMP8ri;
659 case MVT::i16: return X86::CMP16ri;
660 case MVT::i32: return X86::CMP32ri;
661 case MVT::i64:
662 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
663 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000664 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000665 return X86::CMP64ri32;
666 return 0;
667 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000668}
669
Chris Lattner9a08a612008-10-15 04:26:38 +0000670bool X86FastISel::X86FastEmitCompare(Value *Op0, Value *Op1, MVT VT) {
671 unsigned Op0Reg = getRegForValue(Op0);
672 if (Op0Reg == 0) return false;
673
Chris Lattnerd53886b2008-10-15 05:18:04 +0000674 // Handle 'null' like i32/i64 0.
675 if (isa<ConstantPointerNull>(Op1))
676 Op1 = Constant::getNullValue(TD.getIntPtrType());
677
Chris Lattner9a08a612008-10-15 04:26:38 +0000678 // We have two options: compare with register or immediate. If the RHS of
679 // the compare is an immediate that we can fold into this compare, use
680 // CMPri, otherwise use CMPrr.
681 if (ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000682 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000683 BuildMI(MBB, DL, TII.get(CompareImmOpc)).addReg(Op0Reg)
Chris Lattner9a08a612008-10-15 04:26:38 +0000684 .addImm(Op1C->getSExtValue());
685 return true;
686 }
687 }
688
689 unsigned CompareOpc = X86ChooseCmpOpcode(VT);
690 if (CompareOpc == 0) return false;
691
692 unsigned Op1Reg = getRegForValue(Op1);
693 if (Op1Reg == 0) return false;
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000694 BuildMI(MBB, DL, TII.get(CompareOpc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner9a08a612008-10-15 04:26:38 +0000695
696 return true;
697}
698
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000699bool X86FastISel::X86SelectCmp(Instruction *I) {
700 CmpInst *CI = cast<CmpInst>(I);
701
Dan Gohman9b66d732008-09-30 00:48:39 +0000702 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000703 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000704 return false;
705
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000706 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000707 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000708 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000709 switch (CI->getPredicate()) {
710 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000711 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
712 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000713
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000714 unsigned EReg = createResultReg(&X86::GR8RegClass);
715 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000716 BuildMI(MBB, DL, TII.get(X86::SETEr), EReg);
717 BuildMI(MBB, DL, TII.get(X86::SETNPr), NPReg);
718 BuildMI(MBB, DL,
719 TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000720 UpdateValueMap(I, ResultReg);
721 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000722 }
723 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000724 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
725 return false;
726
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000727 unsigned NEReg = createResultReg(&X86::GR8RegClass);
728 unsigned PReg = createResultReg(&X86::GR8RegClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000729 BuildMI(MBB, DL, TII.get(X86::SETNEr), NEReg);
730 BuildMI(MBB, DL, TII.get(X86::SETPr), PReg);
731 BuildMI(MBB, DL, TII.get(X86::OR8rr), ResultReg).addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000732 UpdateValueMap(I, ResultReg);
733 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000734 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000735 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
736 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
737 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
738 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
739 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
740 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
741 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
742 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
743 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
744 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
745 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
746 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
747
748 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
749 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
750 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
751 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
752 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
753 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
754 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
755 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
756 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
757 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000758 default:
759 return false;
760 }
761
Chris Lattner9a08a612008-10-15 04:26:38 +0000762 Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000763 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000764 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000765
Chris Lattner9a08a612008-10-15 04:26:38 +0000766 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000767 if (!X86FastEmitCompare(Op0, Op1, VT))
768 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000769
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000770 BuildMI(MBB, DL, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000771 UpdateValueMap(I, ResultReg);
772 return true;
773}
Evan Cheng8b19e562008-09-03 06:44:39 +0000774
Dan Gohmand89ae992008-09-05 01:06:14 +0000775bool X86FastISel::X86SelectZExt(Instruction *I) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000776 // Handle zero-extension from i1 to i8, which is common.
Dan Gohmand89ae992008-09-05 01:06:14 +0000777 if (I->getType() == Type::Int8Ty &&
778 I->getOperand(0)->getType() == Type::Int1Ty) {
779 unsigned ResultReg = getRegForValue(I->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000780 if (ResultReg == 0) return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000781 // Set the high bits to zero.
782 ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg);
783 if (ResultReg == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000784 UpdateValueMap(I, ResultReg);
785 return true;
786 }
787
788 return false;
789}
790
Chris Lattner9a08a612008-10-15 04:26:38 +0000791
Dan Gohmand89ae992008-09-05 01:06:14 +0000792bool X86FastISel::X86SelectBranch(Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000793 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000794 // Handle a conditional branch.
795 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000796 MachineBasicBlock *TrueMBB = MBBMap[BI->getSuccessor(0)];
797 MachineBasicBlock *FalseMBB = MBBMap[BI->getSuccessor(1)];
798
Dan Gohmand98d6202008-10-02 22:15:21 +0000799 // Fold the common case of a conditional branch with a comparison.
800 if (CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
801 if (CI->hasOneUse()) {
802 MVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +0000803
Dan Gohmand98d6202008-10-02 22:15:21 +0000804 // Try to take advantage of fallthrough opportunities.
805 CmpInst::Predicate Predicate = CI->getPredicate();
806 if (MBB->isLayoutSuccessor(TrueMBB)) {
807 std::swap(TrueMBB, FalseMBB);
808 Predicate = CmpInst::getInversePredicate(Predicate);
809 }
810
Chris Lattner871d2462008-10-15 03:58:05 +0000811 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
812 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
813
Dan Gohmand98d6202008-10-02 22:15:21 +0000814 switch (Predicate) {
Dan Gohman7b66e042008-10-21 18:24:51 +0000815 case CmpInst::FCMP_OEQ:
816 std::swap(TrueMBB, FalseMBB);
817 Predicate = CmpInst::FCMP_UNE;
818 // FALL THROUGH
819 case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE; break;
Chris Lattner871d2462008-10-15 03:58:05 +0000820 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA; break;
821 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE; break;
822 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA; break;
823 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE; break;
824 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE; break;
825 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP; break;
826 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP; break;
827 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE; break;
828 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB; break;
829 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE; break;
830 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break;
831 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break;
Chris Lattner9a08a612008-10-15 04:26:38 +0000832
Chris Lattner871d2462008-10-15 03:58:05 +0000833 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE; break;
834 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE; break;
835 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA; break;
836 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE; break;
837 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB; break;
838 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE; break;
839 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG; break;
840 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE; break;
841 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL; break;
842 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE; break;
Dan Gohmand98d6202008-10-02 22:15:21 +0000843 default:
844 return false;
845 }
Chris Lattner54aebde2008-10-15 03:47:17 +0000846
Chris Lattner709d8292008-10-15 04:02:26 +0000847 Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
848 if (SwapArgs)
849 std::swap(Op0, Op1);
850
Chris Lattner9a08a612008-10-15 04:26:38 +0000851 // Emit a compare of the LHS and RHS, setting the flags.
852 if (!X86FastEmitCompare(Op0, Op1, VT))
853 return false;
Chris Lattner0e13c782008-10-15 04:13:29 +0000854
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000855 BuildMI(MBB, DL, TII.get(BranchOpc)).addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000856
857 if (Predicate == CmpInst::FCMP_UNE) {
858 // X86 requires a second branch to handle UNE (and OEQ,
859 // which is mapped to UNE above).
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000860 BuildMI(MBB, DL, TII.get(X86::JP)).addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000861 }
862
Dan Gohmand98d6202008-10-02 22:15:21 +0000863 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000864 MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000865 return true;
866 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000867 } else if (ExtractValueInst *EI =
868 dyn_cast<ExtractValueInst>(BI->getCondition())) {
869 // Check to see if the branch instruction is from an "arithmetic with
870 // overflow" intrinsic. The main way these intrinsics are used is:
871 //
872 // %t = call { i32, i1 } @llvm.sadd.with.overflow.i32(i32 %v1, i32 %v2)
873 // %sum = extractvalue { i32, i1 } %t, 0
874 // %obit = extractvalue { i32, i1 } %t, 1
875 // br i1 %obit, label %overflow, label %normal
876 //
Dan Gohman653456c2009-01-07 00:15:08 +0000877 // The %sum and %obit are converted in an ADD and a SETO/SETB before
Bill Wendling30a64a72008-12-09 23:19:12 +0000878 // reaching the branch. Therefore, we search backwards through the MBB
Dan Gohman653456c2009-01-07 00:15:08 +0000879 // looking for the SETO/SETB instruction. If an instruction modifies the
880 // EFLAGS register before we reach the SETO/SETB instruction, then we can't
881 // convert the branch into a JO/JB instruction.
Chris Lattnera9a42252009-04-12 07:36:01 +0000882 if (IntrinsicInst *CI = dyn_cast<IntrinsicInst>(EI->getAggregateOperand())){
883 if (CI->getIntrinsicID() == Intrinsic::sadd_with_overflow ||
884 CI->getIntrinsicID() == Intrinsic::uadd_with_overflow) {
885 const MachineInstr *SetMI = 0;
886 unsigned Reg = lookUpRegForValue(EI);
Bill Wendling30a64a72008-12-09 23:19:12 +0000887
Chris Lattnera9a42252009-04-12 07:36:01 +0000888 for (MachineBasicBlock::const_reverse_iterator
889 RI = MBB->rbegin(), RE = MBB->rend(); RI != RE; ++RI) {
890 const MachineInstr &MI = *RI;
Bill Wendling30a64a72008-12-09 23:19:12 +0000891
Chris Lattnera9a42252009-04-12 07:36:01 +0000892 if (MI.modifiesRegister(Reg)) {
893 unsigned Src, Dst, SrcSR, DstSR;
Bill Wendling30a64a72008-12-09 23:19:12 +0000894
Chris Lattnera9a42252009-04-12 07:36:01 +0000895 if (getInstrInfo()->isMoveInstr(MI, Src, Dst, SrcSR, DstSR)) {
896 Reg = Src;
897 continue;
Bill Wendling9a901322008-12-10 19:44:24 +0000898 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000899
Chris Lattnera9a42252009-04-12 07:36:01 +0000900 SetMI = &MI;
901 break;
Bill Wendling30a64a72008-12-09 23:19:12 +0000902 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000903
Chris Lattnera9a42252009-04-12 07:36:01 +0000904 const TargetInstrDesc &TID = MI.getDesc();
905 if (TID.hasUnmodeledSideEffects() ||
906 TID.hasImplicitDefOfPhysReg(X86::EFLAGS))
907 break;
Bill Wendling9a901322008-12-10 19:44:24 +0000908 }
Chris Lattnera9a42252009-04-12 07:36:01 +0000909
910 if (SetMI) {
911 unsigned OpCode = SetMI->getOpcode();
912
913 if (OpCode == X86::SETOr || OpCode == X86::SETBr) {
Chris Lattner8d57b772009-04-12 07:51:14 +0000914 BuildMI(MBB, DL, TII.get(OpCode == X86::SETOr ? X86::JO : X86::JB))
915 .addMBB(TrueMBB);
Chris Lattnera9a42252009-04-12 07:36:01 +0000916 FastEmitBranch(FalseMBB);
917 MBB->addSuccessor(TrueMBB);
918 return true;
919 }
Bill Wendling9a901322008-12-10 19:44:24 +0000920 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000921 }
922 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000923 }
924
925 // Otherwise do a clumsy setcc and re-test it.
926 unsigned OpReg = getRegForValue(BI->getCondition());
927 if (OpReg == 0) return false;
928
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000929 BuildMI(MBB, DL, TII.get(X86::TEST8rr)).addReg(OpReg).addReg(OpReg);
930 BuildMI(MBB, DL, TII.get(X86::JNE)).addMBB(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000931 FastEmitBranch(FalseMBB);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000932 MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +0000933 return true;
934}
935
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000936bool X86FastISel::X86SelectShift(Instruction *I) {
Chris Lattner743922e2008-09-21 21:44:29 +0000937 unsigned CReg = 0, OpReg = 0, OpImm = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000938 const TargetRegisterClass *RC = NULL;
939 if (I->getType() == Type::Int8Ty) {
940 CReg = X86::CL;
941 RC = &X86::GR8RegClass;
942 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000943 case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break;
944 case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break;
945 case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000946 default: return false;
947 }
948 } else if (I->getType() == Type::Int16Ty) {
949 CReg = X86::CX;
950 RC = &X86::GR16RegClass;
951 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000952 case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break;
953 case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break;
954 case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000955 default: return false;
956 }
957 } else if (I->getType() == Type::Int32Ty) {
958 CReg = X86::ECX;
959 RC = &X86::GR32RegClass;
960 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000961 case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break;
962 case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break;
963 case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000964 default: return false;
965 }
966 } else if (I->getType() == Type::Int64Ty) {
967 CReg = X86::RCX;
968 RC = &X86::GR64RegClass;
969 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000970 case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break;
971 case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break;
972 case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000973 default: return false;
974 }
975 } else {
976 return false;
977 }
978
Chris Lattner160f6cc2008-10-15 05:07:36 +0000979 MVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
980 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +0000981 return false;
982
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000983 unsigned Op0Reg = getRegForValue(I->getOperand(0));
984 if (Op0Reg == 0) return false;
Chris Lattner743922e2008-09-21 21:44:29 +0000985
986 // Fold immediate in shl(x,3).
987 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
988 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000989 BuildMI(MBB, DL, TII.get(OpImm),
Dan Gohmanb12b1a22008-12-20 17:19:40 +0000990 ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue() & 0xff);
Chris Lattner743922e2008-09-21 21:44:29 +0000991 UpdateValueMap(I, ResultReg);
992 return true;
993 }
994
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000995 unsigned Op1Reg = getRegForValue(I->getOperand(1));
996 if (Op1Reg == 0) return false;
997 TII.copyRegToReg(*MBB, MBB->end(), CReg, Op1Reg, RC, RC);
Dan Gohman145b8282008-10-07 21:50:36 +0000998
999 // The shift instruction uses X86::CL. If we defined a super-register
1000 // of X86::CL, emit an EXTRACT_SUBREG to precisely describe what
1001 // we're doing here.
1002 if (CReg != X86::CL)
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001003 BuildMI(MBB, DL, TII.get(TargetInstrInfo::EXTRACT_SUBREG), X86::CL)
Dan Gohman145b8282008-10-07 21:50:36 +00001004 .addReg(CReg).addImm(X86::SUBREG_8BIT);
1005
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001006 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001007 BuildMI(MBB, DL, TII.get(OpReg), ResultReg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001008 UpdateValueMap(I, ResultReg);
1009 return true;
1010}
1011
1012bool X86FastISel::X86SelectSelect(Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001013 MVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
1014 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
1015 return false;
1016
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001017 unsigned Opc = 0;
1018 const TargetRegisterClass *RC = NULL;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001019 if (VT.getSimpleVT() == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +00001020 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001021 RC = &X86::GR16RegClass;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001022 } else if (VT.getSimpleVT() == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +00001023 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001024 RC = &X86::GR32RegClass;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001025 } else if (VT.getSimpleVT() == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +00001026 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001027 RC = &X86::GR64RegClass;
1028 } else {
1029 return false;
1030 }
1031
1032 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1033 if (Op0Reg == 0) return false;
1034 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1035 if (Op1Reg == 0) return false;
1036 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1037 if (Op2Reg == 0) return false;
1038
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001039 BuildMI(MBB, DL, TII.get(X86::TEST8rr)).addReg(Op0Reg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001040 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001041 BuildMI(MBB, DL, TII.get(Opc), ResultReg).addReg(Op1Reg).addReg(Op2Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001042 UpdateValueMap(I, ResultReg);
1043 return true;
1044}
1045
Dan Gohman78efce62008-09-10 21:02:08 +00001046bool X86FastISel::X86SelectFPExt(Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001047 // fpext from float to double.
1048 if (Subtarget->hasSSE2() && I->getType() == Type::DoubleTy) {
1049 Value *V = I->getOperand(0);
1050 if (V->getType() == Type::FloatTy) {
1051 unsigned OpReg = getRegForValue(V);
1052 if (OpReg == 0) return false;
1053 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001054 BuildMI(MBB, DL, TII.get(X86::CVTSS2SDrr), ResultReg).addReg(OpReg);
Chris Lattner160f6cc2008-10-15 05:07:36 +00001055 UpdateValueMap(I, ResultReg);
1056 return true;
Dan Gohman78efce62008-09-10 21:02:08 +00001057 }
1058 }
1059
1060 return false;
1061}
1062
1063bool X86FastISel::X86SelectFPTrunc(Instruction *I) {
1064 if (Subtarget->hasSSE2()) {
1065 if (I->getType() == Type::FloatTy) {
1066 Value *V = I->getOperand(0);
1067 if (V->getType() == Type::DoubleTy) {
1068 unsigned OpReg = getRegForValue(V);
1069 if (OpReg == 0) return false;
1070 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001071 BuildMI(MBB, DL, TII.get(X86::CVTSD2SSrr), ResultReg).addReg(OpReg);
Dan Gohman78efce62008-09-10 21:02:08 +00001072 UpdateValueMap(I, ResultReg);
1073 return true;
1074 }
1075 }
1076 }
1077
1078 return false;
1079}
1080
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001081bool X86FastISel::X86SelectTrunc(Instruction *I) {
1082 if (Subtarget->is64Bit())
1083 // All other cases should be handled by the tblgen generated code.
1084 return false;
1085 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1086 MVT DstVT = TLI.getValueType(I->getType());
Chris Lattner44ceb8a2009-03-13 16:36:42 +00001087
1088 // This code only handles truncation to byte right now.
1089 if (DstVT != MVT::i8 && DstVT != MVT::i1)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001090 // All other cases should be handled by the tblgen generated code.
1091 return false;
1092 if (SrcVT != MVT::i16 && SrcVT != MVT::i32)
1093 // All other cases should be handled by the tblgen generated code.
1094 return false;
1095
1096 unsigned InputReg = getRegForValue(I->getOperand(0));
1097 if (!InputReg)
1098 // Unhandled operand. Halt "fast" selection and bail.
1099 return false;
1100
Dan Gohman62417622009-04-27 16:33:14 +00001101 // First issue a copy to GR16_ABCD or GR32_ABCD.
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001102 unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16rr : X86::MOV32rr;
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001103 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
Dan Gohman62417622009-04-27 16:33:14 +00001104 ? X86::GR16_ABCDRegisterClass : X86::GR32_ABCDRegisterClass;
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001105 unsigned CopyReg = createResultReg(CopyRC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001106 BuildMI(MBB, DL, TII.get(CopyOpc), CopyReg).addReg(InputReg);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001107
1108 // Then issue an extract_subreg.
Chris Lattner44ceb8a2009-03-13 16:36:42 +00001109 unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8,
Evan Cheng536ab132009-01-22 09:10:11 +00001110 CopyReg, X86::SUBREG_8BIT);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001111 if (!ResultReg)
1112 return false;
1113
1114 UpdateValueMap(I, ResultReg);
1115 return true;
1116}
1117
Bill Wendling52370a12008-12-09 02:42:50 +00001118bool X86FastISel::X86SelectExtractValue(Instruction *I) {
1119 ExtractValueInst *EI = cast<ExtractValueInst>(I);
1120 Value *Agg = EI->getAggregateOperand();
1121
Chris Lattnera9a42252009-04-12 07:36:01 +00001122 if (IntrinsicInst *CI = dyn_cast<IntrinsicInst>(Agg)) {
1123 switch (CI->getIntrinsicID()) {
1124 default: break;
1125 case Intrinsic::sadd_with_overflow:
1126 case Intrinsic::uadd_with_overflow:
1127 // Cheat a little. We know that the registers for "add" and "seto" are
1128 // allocated sequentially. However, we only keep track of the register
1129 // for "add" in the value map. Use extractvalue's index to get the
1130 // correct register for "seto".
1131 UpdateValueMap(I, lookUpRegForValue(Agg) + *EI->idx_begin());
1132 return true;
Bill Wendling52370a12008-12-09 02:42:50 +00001133 }
1134 }
1135
1136 return false;
1137}
1138
Chris Lattnera9a42252009-04-12 07:36:01 +00001139bool X86FastISel::X86VisitIntrinsicCall(IntrinsicInst &I) {
Bill Wendling52370a12008-12-09 02:42:50 +00001140 // FIXME: Handle more intrinsics.
Chris Lattnera9a42252009-04-12 07:36:01 +00001141 switch (I.getIntrinsicID()) {
Bill Wendling52370a12008-12-09 02:42:50 +00001142 default: return false;
1143 case Intrinsic::sadd_with_overflow:
1144 case Intrinsic::uadd_with_overflow: {
Bill Wendlingc065b3f2008-12-09 07:55:31 +00001145 // Replace "add with overflow" intrinsics with an "add" instruction followed
1146 // by a seto/setc instruction. Later on, when the "extractvalue"
1147 // instructions are encountered, we use the fact that two registers were
1148 // created sequentially to get the correct registers for the "sum" and the
1149 // "overflow bit".
Bill Wendling52370a12008-12-09 02:42:50 +00001150 const Function *Callee = I.getCalledFunction();
1151 const Type *RetTy =
1152 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0));
1153
Chris Lattnera9a42252009-04-12 07:36:01 +00001154 MVT VT;
Bill Wendling52370a12008-12-09 02:42:50 +00001155 if (!isTypeLegal(RetTy, VT))
1156 return false;
1157
1158 Value *Op1 = I.getOperand(1);
1159 Value *Op2 = I.getOperand(2);
1160 unsigned Reg1 = getRegForValue(Op1);
1161 unsigned Reg2 = getRegForValue(Op2);
1162
1163 if (Reg1 == 0 || Reg2 == 0)
1164 // FIXME: Handle values *not* in registers.
1165 return false;
1166
1167 unsigned OpC = 0;
Bill Wendling52370a12008-12-09 02:42:50 +00001168 if (VT == MVT::i32)
1169 OpC = X86::ADD32rr;
1170 else if (VT == MVT::i64)
1171 OpC = X86::ADD64rr;
1172 else
1173 return false;
1174
1175 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001176 BuildMI(MBB, DL, TII.get(OpC), ResultReg).addReg(Reg1).addReg(Reg2);
Chris Lattner8d57b772009-04-12 07:51:14 +00001177 unsigned DestReg1 = UpdateValueMap(&I, ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001178
Chris Lattner8d57b772009-04-12 07:51:14 +00001179 // If the add with overflow is an intra-block value then we just want to
1180 // create temporaries for it like normal. If it is a cross-block value then
1181 // UpdateValueMap will return the cross-block register used. Since we
1182 // *really* want the value to be live in the register pair known by
1183 // UpdateValueMap, we have to use DestReg1+1 as the destination register in
1184 // the cross block case. In the non-cross-block case, we should just make
1185 // another register for the value.
1186 if (DestReg1 != ResultReg)
1187 ResultReg = DestReg1+1;
1188 else
1189 ResultReg = createResultReg(TLI.getRegClassFor(MVT::i8));
1190
Chris Lattnera9a42252009-04-12 07:36:01 +00001191 unsigned Opc = X86::SETBr;
1192 if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow)
1193 Opc = X86::SETOr;
1194 BuildMI(MBB, DL, TII.get(Opc), ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001195 return true;
1196 }
1197 }
1198}
1199
Evan Chengf3d4efe2008-09-07 09:09:33 +00001200bool X86FastISel::X86SelectCall(Instruction *I) {
1201 CallInst *CI = cast<CallInst>(I);
1202 Value *Callee = I->getOperand(0);
1203
1204 // Can't handle inline asm yet.
1205 if (isa<InlineAsm>(Callee))
1206 return false;
1207
Bill Wendling52370a12008-12-09 02:42:50 +00001208 // Handle intrinsic calls.
Chris Lattnera9a42252009-04-12 07:36:01 +00001209 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI))
1210 return X86VisitIntrinsicCall(*II);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001211
Evan Chengf3d4efe2008-09-07 09:09:33 +00001212 // Handle only C and fastcc calling conventions for now.
1213 CallSite CS(CI);
1214 unsigned CC = CS.getCallingConv();
1215 if (CC != CallingConv::C &&
1216 CC != CallingConv::Fast &&
1217 CC != CallingConv::X86_FastCall)
1218 return false;
1219
Dan Gohman7d04e4a2009-05-04 19:50:33 +00001220 // On X86, -tailcallopt changes the fastcc ABI. FastISel doesn't
1221 // handle this for now.
1222 if (CC == CallingConv::Fast && PerformTailCallOpt)
1223 return false;
1224
Evan Chengf3d4efe2008-09-07 09:09:33 +00001225 // Let SDISel handle vararg functions.
1226 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1227 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1228 if (FTy->isVarArg())
1229 return false;
1230
1231 // Handle *simple* calls for now.
1232 const Type *RetTy = CS.getType();
1233 MVT RetVT;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001234 if (RetTy == Type::VoidTy)
1235 RetVT = MVT::isVoid;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001236 else if (!isTypeLegal(RetTy, RetVT, true))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001237 return false;
1238
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001239 // Materialize callee address in a register. FIXME: GV address can be
1240 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001241 X86AddressMode CalleeAM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001242 if (!X86SelectCallAddress(Callee, CalleeAM))
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001243 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001244 unsigned CalleeOp = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001245 GlobalValue *GV = 0;
Chris Lattner553e5712009-06-27 04:50:14 +00001246 if (CalleeAM.GV != 0) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001247 GV = CalleeAM.GV;
Chris Lattner553e5712009-06-27 04:50:14 +00001248 } else if (CalleeAM.Base.Reg != 0) {
1249 CalleeOp = CalleeAM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001250 } else
1251 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001252
Evan Chengdebdea02008-09-08 17:15:42 +00001253 // Allow calls which produce i1 results.
1254 bool AndToI1 = false;
1255 if (RetVT == MVT::i1) {
1256 RetVT = MVT::i8;
1257 AndToI1 = true;
1258 }
1259
Evan Chengf3d4efe2008-09-07 09:09:33 +00001260 // Deal with call operands first.
Chris Lattner241ab472008-10-15 05:38:32 +00001261 SmallVector<Value*, 8> ArgVals;
1262 SmallVector<unsigned, 8> Args;
1263 SmallVector<MVT, 8> ArgVTs;
1264 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001265 Args.reserve(CS.arg_size());
Chris Lattner241ab472008-10-15 05:38:32 +00001266 ArgVals.reserve(CS.arg_size());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001267 ArgVTs.reserve(CS.arg_size());
1268 ArgFlags.reserve(CS.arg_size());
1269 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1270 i != e; ++i) {
1271 unsigned Arg = getRegForValue(*i);
1272 if (Arg == 0)
1273 return false;
1274 ISD::ArgFlagsTy Flags;
1275 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001276 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001277 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001278 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001279 Flags.setZExt();
1280
1281 // FIXME: Only handle *easy* calls for now.
Devang Patel05988662008-09-25 21:00:45 +00001282 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1283 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1284 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1285 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001286 return false;
1287
1288 const Type *ArgTy = (*i)->getType();
1289 MVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001290 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001291 return false;
1292 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1293 Flags.setOrigAlign(OriginalAlignment);
1294
1295 Args.push_back(Arg);
Chris Lattner241ab472008-10-15 05:38:32 +00001296 ArgVals.push_back(*i);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001297 ArgVTs.push_back(ArgVT);
1298 ArgFlags.push_back(Flags);
1299 }
1300
1301 // Analyze operands of the call, assigning locations to each operand.
1302 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001303 CCState CCInfo(CC, false, TM, ArgLocs, I->getParent()->getContext());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001304 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC));
1305
1306 // Get a count of how many bytes are to be pushed on the stack.
1307 unsigned NumBytes = CCInfo.getNextStackOffset();
1308
1309 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001310 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001311 BuildMI(MBB, DL, TII.get(AdjStackDown)).addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001312
Chris Lattner438949a2008-10-15 05:30:52 +00001313 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001314 // copies / loads.
1315 SmallVector<unsigned, 4> RegArgs;
1316 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1317 CCValAssign &VA = ArgLocs[i];
1318 unsigned Arg = Args[VA.getValNo()];
1319 MVT ArgVT = ArgVTs[VA.getValNo()];
1320
1321 // Promote the value if needed.
1322 switch (VA.getLocInfo()) {
1323 default: assert(0 && "Unknown loc info!");
1324 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001325 case CCValAssign::SExt: {
1326 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1327 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001328 assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001329 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001330 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001331 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001332 }
1333 case CCValAssign::ZExt: {
1334 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1335 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001336 assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001337 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001338 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001339 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001340 }
1341 case CCValAssign::AExt: {
1342 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1343 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001344 if (!Emitted)
1345 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001346 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001347 if (!Emitted)
1348 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1349 Arg, ArgVT, Arg);
1350
Chris Lattnera33649e2008-12-19 17:03:38 +00001351 assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001352 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001353 break;
1354 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001355 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001356
1357 if (VA.isRegLoc()) {
1358 TargetRegisterClass* RC = TLI.getRegClassFor(ArgVT);
1359 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), VA.getLocReg(),
1360 Arg, RC, RC);
Chris Lattnera33649e2008-12-19 17:03:38 +00001361 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001362 Emitted = true;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001363 RegArgs.push_back(VA.getLocReg());
1364 } else {
1365 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001366 X86AddressMode AM;
1367 AM.Base.Reg = StackPtr;
1368 AM.Disp = LocMemOffset;
Chris Lattner241ab472008-10-15 05:38:32 +00001369 Value *ArgVal = ArgVals[VA.getValNo()];
1370
1371 // If this is a really simple value, emit this with the Value* version of
1372 // X86FastEmitStore. If it isn't simple, we don't want to do this, as it
1373 // can cause us to reevaluate the argument.
1374 if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal))
1375 X86FastEmitStore(ArgVT, ArgVal, AM);
1376 else
1377 X86FastEmitStore(ArgVT, Arg, AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001378 }
1379 }
1380
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001381 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1382 // GOT pointer.
Chris Lattner15a380a2009-07-09 04:39:06 +00001383 if (Subtarget->isPICStyleGOT()) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001384 TargetRegisterClass *RC = X86::GR32RegisterClass;
Dan Gohman57c3dac2008-09-30 00:58:23 +00001385 unsigned Base = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001386 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), X86::EBX, Base, RC, RC);
Chris Lattnera33649e2008-12-19 17:03:38 +00001387 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001388 Emitted = true;
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001389 }
Chris Lattner51e8eab2009-07-09 06:34:26 +00001390
Evan Chengf3d4efe2008-09-07 09:09:33 +00001391 // Issue the call.
Chris Lattner51e8eab2009-07-09 06:34:26 +00001392 MachineInstrBuilder MIB;
1393 if (CalleeOp) {
1394 // Register-indirect call.
1395 unsigned CallOpc = Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r;
1396 MIB = BuildMI(MBB, DL, TII.get(CallOpc)).addReg(CalleeOp);
1397
1398 } else {
1399 // Direct call.
1400 assert(GV && "Not a direct call");
1401 unsigned CallOpc =
1402 Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32;
1403
1404 // See if we need any target-specific flags on the GV operand.
1405 unsigned char OpFlags = 0;
1406
1407 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1408 // external symbols most go through the PLT in PIC mode. If the symbol
1409 // has hidden or protected visibility, or if it is static or local, then
1410 // we don't need to use the PLT - we can directly call it.
1411 if (Subtarget->isTargetELF() &&
1412 TM.getRelocationModel() == Reloc::PIC_ &&
1413 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
1414 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001415 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner51e8eab2009-07-09 06:34:26 +00001416 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1417 Subtarget->getDarwinVers() < 9) {
1418 // PC-relative references to external symbols should go through $stub,
1419 // unless we're building with the leopard linker or later, which
1420 // automatically synthesizes these stubs.
1421 OpFlags = X86II::MO_DARWIN_STUB;
1422 }
1423
1424
1425 MIB = BuildMI(MBB, DL, TII.get(CallOpc)).addGlobalAddress(GV, 0, OpFlags);
1426 }
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001427
1428 // Add an implicit use GOT pointer in EBX.
Chris Lattner15a380a2009-07-09 04:39:06 +00001429 if (Subtarget->isPICStyleGOT())
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001430 MIB.addReg(X86::EBX);
1431
Evan Chengf3d4efe2008-09-07 09:09:33 +00001432 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001433 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1434 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001435
1436 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001437 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001438 BuildMI(MBB, DL, TII.get(AdjStackUp)).addImm(NumBytes).addImm(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001439
1440 // Now handle call return value (if any).
Evan Chengf3d4efe2008-09-07 09:09:33 +00001441 if (RetVT.getSimpleVT() != MVT::isVoid) {
1442 SmallVector<CCValAssign, 16> RVLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001443 CCState CCInfo(CC, false, TM, RVLocs, I->getParent()->getContext());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001444 CCInfo.AnalyzeCallResult(RetVT, RetCC_X86);
1445
1446 // Copy all of the result registers out of their specified physreg.
1447 assert(RVLocs.size() == 1 && "Can't handle multi-value calls!");
1448 MVT CopyVT = RVLocs[0].getValVT();
1449 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
1450 TargetRegisterClass *SrcRC = DstRC;
1451
1452 // If this is a call to a function that returns an fp value on the x87 fp
1453 // stack, but where we prefer to use the value in xmm registers, copy it
1454 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
1455 if ((RVLocs[0].getLocReg() == X86::ST0 ||
1456 RVLocs[0].getLocReg() == X86::ST1) &&
1457 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
1458 CopyVT = MVT::f80;
1459 SrcRC = X86::RSTRegisterClass;
1460 DstRC = X86::RFP80RegisterClass;
1461 }
1462
1463 unsigned ResultReg = createResultReg(DstRC);
1464 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1465 RVLocs[0].getLocReg(), DstRC, SrcRC);
Chris Lattnera33649e2008-12-19 17:03:38 +00001466 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001467 Emitted = true;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001468 if (CopyVT != RVLocs[0].getValVT()) {
1469 // Round the F80 the right size, which also moves to the appropriate xmm
1470 // register. This is accomplished by storing the F80 value in memory and
1471 // then loading it back. Ewww...
1472 MVT ResVT = RVLocs[0].getValVT();
1473 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
1474 unsigned MemSize = ResVT.getSizeInBits()/8;
Dan Gohman0586d912008-09-10 20:11:02 +00001475 int FI = MFI.CreateStackObject(MemSize, MemSize);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001476 addFrameReference(BuildMI(MBB, DL, TII.get(Opc)), FI).addReg(ResultReg);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001477 DstRC = ResVT == MVT::f32
1478 ? X86::FR32RegisterClass : X86::FR64RegisterClass;
1479 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
1480 ResultReg = createResultReg(DstRC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001481 addFrameReference(BuildMI(MBB, DL, TII.get(Opc), ResultReg), FI);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001482 }
1483
Evan Chengdebdea02008-09-08 17:15:42 +00001484 if (AndToI1) {
1485 // Mask out all but lowest bit for some call which produces an i1.
1486 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001487 BuildMI(MBB, DL,
1488 TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1);
Evan Chengdebdea02008-09-08 17:15:42 +00001489 ResultReg = AndResult;
1490 }
1491
Evan Chengf3d4efe2008-09-07 09:09:33 +00001492 UpdateValueMap(I, ResultReg);
1493 }
1494
1495 return true;
1496}
1497
1498
Dan Gohman99b21822008-08-28 23:21:34 +00001499bool
Dan Gohman3df24e62008-09-03 23:12:08 +00001500X86FastISel::TargetSelectInstruction(Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001501 switch (I->getOpcode()) {
1502 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001503 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001504 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001505 case Instruction::Store:
1506 return X86SelectStore(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001507 case Instruction::ICmp:
1508 case Instruction::FCmp:
1509 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001510 case Instruction::ZExt:
1511 return X86SelectZExt(I);
1512 case Instruction::Br:
1513 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001514 case Instruction::Call:
1515 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001516 case Instruction::LShr:
1517 case Instruction::AShr:
1518 case Instruction::Shl:
1519 return X86SelectShift(I);
1520 case Instruction::Select:
1521 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001522 case Instruction::Trunc:
1523 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001524 case Instruction::FPExt:
1525 return X86SelectFPExt(I);
1526 case Instruction::FPTrunc:
1527 return X86SelectFPTrunc(I);
Bill Wendling52370a12008-12-09 02:42:50 +00001528 case Instruction::ExtractValue:
1529 return X86SelectExtractValue(I);
Dan Gohman474d3b32009-03-13 23:53:06 +00001530 case Instruction::IntToPtr: // Deliberate fall-through.
1531 case Instruction::PtrToInt: {
1532 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1533 MVT DstVT = TLI.getValueType(I->getType());
1534 if (DstVT.bitsGT(SrcVT))
1535 return X86SelectZExt(I);
1536 if (DstVT.bitsLT(SrcVT))
1537 return X86SelectTrunc(I);
1538 unsigned Reg = getRegForValue(I->getOperand(0));
1539 if (Reg == 0) return false;
1540 UpdateValueMap(I, Reg);
1541 return true;
1542 }
Dan Gohman99b21822008-08-28 23:21:34 +00001543 }
1544
1545 return false;
1546}
1547
Dan Gohman0586d912008-09-10 20:11:02 +00001548unsigned X86FastISel::TargetMaterializeConstant(Constant *C) {
Evan Cheng59fbc802008-09-09 01:26:59 +00001549 MVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001550 if (!isTypeLegal(C->getType(), VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001551 return false;
1552
1553 // Get opcode and regclass of the output for the given load instruction.
1554 unsigned Opc = 0;
1555 const TargetRegisterClass *RC = NULL;
1556 switch (VT.getSimpleVT()) {
1557 default: return false;
1558 case MVT::i8:
1559 Opc = X86::MOV8rm;
1560 RC = X86::GR8RegisterClass;
1561 break;
1562 case MVT::i16:
1563 Opc = X86::MOV16rm;
1564 RC = X86::GR16RegisterClass;
1565 break;
1566 case MVT::i32:
1567 Opc = X86::MOV32rm;
1568 RC = X86::GR32RegisterClass;
1569 break;
1570 case MVT::i64:
1571 // Must be in x86-64 mode.
1572 Opc = X86::MOV64rm;
1573 RC = X86::GR64RegisterClass;
1574 break;
1575 case MVT::f32:
1576 if (Subtarget->hasSSE1()) {
1577 Opc = X86::MOVSSrm;
1578 RC = X86::FR32RegisterClass;
1579 } else {
1580 Opc = X86::LD_Fp32m;
1581 RC = X86::RFP32RegisterClass;
1582 }
1583 break;
1584 case MVT::f64:
1585 if (Subtarget->hasSSE2()) {
1586 Opc = X86::MOVSDrm;
1587 RC = X86::FR64RegisterClass;
1588 } else {
1589 Opc = X86::LD_Fp64m;
1590 RC = X86::RFP64RegisterClass;
1591 }
1592 break;
1593 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001594 // No f80 support yet.
1595 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001596 }
1597
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001598 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001599 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001600 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001601 if (X86SelectAddress(C, AM)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001602 if (TLI.getPointerTy() == MVT::i32)
1603 Opc = X86::LEA32r;
1604 else
1605 Opc = X86::LEA64r;
1606 unsigned ResultReg = createResultReg(RC);
Rafael Espindola094fad32009-04-08 21:14:34 +00001607 addLeaAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001608 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001609 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001610 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001611 }
1612
Owen Anderson3b217c62008-09-06 01:11:01 +00001613 // MachineConstantPool wants an explicit alignment.
Evan Cheng1606e8e2009-03-13 07:51:59 +00001614 unsigned Align = TD.getPrefTypeAlignment(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001615 if (Align == 0) {
1616 // Alignment of vector types. FIXME!
Duncan Sands777d2302009-05-09 07:06:46 +00001617 Align = TD.getTypeAllocSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001618 }
Owen Anderson95267a12008-09-05 00:06:23 +00001619
Dan Gohman5396c992008-09-30 01:21:32 +00001620 // x86-32 PIC requires a PIC base register for constant pools.
1621 unsigned PICBase = 0;
Chris Lattner89da6992009-06-27 01:31:51 +00001622 unsigned char OpFlag = 0;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001623 if (Subtarget->isPICStyleStubPIC(TM)) { // Not dynamic-no-pic
Chris Lattner15a380a2009-07-09 04:39:06 +00001624 OpFlag = X86II::MO_PIC_BASE_OFFSET;
1625 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1626 } else if (Subtarget->isPICStyleGOT()) {
1627 OpFlag = X86II::MO_GOTOFF;
1628 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1629 } else if (Subtarget->isPICStyleRIPRel() &&
1630 TM.getCodeModel() == CodeModel::Small) {
1631 PICBase = X86::RIP;
Chris Lattner89da6992009-06-27 01:31:51 +00001632 }
Dan Gohman5396c992008-09-30 01:21:32 +00001633
1634 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001635 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001636 unsigned ResultReg = createResultReg(RC);
Chris Lattner89da6992009-06-27 01:31:51 +00001637 addConstantPoolReference(BuildMI(MBB, DL, TII.get(Opc), ResultReg),
1638 MCPOffset, PICBase, OpFlag);
Dan Gohman5396c992008-09-30 01:21:32 +00001639
Owen Anderson95267a12008-09-05 00:06:23 +00001640 return ResultReg;
1641}
1642
Dan Gohman0586d912008-09-10 20:11:02 +00001643unsigned X86FastISel::TargetMaterializeAlloca(AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001644 // Fail on dynamic allocas. At this point, getRegForValue has already
1645 // checked its CSE maps, so if we're here trying to handle a dynamic
1646 // alloca, we're not going to succeed. X86SelectAddress has a
1647 // check for dynamic allocas, because it's called directly from
1648 // various places, but TargetMaterializeAlloca also needs a check
1649 // in order to avoid recursion between getRegForValue,
1650 // X86SelectAddrss, and TargetMaterializeAlloca.
1651 if (!StaticAllocaMap.count(C))
1652 return 0;
1653
Dan Gohman0586d912008-09-10 20:11:02 +00001654 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001655 if (!X86SelectAddress(C, AM))
Dan Gohman0586d912008-09-10 20:11:02 +00001656 return 0;
1657 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
1658 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
1659 unsigned ResultReg = createResultReg(RC);
Rafael Espindola094fad32009-04-08 21:14:34 +00001660 addLeaAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Dan Gohman0586d912008-09-10 20:11:02 +00001661 return ResultReg;
1662}
1663
Evan Chengc3f44b02008-09-03 00:03:49 +00001664namespace llvm {
Dan Gohman3df24e62008-09-03 23:12:08 +00001665 llvm::FastISel *X86::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001666 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +00001667 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00001668 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +00001669 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001670 DenseMap<const AllocaInst *, int> &am
1671#ifndef NDEBUG
1672 , SmallSet<Instruction*, 8> &cil
1673#endif
1674 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00001675 return new X86FastISel(mf, mmi, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001676#ifndef NDEBUG
1677 , cil
1678#endif
1679 );
Evan Chengc3f44b02008-09-03 00:03:49 +00001680 }
Dan Gohman99b21822008-08-28 23:21:34 +00001681}