blob: 3ca7cd6c610f8a33f019171c9bc724c0bea64a55 [file] [log] [blame]
Nate Begemana9795f82005-03-24 04:41:43 +00001//===-- PPC32ISelPattern.cpp - A pattern matching inst selector for PPC32 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Nate Begeman5e966612005-03-24 06:28:42 +00005// This file was developed by Nate Begeman and is distributed under
Nate Begemana9795f82005-03-24 04:41:43 +00006// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Nate Begemana9795f82005-03-24 04:41:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC.
Nate Begeman815d6da2005-04-06 00:25:27 +000011// Magic number generation for integer divide from the PowerPC Compiler Writer's
12// Guide, section 3.2.3.5
Nate Begemana9795f82005-03-24 04:41:43 +000013//
14//===----------------------------------------------------------------------===//
15
16#include "PowerPC.h"
17#include "PowerPCInstrBuilder.h"
18#include "PowerPCInstrInfo.h"
Nate Begemancd08e4c2005-04-09 20:09:12 +000019#include "PPC32TargetMachine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000020#include "PPC32ISelLowering.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000021#include "llvm/Constants.h"
Nate Begemana9795f82005-03-24 04:41:43 +000022#include "llvm/Function.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000023#include "llvm/CodeGen/MachineConstantPool.h"
Nate Begemana9795f82005-03-24 04:41:43 +000024#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
27#include "llvm/CodeGen/SelectionDAGISel.h"
28#include "llvm/CodeGen/SSARegMap.h"
29#include "llvm/Target/TargetData.h"
Nate Begeman93075ec2005-04-04 23:40:36 +000030#include "llvm/Target/TargetOptions.h"
Nate Begemana9795f82005-03-24 04:41:43 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/ADT/Statistic.h"
34#include <set>
35#include <algorithm>
36using namespace llvm;
37
Nate Begemana9795f82005-03-24 04:41:43 +000038namespace {
Chris Lattner6d9aed42005-08-17 01:25:14 +000039Statistic<> Recorded("ppc-codegen", "Number of recording ops emitted");
40Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
41Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
Chris Lattner3c304a32005-08-05 22:05:03 +000042
Nate Begemana9795f82005-03-24 04:41:43 +000043//===--------------------------------------------------------------------===//
Chris Lattner6d9aed42005-08-17 01:25:14 +000044// ISel - PPC32 specific code to select PPC32 machine instructions for
45// SelectionDAG operations.
Nate Begemana9795f82005-03-24 04:41:43 +000046//===--------------------------------------------------------------------===//
Chris Lattner6d9aed42005-08-17 01:25:14 +000047
Nate Begemana9795f82005-03-24 04:41:43 +000048class ISel : public SelectionDAGISel {
Nate Begemana9795f82005-03-24 04:41:43 +000049 PPC32TargetLowering PPC32Lowering;
Nate Begeman815d6da2005-04-06 00:25:27 +000050 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
51 // for sdiv and udiv until it is put into the future
52 // dag combiner.
Misha Brukmanb5f662f2005-04-21 23:30:14 +000053
Nate Begemana9795f82005-03-24 04:41:43 +000054 /// ExprMap - As shared expressions are codegen'd, we keep track of which
55 /// vreg the value is produced in, so we only emit one copy of each compiled
56 /// tree.
57 std::map<SDOperand, unsigned> ExprMap;
Nate Begemanc7b09f12005-03-25 08:34:25 +000058
59 unsigned GlobalBaseReg;
60 bool GlobalBaseInitialized;
Nate Begemanc7bd4822005-04-11 06:34:10 +000061 bool RecordSuccess;
Nate Begemana9795f82005-03-24 04:41:43 +000062public:
Nate Begeman815d6da2005-04-06 00:25:27 +000063 ISel(TargetMachine &TM) : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM),
64 ISelDAG(0) {}
Misha Brukmanb5f662f2005-04-21 23:30:14 +000065
Nate Begemanc7b09f12005-03-25 08:34:25 +000066 /// runOnFunction - Override this function in order to reset our per-function
67 /// variables.
68 virtual bool runOnFunction(Function &Fn) {
69 // Make sure we re-emit a set of the global base reg if necessary
70 GlobalBaseInitialized = false;
71 return SelectionDAGISel::runOnFunction(Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000072 }
73
Nate Begemana9795f82005-03-24 04:41:43 +000074 /// InstructionSelectBasicBlock - This callback is invoked by
75 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
76 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
77 DEBUG(BB->dump());
78 // Codegen the basic block.
Nate Begeman815d6da2005-04-06 00:25:27 +000079 ISelDAG = &DAG;
Nate Begemana9795f82005-03-24 04:41:43 +000080 Select(DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +000081
Nate Begemana9795f82005-03-24 04:41:43 +000082 // Clear state used for selection.
83 ExprMap.clear();
Nate Begeman815d6da2005-04-06 00:25:27 +000084 ISelDAG = 0;
Nate Begemana9795f82005-03-24 04:41:43 +000085 }
Nate Begeman815d6da2005-04-06 00:25:27 +000086
Chris Lattner54abfc52005-08-11 17:15:31 +000087 // convenience functions for virtual register creation
88 inline unsigned MakeIntReg() {
89 return RegMap->createVirtualRegister(PPC32::GPRCRegisterClass);
90 }
91 inline unsigned MakeFPReg() {
92 return RegMap->createVirtualRegister(PPC32::FPRCRegisterClass);
93 }
94
Nate Begeman815d6da2005-04-06 00:25:27 +000095 // dag -> dag expanders for integer divide by constant
96 SDOperand BuildSDIVSequence(SDOperand N);
97 SDOperand BuildUDIVSequence(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000098
Nate Begemandffcfcc2005-04-01 00:32:34 +000099 unsigned getGlobalBaseReg();
Nate Begeman6b559972005-04-01 02:59:27 +0000100 unsigned getConstDouble(double floatVal, unsigned Result);
Nate Begemanc24d4842005-08-10 20:52:09 +0000101 void MoveCRtoGPR(unsigned CCReg, ISD::CondCode CC, unsigned Result);
Nate Begeman7ddecb42005-04-06 23:51:40 +0000102 bool SelectBitfieldInsert(SDOperand OR, unsigned Result);
Nate Begeman3664cef2005-04-13 22:14:14 +0000103 unsigned FoldIfWideZeroExtend(SDOperand N);
Nate Begemanc24d4842005-08-10 20:52:09 +0000104 unsigned SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
Chris Lattnerb4138c42005-08-10 18:11:33 +0000105 bool SelectIntImmediateExpr(SDOperand N, unsigned Result,
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000106 unsigned OCHi, unsigned OCLo,
Chris Lattnerb4138c42005-08-10 18:11:33 +0000107 bool IsArithmetic = false, bool Negate = false);
Nate Begemanc7bd4822005-04-11 06:34:10 +0000108 unsigned SelectExpr(SDOperand N, bool Recording=false);
Nate Begemana9795f82005-03-24 04:41:43 +0000109 void Select(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000110
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000111 unsigned SelectAddr(SDOperand N, unsigned& Reg, int& offset);
Nate Begemana9795f82005-03-24 04:41:43 +0000112 void SelectBranchCC(SDOperand N);
Chris Lattner3f270132005-08-02 19:07:49 +0000113
114 virtual const char *getPassName() const {
115 return "PowerPC Pattern Instruction Selection";
116 }
Nate Begemana9795f82005-03-24 04:41:43 +0000117};
118
Chris Lattner02efa6c2005-08-08 21:08:09 +0000119// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
120// any number of 0s on either side. The 1s are allowed to wrap from LSB to
121// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
122// not, since all 1s are not contiguous.
123static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
124 if (isShiftedMask_32(Val)) {
125 // look for the first non-zero bit
126 MB = CountLeadingZeros_32(Val);
127 // look for the first zero bit after the run of ones
128 ME = CountLeadingZeros_32((Val - 1) ^ Val);
129 return true;
130 } else if (isShiftedMask_32(Val = ~Val)) { // invert mask
131 // effectively look for the first zero bit
132 ME = CountLeadingZeros_32(Val) - 1;
133 // effectively look for the first one bit after the run of zeros
134 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
135 return true;
136 }
137 // no run present
138 return false;
139}
140
Chris Lattnercf1cf182005-08-08 21:10:27 +0000141// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
142// and mask opcode and mask operation.
143static bool isRotateAndMask(unsigned Opcode, unsigned Shift, unsigned Mask,
144 bool IsShiftMask,
145 unsigned &SH, unsigned &MB, unsigned &ME) {
146 if (Shift > 31) return false;
147 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
148
149 if (Opcode == ISD::SHL) { // shift left
150 // apply shift to mask if it comes first
151 if (IsShiftMask) Mask = Mask << Shift;
152 // determine which bits are made indeterminant by shift
153 Indeterminant = ~(0xFFFFFFFFu << Shift);
154 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) { // shift rights
155 // apply shift to mask if it comes first
156 if (IsShiftMask) Mask = Mask >> Shift;
157 // determine which bits are made indeterminant by shift
158 Indeterminant = ~(0xFFFFFFFFu >> Shift);
159 // adjust for the left rotate
160 Shift = 32 - Shift;
161 }
162
163 // if the mask doesn't intersect any Indeterminant bits
Jim Laskeycf083e32005-08-12 23:52:46 +0000164 if (Mask && !(Mask & Indeterminant)) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000165 SH = Shift;
166 // make sure the mask is still a mask (wrap arounds may not be)
167 return isRunOfOnes(Mask, MB, ME);
168 }
169
170 // can't do it
171 return false;
172}
173
Chris Lattner59b21c22005-08-09 18:29:55 +0000174// isIntImmediate - This method tests to see if a constant operand.
Chris Lattnercf1cf182005-08-08 21:10:27 +0000175// If so Imm will receive the 32 bit value.
Chris Lattner59b21c22005-08-09 18:29:55 +0000176static bool isIntImmediate(SDOperand N, unsigned& Imm) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000177 // test for constant
Chris Lattner59b21c22005-08-09 18:29:55 +0000178 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnercf1cf182005-08-08 21:10:27 +0000179 // retrieve value
Jim Laskeyb454cfd2005-08-18 00:15:15 +0000180 Imm = (unsigned)CN->getValue();
Chris Lattnercf1cf182005-08-08 21:10:27 +0000181 // passes muster
182 return true;
183 }
184 // not a constant
185 return false;
186}
187
Jim Laskey191cf942005-08-11 21:59:23 +0000188// isOpcWithIntImmediate - This method tests to see if the node is a specific
189// opcode and that it has a immediate integer right operand.
190// If so Imm will receive the 32 bit value.
191static bool isOpcWithIntImmediate(SDOperand N, unsigned Opc, unsigned& Imm) {
192 return N.getOpcode() == Opc && isIntImmediate(N.getOperand(1), Imm);
193}
194
Chris Lattnercf1cf182005-08-08 21:10:27 +0000195// isOprShiftImm - Returns true if the specified operand is a shift opcode with
196// a immediate shift count less than 32.
197static bool isOprShiftImm(SDOperand N, unsigned& Opc, unsigned& SH) {
198 Opc = N.getOpcode();
199 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
Chris Lattner59b21c22005-08-09 18:29:55 +0000200 isIntImmediate(N.getOperand(1), SH) && SH < 32;
Chris Lattnercf1cf182005-08-08 21:10:27 +0000201}
202
203// isOprNot - Returns true if the specified operand is an xor with immediate -1.
204static bool isOprNot(SDOperand N) {
205 unsigned Imm;
Jim Laskey191cf942005-08-11 21:59:23 +0000206 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
Chris Lattnercf1cf182005-08-08 21:10:27 +0000207}
208
209// Immediate constant composers.
210// Lo16 - grabs the lo 16 bits from a 32 bit constant.
211// Hi16 - grabs the hi 16 bits from a 32 bit constant.
212// HA16 - computes the hi bits required if the lo bits are add/subtracted in
213// arithmethically.
214static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
215static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
216static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
217
Nate Begemanc7bd4822005-04-11 06:34:10 +0000218/// NodeHasRecordingVariant - If SelectExpr can always produce code for
219/// NodeOpcode that also sets CR0 as a side effect, return true. Otherwise,
220/// return false.
221static bool NodeHasRecordingVariant(unsigned NodeOpcode) {
222 switch(NodeOpcode) {
223 default: return false;
224 case ISD::AND:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000225 case ISD::OR:
Chris Lattner519f40b2005-04-13 02:46:17 +0000226 return true;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000227 }
228}
229
Nate Begeman3e897162005-03-31 23:55:40 +0000230/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
Nate Begemanc24d4842005-08-10 20:52:09 +0000231/// to Condition.
232static unsigned getBCCForSetCC(ISD::CondCode CC) {
233 switch (CC) {
Nate Begeman3e897162005-03-31 23:55:40 +0000234 default: assert(0 && "Unknown condition!"); abort();
235 case ISD::SETEQ: return PPC::BEQ;
236 case ISD::SETNE: return PPC::BNE;
Nate Begemanc24d4842005-08-10 20:52:09 +0000237 case ISD::SETULT:
Nate Begeman3e897162005-03-31 23:55:40 +0000238 case ISD::SETLT: return PPC::BLT;
Nate Begemanc24d4842005-08-10 20:52:09 +0000239 case ISD::SETULE:
Nate Begeman3e897162005-03-31 23:55:40 +0000240 case ISD::SETLE: return PPC::BLE;
Nate Begemanc24d4842005-08-10 20:52:09 +0000241 case ISD::SETUGT:
Nate Begeman3e897162005-03-31 23:55:40 +0000242 case ISD::SETGT: return PPC::BGT;
Nate Begemanc24d4842005-08-10 20:52:09 +0000243 case ISD::SETUGE:
Nate Begeman3e897162005-03-31 23:55:40 +0000244 case ISD::SETGE: return PPC::BGE;
245 }
Nate Begeman04730362005-04-01 04:45:11 +0000246 return 0;
247}
248
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000249/// getCRIdxForSetCC - Return the index of the condition register field
250/// associated with the SetCC condition, and whether or not the field is
251/// treated as inverted. That is, lt = 0; ge = 0 inverted.
Nate Begemanc24d4842005-08-10 20:52:09 +0000252static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
253 switch (CC) {
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000254 default: assert(0 && "Unknown condition!"); abort();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000255 case ISD::SETULT:
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000256 case ISD::SETLT: Inv = false; return 0;
257 case ISD::SETUGE:
258 case ISD::SETGE: Inv = true; return 0;
259 case ISD::SETUGT:
260 case ISD::SETGT: Inv = false; return 1;
261 case ISD::SETULE:
262 case ISD::SETLE: Inv = true; return 1;
263 case ISD::SETEQ: Inv = false; return 2;
264 case ISD::SETNE: Inv = true; return 2;
265 }
266 return 0;
267}
268
Nate Begeman04730362005-04-01 04:45:11 +0000269/// IndexedOpForOp - Return the indexed variant for each of the PowerPC load
270/// and store immediate instructions.
271static unsigned IndexedOpForOp(unsigned Opcode) {
272 switch(Opcode) {
273 default: assert(0 && "Unknown opcode!"); abort();
274 case PPC::LBZ: return PPC::LBZX; case PPC::STB: return PPC::STBX;
275 case PPC::LHZ: return PPC::LHZX; case PPC::STH: return PPC::STHX;
276 case PPC::LHA: return PPC::LHAX; case PPC::STW: return PPC::STWX;
277 case PPC::LWZ: return PPC::LWZX; case PPC::STFS: return PPC::STFSX;
278 case PPC::LFS: return PPC::LFSX; case PPC::STFD: return PPC::STFDX;
279 case PPC::LFD: return PPC::LFDX;
280 }
281 return 0;
Nate Begeman3e897162005-03-31 23:55:40 +0000282}
Nate Begeman815d6da2005-04-06 00:25:27 +0000283
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000284// Structure used to return the necessary information to codegen an SDIV as
Nate Begeman815d6da2005-04-06 00:25:27 +0000285// a multiply.
286struct ms {
287 int m; // magic number
288 int s; // shift amount
289};
290
291struct mu {
292 unsigned int m; // magic number
293 int a; // add indicator
294 int s; // shift amount
295};
296
297/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000298/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Nate Begeman815d6da2005-04-06 00:25:27 +0000299/// or -1.
300static struct ms magic(int d) {
301 int p;
302 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
Chris Lattner0561b3f2005-08-02 19:26:06 +0000303 const unsigned int two31 = 0x80000000U;
Nate Begeman815d6da2005-04-06 00:25:27 +0000304 struct ms mag;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000305
Nate Begeman815d6da2005-04-06 00:25:27 +0000306 ad = abs(d);
307 t = two31 + ((unsigned int)d >> 31);
308 anc = t - 1 - t%ad; // absolute value of nc
309 p = 31; // initialize p
310 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
311 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
312 q2 = two31/ad; // initialize q2 = 2p/abs(d)
313 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
314 do {
315 p = p + 1;
316 q1 = 2*q1; // update q1 = 2p/abs(nc)
317 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
318 if (r1 >= anc) { // must be unsigned comparison
319 q1 = q1 + 1;
320 r1 = r1 - anc;
321 }
322 q2 = 2*q2; // update q2 = 2p/abs(d)
323 r2 = 2*r2; // update r2 = rem(2p/abs(d))
324 if (r2 >= ad) { // must be unsigned comparison
325 q2 = q2 + 1;
326 r2 = r2 - ad;
327 }
328 delta = ad - r2;
329 } while (q1 < delta || (q1 == delta && r1 == 0));
330
331 mag.m = q2 + 1;
332 if (d < 0) mag.m = -mag.m; // resulting magic number
333 mag.s = p - 32; // resulting shift
334 return mag;
335}
336
337/// magicu - calculate the magic numbers required to codegen an integer udiv as
338/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
339static struct mu magicu(unsigned d)
340{
341 int p;
342 unsigned int nc, delta, q1, r1, q2, r2;
343 struct mu magu;
344 magu.a = 0; // initialize "add" indicator
345 nc = - 1 - (-d)%d;
346 p = 31; // initialize p
347 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
348 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
349 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
350 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
351 do {
352 p = p + 1;
353 if (r1 >= nc - r1 ) {
354 q1 = 2*q1 + 1; // update q1
355 r1 = 2*r1 - nc; // update r1
356 }
357 else {
358 q1 = 2*q1; // update q1
359 r1 = 2*r1; // update r1
360 }
361 if (r2 + 1 >= d - r2) {
362 if (q2 >= 0x7FFFFFFF) magu.a = 1;
363 q2 = 2*q2 + 1; // update q2
364 r2 = 2*r2 + 1 - d; // update r2
365 }
366 else {
367 if (q2 >= 0x80000000) magu.a = 1;
368 q2 = 2*q2; // update q2
369 r2 = 2*r2 + 1; // update r2
370 }
371 delta = d - 1 - r2;
372 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
373 magu.m = q2 + 1; // resulting magic number
374 magu.s = p - 32; // resulting shift
375 return magu;
376}
377}
378
379/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
380/// return a DAG expression to select that will generate the same value by
381/// multiplying by a magic number. See:
382/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
383SDOperand ISel::BuildSDIVSequence(SDOperand N) {
384 int d = (int)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
385 ms magics = magic(d);
386 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000387 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000388 ISelDAG->getConstant(magics.m, MVT::i32));
389 // If d > 0 and m < 0, add the numerator
390 if (d > 0 && magics.m < 0)
391 Q = ISelDAG->getNode(ISD::ADD, MVT::i32, Q, N.getOperand(0));
392 // If d < 0 and m > 0, subtract the numerator.
393 if (d < 0 && magics.m > 0)
394 Q = ISelDAG->getNode(ISD::SUB, MVT::i32, Q, N.getOperand(0));
395 // Shift right algebraic if shift value is nonzero
396 if (magics.s > 0)
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000397 Q = ISelDAG->getNode(ISD::SRA, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000398 ISelDAG->getConstant(magics.s, MVT::i32));
399 // Extract the sign bit and add it to the quotient
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000400 SDOperand T =
Nate Begeman815d6da2005-04-06 00:25:27 +0000401 ISelDAG->getNode(ISD::SRL, MVT::i32, Q, ISelDAG->getConstant(31, MVT::i32));
Nate Begeman27b4c232005-04-06 06:44:57 +0000402 return ISelDAG->getNode(ISD::ADD, MVT::i32, Q, T);
Nate Begeman815d6da2005-04-06 00:25:27 +0000403}
404
405/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
406/// return a DAG expression to select that will generate the same value by
407/// multiplying by a magic number. See:
408/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
409SDOperand ISel::BuildUDIVSequence(SDOperand N) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000410 unsigned d =
Nate Begeman815d6da2005-04-06 00:25:27 +0000411 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
412 mu magics = magicu(d);
413 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000414 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000415 ISelDAG->getConstant(magics.m, MVT::i32));
416 if (magics.a == 0) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000417 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000418 ISelDAG->getConstant(magics.s, MVT::i32));
419 } else {
420 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i32, N.getOperand(0), Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000421 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000422 ISelDAG->getConstant(1, MVT::i32));
423 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000424 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000425 ISelDAG->getConstant(magics.s-1, MVT::i32));
426 }
Nate Begeman27b4c232005-04-06 06:44:57 +0000427 return Q;
Nate Begemana9795f82005-03-24 04:41:43 +0000428}
429
Nate Begemanc7b09f12005-03-25 08:34:25 +0000430/// getGlobalBaseReg - Output the instructions required to put the
431/// base address to use for accessing globals into a register.
432///
433unsigned ISel::getGlobalBaseReg() {
434 if (!GlobalBaseInitialized) {
435 // Insert the set of GlobalBaseReg into the first MBB of the function
436 MachineBasicBlock &FirstMBB = BB->getParent()->front();
437 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Chris Lattner54abfc52005-08-11 17:15:31 +0000438 GlobalBaseReg = MakeIntReg();
Nate Begemanc7b09f12005-03-25 08:34:25 +0000439 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
Chris Lattner3f852b42005-08-18 23:24:50 +0000440 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
Nate Begemanc7b09f12005-03-25 08:34:25 +0000441 GlobalBaseInitialized = true;
442 }
443 return GlobalBaseReg;
444}
445
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000446/// getConstDouble - Loads a floating point value into a register, via the
Nate Begeman6b559972005-04-01 02:59:27 +0000447/// Constant Pool. Optionally takes a register in which to load the value.
448unsigned ISel::getConstDouble(double doubleVal, unsigned Result=0) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000449 unsigned Tmp1 = MakeIntReg();
450 if (0 == Result) Result = MakeFPReg();
Nate Begeman6b559972005-04-01 02:59:27 +0000451 MachineConstantPool *CP = BB->getParent()->getConstantPool();
452 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, doubleVal);
453 unsigned CPI = CP->getConstantPoolIndex(CFP);
Nate Begeman2497e632005-07-21 20:44:43 +0000454 if (PICEnabled)
455 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
456 .addConstantPoolIndex(CPI);
457 else
458 BuildMI(BB, PPC::LIS, 1, Tmp1).addConstantPoolIndex(CPI);
Nate Begeman6b559972005-04-01 02:59:27 +0000459 BuildMI(BB, PPC::LFD, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
460 return Result;
461}
462
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000463/// MoveCRtoGPR - Move CCReg[Idx] to the least significant bit of Result. If
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000464/// Inv is true, then invert the result.
Nate Begemanc24d4842005-08-10 20:52:09 +0000465void ISel::MoveCRtoGPR(unsigned CCReg, ISD::CondCode CC, unsigned Result){
466 bool Inv;
Chris Lattner54abfc52005-08-11 17:15:31 +0000467 unsigned IntCR = MakeIntReg();
Nate Begemanc24d4842005-08-10 20:52:09 +0000468 unsigned Idx = getCRIdxForSetCC(CC, Inv);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000469 BuildMI(BB, PPC::MCRF, 1, PPC::CR7).addReg(CCReg);
Chris Lattner3c304a32005-08-05 22:05:03 +0000470 bool GPOpt =
471 TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor();
472 BuildMI(BB, GPOpt ? PPC::MFOCRF : PPC::MFCR, 1, IntCR).addReg(PPC::CR7);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000473 if (Inv) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000474 unsigned Tmp1 = MakeIntReg();
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000475 BuildMI(BB, PPC::RLWINM, 4, Tmp1).addReg(IntCR).addImm(32-(3-Idx))
476 .addImm(31).addImm(31);
477 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(1);
478 } else {
479 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(IntCR).addImm(32-(3-Idx))
480 .addImm(31).addImm(31);
481 }
482}
483
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000484/// SelectBitfieldInsert - turn an or of two masked values into
Nate Begeman7ddecb42005-04-06 23:51:40 +0000485/// the rotate left word immediate then mask insert (rlwimi) instruction.
486/// Returns true on success, false if the caller still needs to select OR.
487///
488/// Patterns matched:
489/// 1. or shl, and 5. or and, and
490/// 2. or and, shl 6. or shl, shr
491/// 3. or shr, and 7. or shr, shl
492/// 4. or and, shr
493bool ISel::SelectBitfieldInsert(SDOperand OR, unsigned Result) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000494 bool IsRotate = false;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000495 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, Amount = 0;
Chris Lattner2b48bc62005-08-11 17:56:50 +0000496 unsigned Value;
Jeff Cohen00b168892005-07-27 06:12:32 +0000497
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000498 SDOperand Op0 = OR.getOperand(0);
499 SDOperand Op1 = OR.getOperand(1);
500
501 unsigned Op0Opc = Op0.getOpcode();
502 unsigned Op1Opc = Op1.getOpcode();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000503
Nate Begeman7ddecb42005-04-06 23:51:40 +0000504 // Verify that we have the correct opcodes
505 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
506 return false;
507 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
508 return false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000509
Nate Begeman7ddecb42005-04-06 23:51:40 +0000510 // Generate Mask value for Target
Chris Lattner2b48bc62005-08-11 17:56:50 +0000511 if (isIntImmediate(Op0.getOperand(1), Value)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000512 switch(Op0Opc) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000513 case ISD::SHL: TgtMask <<= Value; break;
514 case ISD::SRL: TgtMask >>= Value; break;
515 case ISD::AND: TgtMask &= Value; break;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000516 }
517 } else {
518 return false;
519 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000520
Nate Begeman7ddecb42005-04-06 23:51:40 +0000521 // Generate Mask value for Insert
Chris Lattner2b48bc62005-08-11 17:56:50 +0000522 if (isIntImmediate(Op1.getOperand(1), Value)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000523 switch(Op1Opc) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000524 case ISD::SHL:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000525 Amount = Value;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000526 InsMask <<= Amount;
527 if (Op0Opc == ISD::SRL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000528 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000529 case ISD::SRL:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000530 Amount = Value;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000531 InsMask >>= Amount;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000532 Amount = 32-Amount;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000533 if (Op0Opc == ISD::SHL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000534 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000535 case ISD::AND:
Chris Lattner2b48bc62005-08-11 17:56:50 +0000536 InsMask &= Value;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000537 break;
538 }
539 } else {
540 return false;
541 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000542
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000543 unsigned Tmp3 = 0;
544
545 // If both of the inputs are ANDs and one of them has a logical shift by
546 // constant as its input, make that the inserted value so that we can combine
547 // the shift into the rotate part of the rlwimi instruction
548 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
Jeff Cohen00b168892005-07-27 06:12:32 +0000549 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000550 Op1.getOperand(0).getOpcode() == ISD::SRL) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000551 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
Jeff Cohen00b168892005-07-27 06:12:32 +0000552 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
Chris Lattner2b48bc62005-08-11 17:56:50 +0000553 Value : 32 - Value;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000554 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
555 }
556 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
557 Op0.getOperand(0).getOpcode() == ISD::SRL) {
Chris Lattner2b48bc62005-08-11 17:56:50 +0000558 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000559 std::swap(Op0, Op1);
560 std::swap(TgtMask, InsMask);
Jeff Cohen00b168892005-07-27 06:12:32 +0000561 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
Chris Lattner2b48bc62005-08-11 17:56:50 +0000562 Value : 32 - Value;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000563 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
564 }
565 }
566 }
567
Nate Begeman7ddecb42005-04-06 23:51:40 +0000568 // Verify that the Target mask and Insert mask together form a full word mask
569 // and that the Insert mask is a run of set bits (which implies both are runs
570 // of set bits). Given that, Select the arguments and generate the rlwimi
571 // instruction.
572 unsigned MB, ME;
Chris Lattner02efa6c2005-08-08 21:08:09 +0000573 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000574 unsigned Tmp1, Tmp2;
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000575 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000576 // Check for rotlwi / rotrwi here, a special case of bitfield insert
577 // where both bitfield halves are sourced from the same value.
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000578 if (IsRotate && fullMask &&
Nate Begemancd08e4c2005-04-09 20:09:12 +0000579 OR.getOperand(0).getOperand(0) == OR.getOperand(1).getOperand(0)) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000580 Tmp1 = SelectExpr(OR.getOperand(0).getOperand(0));
581 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Amount)
582 .addImm(0).addImm(31);
583 return true;
584 }
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000585 if (Op0Opc == ISD::AND && fullMask)
586 Tmp1 = SelectExpr(Op0.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +0000587 else
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000588 Tmp1 = SelectExpr(Op0);
589 Tmp2 = Tmp3 ? Tmp3 : SelectExpr(Op1.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +0000590 BuildMI(BB, PPC::RLWIMI, 5, Result).addReg(Tmp1).addReg(Tmp2)
591 .addImm(Amount).addImm(MB).addImm(ME);
592 return true;
593 }
594 return false;
595}
596
Nate Begeman3664cef2005-04-13 22:14:14 +0000597/// FoldIfWideZeroExtend - 32 bit PowerPC implicit masks shift amounts to the
598/// low six bits. If the shift amount is an ISD::AND node with a mask that is
599/// wider than the implicit mask, then we can get rid of the AND and let the
600/// shift do the mask.
601unsigned ISel::FoldIfWideZeroExtend(SDOperand N) {
Jim Laskey191cf942005-08-11 21:59:23 +0000602 unsigned C;
603 if (isOpcWithIntImmediate(N, ISD::AND, C) && isMask_32(C) && C > 63)
Nate Begeman3664cef2005-04-13 22:14:14 +0000604 return SelectExpr(N.getOperand(0));
605 else
606 return SelectExpr(N);
607}
608
Nate Begemanc24d4842005-08-10 20:52:09 +0000609unsigned ISel::SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000610 unsigned Result, Tmp1, Tmp2;
Nate Begeman9765c252005-04-12 21:22:28 +0000611 bool AlreadySelected = false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000612 static const unsigned CompareOpcodes[] =
Nate Begemandffcfcc2005-04-01 00:32:34 +0000613 { PPC::FCMPU, PPC::FCMPU, PPC::CMPW, PPC::CMPLW };
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000614
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000615 // Allocate a condition register for this expression
616 Result = RegMap->createVirtualRegister(PPC32::CRRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000617
Nate Begemanc24d4842005-08-10 20:52:09 +0000618 // Use U to determine whether the SETCC immediate range is signed or not.
619 bool U = ISD::isUnsignedIntSetCC(CC);
620 if (isIntImmediate(RHS, Tmp2) &&
621 ((U && isUInt16(Tmp2)) || (!U && isInt16(Tmp2)))) {
622 Tmp2 = Lo16(Tmp2);
623 // For comparisons against zero, we can implicity set CR0 if a recording
624 // variant (e.g. 'or.' instead of 'or') of the instruction that defines
625 // operand zero of the SetCC node is available.
626 if (Tmp2 == 0 &&
627 NodeHasRecordingVariant(LHS.getOpcode()) && LHS.Val->hasOneUse()) {
628 RecordSuccess = false;
629 Tmp1 = SelectExpr(LHS, true);
630 if (RecordSuccess) {
631 ++Recorded;
632 BuildMI(BB, PPC::MCRF, 1, Result).addReg(PPC::CR0);
633 return Result;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000634 }
Nate Begemanc24d4842005-08-10 20:52:09 +0000635 AlreadySelected = true;
Nate Begemandffcfcc2005-04-01 00:32:34 +0000636 }
Nate Begemanc24d4842005-08-10 20:52:09 +0000637 // If we could not implicitly set CR0, then emit a compare immediate
638 // instead.
639 if (!AlreadySelected) Tmp1 = SelectExpr(LHS);
640 if (U)
641 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
642 else
643 BuildMI(BB, PPC::CMPWI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +0000644 } else {
Nate Begemanc24d4842005-08-10 20:52:09 +0000645 bool IsInteger = MVT::isInteger(LHS.getValueType());
646 unsigned CompareOpc = CompareOpcodes[2 * IsInteger + U];
647 Tmp1 = SelectExpr(LHS);
648 Tmp2 = SelectExpr(RHS);
649 BuildMI(BB, CompareOpc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000650 }
651 return Result;
652}
653
Nate Begemand3ded2d2005-08-08 22:22:56 +0000654/// Check to see if the load is a constant offset from a base register.
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000655unsigned ISel::SelectAddr(SDOperand N, unsigned& Reg, int& offset)
Nate Begemana9795f82005-03-24 04:41:43 +0000656{
Nate Begeman96fc6812005-03-31 02:05:53 +0000657 unsigned imm = 0, opcode = N.getOpcode();
Nate Begeman04730362005-04-01 04:45:11 +0000658 if (N.getOpcode() == ISD::ADD) {
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000659 bool isFrame = N.getOperand(0).getOpcode() == ISD::FrameIndex;
Chris Lattner59b21c22005-08-09 18:29:55 +0000660 if (isIntImmediate(N.getOperand(1), imm) && isInt16(imm)) {
Chris Lattner8fd19802005-08-08 21:12:35 +0000661 offset = Lo16(imm);
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000662 if (isFrame) {
663 ++FrameOff;
664 Reg = cast<FrameIndexSDNode>(N.getOperand(0))->getIndex();
665 return 1;
666 } else {
667 Reg = SelectExpr(N.getOperand(0));
668 return 0;
669 }
670 } else {
671 Reg = SelectExpr(N.getOperand(0));
672 offset = SelectExpr(N.getOperand(1));
673 return 2;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000674 }
Nate Begeman04730362005-04-01 04:45:11 +0000675 }
Nate Begemand3ded2d2005-08-08 22:22:56 +0000676 // Now check if we're dealing with a global, and whether or not we should emit
677 // an optimized load or store for statics.
678 if(GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(N)) {
679 GlobalValue *GV = GN->getGlobal();
680 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000681 unsigned GlobalHi = MakeIntReg();
Nate Begemand3ded2d2005-08-08 22:22:56 +0000682 if (PICEnabled)
683 BuildMI(BB, PPC::ADDIS, 2, GlobalHi).addReg(getGlobalBaseReg())
684 .addGlobalAddress(GV);
685 else
686 BuildMI(BB, PPC::LIS, 1, GlobalHi).addGlobalAddress(GV);
687 Reg = GlobalHi;
688 offset = 0;
689 return 3;
690 }
691 }
Nate Begemana9795f82005-03-24 04:41:43 +0000692 Reg = SelectExpr(N);
693 offset = 0;
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000694 return 0;
Nate Begemana9795f82005-03-24 04:41:43 +0000695}
696
697void ISel::SelectBranchCC(SDOperand N)
698{
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000699 MachineBasicBlock *Dest =
Nate Begeman7cbd5252005-08-16 19:49:35 +0000700 cast<BasicBlockSDNode>(N.getOperand(4))->getBasicBlock();
Nate Begeman3e897162005-03-31 23:55:40 +0000701
Nate Begemana9795f82005-03-24 04:41:43 +0000702 Select(N.getOperand(0)); //chain
Nate Begeman7cbd5252005-08-16 19:49:35 +0000703 ISD::CondCode CC = cast<CondCodeSDNode>(N.getOperand(1))->get();
704 unsigned CCReg = SelectCC(N.getOperand(2), N.getOperand(3), CC);
Nate Begemanc24d4842005-08-10 20:52:09 +0000705 unsigned Opc = getBCCForSetCC(CC);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000706
Nate Begeman439009c2005-06-15 18:22:43 +0000707 // Iterate to the next basic block
708 ilist<MachineBasicBlock>::iterator It = BB;
709 ++It;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000710
711 // If this is a two way branch, then grab the fallthrough basic block argument
712 // and build a PowerPC branch pseudo-op, suitable for long branch conversion
713 // if necessary by the branch selection pass. Otherwise, emit a standard
714 // conditional branch.
Nate Begeman7cbd5252005-08-16 19:49:35 +0000715 if (N.getOpcode() == ISD::BRTWOWAY_CC) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000716 MachineBasicBlock *Fallthrough =
Nate Begeman7cbd5252005-08-16 19:49:35 +0000717 cast<BasicBlockSDNode>(N.getOperand(5))->getBasicBlock();
Nate Begemancd08e4c2005-04-09 20:09:12 +0000718 if (Dest != It) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000719 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begemancd08e4c2005-04-09 20:09:12 +0000720 .addMBB(Dest).addMBB(Fallthrough);
721 if (Fallthrough != It)
722 BuildMI(BB, PPC::B, 1).addMBB(Fallthrough);
723 } else {
724 if (Fallthrough != It) {
725 Opc = PPC32InstrInfo::invertPPCBranchOpcode(Opc);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000726 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begemancd08e4c2005-04-09 20:09:12 +0000727 .addMBB(Fallthrough).addMBB(Dest);
728 }
729 }
730 } else {
Nate Begeman439009c2005-06-15 18:22:43 +0000731 // If the fallthrough path is off the end of the function, which would be
732 // undefined behavior, set it to be the same as the current block because
733 // we have nothing better to set it to, and leaving it alone will cause the
734 // PowerPC Branch Selection pass to crash.
735 if (It == BB->getParent()->end()) It = Dest;
Nate Begeman1b7f7fb2005-04-13 23:15:44 +0000736 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begeman27499e32005-04-10 01:48:29 +0000737 .addMBB(Dest).addMBB(It);
Nate Begemancd08e4c2005-04-09 20:09:12 +0000738 }
Nate Begemana9795f82005-03-24 04:41:43 +0000739 return;
740}
741
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000742// SelectIntImmediateExpr - Choose code for opcodes with immediate value.
Chris Lattnerb4138c42005-08-10 18:11:33 +0000743bool ISel::SelectIntImmediateExpr(SDOperand N, unsigned Result,
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000744 unsigned OCHi, unsigned OCLo,
Chris Lattnerb4138c42005-08-10 18:11:33 +0000745 bool IsArithmetic, bool Negate) {
746 // check constant
747 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1));
748 // exit if not a constant
749 if (!CN) return false;
750 // extract immediate
Chris Lattner6d9aed42005-08-17 01:25:14 +0000751 unsigned C = (unsigned)CN->getValue();
Chris Lattnerb4138c42005-08-10 18:11:33 +0000752 // negate if required (ISD::SUB)
753 if (Negate) C = -C;
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000754 // get the hi and lo portions of constant
755 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
756 unsigned Lo = Lo16(C);
757 // assume no intermediate result from lo instruction (same as final result)
758 unsigned Tmp = Result;
759 // check if two instructions are needed
760 if (Hi && Lo) {
761 // exit if usage indicates it would be better to load immediate into a
762 // register
Chris Lattnerb4138c42005-08-10 18:11:33 +0000763 if (CN->use_size() > 2) return false;
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000764 // need intermediate result for two instructions
Chris Lattner54abfc52005-08-11 17:15:31 +0000765 Tmp = MakeIntReg();
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000766 }
767 // get first operand
768 unsigned Opr0 = SelectExpr(N.getOperand(0));
769 // is a lo instruction needed
770 if (Lo) {
Chris Lattner6d9aed42005-08-17 01:25:14 +0000771 // generate instruction for lo portion
772 BuildMI(BB, OCLo, 2, Tmp).addReg(Opr0).addImm(Lo);
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000773 // need to switch out first operand for hi instruction
774 Opr0 = Tmp;
775 }
Chris Lattner6d9aed42005-08-17 01:25:14 +0000776 // is a hi instruction needed
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000777 if (Hi) {
778 // generate instruction for hi portion
Chris Lattner6d9aed42005-08-17 01:25:14 +0000779 BuildMI(BB, OCHi, 2, Result).addReg(Opr0).addImm(Hi);
Chris Lattner0d7d99f2005-08-10 16:34:52 +0000780 }
781 return true;
782}
783
Nate Begemanc7bd4822005-04-11 06:34:10 +0000784unsigned ISel::SelectExpr(SDOperand N, bool Recording) {
Nate Begemana9795f82005-03-24 04:41:43 +0000785 unsigned Result;
786 unsigned Tmp1, Tmp2, Tmp3;
787 unsigned Opc = 0;
788 unsigned opcode = N.getOpcode();
789
790 SDNode *Node = N.Val;
791 MVT::ValueType DestType = N.getValueType();
792
Chris Lattnera8cd0152005-08-16 21:58:15 +0000793 if (Node->getOpcode() == ISD::CopyFromReg) {
794 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Nate Begemana43b1762005-06-14 03:55:23 +0000795 // Just use the specified register as our input.
Chris Lattnera8cd0152005-08-16 21:58:15 +0000796 if (MRegisterInfo::isVirtualRegister(Reg) || Reg == PPC::R1)
797 return Reg;
798 }
Nate Begemana43b1762005-06-14 03:55:23 +0000799
Nate Begemana9795f82005-03-24 04:41:43 +0000800 unsigned &Reg = ExprMap[N];
801 if (Reg) return Reg;
802
Nate Begeman27eeb002005-04-02 05:59:34 +0000803 switch (N.getOpcode()) {
804 default:
Nate Begemana9795f82005-03-24 04:41:43 +0000805 Reg = Result = (N.getValueType() != MVT::Other) ?
Nate Begeman27eeb002005-04-02 05:59:34 +0000806 MakeReg(N.getValueType()) : 1;
807 break;
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +0000808 case ISD::TAILCALL:
Nate Begeman27eeb002005-04-02 05:59:34 +0000809 case ISD::CALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000810 // If this is a call instruction, make sure to prepare ALL of the result
811 // values as well as the chain.
Nate Begeman27eeb002005-04-02 05:59:34 +0000812 if (Node->getNumValues() == 1)
813 Reg = Result = 1; // Void call, just a chain.
814 else {
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000815 Result = MakeReg(Node->getValueType(0));
816 ExprMap[N.getValue(0)] = Result;
Nate Begeman27eeb002005-04-02 05:59:34 +0000817 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000818 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Nate Begeman27eeb002005-04-02 05:59:34 +0000819 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000820 }
Nate Begeman27eeb002005-04-02 05:59:34 +0000821 break;
822 case ISD::ADD_PARTS:
823 case ISD::SUB_PARTS:
824 case ISD::SHL_PARTS:
825 case ISD::SRL_PARTS:
826 case ISD::SRA_PARTS:
827 Result = MakeReg(Node->getValueType(0));
828 ExprMap[N.getValue(0)] = Result;
829 for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i)
830 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
831 break;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000832 }
833
Nate Begemana9795f82005-03-24 04:41:43 +0000834 switch (opcode) {
835 default:
Nate Begeman5a014812005-08-14 01:17:16 +0000836 Node->dump(); std::cerr << '\n';
837 assert(0 && "Node not handled!\n");
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000838 case ISD::UNDEF:
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000839 BuildMI(BB, PPC::IMPLICIT_DEF, 0, Result);
840 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000841 case ISD::DYNAMIC_STACKALLOC:
Nate Begeman5e966612005-03-24 06:28:42 +0000842 // Generate both result values. FIXME: Need a better commment here?
843 if (Result != 1)
844 ExprMap[N.getValue(1)] = 1;
845 else
846 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
847
848 // FIXME: We are currently ignoring the requested alignment for handling
849 // greater than the stack alignment. This will need to be revisited at some
850 // point. Align = N.getOperand(2);
851 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
852 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
853 std::cerr << "Cannot allocate stack object with greater alignment than"
854 << " the stack alignment yet!";
855 abort();
856 }
857 Select(N.getOperand(0));
858 Tmp1 = SelectExpr(N.getOperand(1));
859 // Subtract size from stack pointer, thereby allocating some space.
860 BuildMI(BB, PPC::SUBF, 2, PPC::R1).addReg(Tmp1).addReg(PPC::R1);
861 // Put a pointer to the space into the result register by copying the SP
862 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R1).addReg(PPC::R1);
863 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000864
865 case ISD::ConstantPool:
Nate Begemanca12a2b2005-03-28 22:28:37 +0000866 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
Chris Lattner54abfc52005-08-11 17:15:31 +0000867 Tmp2 = MakeIntReg();
Nate Begeman2497e632005-07-21 20:44:43 +0000868 if (PICEnabled)
869 BuildMI(BB, PPC::ADDIS, 2, Tmp2).addReg(getGlobalBaseReg())
870 .addConstantPoolIndex(Tmp1);
871 else
872 BuildMI(BB, PPC::LIS, 1, Tmp2).addConstantPoolIndex(Tmp1);
Nate Begemanca12a2b2005-03-28 22:28:37 +0000873 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp2).addConstantPoolIndex(Tmp1);
874 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +0000875
876 case ISD::FrameIndex:
Nate Begemanf3d08f32005-03-29 00:03:27 +0000877 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
Nate Begeman58f718c2005-03-30 02:23:08 +0000878 addFrameReference(BuildMI(BB, PPC::ADDI, 2, Result), (int)Tmp1, 0, false);
Nate Begemanf3d08f32005-03-29 00:03:27 +0000879 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000880
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000881 case ISD::GlobalAddress: {
882 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
Chris Lattner54abfc52005-08-11 17:15:31 +0000883 Tmp1 = MakeIntReg();
Nate Begeman2497e632005-07-21 20:44:43 +0000884 if (PICEnabled)
885 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
886 .addGlobalAddress(GV);
887 else
Chris Lattner4015ea82005-07-28 04:42:11 +0000888 BuildMI(BB, PPC::LIS, 1, Tmp1).addGlobalAddress(GV);
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000889 if (GV->hasWeakLinkage() || GV->isExternal()) {
890 BuildMI(BB, PPC::LWZ, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
891 } else {
892 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp1).addGlobalAddress(GV);
893 }
894 return Result;
895 }
896
Nate Begeman5e966612005-03-24 06:28:42 +0000897 case ISD::LOAD:
Nate Begemana9795f82005-03-24 04:41:43 +0000898 case ISD::EXTLOAD:
899 case ISD::ZEXTLOAD:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000900 case ISD::SEXTLOAD: {
Nate Begeman9db505c2005-03-28 19:36:43 +0000901 MVT::ValueType TypeBeingLoaded = (ISD::LOAD == opcode) ?
Chris Lattnerbce81ae2005-07-10 01:56:13 +0000902 Node->getValueType(0) : cast<VTSDNode>(Node->getOperand(3))->getVT();
Nate Begeman74d73452005-03-31 00:15:26 +0000903 bool sext = (ISD::SEXTLOAD == opcode);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000904
Nate Begeman5e966612005-03-24 06:28:42 +0000905 // Make sure we generate both values.
906 if (Result != 1)
907 ExprMap[N.getValue(1)] = 1; // Generate the token
908 else
909 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
910
911 SDOperand Chain = N.getOperand(0);
912 SDOperand Address = N.getOperand(1);
913 Select(Chain);
914
Nate Begeman9db505c2005-03-28 19:36:43 +0000915 switch (TypeBeingLoaded) {
Nate Begeman74d73452005-03-31 00:15:26 +0000916 default: Node->dump(); assert(0 && "Cannot load this type!");
Nate Begeman9db505c2005-03-28 19:36:43 +0000917 case MVT::i1: Opc = PPC::LBZ; break;
918 case MVT::i8: Opc = PPC::LBZ; break;
919 case MVT::i16: Opc = sext ? PPC::LHA : PPC::LHZ; break;
920 case MVT::i32: Opc = PPC::LWZ; break;
Nate Begeman74d73452005-03-31 00:15:26 +0000921 case MVT::f32: Opc = PPC::LFS; break;
922 case MVT::f64: Opc = PPC::LFD; break;
Nate Begeman5e966612005-03-24 06:28:42 +0000923 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000924
Nate Begeman74d73452005-03-31 00:15:26 +0000925 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
Chris Lattner54abfc52005-08-11 17:15:31 +0000926 Tmp1 = MakeIntReg();
Nate Begeman74d73452005-03-31 00:15:26 +0000927 int CPI = CP->getIndex();
Nate Begeman2497e632005-07-21 20:44:43 +0000928 if (PICEnabled)
929 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
930 .addConstantPoolIndex(CPI);
931 else
932 BuildMI(BB, PPC::LIS, 1, Tmp1).addConstantPoolIndex(CPI);
Nate Begeman74d73452005-03-31 00:15:26 +0000933 BuildMI(BB, Opc, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
Nate Begeman2497e632005-07-21 20:44:43 +0000934 } else if (Address.getOpcode() == ISD::FrameIndex) {
Nate Begeman58f718c2005-03-30 02:23:08 +0000935 Tmp1 = cast<FrameIndexSDNode>(Address)->getIndex();
936 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1);
Nate Begeman5e966612005-03-24 06:28:42 +0000937 } else {
938 int offset;
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000939 switch(SelectAddr(Address, Tmp1, offset)) {
940 default: assert(0 && "Unhandled return value from SelectAddr");
941 case 0: // imm offset, no frame, no index
942 BuildMI(BB, Opc, 2, Result).addSImm(offset).addReg(Tmp1);
943 break;
944 case 1: // imm offset + frame index
945 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1, offset);
946 break;
947 case 2: // base+index addressing
Nate Begeman04730362005-04-01 04:45:11 +0000948 Opc = IndexedOpForOp(Opc);
949 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(offset);
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000950 break;
Nate Begemand3ded2d2005-08-08 22:22:56 +0000951 case 3: {
952 GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Address);
953 GlobalValue *GV = GN->getGlobal();
954 BuildMI(BB, Opc, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
955 }
Nate Begeman04730362005-04-01 04:45:11 +0000956 }
Nate Begeman5e966612005-03-24 06:28:42 +0000957 }
958 return Result;
959 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000960
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +0000961 case ISD::TAILCALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000962 case ISD::CALL: {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000963 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000964 static const unsigned GPR[] = {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000965 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
966 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
967 };
968 static const unsigned FPR[] = {
969 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
970 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
971 };
972
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000973 // Lower the chain for this call.
974 Select(N.getOperand(0));
975 ExprMap[N.getValue(Node->getNumValues()-1)] = 1;
Nate Begeman74d73452005-03-31 00:15:26 +0000976
Nate Begemand860aa62005-04-04 22:17:48 +0000977 MachineInstr *CallMI;
978 // Emit the correct call instruction based on the type of symbol called.
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000979 if (GlobalAddressSDNode *GASD =
Nate Begemand860aa62005-04-04 22:17:48 +0000980 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000981 CallMI = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(GASD->getGlobal(),
Nate Begemand860aa62005-04-04 22:17:48 +0000982 true);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000983 } else if (ExternalSymbolSDNode *ESSDN =
Nate Begemand860aa62005-04-04 22:17:48 +0000984 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000985 CallMI = BuildMI(PPC::CALLpcrel, 1).addExternalSymbol(ESSDN->getSymbol(),
Nate Begemand860aa62005-04-04 22:17:48 +0000986 true);
987 } else {
988 Tmp1 = SelectExpr(N.getOperand(1));
989 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Tmp1).addReg(Tmp1);
990 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
991 CallMI = BuildMI(PPC::CALLindirect, 3).addImm(20).addImm(0)
992 .addReg(PPC::R12);
993 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000994
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000995 // Load the register args to virtual regs
996 std::vector<unsigned> ArgVR;
Nate Begeman9e3e1b52005-03-24 23:35:30 +0000997 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000998 ArgVR.push_back(SelectExpr(N.getOperand(i)));
999
1000 // Copy the virtual registers into the appropriate argument register
1001 for(int i = 0, e = ArgVR.size(); i < e; ++i) {
1002 switch(N.getOperand(i+2).getValueType()) {
1003 default: Node->dump(); assert(0 && "Unknown value type for call");
1004 case MVT::i1:
1005 case MVT::i8:
1006 case MVT::i16:
1007 case MVT::i32:
1008 assert(GPR_idx < 8 && "Too many int args");
Nate Begemand860aa62005-04-04 22:17:48 +00001009 if (N.getOperand(i+2).getOpcode() != ISD::UNDEF) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001010 BuildMI(BB, PPC::OR,2,GPR[GPR_idx]).addReg(ArgVR[i]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001011 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1012 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001013 ++GPR_idx;
1014 break;
1015 case MVT::f64:
1016 case MVT::f32:
1017 assert(FPR_idx < 13 && "Too many fp args");
1018 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001019 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001020 ++FPR_idx;
1021 break;
1022 }
1023 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001024
Nate Begemand860aa62005-04-04 22:17:48 +00001025 // Put the call instruction in the correct place in the MachineBasicBlock
1026 BB->push_back(CallMI);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001027
1028 switch (Node->getValueType(0)) {
1029 default: assert(0 && "Unknown value type for call result!");
1030 case MVT::Other: return 1;
1031 case MVT::i1:
1032 case MVT::i8:
1033 case MVT::i16:
1034 case MVT::i32:
Nate Begemane5846682005-04-04 06:52:38 +00001035 if (Node->getValueType(1) == MVT::i32) {
1036 BuildMI(BB, PPC::OR, 2, Result+1).addReg(PPC::R3).addReg(PPC::R3);
1037 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R4).addReg(PPC::R4);
1038 } else {
1039 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R3).addReg(PPC::R3);
1040 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001041 break;
1042 case MVT::f32:
1043 case MVT::f64:
1044 BuildMI(BB, PPC::FMR, 1, Result).addReg(PPC::F1);
1045 break;
1046 }
1047 return Result+N.ResNo;
1048 }
Nate Begemana9795f82005-03-24 04:41:43 +00001049
1050 case ISD::SIGN_EXTEND:
1051 case ISD::SIGN_EXTEND_INREG:
1052 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001053 switch(cast<VTSDNode>(Node->getOperand(1))->getVT()) {
Nate Begeman9db505c2005-03-28 19:36:43 +00001054 default: Node->dump(); assert(0 && "Unhandled SIGN_EXTEND type"); break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001055 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001056 BuildMI(BB, PPC::EXTSH, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001057 break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001058 case MVT::i8:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001059 BuildMI(BB, PPC::EXTSB, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001060 break;
Nate Begeman74747862005-03-29 22:24:51 +00001061 case MVT::i1:
1062 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp1).addSImm(0);
1063 break;
Nate Begeman9db505c2005-03-28 19:36:43 +00001064 }
Nate Begemana9795f82005-03-24 04:41:43 +00001065 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001066
Nate Begemana9795f82005-03-24 04:41:43 +00001067 case ISD::CopyFromReg:
Nate Begemana3fd4002005-07-19 16:51:05 +00001068 DestType = N.getValue(0).getValueType();
Nate Begemana9795f82005-03-24 04:41:43 +00001069 if (Result == 1)
Nate Begemana3fd4002005-07-19 16:51:05 +00001070 Result = ExprMap[N.getValue(0)] = MakeReg(DestType);
Chris Lattnera8cd0152005-08-16 21:58:15 +00001071 Tmp1 = dyn_cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Nate Begemana3fd4002005-07-19 16:51:05 +00001072 if (MVT::isInteger(DestType))
1073 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1074 else
1075 BuildMI(BB, PPC::FMR, 1, Result).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001076 return Result;
1077
1078 case ISD::SHL:
Chris Lattner2b48bc62005-08-11 17:56:50 +00001079 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +00001080 unsigned SH, MB, ME;
1081 if (isOpcWithIntImmediate(N.getOperand(0), ISD::AND, Tmp3) &&
1082 isRotateAndMask(ISD::SHL, Tmp2, Tmp3, true, SH, MB, ME)) {
1083 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1084 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(SH)
1085 .addImm(MB).addImm(ME);
1086 return Result;
1087 }
1088 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner2b48bc62005-08-11 17:56:50 +00001089 Tmp2 &= 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001090 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Tmp2).addImm(0)
Nate Begeman5e966612005-03-24 06:28:42 +00001091 .addImm(31-Tmp2);
1092 } else {
Jim Laskey191cf942005-08-11 21:59:23 +00001093 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +00001094 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001095 BuildMI(BB, PPC::SLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1096 }
1097 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001098
Nate Begeman5e966612005-03-24 06:28:42 +00001099 case ISD::SRL:
Chris Lattner2b48bc62005-08-11 17:56:50 +00001100 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +00001101 unsigned SH, MB, ME;
1102 if (isOpcWithIntImmediate(N.getOperand(0), ISD::AND, Tmp3) &&
1103 isRotateAndMask(ISD::SRL, Tmp2, Tmp3, true, SH, MB, ME)) {
1104 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1105 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(SH)
1106 .addImm(MB).addImm(ME);
1107 return Result;
1108 }
1109 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner2b48bc62005-08-11 17:56:50 +00001110 Tmp2 &= 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001111 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(32-Tmp2)
Nate Begeman5e966612005-03-24 06:28:42 +00001112 .addImm(Tmp2).addImm(31);
1113 } else {
Jim Laskey191cf942005-08-11 21:59:23 +00001114 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +00001115 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001116 BuildMI(BB, PPC::SRW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1117 }
1118 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001119
Nate Begeman5e966612005-03-24 06:28:42 +00001120 case ISD::SRA:
Chris Lattner2b48bc62005-08-11 17:56:50 +00001121 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Jim Laskey191cf942005-08-11 21:59:23 +00001122 unsigned SH, MB, ME;
1123 if (isOpcWithIntImmediate(N.getOperand(0), ISD::AND, Tmp3) &&
1124 isRotateAndMask(ISD::SRA, Tmp2, Tmp3, true, SH, MB, ME)) {
1125 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1126 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(SH)
1127 .addImm(MB).addImm(ME);
1128 return Result;
1129 }
1130 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner2b48bc62005-08-11 17:56:50 +00001131 Tmp2 &= 0x1F;
Nate Begeman5e966612005-03-24 06:28:42 +00001132 BuildMI(BB, PPC::SRAWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1133 } else {
Jim Laskey191cf942005-08-11 21:59:23 +00001134 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman3664cef2005-04-13 22:14:14 +00001135 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001136 BuildMI(BB, PPC::SRAW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1137 }
1138 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001139
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001140 case ISD::CTLZ:
1141 Tmp1 = SelectExpr(N.getOperand(0));
1142 BuildMI(BB, PPC::CNTLZW, 1, Result).addReg(Tmp1);
1143 return Result;
1144
Nate Begemana9795f82005-03-24 04:41:43 +00001145 case ISD::ADD:
Nate Begemana3fd4002005-07-19 16:51:05 +00001146 if (!MVT::isInteger(DestType)) {
1147 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::MUL &&
1148 N.getOperand(0).Val->hasOneUse()) {
1149 ++FusedFP; // Statistic
1150 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1151 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1152 Tmp3 = SelectExpr(N.getOperand(1));
1153 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1154 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1155 return Result;
1156 }
1157 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::MUL &&
1158 N.getOperand(1).Val->hasOneUse()) {
1159 ++FusedFP; // Statistic
1160 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1161 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1162 Tmp3 = SelectExpr(N.getOperand(0));
1163 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1164 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1165 return Result;
1166 }
1167 Opc = DestType == MVT::f64 ? PPC::FADD : PPC::FADDS;
1168 Tmp1 = SelectExpr(N.getOperand(0));
1169 Tmp2 = SelectExpr(N.getOperand(1));
1170 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1171 return Result;
1172 }
Chris Lattnerb4138c42005-08-10 18:11:33 +00001173 if (SelectIntImmediateExpr(N, Result, PPC::ADDIS, PPC::ADDI, true))
1174 return Result;
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001175 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner39c68962005-08-08 21:21:03 +00001176 Tmp2 = SelectExpr(N.getOperand(1));
1177 BuildMI(BB, PPC::ADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001178 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001179
Nate Begemana9795f82005-03-24 04:41:43 +00001180 case ISD::AND:
Chris Lattner59b21c22005-08-09 18:29:55 +00001181 if (isIntImmediate(N.getOperand(1), Tmp2)) {
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001182 if (isShiftedMask_32(Tmp2) || isShiftedMask_32(~Tmp2)) {
1183 unsigned SH, MB, ME;
1184 Opc = Recording ? PPC::RLWINMo : PPC::RLWINM;
1185 unsigned OprOpc;
1186 if (isOprShiftImm(N.getOperand(0), OprOpc, Tmp3) &&
1187 isRotateAndMask(OprOpc, Tmp3, Tmp2, false, SH, MB, ME)) {
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001188 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001189 } else {
1190 Tmp1 = SelectExpr(N.getOperand(0));
1191 isRunOfOnes(Tmp2, MB, ME);
1192 SH = 0;
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001193 }
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001194 BuildMI(BB, Opc, 4, Result).addReg(Tmp1).addImm(SH)
1195 .addImm(MB).addImm(ME);
1196 RecordSuccess = true;
1197 return Result;
1198 } else if (isUInt16(Tmp2)) {
1199 Tmp2 = Lo16(Tmp2);
Chris Lattnercafb67b2005-05-09 17:39:48 +00001200 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001201 BuildMI(BB, PPC::ANDIo, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001202 RecordSuccess = true;
1203 return Result;
1204 } else if (isUInt16(Tmp2)) {
1205 Tmp2 = Hi16(Tmp2);
Chris Lattnercafb67b2005-05-09 17:39:48 +00001206 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001207 BuildMI(BB, PPC::ANDISo, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001208 RecordSuccess = true;
1209 return Result;
1210 }
Nate Begeman7ddecb42005-04-06 23:51:40 +00001211 }
Jim Laskey847c3a92005-08-12 23:38:02 +00001212 if (isOprNot(N.getOperand(1))) {
1213 Tmp1 = SelectExpr(N.getOperand(0));
1214 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1215 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1216 RecordSuccess = false;
1217 return Result;
1218 }
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001219 if (isOprNot(N.getOperand(0))) {
Jim Laskey847c3a92005-08-12 23:38:02 +00001220 Tmp1 = SelectExpr(N.getOperand(1));
1221 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1222 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp1).addReg(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001223 RecordSuccess = false;
1224 return Result;
1225 }
1226 // emit a regular and
1227 Tmp1 = SelectExpr(N.getOperand(0));
1228 Tmp2 = SelectExpr(N.getOperand(1));
1229 Opc = Recording ? PPC::ANDo : PPC::AND;
1230 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemanc7bd4822005-04-11 06:34:10 +00001231 RecordSuccess = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001232 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001233
Nate Begemana9795f82005-03-24 04:41:43 +00001234 case ISD::OR:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001235 if (SelectBitfieldInsert(N, Result))
1236 return Result;
Chris Lattnerb4138c42005-08-10 18:11:33 +00001237 if (SelectIntImmediateExpr(N, Result, PPC::ORIS, PPC::ORI))
1238 return Result;
Jim Laskey847c3a92005-08-12 23:38:02 +00001239 if (isOprNot(N.getOperand(1))) {
1240 Tmp1 = SelectExpr(N.getOperand(0));
1241 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1242 BuildMI(BB, PPC::ORC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1243 RecordSuccess = false;
1244 return Result;
1245 }
1246 if (isOprNot(N.getOperand(0))) {
1247 Tmp1 = SelectExpr(N.getOperand(1));
1248 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1249 BuildMI(BB, PPC::ORC, 2, Result).addReg(Tmp1).addReg(Tmp2);
1250 RecordSuccess = false;
1251 return Result;
1252 }
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001253 // emit regular or
1254 Tmp1 = SelectExpr(N.getOperand(0));
1255 Tmp2 = SelectExpr(N.getOperand(1));
1256 Opc = Recording ? PPC::ORo : PPC::OR;
1257 RecordSuccess = true;
1258 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001259 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001260
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001261 case ISD::XOR: {
1262 // Check for EQV: xor, (xor a, -1), b
Chris Lattnerdf706e32005-08-10 16:35:46 +00001263 if (isOprNot(N.getOperand(0))) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001264 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1265 Tmp2 = SelectExpr(N.getOperand(1));
1266 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1267 return Result;
1268 }
Chris Lattner837a5212005-04-21 21:09:11 +00001269 // Check for NOT, NOR, EQV, and NAND: xor (copy, or, xor, and), -1
Chris Lattner5b909172005-08-08 21:30:29 +00001270 if (isOprNot(N)) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001271 switch(N.getOperand(0).getOpcode()) {
1272 case ISD::OR:
1273 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1274 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1275 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1276 break;
1277 case ISD::AND:
1278 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1279 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1280 BuildMI(BB, PPC::NAND, 2, Result).addReg(Tmp1).addReg(Tmp2);
1281 break;
Chris Lattner837a5212005-04-21 21:09:11 +00001282 case ISD::XOR:
1283 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1284 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1285 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1286 break;
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001287 default:
1288 Tmp1 = SelectExpr(N.getOperand(0));
1289 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1290 break;
1291 }
1292 return Result;
1293 }
Chris Lattnerb4138c42005-08-10 18:11:33 +00001294 if (SelectIntImmediateExpr(N, Result, PPC::XORIS, PPC::XORI))
1295 return Result;
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001296 // emit regular xor
1297 Tmp1 = SelectExpr(N.getOperand(0));
1298 Tmp2 = SelectExpr(N.getOperand(1));
1299 BuildMI(BB, PPC::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001300 return Result;
1301 }
1302
Chris Lattner5b909172005-08-08 21:30:29 +00001303 case ISD::SUB:
Nate Begemana3fd4002005-07-19 16:51:05 +00001304 if (!MVT::isInteger(DestType)) {
1305 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::MUL &&
1306 N.getOperand(0).Val->hasOneUse()) {
1307 ++FusedFP; // Statistic
1308 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1309 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1310 Tmp3 = SelectExpr(N.getOperand(1));
1311 Opc = DestType == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS;
1312 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1313 return Result;
1314 }
1315 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::MUL &&
1316 N.getOperand(1).Val->hasOneUse()) {
1317 ++FusedFP; // Statistic
1318 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1319 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1320 Tmp3 = SelectExpr(N.getOperand(0));
1321 Opc = DestType == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS;
1322 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1323 return Result;
1324 }
1325 Opc = DestType == MVT::f64 ? PPC::FSUB : PPC::FSUBS;
1326 Tmp1 = SelectExpr(N.getOperand(0));
1327 Tmp2 = SelectExpr(N.getOperand(1));
1328 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1329 return Result;
1330 }
Chris Lattner59b21c22005-08-09 18:29:55 +00001331 if (isIntImmediate(N.getOperand(0), Tmp1) && isInt16(Tmp1)) {
Chris Lattnerb4138c42005-08-10 18:11:33 +00001332 Tmp1 = Lo16(Tmp1);
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001333 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman27523a12005-04-02 00:42:16 +00001334 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp2).addSImm(Tmp1);
Chris Lattner5b909172005-08-08 21:30:29 +00001335 return Result;
Chris Lattnerb4138c42005-08-10 18:11:33 +00001336 }
1337 if (SelectIntImmediateExpr(N, Result, PPC::ADDIS, PPC::ADDI, true, true))
Chris Lattner0d7d99f2005-08-10 16:34:52 +00001338 return Result;
Chris Lattner5b909172005-08-08 21:30:29 +00001339 Tmp1 = SelectExpr(N.getOperand(0));
1340 Tmp2 = SelectExpr(N.getOperand(1));
1341 BuildMI(BB, PPC::SUBF, 2, Result).addReg(Tmp2).addReg(Tmp1);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001342 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001343
Nate Begeman5e966612005-03-24 06:28:42 +00001344 case ISD::MUL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001345 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner59b21c22005-08-09 18:29:55 +00001346 if (isIntImmediate(N.getOperand(1), Tmp2) && isInt16(Tmp2)) {
Chris Lattnerfd784542005-08-08 21:33:23 +00001347 Tmp2 = Lo16(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001348 BuildMI(BB, PPC::MULLI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Chris Lattnerfd784542005-08-08 21:33:23 +00001349 } else {
Nate Begeman307e7442005-03-26 01:28:53 +00001350 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemana3fd4002005-07-19 16:51:05 +00001351 switch (DestType) {
1352 default: assert(0 && "Unknown type to ISD::MUL"); break;
1353 case MVT::i32: Opc = PPC::MULLW; break;
1354 case MVT::f32: Opc = PPC::FMULS; break;
1355 case MVT::f64: Opc = PPC::FMUL; break;
1356 }
1357 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001358 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001359 return Result;
1360
Nate Begeman815d6da2005-04-06 00:25:27 +00001361 case ISD::MULHS:
1362 case ISD::MULHU:
1363 Tmp1 = SelectExpr(N.getOperand(0));
1364 Tmp2 = SelectExpr(N.getOperand(1));
1365 Opc = (ISD::MULHU == opcode) ? PPC::MULHWU : PPC::MULHW;
1366 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1367 return Result;
1368
Nate Begemanf3d08f32005-03-29 00:03:27 +00001369 case ISD::SDIV:
Chris Lattner59b21c22005-08-09 18:29:55 +00001370 if (isIntImmediate(N.getOperand(1), Tmp3)) {
Chris Lattnerfd784542005-08-08 21:33:23 +00001371 if ((signed)Tmp3 > 0 && isPowerOf2_32(Tmp3)) {
1372 Tmp3 = Log2_32(Tmp3);
Chris Lattner54abfc52005-08-11 17:15:31 +00001373 Tmp1 = MakeIntReg();
Chris Lattnerfd784542005-08-08 21:33:23 +00001374 Tmp2 = SelectExpr(N.getOperand(0));
Nate Begeman9f833d32005-04-12 00:10:02 +00001375 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1376 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp1);
Chris Lattnerfd784542005-08-08 21:33:23 +00001377 return Result;
1378 } else if ((signed)Tmp3 < 0 && isPowerOf2_32(-Tmp3)) {
1379 Tmp3 = Log2_32(-Tmp3);
Chris Lattner2f460552005-08-09 18:08:41 +00001380 Tmp2 = SelectExpr(N.getOperand(0));
Chris Lattner54abfc52005-08-11 17:15:31 +00001381 Tmp1 = MakeIntReg();
1382 unsigned Tmp4 = MakeIntReg();
Chris Lattnerfd784542005-08-08 21:33:23 +00001383 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1384 BuildMI(BB, PPC::ADDZE, 1, Tmp4).addReg(Tmp1);
1385 BuildMI(BB, PPC::NEG, 1, Result).addReg(Tmp4);
1386 return Result;
Nate Begeman9f833d32005-04-12 00:10:02 +00001387 }
Chris Lattnerfd784542005-08-08 21:33:23 +00001388 }
1389 // fall thru
1390 case ISD::UDIV:
Nate Begeman815d6da2005-04-06 00:25:27 +00001391 // If this is a divide by constant, we can emit code using some magic
1392 // constants to implement it as a multiply instead.
Chris Lattner59b21c22005-08-09 18:29:55 +00001393 if (isIntImmediate(N.getOperand(1), Tmp3)) {
Chris Lattnerfd784542005-08-08 21:33:23 +00001394 if (opcode == ISD::SDIV) {
1395 if ((signed)Tmp3 < -1 || (signed)Tmp3 > 1) {
1396 ExprMap.erase(N);
1397 return SelectExpr(BuildSDIVSequence(N));
1398 }
1399 } else {
1400 if ((signed)Tmp3 > 1) {
1401 ExprMap.erase(N);
1402 return SelectExpr(BuildUDIVSequence(N));
1403 }
1404 }
Jeff Cohen00b168892005-07-27 06:12:32 +00001405 }
Nate Begemanf3d08f32005-03-29 00:03:27 +00001406 Tmp1 = SelectExpr(N.getOperand(0));
1407 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemana3fd4002005-07-19 16:51:05 +00001408 switch (DestType) {
1409 default: assert(0 && "Unknown type to ISD::SDIV"); break;
1410 case MVT::i32: Opc = (ISD::UDIV == opcode) ? PPC::DIVWU : PPC::DIVW; break;
1411 case MVT::f32: Opc = PPC::FDIVS; break;
1412 case MVT::f64: Opc = PPC::FDIV; break;
1413 }
Nate Begemanf3d08f32005-03-29 00:03:27 +00001414 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1415 return Result;
1416
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001417 case ISD::ADD_PARTS:
Nate Begemanca12a2b2005-03-28 22:28:37 +00001418 case ISD::SUB_PARTS: {
1419 assert(N.getNumOperands() == 4 && N.getValueType() == MVT::i32 &&
1420 "Not an i64 add/sub!");
Nate Begeman456f1e82005-08-17 00:20:08 +00001421 unsigned Tmp4 = 0;
1422 bool ME = isIntImmediate(N.getOperand(3),Tmp3) && ((signed)Tmp3 == -1);
1423 bool ZE = isIntImmediate(N.getOperand(3),Tmp3) && (Tmp3 == 0);
1424 bool IM = isIntImmediate(N.getOperand(2),Tmp3) && ((signed)Tmp3 >= -32768 ||
1425 (signed)Tmp3 < 32768);
1426 Tmp1 = SelectExpr(N.getOperand(0));
1427 Tmp2 = SelectExpr(N.getOperand(1));
1428 if (!IM || N.getOpcode() == ISD::SUB_PARTS)
1429 Tmp3 = SelectExpr(N.getOperand(2));
1430 if ((!ME && !ZE) || N.getOpcode() == ISD::SUB_PARTS)
1431 Tmp4 = SelectExpr(N.getOperand(3));
1432
Nate Begemanca12a2b2005-03-28 22:28:37 +00001433 if (N.getOpcode() == ISD::ADD_PARTS) {
Nate Begeman456f1e82005-08-17 00:20:08 +00001434 // Codegen the low 32 bits of the add. Interestingly, there is no shifted
1435 // form of add immediate carrying.
1436 if (IM)
1437 BuildMI(BB, PPC::ADDIC, 2, Result).addReg(Tmp1).addSImm(Tmp3);
1438 else
1439 BuildMI(BB, PPC::ADDC, 2, Result).addReg(Tmp1).addReg(Tmp3);
1440 // Codegen the high 32 bits, adding zero, minus one, or the full value
1441 // along with the carry flag produced by addc/addic to tmp2.
1442 if (ZE)
1443 BuildMI(BB, PPC::ADDZE, 1, Result+1).addReg(Tmp2);
1444 else if (ME)
1445 BuildMI(BB, PPC::ADDME, 1, Result+1).addReg(Tmp2);
1446 else
1447 BuildMI(BB, PPC::ADDE, 2, Result+1).addReg(Tmp2).addReg(Tmp4);
Nate Begemanca12a2b2005-03-28 22:28:37 +00001448 } else {
Nate Begeman456f1e82005-08-17 00:20:08 +00001449 BuildMI(BB, PPC::SUBFC, 2, Result).addReg(Tmp3).addReg(Tmp1);
1450 BuildMI(BB, PPC::SUBFE, 2, Result+1).addReg(Tmp4).addReg(Tmp2);
Nate Begeman27eeb002005-04-02 05:59:34 +00001451 }
1452 return Result+N.ResNo;
1453 }
1454
1455 case ISD::SHL_PARTS:
1456 case ISD::SRA_PARTS:
1457 case ISD::SRL_PARTS: {
1458 assert(N.getNumOperands() == 3 && N.getValueType() == MVT::i32 &&
1459 "Not an i64 shift!");
1460 unsigned ShiftOpLo = SelectExpr(N.getOperand(0));
1461 unsigned ShiftOpHi = SelectExpr(N.getOperand(1));
Nate Begeman3664cef2005-04-13 22:14:14 +00001462 unsigned SHReg = FoldIfWideZeroExtend(N.getOperand(2));
Chris Lattner54abfc52005-08-11 17:15:31 +00001463 Tmp1 = MakeIntReg();
1464 Tmp2 = MakeIntReg();
1465 Tmp3 = MakeIntReg();
1466 unsigned Tmp4 = MakeIntReg();
1467 unsigned Tmp5 = MakeIntReg();
1468 unsigned Tmp6 = MakeIntReg();
Nate Begeman27eeb002005-04-02 05:59:34 +00001469 BuildMI(BB, PPC::SUBFIC, 2, Tmp1).addReg(SHReg).addSImm(32);
1470 if (ISD::SHL_PARTS == opcode) {
1471 BuildMI(BB, PPC::SLW, 2, Tmp2).addReg(ShiftOpHi).addReg(SHReg);
1472 BuildMI(BB, PPC::SRW, 2, Tmp3).addReg(ShiftOpLo).addReg(Tmp1);
1473 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1474 BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32);
Nate Begemanfa554702005-04-03 22:13:27 +00001475 BuildMI(BB, PPC::SLW, 2, Tmp6).addReg(ShiftOpLo).addReg(Tmp5);
Nate Begeman27eeb002005-04-02 05:59:34 +00001476 BuildMI(BB, PPC::OR, 2, Result+1).addReg(Tmp4).addReg(Tmp6);
1477 BuildMI(BB, PPC::SLW, 2, Result).addReg(ShiftOpLo).addReg(SHReg);
1478 } else if (ISD::SRL_PARTS == opcode) {
1479 BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg);
1480 BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1);
1481 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1482 BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32);
1483 BuildMI(BB, PPC::SRW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5);
1484 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp4).addReg(Tmp6);
1485 BuildMI(BB, PPC::SRW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg);
1486 } else {
1487 MachineBasicBlock *TmpMBB = new MachineBasicBlock(BB->getBasicBlock());
1488 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
1489 MachineBasicBlock *OldMBB = BB;
1490 MachineFunction *F = BB->getParent();
1491 ilist<MachineBasicBlock>::iterator It = BB; ++It;
1492 F->getBasicBlockList().insert(It, TmpMBB);
1493 F->getBasicBlockList().insert(It, PhiMBB);
1494 BB->addSuccessor(TmpMBB);
1495 BB->addSuccessor(PhiMBB);
1496 BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg);
1497 BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1);
1498 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1499 BuildMI(BB, PPC::ADDICo, 2, Tmp5).addReg(SHReg).addSImm(-32);
1500 BuildMI(BB, PPC::SRAW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5);
1501 BuildMI(BB, PPC::SRAW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg);
1502 BuildMI(BB, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
1503 // Select correct least significant half if the shift amount > 32
1504 BB = TmpMBB;
Chris Lattner54abfc52005-08-11 17:15:31 +00001505 unsigned Tmp7 = MakeIntReg();
Nate Begeman27eeb002005-04-02 05:59:34 +00001506 BuildMI(BB, PPC::OR, 2, Tmp7).addReg(Tmp6).addReg(Tmp6);
1507 TmpMBB->addSuccessor(PhiMBB);
1508 BB = PhiMBB;
1509 BuildMI(BB, PPC::PHI, 4, Result).addReg(Tmp4).addMBB(OldMBB)
1510 .addReg(Tmp7).addMBB(TmpMBB);
Nate Begemanca12a2b2005-03-28 22:28:37 +00001511 }
1512 return Result+N.ResNo;
1513 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001514
Nate Begeman6b559972005-04-01 02:59:27 +00001515 case ISD::FP_TO_SINT: {
Nate Begeman6b559972005-04-01 02:59:27 +00001516 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman5a014812005-08-14 01:17:16 +00001517 Tmp2 = MakeFPReg();
1518 BuildMI(BB, PPC::FCTIWZ, 1, Tmp2).addReg(Tmp1);
1519 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
1520 addFrameReference(BuildMI(BB, PPC::STFD, 3).addReg(Tmp2), FrameIdx);
1521 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Result), FrameIdx, 4);
1522 return Result;
Nate Begeman6b559972005-04-01 02:59:27 +00001523 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001524
Chris Lattner88ac32c2005-08-09 20:21:10 +00001525 case ISD::SETCC: {
1526 ISD::CondCode CC = cast<CondCodeSDNode>(Node->getOperand(2))->get();
1527 if (isIntImmediate(Node->getOperand(1), Tmp3)) {
1528 // We can codegen setcc op, imm very efficiently compared to a brcond.
1529 // Check for those cases here.
1530 // setcc op, 0
1531 if (Tmp3 == 0) {
1532 Tmp1 = SelectExpr(Node->getOperand(0));
1533 switch (CC) {
1534 default: Node->dump(); assert(0 && "Unhandled SetCC condition"); abort();
1535 case ISD::SETEQ:
Chris Lattner54abfc52005-08-11 17:15:31 +00001536 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001537 BuildMI(BB, PPC::CNTLZW, 1, Tmp2).addReg(Tmp1);
1538 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp2).addImm(27)
1539 .addImm(5).addImm(31);
1540 break;
1541 case ISD::SETNE:
Chris Lattner54abfc52005-08-11 17:15:31 +00001542 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001543 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(-1);
1544 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp2).addReg(Tmp1);
1545 break;
1546 case ISD::SETLT:
1547 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(1)
1548 .addImm(31).addImm(31);
1549 break;
1550 case ISD::SETGT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001551 Tmp2 = MakeIntReg();
1552 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001553 BuildMI(BB, PPC::NEG, 2, Tmp2).addReg(Tmp1);
1554 BuildMI(BB, PPC::ANDC, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1555 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
1556 .addImm(31).addImm(31);
1557 break;
Nate Begeman9765c252005-04-12 21:22:28 +00001558 }
Chris Lattner88ac32c2005-08-09 20:21:10 +00001559 return Result;
1560 } else if (Tmp3 == ~0U) { // setcc op, -1
1561 Tmp1 = SelectExpr(Node->getOperand(0));
1562 switch (CC) {
1563 default: assert(0 && "Unhandled SetCC condition"); abort();
1564 case ISD::SETEQ:
Chris Lattner54abfc52005-08-11 17:15:31 +00001565 Tmp2 = MakeIntReg();
1566 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001567 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(1);
1568 BuildMI(BB, PPC::LI, 1, Tmp3).addSImm(0);
1569 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp3);
1570 break;
1571 case ISD::SETNE:
Chris Lattner54abfc52005-08-11 17:15:31 +00001572 Tmp2 = MakeIntReg();
1573 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001574 BuildMI(BB, PPC::NOR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
1575 BuildMI(BB, PPC::ADDIC, 2, Tmp3).addReg(Tmp2).addSImm(-1);
1576 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp3).addReg(Tmp2);
1577 break;
1578 case ISD::SETLT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001579 Tmp2 = MakeIntReg();
1580 Tmp3 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001581 BuildMI(BB, PPC::ADDI, 2, Tmp2).addReg(Tmp1).addSImm(1);
1582 BuildMI(BB, PPC::AND, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1583 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
1584 .addImm(31).addImm(31);
1585 break;
1586 case ISD::SETGT:
Chris Lattner54abfc52005-08-11 17:15:31 +00001587 Tmp2 = MakeIntReg();
Chris Lattner88ac32c2005-08-09 20:21:10 +00001588 BuildMI(BB, PPC::RLWINM, 4, Tmp2).addReg(Tmp1).addImm(1)
1589 .addImm(31).addImm(31);
1590 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp2).addImm(1);
1591 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00001592 }
Chris Lattner88ac32c2005-08-09 20:21:10 +00001593 return Result;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00001594 }
Nate Begeman33162522005-03-29 21:54:38 +00001595 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001596
Nate Begemanc24d4842005-08-10 20:52:09 +00001597 unsigned CCReg = SelectCC(N.getOperand(0), N.getOperand(1), CC);
1598 MoveCRtoGPR(CCReg, CC, Result);
Chris Lattner88ac32c2005-08-09 20:21:10 +00001599 return Result;
1600 }
Nate Begemanc24d4842005-08-10 20:52:09 +00001601
1602 case ISD::SELECT_CC: {
1603 ISD::CondCode CC = cast<CondCodeSDNode>(N.getOperand(4))->get();
1604 if (!MVT::isInteger(N.getOperand(0).getValueType()) &&
1605 !MVT::isInteger(N.getOperand(2).getValueType()) &&
1606 CC != ISD::SETEQ && CC != ISD::SETNE) {
1607 MVT::ValueType VT = N.getOperand(0).getValueType();
1608 unsigned TV = SelectExpr(N.getOperand(2)); // Use if TRUE
1609 unsigned FV = SelectExpr(N.getOperand(3)); // Use if FALSE
Nate Begemana3fd4002005-07-19 16:51:05 +00001610
Nate Begemanc24d4842005-08-10 20:52:09 +00001611 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N.getOperand(1));
Nate Begemana3fd4002005-07-19 16:51:05 +00001612 if (CN && (CN->isExactlyValue(-0.0) || CN->isExactlyValue(0.0))) {
Chris Lattner88ac32c2005-08-09 20:21:10 +00001613 switch(CC) {
Nate Begemana3fd4002005-07-19 16:51:05 +00001614 default: assert(0 && "Invalid FSEL condition"); abort();
1615 case ISD::SETULT:
1616 case ISD::SETLT:
1617 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1618 case ISD::SETUGE:
1619 case ISD::SETGE:
Nate Begemanc24d4842005-08-10 20:52:09 +00001620 Tmp1 = SelectExpr(N.getOperand(0)); // Val to compare against
Nate Begemana3fd4002005-07-19 16:51:05 +00001621 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp1).addReg(TV).addReg(FV);
1622 return Result;
1623 case ISD::SETUGT:
1624 case ISD::SETGT:
1625 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1626 case ISD::SETULE:
1627 case ISD::SETLE: {
Nate Begemanc24d4842005-08-10 20:52:09 +00001628 if (N.getOperand(0).getOpcode() == ISD::FNEG) {
1629 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
Nate Begemana3fd4002005-07-19 16:51:05 +00001630 } else {
1631 Tmp2 = MakeReg(VT);
Nate Begemanc24d4842005-08-10 20:52:09 +00001632 Tmp1 = SelectExpr(N.getOperand(0)); // Val to compare against
Nate Begemana3fd4002005-07-19 16:51:05 +00001633 BuildMI(BB, PPC::FNEG, 1, Tmp2).addReg(Tmp1);
1634 }
1635 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp2).addReg(TV).addReg(FV);
1636 return Result;
1637 }
1638 }
1639 } else {
1640 Opc = (MVT::f64 == VT) ? PPC::FSUB : PPC::FSUBS;
Nate Begemanc24d4842005-08-10 20:52:09 +00001641 Tmp1 = SelectExpr(N.getOperand(0)); // Val to compare against
1642 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemana3fd4002005-07-19 16:51:05 +00001643 Tmp3 = MakeReg(VT);
Chris Lattner88ac32c2005-08-09 20:21:10 +00001644 switch(CC) {
Nate Begemana3fd4002005-07-19 16:51:05 +00001645 default: assert(0 && "Invalid FSEL condition"); abort();
1646 case ISD::SETULT:
1647 case ISD::SETLT:
1648 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1649 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(FV).addReg(TV);
1650 return Result;
1651 case ISD::SETUGE:
1652 case ISD::SETGE:
1653 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1654 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(TV).addReg(FV);
1655 return Result;
1656 case ISD::SETUGT:
1657 case ISD::SETGT:
1658 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1659 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(FV).addReg(TV);
1660 return Result;
1661 case ISD::SETULE:
1662 case ISD::SETLE:
1663 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
1664 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(TV).addReg(FV);
1665 return Result;
1666 }
1667 }
1668 assert(0 && "Should never get here");
Nate Begemana3fd4002005-07-19 16:51:05 +00001669 }
1670
Nate Begeman5a014812005-08-14 01:17:16 +00001671 // If the False value only has one use, we can generate better code by
1672 // selecting it in the fallthrough basic block rather than here, which
1673 // increases register pressure.
Nate Begeman5a014812005-08-14 01:17:16 +00001674 unsigned TrueValue = SelectExpr(N.getOperand(2));
Nate Begeman2d56e722005-08-14 18:38:32 +00001675 unsigned FalseValue = SelectExpr(N.getOperand(3));
Nate Begemanc24d4842005-08-10 20:52:09 +00001676 unsigned CCReg = SelectCC(N.getOperand(0), N.getOperand(1), CC);
1677 Opc = getBCCForSetCC(CC);
1678
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001679 // Create an iterator with which to insert the MBB for copying the false
Nate Begeman74747862005-03-29 22:24:51 +00001680 // value and the MBB to hold the PHI instruction for this SetCC.
1681 MachineBasicBlock *thisMBB = BB;
1682 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1683 ilist<MachineBasicBlock>::iterator It = BB;
1684 ++It;
1685
1686 // thisMBB:
1687 // ...
1688 // TrueVal = ...
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001689 // cmpTY ccX, r1, r2
Nate Begeman74747862005-03-29 22:24:51 +00001690 // bCC copy1MBB
1691 // fallthrough --> copy0MBB
Nate Begeman74747862005-03-29 22:24:51 +00001692 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1693 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001694 BuildMI(BB, Opc, 2).addReg(CCReg).addMBB(sinkMBB);
Nate Begeman74747862005-03-29 22:24:51 +00001695 MachineFunction *F = BB->getParent();
1696 F->getBasicBlockList().insert(It, copy0MBB);
1697 F->getBasicBlockList().insert(It, sinkMBB);
1698 // Update machine-CFG edges
1699 BB->addSuccessor(copy0MBB);
1700 BB->addSuccessor(sinkMBB);
1701
1702 // copy0MBB:
1703 // %FalseValue = ...
1704 // # fallthrough to sinkMBB
1705 BB = copy0MBB;
Nate Begeman74747862005-03-29 22:24:51 +00001706 // Update machine-CFG edges
1707 BB->addSuccessor(sinkMBB);
1708
1709 // sinkMBB:
1710 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1711 // ...
1712 BB = sinkMBB;
1713 BuildMI(BB, PPC::PHI, 4, Result).addReg(FalseValue)
1714 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Nate Begeman74747862005-03-29 22:24:51 +00001715 return Result;
1716 }
Nate Begemana9795f82005-03-24 04:41:43 +00001717
Chris Lattner0c09a412005-08-18 17:16:52 +00001718 case ISD::Constant: {
1719 assert(N.getValueType() == MVT::i32 &&
1720 "Only i32 constants are legal on this target!");
Nate Begeman58dfb082005-08-18 18:14:49 +00001721 unsigned v = (unsigned)cast<ConstantSDNode>(N)->getValue();
Jim Laskey5b5f0b72005-08-18 18:58:23 +00001722 if (isInt16(v)) {
1723 BuildMI(BB, PPC::LI, 1, Result).addSImm(Lo16(v));
Chris Lattner0c09a412005-08-18 17:16:52 +00001724 } else {
Jim Laskey5b5f0b72005-08-18 18:58:23 +00001725 unsigned Hi = Hi16(v);
1726 unsigned Lo = Lo16(v);
1727 if (Lo) {
1728 Tmp1 = MakeIntReg();
1729 BuildMI(BB, PPC::LIS, 1, Tmp1).addSImm(Hi);
1730 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(Lo);
1731 } else {
1732 BuildMI(BB, PPC::LIS, 1, Result).addSImm(Hi);
1733 }
Nate Begemana9795f82005-03-24 04:41:43 +00001734 }
1735 return Result;
Chris Lattner0c09a412005-08-18 17:16:52 +00001736 }
Nate Begemana3fd4002005-07-19 16:51:05 +00001737
1738 case ISD::ConstantFP: {
1739 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
1740 Result = getConstDouble(CN->getValue(), Result);
1741 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001742 }
1743
Nate Begemana3fd4002005-07-19 16:51:05 +00001744 case ISD::FNEG:
1745 if (!NoExcessFPPrecision &&
1746 ISD::ADD == N.getOperand(0).getOpcode() &&
1747 N.getOperand(0).Val->hasOneUse() &&
1748 ISD::MUL == N.getOperand(0).getOperand(0).getOpcode() &&
1749 N.getOperand(0).getOperand(0).Val->hasOneUse()) {
1750 ++FusedFP; // Statistic
1751 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1752 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(1));
1753 Tmp3 = SelectExpr(N.getOperand(0).getOperand(1));
1754 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
1755 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1756 } else if (!NoExcessFPPrecision &&
1757 ISD::ADD == N.getOperand(0).getOpcode() &&
1758 N.getOperand(0).Val->hasOneUse() &&
1759 ISD::MUL == N.getOperand(0).getOperand(1).getOpcode() &&
1760 N.getOperand(0).getOperand(1).Val->hasOneUse()) {
1761 ++FusedFP; // Statistic
1762 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1763 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(1));
1764 Tmp3 = SelectExpr(N.getOperand(0).getOperand(0));
1765 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
1766 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1767 } else if (ISD::FABS == N.getOperand(0).getOpcode()) {
1768 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1769 BuildMI(BB, PPC::FNABS, 1, Result).addReg(Tmp1);
1770 } else {
1771 Tmp1 = SelectExpr(N.getOperand(0));
1772 BuildMI(BB, PPC::FNEG, 1, Result).addReg(Tmp1);
1773 }
1774 return Result;
1775
1776 case ISD::FABS:
1777 Tmp1 = SelectExpr(N.getOperand(0));
1778 BuildMI(BB, PPC::FABS, 1, Result).addReg(Tmp1);
1779 return Result;
1780
Nate Begemanadeb43d2005-07-20 22:42:00 +00001781 case ISD::FSQRT:
1782 Tmp1 = SelectExpr(N.getOperand(0));
1783 Opc = DestType == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS;
1784 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1785 return Result;
1786
Nate Begemana3fd4002005-07-19 16:51:05 +00001787 case ISD::FP_ROUND:
1788 assert (DestType == MVT::f32 &&
1789 N.getOperand(0).getValueType() == MVT::f64 &&
1790 "only f64 to f32 conversion supported here");
1791 Tmp1 = SelectExpr(N.getOperand(0));
1792 BuildMI(BB, PPC::FRSP, 1, Result).addReg(Tmp1);
1793 return Result;
1794
1795 case ISD::FP_EXTEND:
1796 assert (DestType == MVT::f64 &&
1797 N.getOperand(0).getValueType() == MVT::f32 &&
1798 "only f32 to f64 conversion supported here");
1799 Tmp1 = SelectExpr(N.getOperand(0));
1800 BuildMI(BB, PPC::FMR, 1, Result).addReg(Tmp1);
1801 return Result;
Nate Begemana3fd4002005-07-19 16:51:05 +00001802 }
Nate Begemana9795f82005-03-24 04:41:43 +00001803 return 0;
1804}
1805
1806void ISel::Select(SDOperand N) {
Nate Begeman2497e632005-07-21 20:44:43 +00001807 unsigned Tmp1, Tmp2, Tmp3, Opc;
Nate Begemana9795f82005-03-24 04:41:43 +00001808 unsigned opcode = N.getOpcode();
1809
1810 if (!ExprMap.insert(std::make_pair(N, 1)).second)
1811 return; // Already selected.
1812
1813 SDNode *Node = N.Val;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001814
Nate Begemana9795f82005-03-24 04:41:43 +00001815 switch (Node->getOpcode()) {
1816 default:
1817 Node->dump(); std::cerr << "\n";
1818 assert(0 && "Node not handled yet!");
1819 case ISD::EntryToken: return; // Noop
1820 case ISD::TokenFactor:
1821 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1822 Select(Node->getOperand(i));
1823 return;
Chris Lattner16cd04d2005-05-12 23:24:06 +00001824 case ISD::CALLSEQ_START:
1825 case ISD::CALLSEQ_END:
Nate Begemana9795f82005-03-24 04:41:43 +00001826 Select(N.getOperand(0));
1827 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Chris Lattner16cd04d2005-05-12 23:24:06 +00001828 Opc = N.getOpcode() == ISD::CALLSEQ_START ? PPC::ADJCALLSTACKDOWN :
Nate Begemana9795f82005-03-24 04:41:43 +00001829 PPC::ADJCALLSTACKUP;
1830 BuildMI(BB, Opc, 1).addImm(Tmp1);
1831 return;
1832 case ISD::BR: {
1833 MachineBasicBlock *Dest =
1834 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
Nate Begemana9795f82005-03-24 04:41:43 +00001835 Select(N.getOperand(0));
1836 BuildMI(BB, PPC::B, 1).addMBB(Dest);
1837 return;
1838 }
Nate Begeman7cbd5252005-08-16 19:49:35 +00001839 case ISD::BR_CC:
1840 case ISD::BRTWOWAY_CC:
Nate Begemana9795f82005-03-24 04:41:43 +00001841 SelectBranchCC(N);
1842 return;
1843 case ISD::CopyToReg:
1844 Select(N.getOperand(0));
Chris Lattnera8cd0152005-08-16 21:58:15 +00001845 Tmp1 = SelectExpr(N.getOperand(2));
1846 Tmp2 = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001847
Nate Begemana9795f82005-03-24 04:41:43 +00001848 if (Tmp1 != Tmp2) {
Chris Lattnera8cd0152005-08-16 21:58:15 +00001849 if (N.getOperand(2).getValueType() == MVT::f64 ||
1850 N.getOperand(2).getValueType() == MVT::f32)
Nate Begemana9795f82005-03-24 04:41:43 +00001851 BuildMI(BB, PPC::FMR, 1, Tmp2).addReg(Tmp1);
1852 else
1853 BuildMI(BB, PPC::OR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
1854 }
1855 return;
1856 case ISD::ImplicitDef:
1857 Select(N.getOperand(0));
Chris Lattnera8cd0152005-08-16 21:58:15 +00001858 BuildMI(BB, PPC::IMPLICIT_DEF, 0,
1859 cast<RegisterSDNode>(N.getOperand(1))->getReg());
Nate Begemana9795f82005-03-24 04:41:43 +00001860 return;
1861 case ISD::RET:
1862 switch (N.getNumOperands()) {
1863 default:
1864 assert(0 && "Unknown return instruction!");
1865 case 3:
1866 assert(N.getOperand(1).getValueType() == MVT::i32 &&
1867 N.getOperand(2).getValueType() == MVT::i32 &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001868 "Unknown two-register value!");
Nate Begemana9795f82005-03-24 04:41:43 +00001869 Select(N.getOperand(0));
1870 Tmp1 = SelectExpr(N.getOperand(1));
1871 Tmp2 = SelectExpr(N.getOperand(2));
Nate Begeman27523a12005-04-02 00:42:16 +00001872 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp2).addReg(Tmp2);
1873 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(Tmp1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001874 break;
1875 case 2:
1876 Select(N.getOperand(0));
1877 Tmp1 = SelectExpr(N.getOperand(1));
1878 switch (N.getOperand(1).getValueType()) {
1879 default:
1880 assert(0 && "Unknown return type!");
1881 case MVT::f64:
1882 case MVT::f32:
1883 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(Tmp1);
1884 break;
1885 case MVT::i32:
1886 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp1).addReg(Tmp1);
1887 break;
1888 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001889 case 1:
1890 Select(N.getOperand(0));
1891 break;
Nate Begemana9795f82005-03-24 04:41:43 +00001892 }
1893 BuildMI(BB, PPC::BLR, 0); // Just emit a 'ret' instruction
1894 return;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001895 case ISD::TRUNCSTORE:
Nate Begeman2497e632005-07-21 20:44:43 +00001896 case ISD::STORE: {
1897 SDOperand Chain = N.getOperand(0);
1898 SDOperand Value = N.getOperand(1);
1899 SDOperand Address = N.getOperand(2);
1900 Select(Chain);
Nate Begemana9795f82005-03-24 04:41:43 +00001901
Nate Begeman2497e632005-07-21 20:44:43 +00001902 Tmp1 = SelectExpr(Value); //value
Nate Begemana9795f82005-03-24 04:41:43 +00001903
Nate Begeman2497e632005-07-21 20:44:43 +00001904 if (opcode == ISD::STORE) {
1905 switch(Value.getValueType()) {
1906 default: assert(0 && "unknown Type in store");
1907 case MVT::i32: Opc = PPC::STW; break;
1908 case MVT::f64: Opc = PPC::STFD; break;
1909 case MVT::f32: Opc = PPC::STFS; break;
Nate Begemana9795f82005-03-24 04:41:43 +00001910 }
Nate Begeman2497e632005-07-21 20:44:43 +00001911 } else { //ISD::TRUNCSTORE
1912 switch(cast<VTSDNode>(Node->getOperand(4))->getVT()) {
1913 default: assert(0 && "unknown Type in store");
1914 case MVT::i1:
1915 case MVT::i8: Opc = PPC::STB; break;
1916 case MVT::i16: Opc = PPC::STH; break;
Nate Begemana9795f82005-03-24 04:41:43 +00001917 }
Nate Begemana9795f82005-03-24 04:41:43 +00001918 }
Nate Begeman2497e632005-07-21 20:44:43 +00001919
1920 if(Address.getOpcode() == ISD::FrameIndex) {
1921 Tmp2 = cast<FrameIndexSDNode>(Address)->getIndex();
1922 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2);
Nate Begeman2497e632005-07-21 20:44:43 +00001923 } else {
1924 int offset;
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001925 switch(SelectAddr(Address, Tmp2, offset)) {
1926 default: assert(0 && "Unhandled return value from SelectAddr");
1927 case 0: // imm offset, no frame, no index
1928 BuildMI(BB, Opc, 3).addReg(Tmp1).addSImm(offset).addReg(Tmp2);
1929 break;
1930 case 1: // imm offset + frame index
1931 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2, offset);
1932 break;
1933 case 2: // base+index addressing
Nate Begeman2497e632005-07-21 20:44:43 +00001934 Opc = IndexedOpForOp(Opc);
1935 BuildMI(BB, Opc, 3).addReg(Tmp1).addReg(Tmp2).addReg(offset);
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001936 break;
Nate Begemand3ded2d2005-08-08 22:22:56 +00001937 case 3: {
1938 GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Address);
1939 GlobalValue *GV = GN->getGlobal();
1940 BuildMI(BB, Opc, 3).addReg(Tmp1).addGlobalAddress(GV).addReg(Tmp2);
1941 }
Nate Begeman2497e632005-07-21 20:44:43 +00001942 }
1943 }
1944 return;
1945 }
Nate Begemana9795f82005-03-24 04:41:43 +00001946 case ISD::EXTLOAD:
1947 case ISD::SEXTLOAD:
1948 case ISD::ZEXTLOAD:
1949 case ISD::LOAD:
1950 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001951 case ISD::TAILCALL:
Nate Begemana9795f82005-03-24 04:41:43 +00001952 case ISD::CALL:
1953 case ISD::DYNAMIC_STACKALLOC:
1954 ExprMap.erase(N);
1955 SelectExpr(N);
1956 return;
1957 }
1958 assert(0 && "Should not be reached!");
1959}
1960
1961
1962/// createPPC32PatternInstructionSelector - This pass converts an LLVM function
1963/// into a machine code representation using pattern matching and a machine
1964/// description file.
1965///
1966FunctionPass *llvm::createPPC32ISelPattern(TargetMachine &TM) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001967 return new ISel(TM);
Chris Lattner246fa632005-03-24 06:16:18 +00001968}
1969