blob: 7fe3b471f2789c8eec6b73329c6c3e0b3f93cdfc [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMAddressingModes.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMGenInstrInfo.inc"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng29836c32007-01-29 23:45:17 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Support/CommandLine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026using namespace llvm;
27
Evan Chenga8e29892007-01-19 07:51:42 +000028static cl::opt<bool> EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
29 cl::desc("Enable ARM 2-addr to 3-addr conv"));
30
Owen Andersond10fd972007-12-31 06:32:00 +000031static inline
32const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
33 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
34}
35
36static inline
37const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
38 return MIB.addReg(0);
39}
40
Evan Chenga8e29892007-01-19 07:51:42 +000041ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Chris Lattner64105522008-01-01 01:03:04 +000042 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
Evan Chenga8e29892007-01-19 07:51:42 +000043 RI(*this, STI) {
44}
45
Rafael Espindola46adf812006-08-08 20:35:03 +000046const TargetRegisterClass *ARMInstrInfo::getPointerRegClass() const {
Evan Chenga8e29892007-01-19 07:51:42 +000047 return &ARM::GPRRegClass;
Rafael Espindola46adf812006-08-08 20:35:03 +000048}
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050/// Return true if the instruction is a register to register move and
51/// leave the source and dest operands in the passed parameters.
52///
53bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI,
Evan Chenga8e29892007-01-19 07:51:42 +000054 unsigned &SrcReg, unsigned &DstReg) const {
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000055 unsigned oc = MI.getOpcode();
Rafael Espindola49e44152006-06-27 21:52:45 +000056 switch (oc) {
Evan Chenga8e29892007-01-19 07:51:42 +000057 default:
58 return false;
59 case ARM::FCPYS:
60 case ARM::FCPYD:
61 SrcReg = MI.getOperand(1).getReg();
62 DstReg = MI.getOperand(0).getReg();
63 return true;
Evan Cheng9f6636f2007-03-19 07:48:02 +000064 case ARM::MOVr:
65 case ARM::tMOVr:
Chris Lattner749c6f62008-01-07 07:27:27 +000066 assert(MI.getDesc().getNumOperands() >= 2 &&
Evan Cheng44bec522007-05-15 01:29:07 +000067 MI.getOperand(0).isRegister() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +000068 MI.getOperand(1).isRegister() &&
69 "Invalid ARM MOV instruction");
Evan Chenga8e29892007-01-19 07:51:42 +000070 SrcReg = MI.getOperand(1).getReg();
71 DstReg = MI.getOperand(0).getReg();
72 return true;
Rafael Espindola49e44152006-06-27 21:52:45 +000073 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000074}
Chris Lattner578e64a2006-10-24 16:47:57 +000075
Evan Chenga8e29892007-01-19 07:51:42 +000076unsigned ARMInstrInfo::isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const{
77 switch (MI->getOpcode()) {
78 default: break;
79 case ARM::LDR:
80 if (MI->getOperand(1).isFrameIndex() &&
Dan Gohman92dfe202007-09-14 20:33:02 +000081 MI->getOperand(2).isRegister() &&
Evan Chenga8e29892007-01-19 07:51:42 +000082 MI->getOperand(3).isImmediate() &&
83 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000084 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000085 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000086 return MI->getOperand(0).getReg();
87 }
88 break;
89 case ARM::FLDD:
90 case ARM::FLDS:
91 if (MI->getOperand(1).isFrameIndex() &&
92 MI->getOperand(2).isImmediate() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000093 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000094 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000095 return MI->getOperand(0).getReg();
96 }
97 break;
Evan Cheng8e59ea92007-02-07 00:06:56 +000098 case ARM::tRestore:
Evan Chenga8e29892007-01-19 07:51:42 +000099 if (MI->getOperand(1).isFrameIndex() &&
100 MI->getOperand(2).isImmediate() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000101 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000102 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000103 return MI->getOperand(0).getReg();
104 }
105 break;
106 }
107 return 0;
108}
109
110unsigned ARMInstrInfo::isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const {
111 switch (MI->getOpcode()) {
112 default: break;
113 case ARM::STR:
114 if (MI->getOperand(1).isFrameIndex() &&
Dan Gohman92dfe202007-09-14 20:33:02 +0000115 MI->getOperand(2).isRegister() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000116 MI->getOperand(3).isImmediate() &&
117 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000118 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000119 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000120 return MI->getOperand(0).getReg();
121 }
122 break;
123 case ARM::FSTD:
124 case ARM::FSTS:
125 if (MI->getOperand(1).isFrameIndex() &&
126 MI->getOperand(2).isImmediate() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000127 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000128 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000129 return MI->getOperand(0).getReg();
130 }
131 break;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000132 case ARM::tSpill:
Evan Chenga8e29892007-01-19 07:51:42 +0000133 if (MI->getOperand(1).isFrameIndex() &&
134 MI->getOperand(2).isImmediate() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000135 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000136 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000137 return MI->getOperand(0).getReg();
138 }
139 break;
140 }
141 return 0;
142}
143
Evan Chengca1267c2008-03-31 20:40:39 +0000144void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB,
145 MachineBasicBlock::iterator I,
146 unsigned DestReg,
147 const MachineInstr *Orig) const {
148 if (Orig->getOpcode() == ARM::MOVi2pieces) {
149 RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(),
150 Orig->getOperand(2).getImm(),
151 Orig->getOperand(3).getReg(), this, false);
152 return;
153 }
154
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000155 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000156 MI->getOperand(0).setReg(DestReg);
157 MBB.insert(I, MI);
158}
159
Evan Chenga8e29892007-01-19 07:51:42 +0000160static unsigned getUnindexedOpcode(unsigned Opc) {
161 switch (Opc) {
162 default: break;
163 case ARM::LDR_PRE:
164 case ARM::LDR_POST:
165 return ARM::LDR;
166 case ARM::LDRH_PRE:
167 case ARM::LDRH_POST:
168 return ARM::LDRH;
169 case ARM::LDRB_PRE:
170 case ARM::LDRB_POST:
171 return ARM::LDRB;
172 case ARM::LDRSH_PRE:
173 case ARM::LDRSH_POST:
174 return ARM::LDRSH;
175 case ARM::LDRSB_PRE:
176 case ARM::LDRSB_POST:
177 return ARM::LDRSB;
178 case ARM::STR_PRE:
179 case ARM::STR_POST:
180 return ARM::STR;
181 case ARM::STRH_PRE:
182 case ARM::STRH_POST:
183 return ARM::STRH;
184 case ARM::STRB_PRE:
185 case ARM::STRB_POST:
186 return ARM::STRB;
187 }
188 return 0;
189}
190
191MachineInstr *
192ARMInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
193 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000194 LiveVariables *LV) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000195 if (!EnableARM3Addr)
196 return NULL;
197
198 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000199 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattner749c6f62008-01-07 07:27:27 +0000200 unsigned TSFlags = MI->getDesc().TSFlags;
Evan Chenga8e29892007-01-19 07:51:42 +0000201 bool isPre = false;
202 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
203 default: return NULL;
204 case ARMII::IndexModePre:
205 isPre = true;
206 break;
207 case ARMII::IndexModePost:
208 break;
209 }
210
211 // Try spliting an indexed load / store to a un-indexed one plus an add/sub
212 // operation.
213 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
214 if (MemOpc == 0)
215 return NULL;
216
217 MachineInstr *UpdateMI = NULL;
218 MachineInstr *MemMI = NULL;
219 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Chris Lattner749c6f62008-01-07 07:27:27 +0000220 const TargetInstrDesc &TID = MI->getDesc();
221 unsigned NumOps = TID.getNumOperands();
Evan Cheng325474e2008-01-07 23:56:57 +0000222 bool isLoad = !TID.mayStore();
Evan Chenga8e29892007-01-19 07:51:42 +0000223 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
224 const MachineOperand &Base = MI->getOperand(2);
Evan Cheng44bec522007-05-15 01:29:07 +0000225 const MachineOperand &Offset = MI->getOperand(NumOps-3);
Evan Chenga8e29892007-01-19 07:51:42 +0000226 unsigned WBReg = WB.getReg();
227 unsigned BaseReg = Base.getReg();
228 unsigned OffReg = Offset.getReg();
Evan Cheng44bec522007-05-15 01:29:07 +0000229 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
230 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
Evan Chenga8e29892007-01-19 07:51:42 +0000231 switch (AddrMode) {
232 default:
233 assert(false && "Unknown indexed op!");
234 return NULL;
235 case ARMII::AddrMode2: {
236 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
237 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
238 if (OffReg == 0) {
239 int SOImmVal = ARM_AM::getSOImmVal(Amt);
240 if (SOImmVal == -1)
241 // Can't encode it in a so_imm operand. This transformation will
242 // add more than 1 instruction. Abandon!
243 return NULL;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000244 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000245 .addReg(BaseReg).addImm(SOImmVal)
246 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000247 } else if (Amt != 0) {
248 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
249 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000250 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000251 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
252 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 } else
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000254 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000255 .addReg(BaseReg).addReg(OffReg)
256 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000257 break;
258 }
259 case ARMII::AddrMode3 : {
260 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
261 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
262 if (OffReg == 0)
263 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000264 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000265 .addReg(BaseReg).addImm(Amt)
266 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000267 else
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000268 UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000269 .addReg(BaseReg).addReg(OffReg)
270 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000271 break;
272 }
273 }
274
275 std::vector<MachineInstr*> NewMIs;
276 if (isPre) {
277 if (isLoad)
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000278 MemMI = BuildMI(MF, get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000279 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000280 else
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000281 MemMI = BuildMI(MF, get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000282 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000283 NewMIs.push_back(MemMI);
284 NewMIs.push_back(UpdateMI);
285 } else {
286 if (isLoad)
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000287 MemMI = BuildMI(MF, get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000288 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000289 else
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000290 MemMI = BuildMI(MF, get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000291 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000292 if (WB.isDead())
293 UpdateMI->getOperand(0).setIsDead();
294 NewMIs.push_back(UpdateMI);
295 NewMIs.push_back(MemMI);
296 }
297
298 // Transfer LiveVariables states, kill / dead info.
299 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
300 MachineOperand &MO = MI->getOperand(i);
301 if (MO.isRegister() && MO.getReg() &&
Dan Gohman6f0d0242008-02-10 18:45:23 +0000302 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Evan Chenga8e29892007-01-19 07:51:42 +0000303 unsigned Reg = MO.getReg();
Owen Andersonf660c172008-07-02 23:41:07 +0000304
305 if (LV) {
306 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
307 if (MO.isDef()) {
308 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
309 if (MO.isDead())
310 LV->addVirtualRegisterDead(Reg, NewMI);
311 }
312 if (MO.isUse() && MO.isKill()) {
313 for (unsigned j = 0; j < 2; ++j) {
314 // Look at the two new MI's in reverse order.
315 MachineInstr *NewMI = NewMIs[j];
316 if (!NewMI->readsRegister(Reg))
317 continue;
318 LV->addVirtualRegisterKilled(Reg, NewMI);
319 if (VI.removeKill(MI))
320 VI.Kills.push_back(NewMI);
321 break;
322 }
Evan Chenga8e29892007-01-19 07:51:42 +0000323 }
324 }
325 }
326 }
327
328 MFI->insert(MBBI, NewMIs[1]);
329 MFI->insert(MBBI, NewMIs[0]);
330 return NewMIs[0];
331}
332
333// Branch analysis.
334bool ARMInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
335 MachineBasicBlock *&FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000336 SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // If the block has no terminators, it just falls into the block after it.
338 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000339 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000340 return false;
341
342 // Get the last instruction in the block.
343 MachineInstr *LastInst = I;
344
345 // If there is only one terminator instruction, process it.
346 unsigned LastOpc = LastInst->getOpcode();
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000347 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000348 if (LastOpc == ARM::B || LastOpc == ARM::tB) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000349 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000350 return false;
351 }
352 if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) {
353 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000354 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000355 Cond.push_back(LastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000356 Cond.push_back(LastInst->getOperand(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000357 return false;
358 }
359 return true; // Can't handle indirect branch.
360 }
361
362 // Get the instruction before it if it is a terminator.
363 MachineInstr *SecondLastInst = I;
364
365 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000366 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000367 return true;
368
369 // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it.
370 unsigned SecondLastOpc = SecondLastInst->getOpcode();
371 if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) ||
372 (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000373 TBB = SecondLastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000374 Cond.push_back(SecondLastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000375 Cond.push_back(SecondLastInst->getOperand(2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000376 FBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000377 return false;
378 }
379
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000380 // If the block ends with two unconditional branches, handle it. The second
381 // one is not executed, so remove it.
Dale Johannesen13e8b512007-06-13 17:59:52 +0000382 if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) &&
383 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000384 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000385 I = LastInst;
386 I->eraseFromParent();
387 return false;
388 }
389
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000390 // Likewise if it ends with a branch table followed by an unconditional branch.
391 // The branch folder can create these, and we must get rid of them for
392 // correctness of Thumb constant islands.
393 if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm ||
394 SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) &&
395 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
396 I = LastInst;
397 I->eraseFromParent();
398 return true;
399 }
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Otherwise, can't handle this.
402 return true;
403}
404
405
Evan Cheng6ae36262007-05-18 00:18:17 +0000406unsigned ARMInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000407 MachineFunction &MF = *MBB.getParent();
408 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
409 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
410 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
411
412 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000413 if (I == MBB.begin()) return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000414 --I;
415 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000416 return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000417
418 // Remove the branch.
419 I->eraseFromParent();
420
421 I = MBB.end();
422
Evan Cheng6ae36262007-05-18 00:18:17 +0000423 if (I == MBB.begin()) return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000424 --I;
425 if (I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000426 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000427
428 // Remove the branch.
429 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000430 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000431}
432
Evan Cheng6ae36262007-05-18 00:18:17 +0000433unsigned ARMInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Evan Chenga8e29892007-01-19 07:51:42 +0000434 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000435 const SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000436 MachineFunction &MF = *MBB.getParent();
437 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
438 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
439 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
440
441 // Shouldn't be a fall through.
442 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Evan Cheng0e1d3792007-07-05 07:18:20 +0000443 assert((Cond.size() == 2 || Cond.size() == 0) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000444 "ARM branch conditions have two components!");
445
446 if (FBB == 0) {
447 if (Cond.empty()) // Unconditional branch?
448 BuildMI(&MBB, get(BOpc)).addMBB(TBB);
449 else
Evan Cheng0e1d3792007-07-05 07:18:20 +0000450 BuildMI(&MBB, get(BccOpc)).addMBB(TBB)
451 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Cheng6ae36262007-05-18 00:18:17 +0000452 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000453 }
454
455 // Two-way conditional branch.
Evan Cheng0e1d3792007-07-05 07:18:20 +0000456 BuildMI(&MBB, get(BccOpc)).addMBB(TBB)
457 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000458 BuildMI(&MBB, get(BOpc)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000459 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000460}
461
Owen Andersond10fd972007-12-31 06:32:00 +0000462void ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
463 MachineBasicBlock::iterator I,
464 unsigned DestReg, unsigned SrcReg,
465 const TargetRegisterClass *DestRC,
466 const TargetRegisterClass *SrcRC) const {
467 if (DestRC != SrcRC) {
468 cerr << "Not yet supported!";
469 abort();
470 }
471
472 if (DestRC == ARM::GPRRegisterClass) {
473 MachineFunction &MF = *MBB.getParent();
474 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
475 if (AFI->isThumbFunction())
476 BuildMI(MBB, I, get(ARM::tMOVr), DestReg).addReg(SrcReg);
477 else
478 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, get(ARM::MOVr), DestReg)
479 .addReg(SrcReg)));
480 } else if (DestRC == ARM::SPRRegisterClass)
481 AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYS), DestReg)
482 .addReg(SrcReg));
483 else if (DestRC == ARM::DPRRegisterClass)
484 AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYD), DestReg)
485 .addReg(SrcReg));
486 else
487 abort();
488}
489
Owen Andersonf6372aa2008-01-01 21:11:32 +0000490static const MachineInstrBuilder &ARMInstrAddOperand(MachineInstrBuilder &MIB,
491 MachineOperand &MO) {
492 if (MO.isRegister())
493 MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit());
494 else if (MO.isImmediate())
495 MIB = MIB.addImm(MO.getImm());
496 else if (MO.isFrameIndex())
497 MIB = MIB.addFrameIndex(MO.getIndex());
498 else
499 assert(0 && "Unknown operand for ARMInstrAddOperand!");
500
501 return MIB;
502}
503
504void ARMInstrInfo::
505storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
506 unsigned SrcReg, bool isKill, int FI,
507 const TargetRegisterClass *RC) const {
508 if (RC == ARM::GPRRegisterClass) {
509 MachineFunction &MF = *MBB.getParent();
510 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
511 if (AFI->isThumbFunction())
512 BuildMI(MBB, I, get(ARM::tSpill)).addReg(SrcReg, false, false, isKill)
513 .addFrameIndex(FI).addImm(0);
514 else
515 AddDefaultPred(BuildMI(MBB, I, get(ARM::STR))
516 .addReg(SrcReg, false, false, isKill)
517 .addFrameIndex(FI).addReg(0).addImm(0));
518 } else if (RC == ARM::DPRRegisterClass) {
519 AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTD))
520 .addReg(SrcReg, false, false, isKill)
521 .addFrameIndex(FI).addImm(0));
522 } else {
523 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
524 AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTS))
525 .addReg(SrcReg, false, false, isKill)
526 .addFrameIndex(FI).addImm(0));
527 }
528}
529
530void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
531 bool isKill,
532 SmallVectorImpl<MachineOperand> &Addr,
533 const TargetRegisterClass *RC,
534 SmallVectorImpl<MachineInstr*> &NewMIs) const {
535 unsigned Opc = 0;
536 if (RC == ARM::GPRRegisterClass) {
537 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
538 if (AFI->isThumbFunction()) {
539 Opc = Addr[0].isFrameIndex() ? ARM::tSpill : ARM::tSTR;
540 MachineInstrBuilder MIB =
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000541 BuildMI(MF, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000542 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
543 MIB = ARMInstrAddOperand(MIB, Addr[i]);
544 NewMIs.push_back(MIB);
545 return;
546 }
547 Opc = ARM::STR;
548 } else if (RC == ARM::DPRRegisterClass) {
549 Opc = ARM::FSTD;
550 } else {
551 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
552 Opc = ARM::FSTS;
553 }
554
555 MachineInstrBuilder MIB =
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000556 BuildMI(MF, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000557 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
558 MIB = ARMInstrAddOperand(MIB, Addr[i]);
559 AddDefaultPred(MIB);
560 NewMIs.push_back(MIB);
561 return;
562}
563
564void ARMInstrInfo::
565loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
566 unsigned DestReg, int FI,
567 const TargetRegisterClass *RC) const {
568 if (RC == ARM::GPRRegisterClass) {
569 MachineFunction &MF = *MBB.getParent();
570 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
571 if (AFI->isThumbFunction())
572 BuildMI(MBB, I, get(ARM::tRestore), DestReg)
573 .addFrameIndex(FI).addImm(0);
574 else
575 AddDefaultPred(BuildMI(MBB, I, get(ARM::LDR), DestReg)
576 .addFrameIndex(FI).addReg(0).addImm(0));
577 } else if (RC == ARM::DPRRegisterClass) {
578 AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDD), DestReg)
579 .addFrameIndex(FI).addImm(0));
580 } else {
581 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
582 AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDS), DestReg)
583 .addFrameIndex(FI).addImm(0));
584 }
585}
586
587void ARMInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
588 SmallVectorImpl<MachineOperand> &Addr,
589 const TargetRegisterClass *RC,
590 SmallVectorImpl<MachineInstr*> &NewMIs) const {
591 unsigned Opc = 0;
592 if (RC == ARM::GPRRegisterClass) {
593 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
594 if (AFI->isThumbFunction()) {
595 Opc = Addr[0].isFrameIndex() ? ARM::tRestore : ARM::tLDR;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000596 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000597 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
598 MIB = ARMInstrAddOperand(MIB, Addr[i]);
599 NewMIs.push_back(MIB);
600 return;
601 }
602 Opc = ARM::LDR;
603 } else if (RC == ARM::DPRRegisterClass) {
604 Opc = ARM::FLDD;
605 } else {
606 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
607 Opc = ARM::FLDS;
608 }
609
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000610 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000611 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
612 MIB = ARMInstrAddOperand(MIB, Addr[i]);
613 AddDefaultPred(MIB);
614 NewMIs.push_back(MIB);
615 return;
616}
617
Owen Andersond94b6a12008-01-04 23:57:37 +0000618bool ARMInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
619 MachineBasicBlock::iterator MI,
620 const std::vector<CalleeSavedInfo> &CSI) const {
621 MachineFunction &MF = *MBB.getParent();
622 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
623 if (!AFI->isThumbFunction() || CSI.empty())
624 return false;
625
626 MachineInstrBuilder MIB = BuildMI(MBB, MI, get(ARM::tPUSH));
627 for (unsigned i = CSI.size(); i != 0; --i) {
628 unsigned Reg = CSI[i-1].getReg();
629 // Add the callee-saved register as live-in. It's killed at the spill.
630 MBB.addLiveIn(Reg);
631 MIB.addReg(Reg, false/*isDef*/,false/*isImp*/,true/*isKill*/);
632 }
633 return true;
634}
635
636bool ARMInstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
637 MachineBasicBlock::iterator MI,
638 const std::vector<CalleeSavedInfo> &CSI) const {
639 MachineFunction &MF = *MBB.getParent();
640 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
641 if (!AFI->isThumbFunction() || CSI.empty())
642 return false;
643
644 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000645 MachineInstr *PopMI = MF.CreateMachineInstr(get(ARM::tPOP));
Owen Andersond94b6a12008-01-04 23:57:37 +0000646 MBB.insert(MI, PopMI);
647 for (unsigned i = CSI.size(); i != 0; --i) {
648 unsigned Reg = CSI[i-1].getReg();
649 if (Reg == ARM::LR) {
650 // Special epilogue for vararg functions. See emitEpilogue
651 if (isVarArg)
652 continue;
653 Reg = ARM::PC;
Chris Lattner5080f4d2008-01-11 18:10:50 +0000654 PopMI->setDesc(get(ARM::tPOP_RET));
Owen Andersond94b6a12008-01-04 23:57:37 +0000655 MBB.erase(MI);
656 }
657 PopMI->addOperand(MachineOperand::CreateReg(Reg, true));
658 }
659 return true;
660}
661
Evan Cheng5fd79d02008-02-08 21:20:40 +0000662MachineInstr *ARMInstrInfo::foldMemoryOperand(MachineFunction &MF,
663 MachineInstr *MI,
664 SmallVectorImpl<unsigned> &Ops,
665 int FI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000666 if (Ops.size() != 1) return NULL;
667
668 unsigned OpNum = Ops[0];
669 unsigned Opc = MI->getOpcode();
670 MachineInstr *NewMI = NULL;
671 switch (Opc) {
672 default: break;
673 case ARM::MOVr: {
674 if (MI->getOperand(4).getReg() == ARM::CPSR)
675 // If it is updating CPSR, then it cannot be foled.
676 break;
677 unsigned Pred = MI->getOperand(2).getImm();
678 unsigned PredReg = MI->getOperand(3).getReg();
679 if (OpNum == 0) { // move -> store
680 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000681 bool isKill = MI->getOperand(1).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000682 NewMI = BuildMI(MF, get(ARM::STR)).addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000683 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000684 } else { // move -> load
685 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000686 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000687 NewMI = BuildMI(MF, get(ARM::LDR)).addReg(DstReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000688 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000689 }
690 break;
691 }
692 case ARM::tMOVr: {
693 if (OpNum == 0) { // move -> store
694 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000695 bool isKill = MI->getOperand(1).isKill();
Owen Anderson43dbe052008-01-07 01:35:02 +0000696 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
697 // tSpill cannot take a high register operand.
698 break;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000699 NewMI = BuildMI(MF, get(ARM::tSpill)).addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000700 .addFrameIndex(FI).addImm(0);
Owen Anderson43dbe052008-01-07 01:35:02 +0000701 } else { // move -> load
702 unsigned DstReg = MI->getOperand(0).getReg();
703 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
704 // tRestore cannot target a high register operand.
705 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +0000706 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000707 NewMI = BuildMI(MF, get(ARM::tRestore))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000708 .addReg(DstReg, true, false, false, isDead)
709 .addFrameIndex(FI).addImm(0);
Owen Anderson43dbe052008-01-07 01:35:02 +0000710 }
711 break;
712 }
713 case ARM::FCPYS: {
714 unsigned Pred = MI->getOperand(2).getImm();
715 unsigned PredReg = MI->getOperand(3).getReg();
716 if (OpNum == 0) { // move -> store
717 unsigned SrcReg = MI->getOperand(1).getReg();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000718 NewMI = BuildMI(MF, get(ARM::FSTS)).addReg(SrcReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000719 .addImm(0).addImm(Pred).addReg(PredReg);
720 } else { // move -> load
721 unsigned DstReg = MI->getOperand(0).getReg();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000722 NewMI = BuildMI(MF, get(ARM::FLDS), DstReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000723 .addImm(0).addImm(Pred).addReg(PredReg);
724 }
725 break;
726 }
727 case ARM::FCPYD: {
728 unsigned Pred = MI->getOperand(2).getImm();
729 unsigned PredReg = MI->getOperand(3).getReg();
730 if (OpNum == 0) { // move -> store
731 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000732 bool isKill = MI->getOperand(1).isKill();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000733 NewMI = BuildMI(MF, get(ARM::FSTD)).addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000734 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000735 } else { // move -> load
736 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000737 bool isDead = MI->getOperand(0).isDead();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000738 NewMI = BuildMI(MF, get(ARM::FLDD)).addReg(DstReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000739 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000740 }
741 break;
742 }
743 }
744
Owen Anderson43dbe052008-01-07 01:35:02 +0000745 return NewMI;
746}
747
748bool ARMInstrInfo::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng5fd79d02008-02-08 21:20:40 +0000749 SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000750 if (Ops.size() != 1) return false;
751
752 unsigned OpNum = Ops[0];
753 unsigned Opc = MI->getOpcode();
754 switch (Opc) {
755 default: break;
756 case ARM::MOVr:
757 // If it is updating CPSR, then it cannot be foled.
758 return MI->getOperand(4).getReg() != ARM::CPSR;
759 case ARM::tMOVr: {
760 if (OpNum == 0) { // move -> store
761 unsigned SrcReg = MI->getOperand(1).getReg();
762 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
763 // tSpill cannot take a high register operand.
764 return false;
765 } else { // move -> load
766 unsigned DstReg = MI->getOperand(0).getReg();
767 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
768 // tRestore cannot target a high register operand.
769 return false;
770 }
771 return true;
772 }
773 case ARM::FCPYS:
774 case ARM::FCPYD:
775 return true;
776 }
777
778 return false;
779}
780
Evan Chenga8e29892007-01-19 07:51:42 +0000781bool ARMInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
782 if (MBB.empty()) return false;
783
784 switch (MBB.back().getOpcode()) {
Evan Cheng5a18ebc2007-05-21 18:56:31 +0000785 case ARM::BX_RET: // Return.
786 case ARM::LDM_RET:
787 case ARM::tBX_RET:
788 case ARM::tBX_RET_vararg:
789 case ARM::tPOP_RET:
Evan Chenga8e29892007-01-19 07:51:42 +0000790 case ARM::B:
791 case ARM::tB: // Uncond branch.
Evan Chengc322a9a2007-01-30 08:03:06 +0000792 case ARM::tBR_JTr:
Evan Chenga8e29892007-01-19 07:51:42 +0000793 case ARM::BR_JTr: // Jumptable branch.
794 case ARM::BR_JTm: // Jumptable branch through mem.
795 case ARM::BR_JTadd: // Jumptable branch add to pc.
796 return true;
797 default: return false;
798 }
799}
800
801bool ARMInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000802ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000803 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
804 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
805 return false;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000806}
Evan Cheng29836c32007-01-29 23:45:17 +0000807
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000808bool ARMInstrInfo::isPredicated(const MachineInstr *MI) const {
809 int PIdx = MI->findFirstPredOperandIdx();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000810 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
Evan Cheng69d55562007-05-23 07:22:05 +0000811}
812
Evan Cheng02c602b2007-05-16 21:53:07 +0000813bool ARMInstrInfo::PredicateInstruction(MachineInstr *MI,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000814 const SmallVectorImpl<MachineOperand> &Pred) const {
Evan Cheng93072922007-05-16 02:01:49 +0000815 unsigned Opc = MI->getOpcode();
816 if (Opc == ARM::B || Opc == ARM::tB) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000817 MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc));
Chris Lattnerc8bd2872007-12-30 01:01:54 +0000818 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
819 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
Evan Cheng02c602b2007-05-16 21:53:07 +0000820 return true;
Evan Cheng93072922007-05-16 02:01:49 +0000821 }
822
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000823 int PIdx = MI->findFirstPredOperandIdx();
824 if (PIdx != -1) {
825 MachineOperand &PMO = MI->getOperand(PIdx);
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000826 PMO.setImm(Pred[0].getImm());
Evan Cheng0e1d3792007-07-05 07:18:20 +0000827 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
Evan Cheng02c602b2007-05-16 21:53:07 +0000828 return true;
829 }
830 return false;
Evan Cheng93072922007-05-16 02:01:49 +0000831}
832
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000833bool
Owen Anderson44eb65c2008-08-14 22:49:33 +0000834ARMInstrInfo::SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
835 const SmallVectorImpl<MachineOperand> &Pred2) const{
Evan Cheng0e1d3792007-07-05 07:18:20 +0000836 if (Pred1.size() > 2 || Pred2.size() > 2)
Evan Cheng69d55562007-05-23 07:22:05 +0000837 return false;
838
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000839 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
840 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
Evan Cheng69d55562007-05-23 07:22:05 +0000841 if (CC1 == CC2)
842 return true;
843
844 switch (CC1) {
845 default:
846 return false;
847 case ARMCC::AL:
848 return true;
849 case ARMCC::HS:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000850 return CC2 == ARMCC::HI;
Evan Cheng69d55562007-05-23 07:22:05 +0000851 case ARMCC::LS:
852 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
853 case ARMCC::GE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000854 return CC2 == ARMCC::GT;
Evan Cheng9328c1a2007-06-07 01:37:54 +0000855 case ARMCC::LE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000856 return CC2 == ARMCC::LT;
Evan Cheng69d55562007-05-23 07:22:05 +0000857 }
858}
Evan Cheng29836c32007-01-29 23:45:17 +0000859
Evan Cheng13ab0202007-07-10 18:08:01 +0000860bool ARMInstrInfo::DefinesPredicate(MachineInstr *MI,
861 std::vector<MachineOperand> &Pred) const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000862 const TargetInstrDesc &TID = MI->getDesc();
863 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
Evan Cheng13ab0202007-07-10 18:08:01 +0000864 return false;
865
866 bool Found = false;
867 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
868 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000869 if (MO.isRegister() && MO.getReg() == ARM::CPSR) {
Evan Cheng13ab0202007-07-10 18:08:01 +0000870 Pred.push_back(MO);
871 Found = true;
872 }
873 }
874
875 return Found;
876}
877
878
Evan Cheng29836c32007-01-29 23:45:17 +0000879/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
880static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
881 unsigned JTI) DISABLE_INLINE;
882static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
883 unsigned JTI) {
884 return JT[JTI].MBBs.size();
885}
886
887/// GetInstSize - Return the size of the specified MachineInstr.
888///
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000889unsigned ARMInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
890 const MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng29836c32007-01-29 23:45:17 +0000891 const MachineFunction *MF = MBB.getParent();
892 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
893
894 // Basic size info comes from the TSFlags field.
Chris Lattner749c6f62008-01-07 07:27:27 +0000895 const TargetInstrDesc &TID = MI->getDesc();
896 unsigned TSFlags = TID.TSFlags;
Evan Cheng29836c32007-01-29 23:45:17 +0000897
898 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
899 default:
900 // If this machine instr is an inline asm, measure it.
901 if (MI->getOpcode() == ARM::INLINEASM)
902 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
Dan Gohman44066042008-07-01 00:05:16 +0000903 if (MI->isLabel())
Evan Chengad1b9a52007-01-30 08:22:33 +0000904 return 0;
Evan Chengda47e6e2008-03-15 00:03:38 +0000905 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
906 return 0;
Evan Cheng29836c32007-01-29 23:45:17 +0000907 assert(0 && "Unknown or unset size field for instr!");
908 break;
909 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
910 case ARMII::Size4Bytes: return 4; // Arm instruction.
911 case ARMII::Size2Bytes: return 2; // Thumb instruction.
912 case ARMII::SizeSpecial: {
913 switch (MI->getOpcode()) {
914 case ARM::CONSTPOOL_ENTRY:
915 // If this machine instr is a constant pool entry, its size is recorded as
916 // operand #2.
917 return MI->getOperand(2).getImm();
918 case ARM::BR_JTr:
919 case ARM::BR_JTm:
Evan Chengad1b9a52007-01-30 08:22:33 +0000920 case ARM::BR_JTadd:
921 case ARM::tBR_JTr: {
Evan Cheng29836c32007-01-29 23:45:17 +0000922 // These are jumptable branches, i.e. a branch followed by an inlined
923 // jumptable. The size is 4 + 4 * number of entries.
Chris Lattner749c6f62008-01-07 07:27:27 +0000924 unsigned NumOps = TID.getNumOperands();
Evan Cheng94679e62007-05-21 23:17:32 +0000925 MachineOperand JTOP =
Chris Lattner749c6f62008-01-07 07:27:27 +0000926 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000927 unsigned JTI = JTOP.getIndex();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000928 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Cheng29836c32007-01-29 23:45:17 +0000929 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
930 assert(JTI < JT.size());
Evan Chengad1b9a52007-01-30 08:22:33 +0000931 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
932 // 4 aligned. The assembler / linker may add 2 byte padding just before
Dale Johannesen8593e412007-04-29 19:19:30 +0000933 // the JT entries. The size does not include this padding; the
934 // constant islands pass does separate bookkeeping for it.
Evan Chengad1b9a52007-01-30 08:22:33 +0000935 // FIXME: If we know the size of the function is less than (1 << 16) *2
936 // bytes, we can use 16-bit entries instead. Then there won't be an
937 // alignment issue.
Dale Johannesen8593e412007-04-29 19:19:30 +0000938 return getNumJTEntries(JT, JTI) * 4 +
939 (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4);
Evan Cheng29836c32007-01-29 23:45:17 +0000940 }
941 default:
942 // Otherwise, pseudo-instruction sizes are zero.
943 return 0;
944 }
945 }
946 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000947 return 0; // Not reached
Evan Cheng29836c32007-01-29 23:45:17 +0000948}