blob: 0971695edc45d17c0106bc2fd23ab6eb45ebcb44 [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
18class InstV8 : Instruction { // SparcV8 instruction baseline
19 field bits<32> Inst;
20
21 let Namespace = "V8";
22
23 bits<2> op;
24 let Inst{31-30} = op; // Top two bits are the 'op' field
25
26 // Bit attributes specific to SparcV8 instructions
27 bit isPasi = 0; // Does this instruction affect an alternate addr space?
28 bit isPrivileged = 0; // Is this a privileged instruction?
Brian Gaekee785e532004-02-25 19:28:19 +000029}
30
Misha Brukmanc42077d2004-09-22 21:38:42 +000031include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000032
Misha Brukman23e6c1f2004-02-26 00:37:12 +000033//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000034// Instruction Pattern Stuff
35//===----------------------------------------------------------------------===//
36
37def simm13 : PatLeaf<(imm), [{
38 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
39 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
40}]>;
41
Chris Lattnerb71f9f82005-12-17 19:41:43 +000042def LO10 : SDNodeXForm<imm, [{
43 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
44}]>;
45
Chris Lattner57dd3bc2005-12-17 19:37:00 +000046def HI22 : SDNodeXForm<imm, [{
47 // Transformation function: shift the immediate value down into the low bits.
48 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
49}]>;
50
51def SETHIimm : PatLeaf<(imm), [{
52 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
53}], HI22>;
54
Chris Lattnerbc83fd92005-12-17 20:04:49 +000055// Addressing modes.
56def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
57def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
58
59// Address operands
60def MEMrr : Operand<i32> {
61 let PrintMethod = "printMemOperand";
62 let NumMIOperands = 2;
63 let MIOperandInfo = (ops IntRegs, IntRegs);
64}
65def MEMri : Operand<i32> {
66 let PrintMethod = "printMemOperand";
67 let NumMIOperands = 2;
68 let MIOperandInfo = (ops IntRegs, i32imm);
69}
70
Chris Lattner7b0902d2005-12-17 08:26:38 +000071//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000072// Instructions
73//===----------------------------------------------------------------------===//
74
Chris Lattner275f6452004-02-28 19:37:18 +000075// Pseudo instructions.
Chris Lattner17392e02005-12-16 07:13:26 +000076class PseudoInstV8<string asmstr, dag ops> : InstV8 {
77 let AsmString = asmstr;
Chris Lattner3ff57512005-12-16 06:02:58 +000078 dag OperandList = ops;
Chris Lattner275f6452004-02-28 19:37:18 +000079}
Chris Lattner3ff57512005-12-16 06:02:58 +000080def PHI : PseudoInstV8<"PHI", (ops variable_ops)>;
Chris Lattner17392e02005-12-16 07:13:26 +000081def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt",
82 (ops i32imm:$amt)>;
83def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt",
84 (ops i32imm:$amt)>;
85//def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>;
86def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst",
87 (ops IntRegs:$dst)>;
88def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move
Chris Lattner275f6452004-02-28 19:37:18 +000089
Brian Gaekea8056fa2004-03-06 05:32:13 +000090// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +000091// special cases of JMPL:
Misha Brukman3df04c52004-10-14 22:32:49 +000092let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +000093 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Chris Lattnerd4f2ab52005-12-16 07:10:02 +000094 def RETL: F3_2<2, 0b111000, (ops),
Chris Lattnerbc3d3622005-12-17 08:08:42 +000095 "retl", [(ret)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +000096}
Brian Gaeke8542e082004-04-02 20:53:37 +000097
98// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +000099def LDSBrr : F3_1<3, 0b001001,
100 (ops IntRegs:$dst, MEMrr:$addr),
101 "ldsb [$addr], $dst",
102 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000103def LDSBri : F3_2<3, 0b001001,
104 (ops IntRegs:$dst, MEMri:$addr),
105 "ldsb [$addr], $dst",
106 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000107def LDSHrr : F3_1<3, 0b001010,
108 (ops IntRegs:$dst, MEMrr:$addr),
109 "ldsh [$addr], $dst",
110 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000111def LDSHri : F3_2<3, 0b001010,
112 (ops IntRegs:$dst, MEMri:$addr),
113 "ldsh [$addr], $dst",
114 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000115def LDUBrr : F3_1<3, 0b000001,
116 (ops IntRegs:$dst, MEMrr:$addr),
117 "ldub [$addr], $dst",
118 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000119def LDUBri : F3_2<3, 0b000001,
120 (ops IntRegs:$dst, MEMri:$addr),
121 "ldub [$addr], $dst",
122 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000123def LDUHrr : F3_1<3, 0b000010,
124 (ops IntRegs:$dst, MEMrr:$addr),
125 "lduh [$addr], $dst",
126 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000127def LDUHri : F3_2<3, 0b000010,
128 (ops IntRegs:$dst, MEMri:$addr),
129 "lduh [$addr], $dst",
130 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000131def LDrr : F3_1<3, 0b000000,
132 (ops IntRegs:$dst, MEMrr:$addr),
133 "ld [$addr], $dst",
134 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000135def LDri : F3_2<3, 0b000000,
136 (ops IntRegs:$dst, MEMri:$addr),
137 "ld [$addr], $dst",
138 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000139def LDDrr : F3_1<3, 0b000011,
140 (ops IntRegs:$dst, MEMrr:$addr),
141 "ldd [$addr], $dst", []>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000142def LDDri : F3_2<3, 0b000011,
143 (ops IntRegs:$dst, MEMri:$addr),
144 "ldd [$addr], $dst", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000145
Brian Gaeke562d5b02004-06-18 05:19:27 +0000146// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000147def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000148 (ops FPRegs:$dst, MEMrr:$addr),
149 "ld [$addr], $dst",
150 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000151def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000152 (ops FPRegs:$dst, MEMri:$addr),
153 "ld [$addr], $dst",
154 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000155def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000156 (ops DFPRegs:$dst, MEMrr:$addr),
157 "ldd [$addr], $dst",
158 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000159def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000160 (ops DFPRegs:$dst, MEMri:$addr),
161 "ldd [$addr], $dst",
162 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000163
Brian Gaeke8542e082004-04-02 20:53:37 +0000164// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000165def STBrr : F3_1<3, 0b000101,
166 (ops MEMrr:$addr, IntRegs:$src),
167 "stb $src, [$addr]",
168 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000169def STBri : F3_2<3, 0b000101,
170 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000171 "stb $src, [$addr]",
172 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000173def STHrr : F3_1<3, 0b000110,
174 (ops MEMrr:$addr, IntRegs:$src),
175 "sth $src, [$addr]",
176 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000177def STHri : F3_2<3, 0b000110,
178 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000179 "sth $src, [$addr]",
180 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000181def STrr : F3_1<3, 0b000100,
182 (ops MEMrr:$addr, IntRegs:$src),
183 "st $src, [$addr]",
184 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000185def STri : F3_2<3, 0b000100,
186 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000187 "st $src, [$addr]",
188 [(store IntRegs:$src, ADDRri:$addr)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000189def STDrr : F3_1<3, 0b000111,
190 (ops MEMrr:$addr, IntRegs:$src),
191 "std $src, [$addr]", []>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000192def STDri : F3_2<3, 0b000111,
193 (ops MEMri:$addr, IntRegs:$src),
194 "std $src, [$addr]", []>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000195
196// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000197def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000198 (ops MEMrr:$addr, FPRegs:$src),
199 "st $src, [$addr]",
200 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000201def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000202 (ops MEMri:$addr, FPRegs:$src),
203 "st $src, [$addr]",
204 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000205def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000206 (ops MEMrr:$addr, DFPRegs:$src),
207 "std $src, [$addr]",
208 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000209def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000210 (ops MEMri:$addr, DFPRegs:$src),
211 "std $src, [$addr]",
212 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000213
Brian Gaeke775158d2004-03-04 04:37:45 +0000214// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000215def SETHIi: F2_1<0b100,
216 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000217 "sethi $src, $dst",
218 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000219
Brian Gaeke8542e082004-04-02 20:53:37 +0000220// Section B.10 - NOP Instruction, p. 105
221// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000222let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000223 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000224
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000225// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000226def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000227 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000228 "and $b, $c, $dst",
229 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000230def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000231 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000232 "and $b, $c, $dst",
233 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000234def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000235 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000236 "andn $b, $c, $dst",
237 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000238def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000239 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000240 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000241def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000242 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000243 "or $b, $c, $dst",
244 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000245def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000246 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000247 "or $b, $c, $dst",
248 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000249def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000250 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000251 "orn $b, $c, $dst",
252 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000253def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000254 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000255 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000256def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000257 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000258 "xor $b, $c, $dst",
259 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000260def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000261 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000262 "xor $b, $c, $dst",
263 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000264def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000265 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000266 "xnor $b, $c, $dst",
267 [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000268def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000269 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000270 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000271
272// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000273def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000274 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000275 "sll $b, $c, $dst",
276 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000277def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000278 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000279 "sll $b, $c, $dst",
280 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000281def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000282 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000283 "srl $b, $c, $dst",
284 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000285def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000286 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000287 "srl $b, $c, $dst",
288 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000289def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000290 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000291 "sra $b, $c, $dst",
292 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000293def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000294 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000295 "sra $b, $c, $dst",
296 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000297
298// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000299def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000300 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000301 "add $b, $c, $dst",
302 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000303def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000304 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000305 "add $b, $c, $dst",
306 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000307def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000308 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000309 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000310def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000311 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000312 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000313def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000314 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000315 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000316def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000317 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000318 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000319
Brian Gaeke775158d2004-03-04 04:37:45 +0000320// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000321def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000322 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000323 "sub $b, $c, $dst",
324 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000325def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000326 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000327 "sub $b, $c, $dst",
328 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000329def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000330 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000331 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000332def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000333 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000334 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000335def SUBCCrr : F3_1<2, 0b010100,
336 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
337 "subcc $b, $c, $dst", []>;
338def SUBCCri : F3_2<2, 0b010100,
339 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
340 "subcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000341def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000342 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000343 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000344
Brian Gaeke032f80f2004-03-16 22:37:13 +0000345// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000346def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000347 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000348 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000349def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000350 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000351 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000352def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000353 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000354 "smul $b, $c, $dst",
355 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000356def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000357 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000358 "smul $b, $c, $dst",
359 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000360
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000361// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000362def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000363 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000364 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000365def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000366 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000367 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000368def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000369 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000370 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000371def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000372 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000373 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000374
Brian Gaekea8056fa2004-03-06 05:32:13 +0000375// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000376def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000377 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000378 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000380 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000381 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000382def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000383 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000384 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000385def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000386 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000387 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000388
Brian Gaekec3e97012004-05-08 04:21:32 +0000389// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000390
391// conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000392class BranchV8<bits<4> cc, dag ops, string asmstr>
393 : F2_2<cc, 0b010, ops, asmstr> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000394 let isBranch = 1;
395 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000396 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000397}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000398
399let isBarrier = 1 in
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000400 def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">;
401def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">;
402def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">;
403def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">;
404def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">;
405def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">;
406def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">;
407def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">;
408def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">;
409def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">;
410def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">;
411def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">;
Brian Gaekec3e97012004-05-08 04:21:32 +0000412
Brian Gaeke4185d032004-07-08 09:08:22 +0000413// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
414
415// floating-point conditional branch class:
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000416class FPBranchV8<bits<4> cc, dag ops, string asmstr>
417 : F2_2<cc, 0b110, ops, asmstr> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000418 let isBranch = 1;
419 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000420 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000421}
422
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000423def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">;
424def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">;
425def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">;
426def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">;
427def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">;
428def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">;
429def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">;
430def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">;
431def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">;
432def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">;
433def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">;
434def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">;
435def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">;
436def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">;
437def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">;
438def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">;
Brian Gaeke4185d032004-07-08 09:08:22 +0000439
Brian Gaekeb354b712004-11-16 07:32:09 +0000440
441
Brian Gaeke8542e082004-04-02 20:53:37 +0000442// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000443// This is the only Format 1 instruction
Brian Gaekeb354b712004-11-16 07:32:09 +0000444let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in {
Brian Gaeked7bf5012004-09-30 04:04:48 +0000445 // pc-relative call:
Brian Gaekeb354b712004-11-16 07:32:09 +0000446 let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
447 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Brian Gaeke374b36d2004-09-29 20:45:05 +0000448 def CALL : InstV8 {
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000449 let OperandList = (ops IntRegs:$dst);
Brian Gaeke374b36d2004-09-29 20:45:05 +0000450 bits<30> disp;
451 let op = 1;
452 let Inst{29-0} = disp;
Chris Lattner0d8fcd32005-12-17 06:54:41 +0000453 let AsmString = "call $dst";
Brian Gaeke374b36d2004-09-29 20:45:05 +0000454 }
Brian Gaekeb354b712004-11-16 07:32:09 +0000455
456 // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also
457 // be an implicit def):
458 let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7,
459 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in
Chris Lattner1c4f4352005-12-16 06:52:00 +0000460 def JMPLrr : F3_1<2, 0b111000,
461 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000462 "jmpl $b+$c, $dst", []>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000463}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000464
Chris Lattner37949f52005-12-17 22:22:53 +0000465// Section B.28 - Read State Register Instructions
466def RDY : F3_1<2, 0b101000,
467 (ops IntRegs:$dst),
468 "rdy $dst", []>;
469
Chris Lattner22ede702004-04-07 04:06:46 +0000470// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000471def WRYrr : F3_1<2, 0b110000,
472 (ops IntRegs:$b, IntRegs:$c),
473 "wr $b, $c, %y", []>;
474def WRYri : F3_2<2, 0b110000,
475 (ops IntRegs:$b, i32imm:$c),
476 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000477
Brian Gaekec53105c2004-06-27 22:53:56 +0000478// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000479def FITOS : F3_3<2, 0b110100, 0b011000100,
480 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000481 "fitos $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000482def FITOD : F3_3<2, 0b110100, 0b011001000,
483 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000484 "fitod $src, $dst", []>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000485
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000486// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000487def FSTOI : F3_3<2, 0b110100, 0b011010001,
488 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000489 "fstoi $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000490def FDTOI : F3_3<2, 0b110100, 0b011010010,
491 (ops DFPRegs:$dst, DFPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000492 "fdtoi $src, $dst", []>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000493
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000494// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000495def FSTOD : F3_3<2, 0b110100, 0b011001001,
496 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000497 "fstod $src, $dst",
498 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000499def FDTOS : F3_3<2, 0b110100, 0b011000110,
500 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000501 "fdtos $src, $dst",
502 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000503
Brian Gaekef89cc652004-06-18 06:28:10 +0000504// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000505def FMOVS : F3_3<2, 0b110100, 0b000000001,
506 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000507 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000508def FNEGS : F3_3<2, 0b110100, 0b000000101,
509 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000510 "fnegs $src, $dst",
511 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000512def FABSS : F3_3<2, 0b110100, 0b000001001,
513 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000514 "fabss $src, $dst",
515 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000516// FIXME: ADD FNEGD/FABSD pseudo instructions.
517
Chris Lattner294974b2005-12-17 23:20:27 +0000518
519// Floating-point Square Root Instructions, p.145
520def FSQRTS : F3_3<2, 0b110100, 0b000101001,
521 (ops FPRegs:$dst, FPRegs:$src),
522 "fsqrts $src, $dst",
523 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
524def FSQRTD : F3_3<2, 0b110100, 0b000101010,
525 (ops DFPRegs:$dst, DFPRegs:$src),
526 "fsqrtd $src, $dst",
527 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
528
529
Brian Gaekef89cc652004-06-18 06:28:10 +0000530
Brian Gaekec53105c2004-06-27 22:53:56 +0000531// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000532def FADDS : F3_3<2, 0b110100, 0b001000001,
533 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000534 "fadds $src1, $src2, $dst",
535 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000536def FADDD : F3_3<2, 0b110100, 0b001000010,
537 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000538 "faddd $src1, $src2, $dst",
539 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000540def FSUBS : F3_3<2, 0b110100, 0b001000101,
541 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000542 "fsubs $src1, $src2, $dst",
543 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000544def FSUBD : F3_3<2, 0b110100, 0b001000110,
545 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000546 "fsubd $src1, $src2, $dst",
547 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000548
549// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000550def FMULS : F3_3<2, 0b110100, 0b001001001,
551 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000552 "fmuls $src1, $src2, $dst",
553 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000554def FMULD : F3_3<2, 0b110100, 0b001001010,
555 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000556 "fmuld $src1, $src2, $dst",
557 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000558def FSMULD : F3_3<2, 0b110100, 0b001101001,
559 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000560 "fsmuld $src1, $src2, $dst",
561 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
562 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000563def FDIVS : F3_3<2, 0b110100, 0b001001101,
564 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000565 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000566 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000567def FDIVD : F3_3<2, 0b110100, 0b001001110,
568 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000569 "fdivd $src1, $src2, $dst",
570 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000571
Brian Gaeke4185d032004-07-08 09:08:22 +0000572// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000573// Note: the 2nd template arg is different for these guys.
574// Note 2: the result of a FCMP is not available until the 2nd cycle
575// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000576// is modelled with a forced noop after the instruction.
577def FCMPS : F3_3<2, 0b110101, 0b001010001,
578 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner558bfe02005-12-17 23:05:35 +0000579 "fcmps $src1, $src2\n\tnop", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000580def FCMPD : F3_3<2, 0b110101, 0b001010010,
581 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner558bfe02005-12-17 23:05:35 +0000582 "fcmpd $src1, $src2\n\tnop", []>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000583
584//===----------------------------------------------------------------------===//
585// Non-Instruction Patterns
586//===----------------------------------------------------------------------===//
587
588// Small immediates.
589def : Pat<(i32 simm13:$val),
590 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000591// Arbitrary immediates.
592def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000593 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;