Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 1 | //===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===// |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 10 | // This file describes the SparcV8 instructions in TableGen format. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | class InstV8 : Instruction { // SparcV8 instruction baseline |
| 19 | field bits<32> Inst; |
| 20 | |
| 21 | let Namespace = "V8"; |
| 22 | |
| 23 | bits<2> op; |
| 24 | let Inst{31-30} = op; // Top two bits are the 'op' field |
| 25 | |
| 26 | // Bit attributes specific to SparcV8 instructions |
| 27 | bit isPasi = 0; // Does this instruction affect an alternate addr space? |
| 28 | bit isPrivileged = 0; // Is this a privileged instruction? |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 29 | } |
| 30 | |
Misha Brukman | c42077d | 2004-09-22 21:38:42 +0000 | [diff] [blame] | 31 | include "SparcV8InstrFormats.td" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 32 | |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 33 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 34 | // Instruction Pattern Stuff |
| 35 | //===----------------------------------------------------------------------===// |
| 36 | |
| 37 | def simm13 : PatLeaf<(imm), [{ |
| 38 | // simm13 predicate - True if the imm fits in a 13-bit sign extended field. |
| 39 | return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue(); |
| 40 | }]>; |
| 41 | |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 42 | def LO10 : SDNodeXForm<imm, [{ |
| 43 | return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32); |
| 44 | }]>; |
| 45 | |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 46 | def HI22 : SDNodeXForm<imm, [{ |
| 47 | // Transformation function: shift the immediate value down into the low bits. |
| 48 | return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32); |
| 49 | }]>; |
| 50 | |
| 51 | def SETHIimm : PatLeaf<(imm), [{ |
| 52 | return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue(); |
| 53 | }], HI22>; |
| 54 | |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 55 | // Addressing modes. |
| 56 | def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>; |
| 57 | def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>; |
| 58 | |
| 59 | // Address operands |
| 60 | def MEMrr : Operand<i32> { |
| 61 | let PrintMethod = "printMemOperand"; |
| 62 | let NumMIOperands = 2; |
| 63 | let MIOperandInfo = (ops IntRegs, IntRegs); |
| 64 | } |
| 65 | def MEMri : Operand<i32> { |
| 66 | let PrintMethod = "printMemOperand"; |
| 67 | let NumMIOperands = 2; |
| 68 | let MIOperandInfo = (ops IntRegs, i32imm); |
| 69 | } |
| 70 | |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 71 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 72 | // Instructions |
| 73 | //===----------------------------------------------------------------------===// |
| 74 | |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 75 | // Pseudo instructions. |
Chris Lattner | 17392e0 | 2005-12-16 07:13:26 +0000 | [diff] [blame] | 76 | class PseudoInstV8<string asmstr, dag ops> : InstV8 { |
| 77 | let AsmString = asmstr; |
Chris Lattner | 3ff5751 | 2005-12-16 06:02:58 +0000 | [diff] [blame] | 78 | dag OperandList = ops; |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 79 | } |
Chris Lattner | 3ff5751 | 2005-12-16 06:02:58 +0000 | [diff] [blame] | 80 | def PHI : PseudoInstV8<"PHI", (ops variable_ops)>; |
Chris Lattner | 17392e0 | 2005-12-16 07:13:26 +0000 | [diff] [blame] | 81 | def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt", |
| 82 | (ops i32imm:$amt)>; |
| 83 | def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt", |
| 84 | (ops i32imm:$amt)>; |
| 85 | //def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>; |
| 86 | def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst", |
| 87 | (ops IntRegs:$dst)>; |
| 88 | def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 89 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 90 | // Section A.3 - Synthetic Instructions, p. 85 |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 91 | // special cases of JMPL: |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 92 | let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in { |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 93 | let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 94 | def RETL: F3_2<2, 0b111000, (ops), |
Chris Lattner | bc3d362 | 2005-12-17 08:08:42 +0000 | [diff] [blame] | 95 | "retl", [(ret)]>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 96 | } |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 97 | |
| 98 | // Section B.1 - Load Integer Instructions, p. 90 |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 99 | def LDSBrr : F3_1<3, 0b001001, |
| 100 | (ops IntRegs:$dst, MEMrr:$addr), |
| 101 | "ldsb [$addr], $dst", |
| 102 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 103 | def LDSBri : F3_2<3, 0b001001, |
| 104 | (ops IntRegs:$dst, MEMri:$addr), |
| 105 | "ldsb [$addr], $dst", |
| 106 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 107 | def LDSHrr : F3_1<3, 0b001010, |
| 108 | (ops IntRegs:$dst, MEMrr:$addr), |
| 109 | "ldsh [$addr], $dst", |
| 110 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 111 | def LDSHri : F3_2<3, 0b001010, |
| 112 | (ops IntRegs:$dst, MEMri:$addr), |
| 113 | "ldsh [$addr], $dst", |
| 114 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 115 | def LDUBrr : F3_1<3, 0b000001, |
| 116 | (ops IntRegs:$dst, MEMrr:$addr), |
| 117 | "ldub [$addr], $dst", |
| 118 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 119 | def LDUBri : F3_2<3, 0b000001, |
| 120 | (ops IntRegs:$dst, MEMri:$addr), |
| 121 | "ldub [$addr], $dst", |
| 122 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 123 | def LDUHrr : F3_1<3, 0b000010, |
| 124 | (ops IntRegs:$dst, MEMrr:$addr), |
| 125 | "lduh [$addr], $dst", |
| 126 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 127 | def LDUHri : F3_2<3, 0b000010, |
| 128 | (ops IntRegs:$dst, MEMri:$addr), |
| 129 | "lduh [$addr], $dst", |
| 130 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 131 | def LDrr : F3_1<3, 0b000000, |
| 132 | (ops IntRegs:$dst, MEMrr:$addr), |
| 133 | "ld [$addr], $dst", |
| 134 | [(set IntRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 135 | def LDri : F3_2<3, 0b000000, |
| 136 | (ops IntRegs:$dst, MEMri:$addr), |
| 137 | "ld [$addr], $dst", |
| 138 | [(set IntRegs:$dst, (load ADDRri:$addr))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 139 | def LDDrr : F3_1<3, 0b000011, |
| 140 | (ops IntRegs:$dst, MEMrr:$addr), |
| 141 | "ldd [$addr], $dst", []>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 142 | def LDDri : F3_2<3, 0b000011, |
| 143 | (ops IntRegs:$dst, MEMri:$addr), |
| 144 | "ldd [$addr], $dst", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 145 | |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 146 | // Section B.2 - Load Floating-point Instructions, p. 92 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 147 | def LDFrr : F3_1<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 148 | (ops FPRegs:$dst, MEMrr:$addr), |
| 149 | "ld [$addr], $dst", |
| 150 | [(set FPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 151 | def LDFri : F3_2<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 152 | (ops FPRegs:$dst, MEMri:$addr), |
| 153 | "ld [$addr], $dst", |
| 154 | [(set FPRegs:$dst, (load ADDRri:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 155 | def LDDFrr : F3_1<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 156 | (ops DFPRegs:$dst, MEMrr:$addr), |
| 157 | "ldd [$addr], $dst", |
| 158 | [(set DFPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 159 | def LDDFri : F3_2<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 160 | (ops DFPRegs:$dst, MEMri:$addr), |
| 161 | "ldd [$addr], $dst", |
| 162 | [(set DFPRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 163 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 164 | // Section B.4 - Store Integer Instructions, p. 95 |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 165 | def STBrr : F3_1<3, 0b000101, |
| 166 | (ops MEMrr:$addr, IntRegs:$src), |
| 167 | "stb $src, [$addr]", |
| 168 | [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 169 | def STBri : F3_2<3, 0b000101, |
| 170 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 171 | "stb $src, [$addr]", |
| 172 | [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 173 | def STHrr : F3_1<3, 0b000110, |
| 174 | (ops MEMrr:$addr, IntRegs:$src), |
| 175 | "sth $src, [$addr]", |
| 176 | [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 177 | def STHri : F3_2<3, 0b000110, |
| 178 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 179 | "sth $src, [$addr]", |
| 180 | [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 181 | def STrr : F3_1<3, 0b000100, |
| 182 | (ops MEMrr:$addr, IntRegs:$src), |
| 183 | "st $src, [$addr]", |
| 184 | [(store IntRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 185 | def STri : F3_2<3, 0b000100, |
| 186 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 187 | "st $src, [$addr]", |
| 188 | [(store IntRegs:$src, ADDRri:$addr)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 189 | def STDrr : F3_1<3, 0b000111, |
| 190 | (ops MEMrr:$addr, IntRegs:$src), |
| 191 | "std $src, [$addr]", []>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 192 | def STDri : F3_2<3, 0b000111, |
| 193 | (ops MEMri:$addr, IntRegs:$src), |
| 194 | "std $src, [$addr]", []>; |
Brian Gaeke | e7f9e0b | 2004-06-24 07:36:59 +0000 | [diff] [blame] | 195 | |
| 196 | // Section B.5 - Store Floating-point Instructions, p. 97 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 197 | def STFrr : F3_1<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 198 | (ops MEMrr:$addr, FPRegs:$src), |
| 199 | "st $src, [$addr]", |
| 200 | [(store FPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 201 | def STFri : F3_2<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 202 | (ops MEMri:$addr, FPRegs:$src), |
| 203 | "st $src, [$addr]", |
| 204 | [(store FPRegs:$src, ADDRri:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 205 | def STDFrr : F3_1<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 206 | (ops MEMrr:$addr, DFPRegs:$src), |
| 207 | "std $src, [$addr]", |
| 208 | [(store DFPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 209 | def STDFri : F3_2<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 210 | (ops MEMri:$addr, DFPRegs:$src), |
| 211 | "std $src, [$addr]", |
| 212 | [(store DFPRegs:$src, ADDRri:$addr)]>; |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 213 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 214 | // Section B.9 - SETHI Instruction, p. 104 |
Chris Lattner | 13e1501 | 2005-12-16 07:18:48 +0000 | [diff] [blame] | 215 | def SETHIi: F2_1<0b100, |
| 216 | (ops IntRegs:$dst, i32imm:$src), |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 217 | "sethi $src, $dst", |
| 218 | [(set IntRegs:$dst, SETHIimm:$src)]>; |
Brian Gaeke | e806173 | 2004-03-04 00:56:25 +0000 | [diff] [blame] | 219 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 220 | // Section B.10 - NOP Instruction, p. 105 |
| 221 | // (It's a special case of SETHI) |
Misha Brukman | d36047d | 2004-10-14 22:33:32 +0000 | [diff] [blame] | 222 | let rd = 0, imm22 = 0 in |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 223 | def NOP : F2_1<0b100, (ops), "nop", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 224 | |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 225 | // Section B.11 - Logical Instructions, p. 106 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 226 | def ANDrr : F3_1<2, 0b000001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 227 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 228 | "and $b, $c, $dst", |
| 229 | [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 230 | def ANDri : F3_2<2, 0b000001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 231 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 232 | "and $b, $c, $dst", |
| 233 | [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 234 | def ANDNrr : F3_1<2, 0b000101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 235 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 236 | "andn $b, $c, $dst", |
| 237 | [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 238 | def ANDNri : F3_2<2, 0b000101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 239 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 240 | "andn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 241 | def ORrr : F3_1<2, 0b000010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 242 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 243 | "or $b, $c, $dst", |
| 244 | [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 245 | def ORri : F3_2<2, 0b000010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 246 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 247 | "or $b, $c, $dst", |
| 248 | [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 249 | def ORNrr : F3_1<2, 0b000110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 250 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 251 | "orn $b, $c, $dst", |
| 252 | [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 253 | def ORNri : F3_2<2, 0b000110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 254 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 255 | "orn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 256 | def XORrr : F3_1<2, 0b000011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 257 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 258 | "xor $b, $c, $dst", |
| 259 | [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 260 | def XORri : F3_2<2, 0b000011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 261 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 262 | "xor $b, $c, $dst", |
| 263 | [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 264 | def XNORrr : F3_1<2, 0b000111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 265 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 266 | "xnor $b, $c, $dst", |
| 267 | [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 268 | def XNORri : F3_2<2, 0b000111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 269 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 270 | "xnor $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 271 | |
| 272 | // Section B.12 - Shift Instructions, p. 107 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 273 | def SLLrr : F3_1<2, 0b100101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 274 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 275 | "sll $b, $c, $dst", |
| 276 | [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 277 | def SLLri : F3_2<2, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 278 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 279 | "sll $b, $c, $dst", |
| 280 | [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 281 | def SRLrr : F3_1<2, 0b100110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 282 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 283 | "srl $b, $c, $dst", |
| 284 | [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 285 | def SRLri : F3_2<2, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 286 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 287 | "srl $b, $c, $dst", |
| 288 | [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 289 | def SRArr : F3_1<2, 0b100111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 290 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 291 | "sra $b, $c, $dst", |
| 292 | [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 293 | def SRAri : F3_2<2, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 294 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 295 | "sra $b, $c, $dst", |
| 296 | [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 297 | |
| 298 | // Section B.13 - Add Instructions, p. 108 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 299 | def ADDrr : F3_1<2, 0b000000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 300 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 301 | "add $b, $c, $dst", |
| 302 | [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 303 | def ADDri : F3_2<2, 0b000000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 304 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 305 | "add $b, $c, $dst", |
| 306 | [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 307 | def ADDCCrr : F3_1<2, 0b010000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 308 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 309 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 310 | def ADDCCri : F3_2<2, 0b010000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 311 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 312 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 313 | def ADDXrr : F3_1<2, 0b001000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 314 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 315 | "addx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 316 | def ADDXri : F3_2<2, 0b001000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 317 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 318 | "addx $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 319 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 320 | // Section B.15 - Subtract Instructions, p. 110 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 321 | def SUBrr : F3_1<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 322 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 323 | "sub $b, $c, $dst", |
| 324 | [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 325 | def SUBri : F3_2<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 326 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 327 | "sub $b, $c, $dst", |
| 328 | [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 329 | def SUBXrr : F3_1<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 330 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 331 | "subx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 332 | def SUBXri : F3_2<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 333 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 334 | "subx $b, $c, $dst", []>; |
Chris Lattner | 87a63f8 | 2005-12-17 21:13:50 +0000 | [diff] [blame] | 335 | def SUBCCrr : F3_1<2, 0b010100, |
| 336 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
| 337 | "subcc $b, $c, $dst", []>; |
| 338 | def SUBCCri : F3_2<2, 0b010100, |
| 339 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
| 340 | "subcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 341 | def SUBXCCrr: F3_1<2, 0b011100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 342 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 343 | "subxcc $b, $c, $dst", []>; |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 344 | |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 345 | // Section B.18 - Multiply Instructions, p. 113 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 346 | def UMULrr : F3_1<2, 0b001010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 347 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 348 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 349 | def UMULri : F3_2<2, 0b001010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 350 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 351 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 352 | def SMULrr : F3_1<2, 0b001011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 353 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 354 | "smul $b, $c, $dst", |
| 355 | [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 356 | def SMULri : F3_2<2, 0b001011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 357 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 358 | "smul $b, $c, $dst", |
| 359 | [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 360 | |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 361 | // Section B.19 - Divide Instructions, p. 115 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 362 | def UDIVrr : F3_1<2, 0b001110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 363 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 364 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 365 | def UDIVri : F3_2<2, 0b001110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 366 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 367 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 368 | def SDIVrr : F3_1<2, 0b001111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 369 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 370 | "sdiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 371 | def SDIVri : F3_2<2, 0b001111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 372 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 373 | "sdiv $b, $c, $dst", []>; |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 374 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 375 | // Section B.20 - SAVE and RESTORE, p. 117 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 376 | def SAVErr : F3_1<2, 0b111100, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 377 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 378 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 379 | def SAVEri : F3_2<2, 0b111100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 380 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 381 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 382 | def RESTORErr : F3_1<2, 0b111101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 383 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 384 | "restore $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 385 | def RESTOREri : F3_2<2, 0b111101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 386 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 387 | "restore $b, $c, $dst", []>; |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 388 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 389 | // Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 390 | |
| 391 | // conditional branch class: |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 392 | class BranchV8<bits<4> cc, dag ops, string asmstr> |
| 393 | : F2_2<cc, 0b010, ops, asmstr> { |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 394 | let isBranch = 1; |
| 395 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 396 | let hasDelaySlot = 1; |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 397 | } |
Chris Lattner | 0f6eab3 | 2004-07-31 02:24:37 +0000 | [diff] [blame] | 398 | |
| 399 | let isBarrier = 1 in |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 400 | def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">; |
| 401 | def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">; |
| 402 | def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">; |
| 403 | def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">; |
| 404 | def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">; |
| 405 | def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">; |
| 406 | def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">; |
| 407 | def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">; |
| 408 | def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">; |
| 409 | def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">; |
| 410 | def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">; |
| 411 | def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">; |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 412 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 413 | // Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121 |
| 414 | |
| 415 | // floating-point conditional branch class: |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 416 | class FPBranchV8<bits<4> cc, dag ops, string asmstr> |
| 417 | : F2_2<cc, 0b110, ops, asmstr> { |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 418 | let isBranch = 1; |
| 419 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 420 | let hasDelaySlot = 1; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 421 | } |
| 422 | |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 423 | def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">; |
| 424 | def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">; |
| 425 | def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">; |
| 426 | def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">; |
| 427 | def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">; |
| 428 | def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">; |
| 429 | def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">; |
| 430 | def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">; |
| 431 | def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">; |
| 432 | def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">; |
| 433 | def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">; |
| 434 | def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">; |
| 435 | def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">; |
| 436 | def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">; |
| 437 | def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">; |
| 438 | def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 439 | |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 440 | |
| 441 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 442 | // Section B.24 - Call and Link Instruction, p. 125 |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 443 | // This is the only Format 1 instruction |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 444 | let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in { |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 445 | // pc-relative call: |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 446 | let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7, |
| 447 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 448 | def CALL : InstV8 { |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 449 | let OperandList = (ops IntRegs:$dst); |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 450 | bits<30> disp; |
| 451 | let op = 1; |
| 452 | let Inst{29-0} = disp; |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 453 | let AsmString = "call $dst"; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 454 | } |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 455 | |
| 456 | // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also |
| 457 | // be an implicit def): |
| 458 | let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7, |
| 459 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 460 | def JMPLrr : F3_1<2, 0b111000, |
| 461 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 462 | "jmpl $b+$c, $dst", []>; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 463 | } |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 464 | |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 465 | // Section B.28 - Read State Register Instructions |
| 466 | def RDY : F3_1<2, 0b101000, |
| 467 | (ops IntRegs:$dst), |
| 468 | "rdy $dst", []>; |
| 469 | |
Chris Lattner | 22ede70 | 2004-04-07 04:06:46 +0000 | [diff] [blame] | 470 | // Section B.29 - Write State Register Instructions |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 471 | def WRYrr : F3_1<2, 0b110000, |
| 472 | (ops IntRegs:$b, IntRegs:$c), |
| 473 | "wr $b, $c, %y", []>; |
| 474 | def WRYri : F3_2<2, 0b110000, |
| 475 | (ops IntRegs:$b, i32imm:$c), |
| 476 | "wr $b, $c, %y", []>; |
Chris Lattner | 6179047 | 2004-04-07 05:04:01 +0000 | [diff] [blame] | 477 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 478 | // Convert Integer to Floating-point Instructions, p. 141 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 479 | def FITOS : F3_3<2, 0b110100, 0b011000100, |
| 480 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 481 | "fitos $src, $dst", []>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 482 | def FITOD : F3_3<2, 0b110100, 0b011001000, |
| 483 | (ops DFPRegs:$dst, DFPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 484 | "fitod $src, $dst", []>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 485 | |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 486 | // Convert Floating-point to Integer Instructions, p. 142 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 487 | def FSTOI : F3_3<2, 0b110100, 0b011010001, |
| 488 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 489 | "fstoi $src, $dst", []>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 490 | def FDTOI : F3_3<2, 0b110100, 0b011010010, |
| 491 | (ops DFPRegs:$dst, DFPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 492 | "fdtoi $src, $dst", []>; |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 493 | |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 494 | // Convert between Floating-point Formats Instructions, p. 143 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 495 | def FSTOD : F3_3<2, 0b110100, 0b011001001, |
| 496 | (ops DFPRegs:$dst, FPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 497 | "fstod $src, $dst", |
| 498 | [(set DFPRegs:$dst, (fextend FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 499 | def FDTOS : F3_3<2, 0b110100, 0b011000110, |
| 500 | (ops FPRegs:$dst, DFPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 501 | "fdtos $src, $dst", |
| 502 | [(set FPRegs:$dst, (fround DFPRegs:$src))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 503 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 504 | // Floating-point Move Instructions, p. 144 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 505 | def FMOVS : F3_3<2, 0b110100, 0b000000001, |
| 506 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 507 | "fmovs $src, $dst", []>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 508 | def FNEGS : F3_3<2, 0b110100, 0b000000101, |
| 509 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 510 | "fnegs $src, $dst", |
| 511 | [(set FPRegs:$dst, (fneg FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 512 | def FABSS : F3_3<2, 0b110100, 0b000001001, |
| 513 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 514 | "fabss $src, $dst", |
| 515 | [(set FPRegs:$dst, (fabs FPRegs:$src))]>; |
Chris Lattner | 38abcb5 | 2005-12-17 23:52:08 +0000 | [diff] [blame] | 516 | // FIXME: ADD FNEGD/FABSD pseudo instructions. |
| 517 | |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 518 | |
| 519 | // Floating-point Square Root Instructions, p.145 |
| 520 | def FSQRTS : F3_3<2, 0b110100, 0b000101001, |
| 521 | (ops FPRegs:$dst, FPRegs:$src), |
| 522 | "fsqrts $src, $dst", |
| 523 | [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>; |
| 524 | def FSQRTD : F3_3<2, 0b110100, 0b000101010, |
| 525 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 526 | "fsqrtd $src, $dst", |
| 527 | [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>; |
| 528 | |
| 529 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 530 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 531 | // Floating-point Add and Subtract Instructions, p. 146 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 532 | def FADDS : F3_3<2, 0b110100, 0b001000001, |
| 533 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 534 | "fadds $src1, $src2, $dst", |
| 535 | [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 536 | def FADDD : F3_3<2, 0b110100, 0b001000010, |
| 537 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 538 | "faddd $src1, $src2, $dst", |
| 539 | [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 540 | def FSUBS : F3_3<2, 0b110100, 0b001000101, |
| 541 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 542 | "fsubs $src1, $src2, $dst", |
| 543 | [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 544 | def FSUBD : F3_3<2, 0b110100, 0b001000110, |
| 545 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 546 | "fsubd $src1, $src2, $dst", |
| 547 | [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 548 | |
| 549 | // Floating-point Multiply and Divide Instructions, p. 147 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 550 | def FMULS : F3_3<2, 0b110100, 0b001001001, |
| 551 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 552 | "fmuls $src1, $src2, $dst", |
| 553 | [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 554 | def FMULD : F3_3<2, 0b110100, 0b001001010, |
| 555 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 556 | "fmuld $src1, $src2, $dst", |
| 557 | [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 558 | def FSMULD : F3_3<2, 0b110100, 0b001101001, |
| 559 | (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 560 | "fsmuld $src1, $src2, $dst", |
| 561 | [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1), |
| 562 | (fextend FPRegs:$src2)))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 563 | def FDIVS : F3_3<2, 0b110100, 0b001001101, |
| 564 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 565 | "fdivs $src1, $src2, $dst", |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 566 | [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 567 | def FDIVD : F3_3<2, 0b110100, 0b001001110, |
| 568 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 569 | "fdivd $src1, $src2, $dst", |
| 570 | [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 571 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 572 | // Floating-point Compare Instructions, p. 148 |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 573 | // Note: the 2nd template arg is different for these guys. |
| 574 | // Note 2: the result of a FCMP is not available until the 2nd cycle |
| 575 | // after the instr is retired, but there is no interlock. This behavior |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 576 | // is modelled with a forced noop after the instruction. |
| 577 | def FCMPS : F3_3<2, 0b110101, 0b001010001, |
| 578 | (ops FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 579 | "fcmps $src1, $src2\n\tnop", []>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 580 | def FCMPD : F3_3<2, 0b110101, 0b001010010, |
| 581 | (ops DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 582 | "fcmpd $src1, $src2\n\tnop", []>; |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 583 | |
| 584 | //===----------------------------------------------------------------------===// |
| 585 | // Non-Instruction Patterns |
| 586 | //===----------------------------------------------------------------------===// |
| 587 | |
| 588 | // Small immediates. |
| 589 | def : Pat<(i32 simm13:$val), |
| 590 | (ORri G0, imm:$val)>; |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 591 | // Arbitrary immediates. |
| 592 | def : Pat<(i32 imm:$val), |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 593 | (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>; |