Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 1 | //===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===// |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 10 | // This file describes the SparcV8 instructions in TableGen format. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | class InstV8 : Instruction { // SparcV8 instruction baseline |
| 19 | field bits<32> Inst; |
| 20 | |
| 21 | let Namespace = "V8"; |
| 22 | |
| 23 | bits<2> op; |
| 24 | let Inst{31-30} = op; // Top two bits are the 'op' field |
| 25 | |
| 26 | // Bit attributes specific to SparcV8 instructions |
| 27 | bit isPasi = 0; // Does this instruction affect an alternate addr space? |
| 28 | bit isPrivileged = 0; // Is this a privileged instruction? |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 29 | } |
| 30 | |
Misha Brukman | c42077d | 2004-09-22 21:38:42 +0000 | [diff] [blame] | 31 | include "SparcV8InstrFormats.td" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 32 | |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 33 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 34 | // Instruction Pattern Stuff |
| 35 | //===----------------------------------------------------------------------===// |
| 36 | |
| 37 | def simm13 : PatLeaf<(imm), [{ |
| 38 | // simm13 predicate - True if the imm fits in a 13-bit sign extended field. |
| 39 | return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue(); |
| 40 | }]>; |
| 41 | |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 42 | def LO10 : SDNodeXForm<imm, [{ |
| 43 | return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32); |
| 44 | }]>; |
| 45 | |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 46 | def HI22 : SDNodeXForm<imm, [{ |
| 47 | // Transformation function: shift the immediate value down into the low bits. |
| 48 | return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32); |
| 49 | }]>; |
| 50 | |
| 51 | def SETHIimm : PatLeaf<(imm), [{ |
| 52 | return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue(); |
| 53 | }], HI22>; |
| 54 | |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 55 | // Addressing modes. |
| 56 | def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>; |
| 57 | def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>; |
| 58 | |
| 59 | // Address operands |
| 60 | def MEMrr : Operand<i32> { |
| 61 | let PrintMethod = "printMemOperand"; |
| 62 | let NumMIOperands = 2; |
| 63 | let MIOperandInfo = (ops IntRegs, IntRegs); |
| 64 | } |
| 65 | def MEMri : Operand<i32> { |
| 66 | let PrintMethod = "printMemOperand"; |
| 67 | let NumMIOperands = 2; |
| 68 | let MIOperandInfo = (ops IntRegs, i32imm); |
| 69 | } |
| 70 | |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 71 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 72 | // Instructions |
| 73 | //===----------------------------------------------------------------------===// |
| 74 | |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 75 | // Pseudo instructions. |
Chris Lattner | 17392e0 | 2005-12-16 07:13:26 +0000 | [diff] [blame] | 76 | class PseudoInstV8<string asmstr, dag ops> : InstV8 { |
| 77 | let AsmString = asmstr; |
Chris Lattner | 3ff5751 | 2005-12-16 06:02:58 +0000 | [diff] [blame] | 78 | dag OperandList = ops; |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 79 | } |
Chris Lattner | 3ff5751 | 2005-12-16 06:02:58 +0000 | [diff] [blame] | 80 | def PHI : PseudoInstV8<"PHI", (ops variable_ops)>; |
Chris Lattner | 17392e0 | 2005-12-16 07:13:26 +0000 | [diff] [blame] | 81 | def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt", |
| 82 | (ops i32imm:$amt)>; |
| 83 | def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt", |
| 84 | (ops i32imm:$amt)>; |
| 85 | //def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>; |
| 86 | def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst", |
| 87 | (ops IntRegs:$dst)>; |
| 88 | def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 89 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 90 | // Section A.3 - Synthetic Instructions, p. 85 |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 91 | // special cases of JMPL: |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 92 | let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in { |
| 93 | let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 94 | def RET : F3_2<2, 0b111000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 95 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 96 | "ret $b, $c, $dst", []>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 97 | let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 98 | def RETL: F3_2<2, 0b111000, (ops), |
Chris Lattner | bc3d362 | 2005-12-17 08:08:42 +0000 | [diff] [blame] | 99 | "retl", [(ret)]>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 100 | } |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 101 | // CMP is a special case of SUBCC where destination is ignored, by setting it to |
| 102 | // %g0 (hardwired zero). |
| 103 | // FIXME: should keep track of the fact that it defs the integer condition codes |
| 104 | let rd = 0 in |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 105 | def CMPri: F3_2<2, 0b010100, |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 106 | (ops IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 107 | "cmp $b, $c", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 108 | |
| 109 | // Section B.1 - Load Integer Instructions, p. 90 |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 110 | def LDSBrr : F3_1<3, 0b001001, |
| 111 | (ops IntRegs:$dst, MEMrr:$addr), |
| 112 | "ldsb [$addr], $dst", |
| 113 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 114 | def LDSBri : F3_2<3, 0b001001, |
| 115 | (ops IntRegs:$dst, MEMri:$addr), |
| 116 | "ldsb [$addr], $dst", |
| 117 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 118 | def LDSHrr : F3_1<3, 0b001010, |
| 119 | (ops IntRegs:$dst, MEMrr:$addr), |
| 120 | "ldsh [$addr], $dst", |
| 121 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 122 | def LDSHri : F3_2<3, 0b001010, |
| 123 | (ops IntRegs:$dst, MEMri:$addr), |
| 124 | "ldsh [$addr], $dst", |
| 125 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 126 | def LDUBrr : F3_1<3, 0b000001, |
| 127 | (ops IntRegs:$dst, MEMrr:$addr), |
| 128 | "ldub [$addr], $dst", |
| 129 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 130 | def LDUBri : F3_2<3, 0b000001, |
| 131 | (ops IntRegs:$dst, MEMri:$addr), |
| 132 | "ldub [$addr], $dst", |
| 133 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 134 | def LDUHrr : F3_1<3, 0b000010, |
| 135 | (ops IntRegs:$dst, MEMrr:$addr), |
| 136 | "lduh [$addr], $dst", |
| 137 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 138 | def LDUHri : F3_2<3, 0b000010, |
| 139 | (ops IntRegs:$dst, MEMri:$addr), |
| 140 | "lduh [$addr], $dst", |
| 141 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 142 | def LDrr : F3_1<3, 0b000000, |
| 143 | (ops IntRegs:$dst, MEMrr:$addr), |
| 144 | "ld [$addr], $dst", |
| 145 | [(set IntRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 146 | def LDri : F3_2<3, 0b000000, |
| 147 | (ops IntRegs:$dst, MEMri:$addr), |
| 148 | "ld [$addr], $dst", |
| 149 | [(set IntRegs:$dst, (load ADDRri:$addr))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 150 | def LDDrr : F3_1<3, 0b000011, |
| 151 | (ops IntRegs:$dst, MEMrr:$addr), |
| 152 | "ldd [$addr], $dst", []>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 153 | def LDDri : F3_2<3, 0b000011, |
| 154 | (ops IntRegs:$dst, MEMri:$addr), |
| 155 | "ldd [$addr], $dst", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 156 | |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 157 | // Section B.2 - Load Floating-point Instructions, p. 92 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 158 | def LDFrr : F3_1<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 159 | (ops FPRegs:$dst, MEMrr:$addr), |
| 160 | "ld [$addr], $dst", |
| 161 | [(set FPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 162 | def LDFri : F3_2<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 163 | (ops FPRegs:$dst, MEMri:$addr), |
| 164 | "ld [$addr], $dst", |
| 165 | [(set FPRegs:$dst, (load ADDRri:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 166 | def LDDFrr : F3_1<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 167 | (ops DFPRegs:$dst, MEMrr:$addr), |
| 168 | "ldd [$addr], $dst", |
| 169 | [(set DFPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 170 | def LDDFri : F3_2<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 171 | (ops DFPRegs:$dst, MEMri:$addr), |
| 172 | "ldd [$addr], $dst", |
| 173 | [(set DFPRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 174 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 175 | // Section B.4 - Store Integer Instructions, p. 95 |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 176 | def STBrr : F3_1<3, 0b000101, |
| 177 | (ops MEMrr:$addr, IntRegs:$src), |
| 178 | "stb $src, [$addr]", |
| 179 | [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 180 | def STBri : F3_2<3, 0b000101, |
| 181 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 182 | "stb $src, [$addr]", |
| 183 | [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 184 | def STHrr : F3_1<3, 0b000110, |
| 185 | (ops MEMrr:$addr, IntRegs:$src), |
| 186 | "sth $src, [$addr]", |
| 187 | [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 188 | def STHri : F3_2<3, 0b000110, |
| 189 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 190 | "sth $src, [$addr]", |
| 191 | [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 192 | def STrr : F3_1<3, 0b000100, |
| 193 | (ops MEMrr:$addr, IntRegs:$src), |
| 194 | "st $src, [$addr]", |
| 195 | [(store IntRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 196 | def STri : F3_2<3, 0b000100, |
| 197 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 198 | "st $src, [$addr]", |
| 199 | [(store IntRegs:$src, ADDRri:$addr)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 200 | def STDrr : F3_1<3, 0b000111, |
| 201 | (ops MEMrr:$addr, IntRegs:$src), |
| 202 | "std $src, [$addr]", []>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 203 | def STDri : F3_2<3, 0b000111, |
| 204 | (ops MEMri:$addr, IntRegs:$src), |
| 205 | "std $src, [$addr]", []>; |
Brian Gaeke | e7f9e0b | 2004-06-24 07:36:59 +0000 | [diff] [blame] | 206 | |
| 207 | // Section B.5 - Store Floating-point Instructions, p. 97 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 208 | def STFrr : F3_1<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 209 | (ops MEMrr:$addr, FPRegs:$src), |
| 210 | "st $src, [$addr]", |
| 211 | [(store FPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 212 | def STFri : F3_2<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 213 | (ops MEMri:$addr, FPRegs:$src), |
| 214 | "st $src, [$addr]", |
| 215 | [(store FPRegs:$src, ADDRri:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 216 | def STDFrr : F3_1<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 217 | (ops MEMrr:$addr, DFPRegs:$src), |
| 218 | "std $src, [$addr]", |
| 219 | [(store DFPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 220 | def STDFri : F3_2<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 221 | (ops MEMri:$addr, DFPRegs:$src), |
| 222 | "std $src, [$addr]", |
| 223 | [(store DFPRegs:$src, ADDRri:$addr)]>; |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 224 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 225 | // Section B.9 - SETHI Instruction, p. 104 |
Chris Lattner | 13e1501 | 2005-12-16 07:18:48 +0000 | [diff] [blame] | 226 | def SETHIi: F2_1<0b100, |
| 227 | (ops IntRegs:$dst, i32imm:$src), |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 228 | "sethi $src, $dst", |
| 229 | [(set IntRegs:$dst, SETHIimm:$src)]>; |
Brian Gaeke | e806173 | 2004-03-04 00:56:25 +0000 | [diff] [blame] | 230 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 231 | // Section B.10 - NOP Instruction, p. 105 |
| 232 | // (It's a special case of SETHI) |
Misha Brukman | d36047d | 2004-10-14 22:33:32 +0000 | [diff] [blame] | 233 | let rd = 0, imm22 = 0 in |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 234 | def NOP : F2_1<0b100, (ops), "nop", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 235 | |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 236 | // Section B.11 - Logical Instructions, p. 106 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 237 | def ANDrr : F3_1<2, 0b000001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 238 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 239 | "and $b, $c, $dst", |
| 240 | [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 241 | def ANDri : F3_2<2, 0b000001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 242 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 243 | "and $b, $c, $dst", |
| 244 | [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 245 | def ANDNrr : F3_1<2, 0b000101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 246 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 247 | "andn $b, $c, $dst", |
| 248 | [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 249 | def ANDNri : F3_2<2, 0b000101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 250 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 251 | "andn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 252 | def ORrr : F3_1<2, 0b000010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 253 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 254 | "or $b, $c, $dst", |
| 255 | [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 256 | def ORri : F3_2<2, 0b000010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 257 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 258 | "or $b, $c, $dst", |
| 259 | [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 260 | def ORNrr : F3_1<2, 0b000110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 261 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 262 | "orn $b, $c, $dst", |
| 263 | [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 264 | def ORNri : F3_2<2, 0b000110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 265 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 266 | "orn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 267 | def XORrr : F3_1<2, 0b000011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 268 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 269 | "xor $b, $c, $dst", |
| 270 | [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 271 | def XORri : F3_2<2, 0b000011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 272 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 273 | "xor $b, $c, $dst", |
| 274 | [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 275 | def XNORrr : F3_1<2, 0b000111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 276 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 277 | "xnor $b, $c, $dst", |
| 278 | [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 279 | def XNORri : F3_2<2, 0b000111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 280 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 281 | "xnor $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 282 | |
| 283 | // Section B.12 - Shift Instructions, p. 107 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 284 | def SLLrr : F3_1<2, 0b100101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 285 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 286 | "sll $b, $c, $dst", |
| 287 | [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 288 | def SLLri : F3_2<2, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 289 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 290 | "sll $b, $c, $dst", |
| 291 | [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 292 | def SRLrr : F3_1<2, 0b100110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 293 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 294 | "srl $b, $c, $dst", |
| 295 | [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 296 | def SRLri : F3_2<2, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 297 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 298 | "srl $b, $c, $dst", |
| 299 | [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 300 | def SRArr : F3_1<2, 0b100111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 301 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 302 | "sra $b, $c, $dst", |
| 303 | [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 304 | def SRAri : F3_2<2, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 305 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 306 | "sra $b, $c, $dst", |
| 307 | [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 308 | |
| 309 | // Section B.13 - Add Instructions, p. 108 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 310 | def ADDrr : F3_1<2, 0b000000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 311 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 312 | "add $b, $c, $dst", |
| 313 | [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 314 | def ADDri : F3_2<2, 0b000000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 315 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 316 | "add $b, $c, $dst", |
| 317 | [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 318 | def ADDCCrr : F3_1<2, 0b010000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 319 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 320 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 321 | def ADDCCri : F3_2<2, 0b010000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 322 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 323 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 324 | def ADDXrr : F3_1<2, 0b001000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 325 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 326 | "addx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 327 | def ADDXri : F3_2<2, 0b001000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 328 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 329 | "addx $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 330 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 331 | // Section B.15 - Subtract Instructions, p. 110 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 332 | def SUBrr : F3_1<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 333 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 334 | "sub $b, $c, $dst", |
| 335 | [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 336 | def SUBri : F3_2<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 337 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 338 | "sub $b, $c, $dst", |
| 339 | [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 340 | def SUBXrr : F3_1<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 341 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 342 | "subx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 343 | def SUBXri : F3_2<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 344 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 345 | "subx $b, $c, $dst", []>; |
Chris Lattner | 87a63f8 | 2005-12-17 21:13:50 +0000 | [diff] [blame^] | 346 | def SUBCCrr : F3_1<2, 0b010100, |
| 347 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
| 348 | "subcc $b, $c, $dst", []>; |
| 349 | def SUBCCri : F3_2<2, 0b010100, |
| 350 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
| 351 | "subcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 352 | def SUBXCCrr: F3_1<2, 0b011100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 353 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 354 | "subxcc $b, $c, $dst", []>; |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 355 | |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 356 | // Section B.18 - Multiply Instructions, p. 113 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 357 | def UMULrr : F3_1<2, 0b001010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 358 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 359 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 360 | def UMULri : F3_2<2, 0b001010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 361 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 362 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 363 | def SMULrr : F3_1<2, 0b001011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 364 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 365 | "smul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 366 | def SMULri : F3_2<2, 0b001011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 367 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 368 | "smul $b, $c, $dst", []>; |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 369 | |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 370 | // Section B.19 - Divide Instructions, p. 115 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 371 | def UDIVrr : F3_1<2, 0b001110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 372 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 373 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 374 | def UDIVri : F3_2<2, 0b001110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 375 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 376 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 377 | def SDIVrr : F3_1<2, 0b001111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 378 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 379 | "sdiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 380 | def SDIVri : F3_2<2, 0b001111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 381 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 382 | "sdiv $b, $c, $dst", []>; |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 383 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 384 | // Section B.20 - SAVE and RESTORE, p. 117 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 385 | def SAVErr : F3_1<2, 0b111100, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 386 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 387 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 388 | def SAVEri : F3_2<2, 0b111100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 389 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 390 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 391 | def RESTORErr : F3_1<2, 0b111101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 392 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 393 | "restore $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 394 | def RESTOREri : F3_2<2, 0b111101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 395 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 396 | "restore $b, $c, $dst", []>; |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 397 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 398 | // Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 399 | |
| 400 | // conditional branch class: |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 401 | class BranchV8<bits<4> cc, dag ops, string asmstr> |
| 402 | : F2_2<cc, 0b010, ops, asmstr> { |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 403 | let isBranch = 1; |
| 404 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 405 | let hasDelaySlot = 1; |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 406 | } |
Chris Lattner | 0f6eab3 | 2004-07-31 02:24:37 +0000 | [diff] [blame] | 407 | |
| 408 | let isBarrier = 1 in |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 409 | def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">; |
| 410 | def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">; |
| 411 | def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">; |
| 412 | def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">; |
| 413 | def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">; |
| 414 | def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">; |
| 415 | def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">; |
| 416 | def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">; |
| 417 | def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">; |
| 418 | def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">; |
| 419 | def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">; |
| 420 | def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">; |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 421 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 422 | // Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121 |
| 423 | |
| 424 | // floating-point conditional branch class: |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 425 | class FPBranchV8<bits<4> cc, dag ops, string asmstr> |
| 426 | : F2_2<cc, 0b110, ops, asmstr> { |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 427 | let isBranch = 1; |
| 428 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 429 | let hasDelaySlot = 1; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 430 | } |
| 431 | |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 432 | def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">; |
| 433 | def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">; |
| 434 | def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">; |
| 435 | def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">; |
| 436 | def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">; |
| 437 | def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">; |
| 438 | def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">; |
| 439 | def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">; |
| 440 | def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">; |
| 441 | def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">; |
| 442 | def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">; |
| 443 | def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">; |
| 444 | def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">; |
| 445 | def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">; |
| 446 | def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">; |
| 447 | def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 448 | |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 449 | |
| 450 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 451 | // Section B.24 - Call and Link Instruction, p. 125 |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 452 | // This is the only Format 1 instruction |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 453 | let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in { |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 454 | // pc-relative call: |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 455 | let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7, |
| 456 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 457 | def CALL : InstV8 { |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 458 | let OperandList = (ops IntRegs:$dst); |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 459 | bits<30> disp; |
| 460 | let op = 1; |
| 461 | let Inst{29-0} = disp; |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 462 | let AsmString = "call $dst"; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 463 | } |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 464 | |
| 465 | // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also |
| 466 | // be an implicit def): |
| 467 | let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7, |
| 468 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 469 | def JMPLrr : F3_1<2, 0b111000, |
| 470 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 471 | "jmpl $b+$c, $dst", []>; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 472 | } |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 473 | |
Chris Lattner | 22ede70 | 2004-04-07 04:06:46 +0000 | [diff] [blame] | 474 | // Section B.29 - Write State Register Instructions |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 475 | def WRrr : F3_1<2, 0b110000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 476 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 477 | "wr $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 478 | def WRri : F3_2<2, 0b110000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 479 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 480 | "wr $b, $c, $dst", []>; |
Chris Lattner | 6179047 | 2004-04-07 05:04:01 +0000 | [diff] [blame] | 481 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 482 | // Convert Integer to Floating-point Instructions, p. 141 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 483 | def FITOS : F3_3<2, 0b110100, 0b011000100, |
| 484 | (ops FPRegs:$dst, FPRegs:$src), |
| 485 | "fitos $src, $dst">; |
| 486 | def FITOD : F3_3<2, 0b110100, 0b011001000, |
| 487 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 488 | "fitod $src, $dst">; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 489 | |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 490 | // Convert Floating-point to Integer Instructions, p. 142 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 491 | def FSTOI : F3_3<2, 0b110100, 0b011010001, |
| 492 | (ops FPRegs:$dst, FPRegs:$src), |
| 493 | "fstoi $src, $dst">; |
| 494 | def FDTOI : F3_3<2, 0b110100, 0b011010010, |
| 495 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 496 | "fdtoi $src, $dst">; |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 497 | |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 498 | // Convert between Floating-point Formats Instructions, p. 143 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 499 | def FSTOD : F3_3<2, 0b110100, 0b011001001, |
| 500 | (ops DFPRegs:$dst, FPRegs:$src), |
| 501 | "fstod $src, $dst">; |
| 502 | def FDTOS : F3_3<2, 0b110100, 0b011000110, |
| 503 | (ops FPRegs:$dst, DFPRegs:$src), |
| 504 | "fdtos $src, $dst">; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 505 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 506 | // Floating-point Move Instructions, p. 144 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 507 | def FMOVS : F3_3<2, 0b110100, 0b000000001, |
| 508 | (ops FPRegs:$dst, FPRegs:$src), |
| 509 | "fmovs $src, $dst">; |
| 510 | def FNEGS : F3_3<2, 0b110100, 0b000000101, |
| 511 | (ops FPRegs:$dst, FPRegs:$src), |
| 512 | "fnegs $src, $dst">; |
| 513 | def FABSS : F3_3<2, 0b110100, 0b000001001, |
| 514 | (ops FPRegs:$dst, FPRegs:$src), |
| 515 | "fabss $src, $dst">; |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 516 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 517 | // Floating-point Add and Subtract Instructions, p. 146 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 518 | def FADDS : F3_3<2, 0b110100, 0b001000001, |
| 519 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 520 | "fadds $src1, $src2, $dst">; |
| 521 | def FADDD : F3_3<2, 0b110100, 0b001000010, |
| 522 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
| 523 | "faddd $src1, $src2, $dst">; |
| 524 | def FSUBS : F3_3<2, 0b110100, 0b001000101, |
| 525 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 526 | "fsubs $src1, $src2, $dst">; |
| 527 | def FSUBD : F3_3<2, 0b110100, 0b001000110, |
| 528 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
| 529 | "fsubd $src1, $src2, $dst">; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 530 | |
| 531 | // Floating-point Multiply and Divide Instructions, p. 147 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 532 | def FMULS : F3_3<2, 0b110100, 0b001001001, |
| 533 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 534 | "fmuls $src1, $src2, $dst">; |
| 535 | def FMULD : F3_3<2, 0b110100, 0b001001010, |
| 536 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
| 537 | "fmuld $src1, $src2, $dst">; |
| 538 | def FSMULD : F3_3<2, 0b110100, 0b001101001, |
| 539 | (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 540 | "fsmuld $src1, $src2, $dst">; |
| 541 | def FDIVS : F3_3<2, 0b110100, 0b001001101, |
| 542 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 543 | "fdivs $src1, $src2, $dst">; |
| 544 | def FDIVD : F3_3<2, 0b110100, 0b001001110, |
| 545 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
| 546 | "fdivd $src1, $src2, $dst">; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 547 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 548 | // Floating-point Compare Instructions, p. 148 |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 549 | // Note: the 2nd template arg is different for these guys. |
| 550 | // Note 2: the result of a FCMP is not available until the 2nd cycle |
| 551 | // after the instr is retired, but there is no interlock. This behavior |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 552 | // is modelled with a forced noop after the instruction. |
| 553 | def FCMPS : F3_3<2, 0b110101, 0b001010001, |
| 554 | (ops FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 555 | "fcmps $src1, $src2\n\tnop">; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 556 | def FCMPD : F3_3<2, 0b110101, 0b001010010, |
| 557 | (ops DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 558 | "fcmpd $src1, $src2\n\tnop">; |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 559 | |
| 560 | //===----------------------------------------------------------------------===// |
| 561 | // Non-Instruction Patterns |
| 562 | //===----------------------------------------------------------------------===// |
| 563 | |
| 564 | // Small immediates. |
| 565 | def : Pat<(i32 simm13:$val), |
| 566 | (ORri G0, imm:$val)>; |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 567 | // Arbitrary immediates. |
| 568 | def : Pat<(i32 imm:$val), |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 569 | (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>; |