Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===// |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 2 | // |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 7 | // |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the PowerPC implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 16e71f2 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 14 | #include "PPCInstrInfo.h" |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 15 | #include "PPCInstrBuilder.h" |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 16 | #include "PPCMachineFunctionInfo.h" |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 17 | #include "PPCPredicates.h" |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 18 | #include "PPCTargetMachine.h" |
Andrew Trick | 2da8bc8 | 2010-12-24 05:03:26 +0000 | [diff] [blame] | 19 | #include "PPCHazardRecognizers.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/STLExtras.h" |
Jakob Stoklund Olesen | 7a79fcb | 2010-07-16 18:22:00 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Jakob Stoklund Olesen | 7a79fcb | 2010-07-16 18:22:00 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineMemOperand.h" |
Jakob Stoklund Olesen | 2432966 | 2010-02-26 21:09:24 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Jakob Stoklund Olesen | 7a79fcb | 2010-07-16 18:22:00 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Bill Wendling | 880d0f6 | 2008-03-04 23:13:51 +0000 | [diff] [blame] | 26 | #include "llvm/Support/CommandLine.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 27 | #include "llvm/Support/ErrorHandling.h" |
| 28 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 29 | #include "llvm/MC/MCAsmInfo.h" |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 30 | |
Evan Cheng | 4db3cff | 2011-07-01 17:57:27 +0000 | [diff] [blame^] | 31 | #define GET_INSTRINFO_CTOR |
Evan Cheng | 22fee2d | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 32 | #define GET_INSTRINFO_MC_DESC |
| 33 | #include "PPCGenInstrInfo.inc" |
| 34 | |
Dan Gohman | 82bcd23 | 2010-04-15 17:20:57 +0000 | [diff] [blame] | 35 | namespace llvm { |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 36 | extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp. |
| 37 | extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp. |
Dan Gohman | 82bcd23 | 2010-04-15 17:20:57 +0000 | [diff] [blame] | 38 | } |
| 39 | |
| 40 | using namespace llvm; |
Bill Wendling | 880d0f6 | 2008-03-04 23:13:51 +0000 | [diff] [blame] | 41 | |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 42 | PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm) |
Evan Cheng | 4db3cff | 2011-07-01 17:57:27 +0000 | [diff] [blame^] | 43 | : PPCGenInstrInfo(PPC::ADJCALLSTACKDOWN, PPC::ADJCALLSTACKUP), |
Evan Cheng | d5b03f2 | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 44 | TM(tm), RI(*TM.getSubtargetImpl(), *this) {} |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 45 | |
Andrew Trick | 2da8bc8 | 2010-12-24 05:03:26 +0000 | [diff] [blame] | 46 | /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for |
| 47 | /// this target when scheduling the DAG. |
| 48 | ScheduleHazardRecognizer *PPCInstrInfo::CreateTargetHazardRecognizer( |
| 49 | const TargetMachine *TM, |
| 50 | const ScheduleDAG *DAG) const { |
| 51 | // Should use subtarget info to pick the right hazard recognizer. For |
| 52 | // now, always return a PPC970 recognizer. |
| 53 | const TargetInstrInfo *TII = TM->getInstrInfo(); |
| 54 | assert(TII && "No InstrInfo?"); |
| 55 | return new PPCHazardRecognizer970(*TII); |
| 56 | } |
| 57 | |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 58 | unsigned PPCInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
Chris Lattner | 9c09c9e | 2006-03-16 22:24:02 +0000 | [diff] [blame] | 59 | int &FrameIndex) const { |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 60 | switch (MI->getOpcode()) { |
| 61 | default: break; |
| 62 | case PPC::LD: |
| 63 | case PPC::LWZ: |
| 64 | case PPC::LFS: |
| 65 | case PPC::LFD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 66 | if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() && |
| 67 | MI->getOperand(2).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 68 | FrameIndex = MI->getOperand(2).getIndex(); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 69 | return MI->getOperand(0).getReg(); |
| 70 | } |
| 71 | break; |
| 72 | } |
| 73 | return 0; |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 74 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 75 | |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 76 | unsigned PPCInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 77 | int &FrameIndex) const { |
| 78 | switch (MI->getOpcode()) { |
| 79 | default: break; |
Nate Begeman | 3b478b3 | 2006-02-02 21:07:50 +0000 | [diff] [blame] | 80 | case PPC::STD: |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 81 | case PPC::STW: |
| 82 | case PPC::STFS: |
| 83 | case PPC::STFD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 84 | if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() && |
| 85 | MI->getOperand(2).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 86 | FrameIndex = MI->getOperand(2).getIndex(); |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 87 | return MI->getOperand(0).getReg(); |
| 88 | } |
| 89 | break; |
| 90 | } |
| 91 | return 0; |
| 92 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 93 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 94 | // commuteInstruction - We can commute rlwimi instructions, but only if the |
| 95 | // rotate amt is zero. We also have to munge the immediates a bit. |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 96 | MachineInstr * |
| 97 | PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 98 | MachineFunction &MF = *MI->getParent()->getParent(); |
| 99 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 100 | // Normal instructions can be commuted the obvious way. |
| 101 | if (MI->getOpcode() != PPC::RLWIMI) |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 102 | return TargetInstrInfoImpl::commuteInstruction(MI, NewMI); |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 103 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 104 | // Cannot commute if it has a non-zero rotate count. |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 105 | if (MI->getOperand(3).getImm() != 0) |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 106 | return 0; |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 107 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 108 | // If we have a zero rotate count, we have: |
| 109 | // M = mask(MB,ME) |
| 110 | // Op0 = (Op1 & ~M) | (Op2 & M) |
| 111 | // Change this to: |
| 112 | // M = mask((ME+1)&31, (MB-1)&31) |
| 113 | // Op0 = (Op2 & ~M) | (Op1 & M) |
| 114 | |
| 115 | // Swap op1/op2 |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 116 | unsigned Reg0 = MI->getOperand(0).getReg(); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 117 | unsigned Reg1 = MI->getOperand(1).getReg(); |
| 118 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 6ce7dc2 | 2006-11-15 20:58:11 +0000 | [diff] [blame] | 119 | bool Reg1IsKill = MI->getOperand(1).isKill(); |
| 120 | bool Reg2IsKill = MI->getOperand(2).isKill(); |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 121 | bool ChangeReg0 = false; |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 122 | // If machine instrs are no longer in two-address forms, update |
| 123 | // destination register as well. |
| 124 | if (Reg0 == Reg1) { |
| 125 | // Must be two address instruction! |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 126 | assert(MI->getDesc().getOperandConstraint(0, MCOI::TIED_TO) && |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 127 | "Expecting a two-address instruction!"); |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 128 | Reg2IsKill = false; |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 129 | ChangeReg0 = true; |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 130 | } |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 131 | |
| 132 | // Masks. |
| 133 | unsigned MB = MI->getOperand(4).getImm(); |
| 134 | unsigned ME = MI->getOperand(5).getImm(); |
| 135 | |
| 136 | if (NewMI) { |
| 137 | // Create a new instruction. |
| 138 | unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg(); |
| 139 | bool Reg0IsDead = MI->getOperand(0).isDead(); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 140 | return BuildMI(MF, MI->getDebugLoc(), MI->getDesc()) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 141 | .addReg(Reg0, RegState::Define | getDeadRegState(Reg0IsDead)) |
| 142 | .addReg(Reg2, getKillRegState(Reg2IsKill)) |
| 143 | .addReg(Reg1, getKillRegState(Reg1IsKill)) |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 144 | .addImm((ME+1) & 31) |
| 145 | .addImm((MB-1) & 31); |
| 146 | } |
| 147 | |
| 148 | if (ChangeReg0) |
| 149 | MI->getOperand(0).setReg(Reg2); |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 150 | MI->getOperand(2).setReg(Reg1); |
| 151 | MI->getOperand(1).setReg(Reg2); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 152 | MI->getOperand(2).setIsKill(Reg1IsKill); |
| 153 | MI->getOperand(1).setIsKill(Reg2IsKill); |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 154 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 155 | // Swap the mask around. |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 156 | MI->getOperand(4).setImm((ME+1) & 31); |
| 157 | MI->getOperand(5).setImm((MB-1) & 31); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 158 | return MI; |
| 159 | } |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 160 | |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 161 | void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB, |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 162 | MachineBasicBlock::iterator MI) const { |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 163 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 164 | BuildMI(MBB, MI, DL, get(PPC::NOP)); |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 165 | } |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 166 | |
| 167 | |
| 168 | // Branch analysis. |
| 169 | bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 170 | MachineBasicBlock *&FBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 171 | SmallVectorImpl<MachineOperand> &Cond, |
| 172 | bool AllowModify) const { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 173 | // If the block has no terminators, it just falls into the block after it. |
| 174 | MachineBasicBlock::iterator I = MBB.end(); |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 175 | if (I == MBB.begin()) |
| 176 | return false; |
| 177 | --I; |
| 178 | while (I->isDebugValue()) { |
| 179 | if (I == MBB.begin()) |
| 180 | return false; |
| 181 | --I; |
| 182 | } |
| 183 | if (!isUnpredicatedTerminator(I)) |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 184 | return false; |
| 185 | |
| 186 | // Get the last instruction in the block. |
| 187 | MachineInstr *LastInst = I; |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 188 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 189 | // If there is only one terminator instruction, process it. |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 190 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 191 | if (LastInst->getOpcode() == PPC::B) { |
Evan Cheng | 82ae933 | 2009-05-08 23:09:25 +0000 | [diff] [blame] | 192 | if (!LastInst->getOperand(0).isMBB()) |
| 193 | return true; |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 194 | TBB = LastInst->getOperand(0).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 195 | return false; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 196 | } else if (LastInst->getOpcode() == PPC::BCC) { |
Evan Cheng | 82ae933 | 2009-05-08 23:09:25 +0000 | [diff] [blame] | 197 | if (!LastInst->getOperand(2).isMBB()) |
| 198 | return true; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 199 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 200 | TBB = LastInst->getOperand(2).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 201 | Cond.push_back(LastInst->getOperand(0)); |
| 202 | Cond.push_back(LastInst->getOperand(1)); |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 203 | return false; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 204 | } |
| 205 | // Otherwise, don't know what this is. |
| 206 | return true; |
| 207 | } |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 208 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 209 | // Get the instruction before it if it's a terminator. |
| 210 | MachineInstr *SecondLastInst = I; |
| 211 | |
| 212 | // If there are three terminators, we don't know what sort of block this is. |
| 213 | if (SecondLastInst && I != MBB.begin() && |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 214 | isUnpredicatedTerminator(--I)) |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 215 | return true; |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 216 | |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 217 | // If the block ends with PPC::B and PPC:BCC, handle it. |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 218 | if (SecondLastInst->getOpcode() == PPC::BCC && |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 219 | LastInst->getOpcode() == PPC::B) { |
Evan Cheng | 82ae933 | 2009-05-08 23:09:25 +0000 | [diff] [blame] | 220 | if (!SecondLastInst->getOperand(2).isMBB() || |
| 221 | !LastInst->getOperand(0).isMBB()) |
| 222 | return true; |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 223 | TBB = SecondLastInst->getOperand(2).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 224 | Cond.push_back(SecondLastInst->getOperand(0)); |
| 225 | Cond.push_back(SecondLastInst->getOperand(1)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 226 | FBB = LastInst->getOperand(0).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 227 | return false; |
| 228 | } |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 229 | |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 230 | // If the block ends with two PPC:Bs, handle it. The second one is not |
| 231 | // executed, so remove it. |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 232 | if (SecondLastInst->getOpcode() == PPC::B && |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 233 | LastInst->getOpcode() == PPC::B) { |
Evan Cheng | 82ae933 | 2009-05-08 23:09:25 +0000 | [diff] [blame] | 234 | if (!SecondLastInst->getOperand(0).isMBB()) |
| 235 | return true; |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 236 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 237 | I = LastInst; |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 238 | if (AllowModify) |
| 239 | I->eraseFromParent(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 240 | return false; |
| 241 | } |
| 242 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 243 | // Otherwise, can't handle this. |
| 244 | return true; |
| 245 | } |
| 246 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 247 | unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 248 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 249 | if (I == MBB.begin()) return 0; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 250 | --I; |
Dale Johannesen | 93d6a7e | 2010-04-02 01:38:09 +0000 | [diff] [blame] | 251 | while (I->isDebugValue()) { |
| 252 | if (I == MBB.begin()) |
| 253 | return 0; |
| 254 | --I; |
| 255 | } |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 256 | if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 257 | return 0; |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 258 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 259 | // Remove the branch. |
| 260 | I->eraseFromParent(); |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 261 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 262 | I = MBB.end(); |
| 263 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 264 | if (I == MBB.begin()) return 1; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 265 | --I; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 266 | if (I->getOpcode() != PPC::BCC) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 267 | return 1; |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 268 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 269 | // Remove the branch. |
| 270 | I->eraseFromParent(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 271 | return 2; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 272 | } |
| 273 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 274 | unsigned |
| 275 | PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 276 | MachineBasicBlock *FBB, |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 277 | const SmallVectorImpl<MachineOperand> &Cond, |
| 278 | DebugLoc DL) const { |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 279 | // Shouldn't be a fall through. |
| 280 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 281 | assert((Cond.size() == 2 || Cond.size() == 0) && |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 282 | "PPC branch conditions have two components!"); |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 283 | |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 284 | // One-way branch. |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 285 | if (FBB == 0) { |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 286 | if (Cond.empty()) // Unconditional branch |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 287 | BuildMI(&MBB, DL, get(PPC::B)).addMBB(TBB); |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 288 | else // Conditional branch |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 289 | BuildMI(&MBB, DL, get(PPC::BCC)) |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 290 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 291 | return 1; |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 292 | } |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 293 | |
Chris Lattner | 879d09c | 2006-10-21 05:42:09 +0000 | [diff] [blame] | 294 | // Two-way Conditional Branch. |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 295 | BuildMI(&MBB, DL, get(PPC::BCC)) |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 296 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 297 | BuildMI(&MBB, DL, get(PPC::B)).addMBB(FBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 298 | return 2; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 299 | } |
| 300 | |
Jakob Stoklund Olesen | 27689b0 | 2010-07-11 07:31:00 +0000 | [diff] [blame] | 301 | void PPCInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
| 302 | MachineBasicBlock::iterator I, DebugLoc DL, |
| 303 | unsigned DestReg, unsigned SrcReg, |
| 304 | bool KillSrc) const { |
| 305 | unsigned Opc; |
| 306 | if (PPC::GPRCRegClass.contains(DestReg, SrcReg)) |
| 307 | Opc = PPC::OR; |
| 308 | else if (PPC::G8RCRegClass.contains(DestReg, SrcReg)) |
| 309 | Opc = PPC::OR8; |
| 310 | else if (PPC::F4RCRegClass.contains(DestReg, SrcReg)) |
| 311 | Opc = PPC::FMR; |
| 312 | else if (PPC::CRRCRegClass.contains(DestReg, SrcReg)) |
| 313 | Opc = PPC::MCRF; |
| 314 | else if (PPC::VRRCRegClass.contains(DestReg, SrcReg)) |
| 315 | Opc = PPC::VOR; |
| 316 | else if (PPC::CRBITRCRegClass.contains(DestReg, SrcReg)) |
| 317 | Opc = PPC::CROR; |
| 318 | else |
| 319 | llvm_unreachable("Impossible reg-to-reg copy"); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 320 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 321 | const MCInstrDesc &MCID = get(Opc); |
| 322 | if (MCID.getNumOperands() == 3) |
| 323 | BuildMI(MBB, I, DL, MCID, DestReg) |
Jakob Stoklund Olesen | 27689b0 | 2010-07-11 07:31:00 +0000 | [diff] [blame] | 324 | .addReg(SrcReg).addReg(SrcReg, getKillRegState(KillSrc)); |
| 325 | else |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 326 | BuildMI(MBB, I, DL, MCID, DestReg).addReg(SrcReg, getKillRegState(KillSrc)); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 327 | } |
| 328 | |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 329 | bool |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 330 | PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF, |
| 331 | unsigned SrcReg, bool isKill, |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 332 | int FrameIdx, |
| 333 | const TargetRegisterClass *RC, |
| 334 | SmallVectorImpl<MachineInstr*> &NewMIs) const{ |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 335 | DebugLoc DL; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 336 | if (RC == PPC::GPRCRegisterClass) { |
| 337 | if (SrcReg != PPC::LR) { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 338 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 339 | .addReg(SrcReg, |
| 340 | getKillRegState(isKill)), |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 341 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 342 | } else { |
| 343 | // FIXME: this spills LR immediately to memory in one step. To do this, |
| 344 | // we use R11, which we know cannot be used in the prolog/epilog. This is |
| 345 | // a hack. |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 346 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR), PPC::R11)); |
| 347 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 348 | .addReg(PPC::R11, |
| 349 | getKillRegState(isKill)), |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 350 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 351 | } |
| 352 | } else if (RC == PPC::G8RCRegisterClass) { |
| 353 | if (SrcReg != PPC::LR8) { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 354 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 355 | .addReg(SrcReg, |
| 356 | getKillRegState(isKill)), |
| 357 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 358 | } else { |
| 359 | // FIXME: this spills LR immediately to memory in one step. To do this, |
| 360 | // we use R11, which we know cannot be used in the prolog/epilog. This is |
| 361 | // a hack. |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 362 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFLR8), PPC::X11)); |
| 363 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 364 | .addReg(PPC::X11, |
| 365 | getKillRegState(isKill)), |
| 366 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 367 | } |
| 368 | } else if (RC == PPC::F8RCRegisterClass) { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 369 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFD)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 370 | .addReg(SrcReg, |
| 371 | getKillRegState(isKill)), |
| 372 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 373 | } else if (RC == PPC::F4RCRegisterClass) { |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 374 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STFS)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 375 | .addReg(SrcReg, |
| 376 | getKillRegState(isKill)), |
| 377 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 378 | } else if (RC == PPC::CRRCRegisterClass) { |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 379 | if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) || |
| 380 | (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) { |
| 381 | // FIXME (64-bit): Enable |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 382 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::SPILL_CR)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 383 | .addReg(SrcReg, |
| 384 | getKillRegState(isKill)), |
Chris Lattner | 71a2cb2 | 2008-03-20 01:22:40 +0000 | [diff] [blame] | 385 | FrameIdx)); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 386 | return true; |
| 387 | } else { |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 388 | // FIXME: We need a scatch reg here. The trouble with using R0 is that |
| 389 | // it's possible for the stack frame to be so big the save location is |
| 390 | // out of range of immediate offsets, necessitating another register. |
| 391 | // We hack this on Darwin by reserving R2. It's probably broken on Linux |
| 392 | // at the moment. |
| 393 | |
| 394 | // We need to store the CR in the low 4-bits of the saved value. First, |
| 395 | // issue a MFCR to save all of the CRBits. |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 396 | unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ? |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 397 | PPC::R2 : PPC::R0; |
Dale Johannesen | 5f07d52 | 2010-05-20 17:48:26 +0000 | [diff] [blame] | 398 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MFCRpseud), ScratchReg) |
| 399 | .addReg(SrcReg, getKillRegState(isKill))); |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 400 | |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 401 | // If the saved register wasn't CR0, shift the bits left so that they are |
| 402 | // in CR0's slot. |
| 403 | if (SrcReg != PPC::CR0) { |
| 404 | unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4; |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 405 | // rlwinm scratch, scratch, ShiftBits, 0, 31. |
| 406 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg) |
| 407 | .addReg(ScratchReg).addImm(ShiftBits) |
| 408 | .addImm(0).addImm(31)); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 409 | } |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 410 | |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 411 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::STW)) |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 412 | .addReg(ScratchReg, |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 413 | getKillRegState(isKill)), |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 414 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 415 | } |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 416 | } else if (RC == PPC::CRBITRCRegisterClass) { |
| 417 | // FIXME: We use CRi here because there is no mtcrf on a bit. Since the |
| 418 | // backend currently only uses CR1EQ as an individual bit, this should |
| 419 | // not cause any bug. If we need other uses of CR bits, the following |
| 420 | // code may be invalid. |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 421 | unsigned Reg = 0; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 422 | if (SrcReg == PPC::CR0LT || SrcReg == PPC::CR0GT || |
| 423 | SrcReg == PPC::CR0EQ || SrcReg == PPC::CR0UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 424 | Reg = PPC::CR0; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 425 | else if (SrcReg == PPC::CR1LT || SrcReg == PPC::CR1GT || |
| 426 | SrcReg == PPC::CR1EQ || SrcReg == PPC::CR1UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 427 | Reg = PPC::CR1; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 428 | else if (SrcReg == PPC::CR2LT || SrcReg == PPC::CR2GT || |
| 429 | SrcReg == PPC::CR2EQ || SrcReg == PPC::CR2UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 430 | Reg = PPC::CR2; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 431 | else if (SrcReg == PPC::CR3LT || SrcReg == PPC::CR3GT || |
| 432 | SrcReg == PPC::CR3EQ || SrcReg == PPC::CR3UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 433 | Reg = PPC::CR3; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 434 | else if (SrcReg == PPC::CR4LT || SrcReg == PPC::CR4GT || |
| 435 | SrcReg == PPC::CR4EQ || SrcReg == PPC::CR4UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 436 | Reg = PPC::CR4; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 437 | else if (SrcReg == PPC::CR5LT || SrcReg == PPC::CR5GT || |
| 438 | SrcReg == PPC::CR5EQ || SrcReg == PPC::CR5UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 439 | Reg = PPC::CR5; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 440 | else if (SrcReg == PPC::CR6LT || SrcReg == PPC::CR6GT || |
| 441 | SrcReg == PPC::CR6EQ || SrcReg == PPC::CR6UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 442 | Reg = PPC::CR6; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 443 | else if (SrcReg == PPC::CR7LT || SrcReg == PPC::CR7GT || |
| 444 | SrcReg == PPC::CR7EQ || SrcReg == PPC::CR7UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 445 | Reg = PPC::CR7; |
| 446 | |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 447 | return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx, |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 448 | PPC::CRRCRegisterClass, NewMIs); |
| 449 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 450 | } else if (RC == PPC::VRRCRegisterClass) { |
| 451 | // We don't have indexed addressing for vector loads. Emit: |
| 452 | // R0 = ADDI FI# |
| 453 | // STVX VAL, 0, R0 |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 454 | // |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 455 | // FIXME: We use R0 here, because it isn't available for RA. |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 456 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 457 | FrameIdx, 0, 0)); |
Dale Johannesen | 21b5541 | 2009-02-12 23:08:38 +0000 | [diff] [blame] | 458 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::STVX)) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 459 | .addReg(SrcReg, getKillRegState(isKill)) |
| 460 | .addReg(PPC::R0) |
| 461 | .addReg(PPC::R0)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 462 | } else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 463 | llvm_unreachable("Unknown regclass!"); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 464 | } |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 465 | |
| 466 | return false; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 467 | } |
| 468 | |
| 469 | void |
| 470 | PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 471 | MachineBasicBlock::iterator MI, |
| 472 | unsigned SrcReg, bool isKill, int FrameIdx, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 473 | const TargetRegisterClass *RC, |
| 474 | const TargetRegisterInfo *TRI) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 475 | MachineFunction &MF = *MBB.getParent(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 476 | SmallVector<MachineInstr*, 4> NewMIs; |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 477 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 478 | if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) { |
| 479 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 480 | FuncInfo->setSpillsCR(); |
| 481 | } |
| 482 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 483 | for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) |
| 484 | MBB.insert(MI, NewMIs[i]); |
Jakob Stoklund Olesen | 7a79fcb | 2010-07-16 18:22:00 +0000 | [diff] [blame] | 485 | |
| 486 | const MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 487 | MachineMemOperand *MMO = |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 488 | MF.getMachineMemOperand( |
| 489 | MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)), |
| 490 | MachineMemOperand::MOStore, |
Jakob Stoklund Olesen | 7a79fcb | 2010-07-16 18:22:00 +0000 | [diff] [blame] | 491 | MFI.getObjectSize(FrameIdx), |
| 492 | MFI.getObjectAlignment(FrameIdx)); |
| 493 | NewMIs.back()->addMemOperand(MF, MMO); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 494 | } |
| 495 | |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 496 | void |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 497 | PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL, |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 498 | unsigned DestReg, int FrameIdx, |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 499 | const TargetRegisterClass *RC, |
| 500 | SmallVectorImpl<MachineInstr*> &NewMIs)const{ |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 501 | if (RC == PPC::GPRCRegisterClass) { |
| 502 | if (DestReg != PPC::LR) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 503 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ), |
| 504 | DestReg), FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 505 | } else { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 506 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ), |
| 507 | PPC::R11), FrameIdx)); |
| 508 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR)).addReg(PPC::R11)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 509 | } |
| 510 | } else if (RC == PPC::G8RCRegisterClass) { |
| 511 | if (DestReg != PPC::LR8) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 512 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 513 | FrameIdx)); |
| 514 | } else { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 515 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LD), |
| 516 | PPC::R11), FrameIdx)); |
| 517 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTLR8)).addReg(PPC::R11)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 518 | } |
| 519 | } else if (RC == PPC::F8RCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 520 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFD), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 521 | FrameIdx)); |
| 522 | } else if (RC == PPC::F4RCRegisterClass) { |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 523 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LFS), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 524 | FrameIdx)); |
| 525 | } else if (RC == PPC::CRRCRegisterClass) { |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 526 | // FIXME: We need a scatch reg here. The trouble with using R0 is that |
| 527 | // it's possible for the stack frame to be so big the save location is |
| 528 | // out of range of immediate offsets, necessitating another register. |
| 529 | // We hack this on Darwin by reserving R2. It's probably broken on Linux |
| 530 | // at the moment. |
| 531 | unsigned ScratchReg = TM.getSubtargetImpl()->isDarwinABI() ? |
| 532 | PPC::R2 : PPC::R0; |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 533 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::LWZ), |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 534 | ScratchReg), FrameIdx)); |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 535 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 536 | // If the reloaded register isn't CR0, shift the bits right so that they are |
| 537 | // in the right CR's slot. |
| 538 | if (DestReg != PPC::CR0) { |
| 539 | unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4; |
| 540 | // rlwinm r11, r11, 32-ShiftBits, 0, 31. |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 541 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::RLWINM), ScratchReg) |
| 542 | .addReg(ScratchReg).addImm(32-ShiftBits).addImm(0) |
| 543 | .addImm(31)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 544 | } |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 545 | |
Dale Johannesen | c12da8d | 2010-02-12 21:35:34 +0000 | [diff] [blame] | 546 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::MTCRF), DestReg) |
| 547 | .addReg(ScratchReg)); |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 548 | } else if (RC == PPC::CRBITRCRegisterClass) { |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 549 | |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 550 | unsigned Reg = 0; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 551 | if (DestReg == PPC::CR0LT || DestReg == PPC::CR0GT || |
| 552 | DestReg == PPC::CR0EQ || DestReg == PPC::CR0UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 553 | Reg = PPC::CR0; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 554 | else if (DestReg == PPC::CR1LT || DestReg == PPC::CR1GT || |
| 555 | DestReg == PPC::CR1EQ || DestReg == PPC::CR1UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 556 | Reg = PPC::CR1; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 557 | else if (DestReg == PPC::CR2LT || DestReg == PPC::CR2GT || |
| 558 | DestReg == PPC::CR2EQ || DestReg == PPC::CR2UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 559 | Reg = PPC::CR2; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 560 | else if (DestReg == PPC::CR3LT || DestReg == PPC::CR3GT || |
| 561 | DestReg == PPC::CR3EQ || DestReg == PPC::CR3UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 562 | Reg = PPC::CR3; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 563 | else if (DestReg == PPC::CR4LT || DestReg == PPC::CR4GT || |
| 564 | DestReg == PPC::CR4EQ || DestReg == PPC::CR4UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 565 | Reg = PPC::CR4; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 566 | else if (DestReg == PPC::CR5LT || DestReg == PPC::CR5GT || |
| 567 | DestReg == PPC::CR5EQ || DestReg == PPC::CR5UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 568 | Reg = PPC::CR5; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 569 | else if (DestReg == PPC::CR6LT || DestReg == PPC::CR6GT || |
| 570 | DestReg == PPC::CR6EQ || DestReg == PPC::CR6UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 571 | Reg = PPC::CR6; |
Tilmann Scheller | 6a3a1ba | 2009-07-03 06:47:55 +0000 | [diff] [blame] | 572 | else if (DestReg == PPC::CR7LT || DestReg == PPC::CR7GT || |
| 573 | DestReg == PPC::CR7EQ || DestReg == PPC::CR7UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 574 | Reg = PPC::CR7; |
| 575 | |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 576 | return LoadRegFromStackSlot(MF, DL, Reg, FrameIdx, |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 577 | PPC::CRRCRegisterClass, NewMIs); |
| 578 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 579 | } else if (RC == PPC::VRRCRegisterClass) { |
| 580 | // We don't have indexed addressing for vector loads. Emit: |
| 581 | // R0 = ADDI FI# |
| 582 | // Dest = LVX 0, R0 |
Andrew Trick | 6e8f4c4 | 2010-12-24 04:28:06 +0000 | [diff] [blame] | 583 | // |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 584 | // FIXME: We use R0 here, because it isn't available for RA. |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 585 | NewMIs.push_back(addFrameReference(BuildMI(MF, DL, get(PPC::ADDI), PPC::R0), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 586 | FrameIdx, 0, 0)); |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 587 | NewMIs.push_back(BuildMI(MF, DL, get(PPC::LVX),DestReg).addReg(PPC::R0) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 588 | .addReg(PPC::R0)); |
| 589 | } else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 590 | llvm_unreachable("Unknown regclass!"); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 591 | } |
| 592 | } |
| 593 | |
| 594 | void |
| 595 | PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 596 | MachineBasicBlock::iterator MI, |
| 597 | unsigned DestReg, int FrameIdx, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 598 | const TargetRegisterClass *RC, |
| 599 | const TargetRegisterInfo *TRI) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 600 | MachineFunction &MF = *MBB.getParent(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 601 | SmallVector<MachineInstr*, 4> NewMIs; |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 602 | DebugLoc DL; |
Bill Wendling | d1c321a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 603 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 604 | LoadRegFromStackSlot(MF, DL, DestReg, FrameIdx, RC, NewMIs); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 605 | for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) |
| 606 | MBB.insert(MI, NewMIs[i]); |
Jakob Stoklund Olesen | 7a79fcb | 2010-07-16 18:22:00 +0000 | [diff] [blame] | 607 | |
| 608 | const MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 609 | MachineMemOperand *MMO = |
Chris Lattner | 59db549 | 2010-09-21 04:39:43 +0000 | [diff] [blame] | 610 | MF.getMachineMemOperand( |
| 611 | MachinePointerInfo(PseudoSourceValue::getFixedStack(FrameIdx)), |
| 612 | MachineMemOperand::MOLoad, |
Jakob Stoklund Olesen | 7a79fcb | 2010-07-16 18:22:00 +0000 | [diff] [blame] | 613 | MFI.getObjectSize(FrameIdx), |
| 614 | MFI.getObjectAlignment(FrameIdx)); |
| 615 | NewMIs.back()->addMemOperand(MF, MMO); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 616 | } |
| 617 | |
Evan Cheng | 0965217 | 2010-04-26 07:39:36 +0000 | [diff] [blame] | 618 | MachineInstr* |
| 619 | PPCInstrInfo::emitFrameIndexDebugValue(MachineFunction &MF, |
Evan Cheng | 8601a3d | 2010-04-29 01:13:30 +0000 | [diff] [blame] | 620 | int FrameIx, uint64_t Offset, |
Evan Cheng | 0965217 | 2010-04-26 07:39:36 +0000 | [diff] [blame] | 621 | const MDNode *MDPtr, |
| 622 | DebugLoc DL) const { |
| 623 | MachineInstrBuilder MIB = BuildMI(MF, DL, get(PPC::DBG_VALUE)); |
| 624 | addFrameReference(MIB, FrameIx, 0, false).addImm(Offset).addMetadata(MDPtr); |
| 625 | return &*MIB; |
| 626 | } |
| 627 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 628 | bool PPCInstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 629 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 630 | assert(Cond.size() == 2 && "Invalid PPC branch opcode!"); |
| 631 | // Leave the CR# the same, but invert the condition. |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 632 | Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm())); |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 633 | return false; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 634 | } |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 635 | |
| 636 | /// GetInstSize - Return the number of bytes of code the specified |
| 637 | /// instruction may be. This returns the maximum number of bytes. |
| 638 | /// |
| 639 | unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const { |
| 640 | switch (MI->getOpcode()) { |
| 641 | case PPC::INLINEASM: { // Inline Asm: Variable size. |
| 642 | const MachineFunction *MF = MI->getParent()->getParent(); |
| 643 | const char *AsmStr = MI->getOperand(0).getSymbolName(); |
Chris Lattner | af76e59 | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 644 | return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo()); |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 645 | } |
Bill Wendling | 7431bea | 2010-07-16 22:20:36 +0000 | [diff] [blame] | 646 | case PPC::PROLOG_LABEL: |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 647 | case PPC::EH_LABEL: |
| 648 | case PPC::GC_LABEL: |
Dale Johannesen | 375be77 | 2010-04-07 19:51:44 +0000 | [diff] [blame] | 649 | case PPC::DBG_VALUE: |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 650 | return 0; |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 651 | default: |
| 652 | return 4; // PowerPC instructions are all 4 bytes |
| 653 | } |
| 654 | } |