blob: 9f15eb89d56ce6667fa9c4283468b68adac23711 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattner26689592005-10-14 23:51:18 +000018#include "PPC.h"
Chris Lattner331d1bc2006-11-02 01:44:04 +000019#include "PPCSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carrutha1514e22012-12-04 07:12:27 +000021#include "llvm/Target/TargetLowering.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022
23namespace llvm {
Chris Lattner0bbea952005-08-26 20:25:03 +000024 namespace PPCISD {
25 enum NodeType {
Nate Begeman3c983c32007-01-26 22:40:50 +000026 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner0bbea952005-08-26 20:25:03 +000028
29 /// FSEL - Traditional three-operand fsel node.
30 ///
31 FSEL,
Owen Anderson95771af2011-02-25 21:41:48 +000032
Nate Begemanc09eeec2005-09-06 22:03:27 +000033 /// FCFID - The FCFID instruction, taking an f64 operand and producing
34 /// and f64 value containing the FP representation of the integer that
35 /// was temporarily in the f64 operand.
36 FCFID,
Owen Anderson95771af2011-02-25 21:41:48 +000037
38 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
Nate Begemanc09eeec2005-09-06 22:03:27 +000039 /// operand, producing an f64 value containing the integer representation
40 /// of that FP value.
41 FCTIDZ, FCTIWZ,
Owen Anderson95771af2011-02-25 21:41:48 +000042
Chris Lattner51269842006-03-01 05:50:56 +000043 /// STFIWX - The STFIWX instruction. The first operand is an input token
Dan Gohmanc76909a2009-09-25 20:36:54 +000044 /// chain, then an f64 value to store, then an address to store it to.
Chris Lattner51269842006-03-01 05:50:56 +000045 STFIWX,
Owen Anderson95771af2011-02-25 21:41:48 +000046
Nate Begeman993aeb22005-12-13 22:55:22 +000047 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
48 // three v4f32 operands and producing a v4f32 result.
49 VMADDFP, VNMSUBFP,
Owen Anderson95771af2011-02-25 21:41:48 +000050
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000051 /// VPERM - The PPC VPERM Instruction.
52 ///
53 VPERM,
Owen Anderson95771af2011-02-25 21:41:48 +000054
Chris Lattner860e8862005-11-17 07:30:41 +000055 /// Hi/Lo - These represent the high and low 16-bit parts of a global
56 /// address respectively. These nodes have two operands, the first of
57 /// which must be a TargetGlobalAddress, and the second of which must be a
58 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
59 /// though these are usually folded into other nodes.
60 Hi, Lo,
Owen Anderson95771af2011-02-25 21:41:48 +000061
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000062 TOC_ENTRY,
63
Tilmann Scheller3a84dae2009-12-18 13:00:15 +000064 /// The following three target-specific nodes are used for calls through
65 /// function pointers in the 64-bit SVR4 ABI.
66
67 /// Restore the TOC from the TOC save area of the current stack frame.
68 /// This is basically a hard coded load instruction which additionally
69 /// takes/produces a flag.
70 TOC_RESTORE,
71
72 /// Like a regular LOAD but additionally taking/producing a flag.
73 LOAD,
74
75 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
76 /// a hard coded load instruction.
77 LOAD_TOC,
78
Jim Laskey2f616bf2006-11-16 22:43:37 +000079 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
80 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
81 /// compute an allocation on the stack.
82 DYNALLOC,
Owen Anderson95771af2011-02-25 21:41:48 +000083
Chris Lattner860e8862005-11-17 07:30:41 +000084 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
85 /// at function entry, used for PIC code.
86 GlobalBaseReg,
Owen Anderson95771af2011-02-25 21:41:48 +000087
Chris Lattner4172b102005-12-06 02:10:38 +000088 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
89 /// shift amounts. These nodes are generated by the multi-precision shift
90 /// code.
91 SRL, SRA, SHL,
Owen Anderson95771af2011-02-25 21:41:48 +000092
Chris Lattnerecfe55e2006-03-22 05:30:33 +000093 /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit"
94 /// registers.
95 EXTSW_32,
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000096
Chris Lattnerc703a8f2006-05-17 19:00:46 +000097 /// CALL - A direct function call.
Hal Finkel5b00cea2012-03-31 14:45:15 +000098 /// CALL_NOP_SVR4 is a call with the special NOP which follows 64-bit
99 /// SVR4 calls.
100 CALL_Darwin, CALL_SVR4, CALL_NOP_SVR4,
Owen Anderson95771af2011-02-25 21:41:48 +0000101
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000102 /// NOP - Special NOP which follows 64-bit SVR4 calls.
103 NOP,
104
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000105 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
106 /// MTCTR instruction.
107 MTCTR,
Owen Anderson95771af2011-02-25 21:41:48 +0000108
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000109 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
110 /// BCTRL instruction.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000111 BCTRL_Darwin, BCTRL_SVR4,
Owen Anderson95771af2011-02-25 21:41:48 +0000112
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000113 /// Return with a flag operand, matched by 'blr'
114 RET_FLAG,
Owen Anderson95771af2011-02-25 21:41:48 +0000115
Dale Johannesen5f07d522010-05-20 17:48:26 +0000116 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCRpseud/MFOCRF
117 /// instructions. This copies the bits corresponding to the specified
118 /// CRREG into the resultant GPR. Bits corresponding to other CR regs
119 /// are undefined.
Chris Lattner6d92cad2006-03-26 10:06:40 +0000120 MFCR,
Chris Lattnera17b1552006-03-31 05:13:27 +0000121
122 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
123 /// instructions. For lack of better number, we use the opcode number
124 /// encoding for the OPC field to identify the compare. For example, 838
125 /// is VCMPGTSH.
126 VCMP,
Owen Anderson95771af2011-02-25 21:41:48 +0000127
Chris Lattner6d92cad2006-03-26 10:06:40 +0000128 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Anderson95771af2011-02-25 21:41:48 +0000129 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6d92cad2006-03-26 10:06:40 +0000130 /// opcode number encoding for the OPC field to identify the compare. For
131 /// example, 838 is VCMPGTSH.
Chris Lattner90564f22006-04-18 17:59:36 +0000132 VCMPo,
Owen Anderson95771af2011-02-25 21:41:48 +0000133
Chris Lattner90564f22006-04-18 17:59:36 +0000134 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
135 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
136 /// condition register to branch on, OPC is the branch opcode to use (e.g.
137 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
138 /// an optional input flag argument.
Chris Lattnerd9989382006-07-10 20:56:58 +0000139 COND_BRANCH,
Owen Anderson95771af2011-02-25 21:41:48 +0000140
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000141 // The following 5 instructions are used only as part of the
142 // long double-to-int conversion sequence.
143
144 /// OUTFLAG = MFFS F8RC - This moves the FPSCR (not modelled) into the
145 /// register.
146 MFFS,
147
148 /// OUTFLAG = MTFSB0 INFLAG - This clears a bit in the FPSCR.
149 MTFSB0,
150
151 /// OUTFLAG = MTFSB1 INFLAG - This sets a bit in the FPSCR.
152 MTFSB1,
153
154 /// F8RC, OUTFLAG = FADDRTZ F8RC, F8RC, INFLAG - This is an FADD done with
Owen Anderson95771af2011-02-25 21:41:48 +0000155 /// rounding towards zero. It has flags added so it won't move past the
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000156 /// FPSCR-setting instructions.
157 FADDRTZ,
158
159 /// MTFSF = F8RC, INFLAG - This moves the register into the FPSCR.
Evan Cheng54fc97d2008-04-19 01:30:48 +0000160 MTFSF,
161
Evan Cheng8608f2e2008-04-19 02:30:38 +0000162 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng54fc97d2008-04-19 01:30:48 +0000163 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng8608f2e2008-04-19 02:30:38 +0000164 LARX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000165
Evan Cheng8608f2e2008-04-19 02:30:38 +0000166 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
167 /// indexed. This is used to implement atomic operations.
168 STCX,
Evan Cheng54fc97d2008-04-19 01:30:48 +0000169
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000170 /// TC_RETURN - A tail call return.
171 /// operand #0 chain
172 /// operand #1 callee (register or absolute)
173 /// operand #2 stack adjustment
174 /// operand #3 optional in flag
Dan Gohmanc76909a2009-09-25 20:36:54 +0000175 TC_RETURN,
176
Hal Finkel82b38212012-08-28 02:10:27 +0000177 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
178 CR6SET,
179 CR6UNSET,
180
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000181 /// G8RC = LD_GOT_TPREL Symbol, G8RReg - Used by the initial-exec
182 /// TLS model, produces a LD instruction with base register G8RReg
183 /// and offset sym@got@tprel. The latter identifies the GOT entry
184 /// containing the offset of "sym" relative to the thread pointer.
185 LD_GOT_TPREL,
186
187 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
188 /// model, produces an ADD instruction that adds the contents of
189 /// G8RReg to the thread pointer. Symbol contains a relocation
190 /// sym@tls which is to be replaced by the thread pointer and
191 /// identifies to the linker that the instruction is part of a
192 /// TLS sequence.
193 ADD_TLS,
194
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000195 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
196 /// model, produces an ADDIS8 instruction that adds the GOT base
197 /// register to sym@got@tlsgd@ha.
198 ADDIS_TLSGD_HA,
199
200 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
201 /// model, produces an ADDI8 instruction that adds G8RReg to
202 /// sym@got@tlsgd@l.
203 ADDI_TLSGD_L,
204
205 /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
206 /// model, produces a call to __tls_get_addr(sym@tlsgd).
207 GET_TLS_ADDR,
208
Dan Gohmanc76909a2009-09-25 20:36:54 +0000209 /// STD_32 - This is the STD instruction for use with "32-bit" registers.
210 STD_32 = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Anderson95771af2011-02-25 21:41:48 +0000211
212 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000213 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
214 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
215 /// i32.
Owen Anderson95771af2011-02-25 21:41:48 +0000216 STBRX,
217
218 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohmanc76909a2009-09-25 20:36:54 +0000219 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
220 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
221 /// or i32.
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000222 LBRX,
223
224 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium code model, produces
225 /// an ADDIS8 instruction that adds the TOC base register to sym@toc@ha.
226 ADDIS_TOC_HA,
227
228 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium code model, produces a
229 /// LD instruction with base register G8RReg and offset sym@toc@l.
230 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
231 LD_TOC_L,
232
233 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
234 /// an ADDI8 instruction that adds G8RReg to sym@toc@l.
235 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
236 ADDI_TOC_L
Chris Lattner281b55e2006-01-27 23:34:02 +0000237 };
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000238 }
239
240 /// Define some predicates that are used for node matching.
241 namespace PPC {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000242 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
243 /// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000244 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000245
Chris Lattnerddb739e2006-04-06 17:23:16 +0000246 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
247 /// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000248 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000249
250 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
251 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000252 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
253 bool isUnary);
Chris Lattner116cc482006-04-06 21:11:54 +0000254
255 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
256 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000257 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
258 bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000259
Chris Lattnerd0608e12006-04-06 18:26:28 +0000260 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
261 /// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000262 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Anderson95771af2011-02-25 21:41:48 +0000263
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000264 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
265 /// specifies a splat of a single element that is suitable for input to
266 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000267 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000268
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000269 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
270 /// are -0.0.
271 bool isAllNegativeZeroVector(SDNode *N);
272
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000273 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
274 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000275 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Anderson95771af2011-02-25 21:41:48 +0000276
Chris Lattnere87192a2006-04-12 17:37:20 +0000277 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattner140a58f2006-04-08 06:46:53 +0000278 /// formed by using a vspltis[bhw] instruction of the specified element
279 /// size, return the constant being splatted. The ByteSize field indicates
280 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000281 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000282 }
Owen Anderson95771af2011-02-25 21:41:48 +0000283
Nate Begeman21e463b2005-10-16 05:39:50 +0000284 class PPCTargetLowering : public TargetLowering {
Chris Lattner331d1bc2006-11-02 01:44:04 +0000285 const PPCSubtarget &PPCSubTarget;
Dan Gohman1e93df62010-04-17 14:41:14 +0000286
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000287 public:
Dan Gohman61e729e2007-08-02 21:21:54 +0000288 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Anderson95771af2011-02-25 21:41:48 +0000289
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000290 /// getTargetNodeName() - This method returns the name of a target specific
291 /// DAG node.
292 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000293
Owen Anderson95771af2011-02-25 21:41:48 +0000294 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
295
Scott Michel5b8f82e2008-03-10 15:42:14 +0000296 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sands28b77e92011-09-06 19:07:46 +0000297 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000298
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000299 /// getPreIndexedAddressParts - returns true by value, base pointer and
300 /// offset pointer and addressing mode by reference if the node's address
301 /// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +0000302 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
303 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000304 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +0000305 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000306
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000307 /// SelectAddressRegReg - Given the specified addressed, check to see if it
308 /// can be represented as an indexed [r+r] operation. Returns false if it
309 /// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000310 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000311 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000312
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000313 /// SelectAddressRegImm - Returns true if the address N can be represented
314 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
315 /// is not better represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000316 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000317 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000318
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000319 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
320 /// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000321 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000322 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000323
324 /// SelectAddressRegImmShift - Returns true if the address N can be
325 /// represented by a base register plus a signed 14-bit displacement
326 /// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000327 bool SelectAddressRegImmShift(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000328 SelectionDAG &DAG) const;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000329
Hal Finkel3f31d492012-04-01 19:23:08 +0000330 Sched::Preference getSchedulingPreference(SDNode *N) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000331
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000332 /// LowerOperation - Provide custom lowering hooks for some operations.
333 ///
Dan Gohmand858e902010-04-17 15:26:15 +0000334 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner1f873002007-11-28 18:44:47 +0000335
Duncan Sands1607f052008-12-01 11:39:25 +0000336 /// ReplaceNodeResults - Replace the results of node with an illegal result
337 /// type with new values built out of custom code.
338 ///
339 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +0000340 SelectionDAG &DAG) const;
Duncan Sands1607f052008-12-01 11:39:25 +0000341
Dan Gohman475871a2008-07-27 21:46:04 +0000342 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000343
Dan Gohman475871a2008-07-27 21:46:04 +0000344 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Owen Anderson95771af2011-02-25 21:41:48 +0000345 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +0000346 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +0000347 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +0000348 unsigned Depth = 0) const;
Nate Begeman4a959452005-10-18 23:23:37 +0000349
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000350 virtual MachineBasicBlock *
351 EmitInstrWithCustomInserter(MachineInstr *MI,
352 MachineBasicBlock *MBB) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000353 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000354 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000355 unsigned BinOpcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000356 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
357 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000358 bool is8bit, unsigned Opcode) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000359
Chris Lattner4234f572007-03-25 02:14:49 +0000360 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompson44ab89e2010-10-29 17:29:13 +0000361
362 /// Examine constraint string and operand type and determine a weight value.
363 /// The operand object must already have been set up with the operand type.
364 ConstraintWeight getSingleConstraintMatchWeight(
365 AsmOperandInfo &info, const char *constraint) const;
366
Owen Anderson95771af2011-02-25 21:41:48 +0000367 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +0000368 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000369 EVT VT) const;
Evan Chengc4c62572006-03-13 23:20:37 +0000370
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000371 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
372 /// function arguments in the caller parameter area. This is the actual
373 /// alignment, not its logarithm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000374 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000375
Chris Lattner48884cd2007-08-25 00:47:38 +0000376 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +0000377 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +0000378 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +0000379 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +0000380 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +0000381 SelectionDAG &DAG) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000382
Chris Lattnerc9addb72007-03-30 23:15:24 +0000383 /// isLegalAddressingMode - Return true if the addressing mode represented
384 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000385 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Anderson95771af2011-02-25 21:41:48 +0000386
Evan Chengc4c62572006-03-13 23:20:37 +0000387 /// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +0000388 /// as the offset of the target addressing mode for load / store of the
389 /// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000390 virtual bool isLegalAddressImmediate(int64_t V, Type *Ty) const;
Evan Cheng86193912007-03-12 23:29:01 +0000391
392 /// isLegalAddressImmediate - Return true if the GlobalValue can be used as
393 /// the offset of the target addressing mode.
394 virtual bool isLegalAddressImmediate(GlobalValue *GV) const;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +0000395
Dan Gohman54aeea32008-10-21 03:41:46 +0000396 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Anderson95771af2011-02-25 21:41:48 +0000397
Evan Cheng42642d02010-04-01 20:10:42 +0000398 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +0000399 /// and store operations as a result of memset, memcpy, and memmove
400 /// lowering. If DstAlign is zero that means it's safe to destination
401 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
402 /// means there isn't a need to check it against alignment requirement,
403 /// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +0000404 /// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +0000405 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +0000406 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
407 /// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +0000408 /// It returns EVT::Other if the type should be determined using generic
409 /// target-independent logic.
Evan Chengf28f8bc2010-04-02 19:36:14 +0000410 virtual EVT
Evan Chengc3b0c342010-04-08 07:37:57 +0000411 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +0000412 bool IsZeroVal, bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +0000413 MachineFunction &MF) const;
Dan Gohman54aeea32008-10-21 03:41:46 +0000414
Hal Finkel070b8db2012-06-22 00:49:52 +0000415 /// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
416 /// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
417 /// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
418 /// is expanded to mul + add.
419 virtual bool isFMAFasterThanMulAndAdd(EVT VT) const;
420
Evan Cheng54fc97d2008-04-19 01:30:48 +0000421 private:
Dan Gohman475871a2008-07-27 21:46:04 +0000422 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
423 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000424
Evan Cheng0c439eb2010-01-27 00:07:07 +0000425 bool
426 IsEligibleForTailCallOptimization(SDValue Callee,
427 CallingConv::ID CalleeCC,
428 bool isVarArg,
429 const SmallVectorImpl<ISD::InputArg> &Ins,
430 SelectionDAG& DAG) const;
431
Dan Gohman475871a2008-07-27 21:46:04 +0000432 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000433 int SPDiff,
434 SDValue Chain,
435 SDValue &LROpOut,
436 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000437 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +0000438 DebugLoc dl) const;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000439
Dan Gohmand858e902010-04-17 15:26:15 +0000440 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
441 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
442 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
443 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000444 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000445 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmand858e902010-04-17 15:26:15 +0000446 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
447 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands4a544a72011-09-06 13:37:06 +0000448 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
449 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000450 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000451 const PPCSubtarget &Subtarget) const;
Dan Gohman1e93df62010-04-17 14:41:14 +0000452 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000453 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000454 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000455 const PPCSubtarget &Subtarget) const;
Dan Gohman475871a2008-07-27 21:46:04 +0000456 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000457 const PPCSubtarget &Subtarget) const;
458 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
459 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, DebugLoc dl) const;
460 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
461 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
462 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
463 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
464 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
465 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
466 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
467 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
468 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
469 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000470
471 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000472 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000473 const SmallVectorImpl<ISD::InputArg> &Ins,
474 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000475 SmallVectorImpl<SDValue> &InVals) const;
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000476 SDValue FinishCall(CallingConv::ID CallConv, DebugLoc dl, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000477 bool isVarArg,
478 SelectionDAG &DAG,
479 SmallVector<std::pair<unsigned, SDValue>, 8>
480 &RegsToPass,
481 SDValue InFlag, SDValue Chain,
482 SDValue &Callee,
483 int SPDiff, unsigned NumBytes,
484 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +0000485 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000486
487 virtual SDValue
488 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000489 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000490 const SmallVectorImpl<ISD::InputArg> &Ins,
491 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000492 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000493
494 virtual SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000495 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000496 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000497
Hal Finkeld712f932011-10-14 19:51:36 +0000498 virtual bool
499 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
500 bool isVarArg,
501 const SmallVectorImpl<ISD::OutputArg> &Outs,
502 LLVMContext &Context) const;
503
Dan Gohman98ca4f22009-08-05 01:29:28 +0000504 virtual SDValue
505 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000506 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000507 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000508 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000509 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000510
511 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000512 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
513 SDValue ArgVal, DebugLoc dl) const;
514
515 void
516 setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
517 unsigned nAltivecParamsAtEnd,
518 unsigned MinReservedArea, bool isPPC64) const;
519
520 SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +0000521 LowerFormalArguments_Darwin(SDValue Chain,
522 CallingConv::ID CallConv, bool isVarArg,
523 const SmallVectorImpl<ISD::InputArg> &Ins,
524 DebugLoc dl, SelectionDAG &DAG,
525 SmallVectorImpl<SDValue> &InVals) const;
526 SDValue
527 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000528 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000529 const SmallVectorImpl<ISD::InputArg> &Ins,
530 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000531 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000532 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000533 LowerFormalArguments_32SVR4(SDValue Chain,
534 CallingConv::ID CallConv, bool isVarArg,
535 const SmallVectorImpl<ISD::InputArg> &Ins,
536 DebugLoc dl, SelectionDAG &DAG,
537 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000538
539 SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +0000540 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
541 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
542 SelectionDAG &DAG, DebugLoc dl) const;
543
544 SDValue
545 LowerCall_Darwin(SDValue Chain, SDValue Callee,
546 CallingConv::ID CallConv,
547 bool isVarArg, bool isTailCall,
548 const SmallVectorImpl<ISD::OutputArg> &Outs,
549 const SmallVectorImpl<SDValue> &OutVals,
550 const SmallVectorImpl<ISD::InputArg> &Ins,
551 DebugLoc dl, SelectionDAG &DAG,
552 SmallVectorImpl<SDValue> &InVals) const;
553 SDValue
554 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt419f3762012-09-19 15:42:13 +0000555 CallingConv::ID CallConv,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000556 bool isVarArg, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000557 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000558 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000559 const SmallVectorImpl<ISD::InputArg> &Ins,
560 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000561 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000562 SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +0000563 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
564 bool isVarArg, bool isTailCall,
565 const SmallVectorImpl<ISD::OutputArg> &Outs,
566 const SmallVectorImpl<SDValue> &OutVals,
567 const SmallVectorImpl<ISD::InputArg> &Ins,
568 DebugLoc dl, SelectionDAG &DAG,
569 SmallVectorImpl<SDValue> &InVals) const;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000570 };
571}
572
573#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H