Chris Lattner | 434c7cb | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.td - Main X86 Instruction Definition ---*- tablegen -*-===// |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 2 | // |
John Criswell | 856ba76 | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 7 | // |
John Criswell | 856ba76 | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file describes the X86 instruction set, defining the instructions, and |
| 11 | // properties of the instructions which are needed for code generation, machine |
| 12 | // code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| 17 | // X86 specific DAG Nodes. |
| 18 | // |
| 19 | |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 20 | def SDTIntShiftDOp: SDTypeProfile<1, 3, |
| 21 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 22 | SDTCisInt<0>, SDTCisInt<3>]>; |
| 23 | |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 24 | def SDTX86CmpTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisSameAs<1, 2>]>; |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 25 | |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 26 | def SDTX86Cmov : SDTypeProfile<1, 4, |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, |
| 28 | SDTCisVT<3, i8>, SDTCisVT<4, i32>]>; |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 29 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 30 | // Unary and binary operator instructions that set EFLAGS as a side-effect. |
Chris Lattner | 74c8d67 | 2010-03-24 00:47:47 +0000 | [diff] [blame] | 31 | def SDTUnaryArithWithFlags : SDTypeProfile<2, 1, |
| 32 | [SDTCisInt<0>, SDTCisVT<1, i32>]>; |
| 33 | |
Chris Lattner | 1aec4d7 | 2010-03-24 00:49:29 +0000 | [diff] [blame] | 34 | def SDTBinaryArithWithFlags : SDTypeProfile<2, 2, |
| 35 | [SDTCisSameAs<0, 2>, |
| 36 | SDTCisSameAs<0, 3>, |
| 37 | SDTCisInt<0>, SDTCisVT<1, i32>]>; |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame^] | 38 | |
| 39 | // SDTBinaryArithWithFlagsInOut - RES1, EFLAGS = op LHS, RHS, EFLAGS |
| 40 | def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3, |
| 41 | [SDTCisSameAs<0, 2>, |
| 42 | SDTCisSameAs<0, 3>, |
| 43 | SDTCisInt<0>, |
| 44 | SDTCisVT<1, i32>, |
| 45 | SDTCisVT<4, i32>]>; |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 46 | // RES1, RES2, FLAGS = op LHS, RHS |
| 47 | def SDT2ResultBinaryArithWithFlags : SDTypeProfile<3, 2, |
| 48 | [SDTCisSameAs<0, 1>, |
| 49 | SDTCisSameAs<0, 2>, |
| 50 | SDTCisSameAs<0, 3>, |
| 51 | SDTCisInt<0>, SDTCisVT<1, i32>]>; |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 52 | def SDTX86BrCond : SDTypeProfile<0, 3, |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 53 | [SDTCisVT<0, OtherVT>, |
| 54 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 55 | |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 56 | def SDTX86SetCC : SDTypeProfile<1, 2, |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 57 | [SDTCisVT<0, i8>, |
| 58 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 59 | def SDTX86SetCC_C : SDTypeProfile<1, 2, |
| 60 | [SDTCisInt<0>, |
| 61 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Evan Cheng | d5781fc | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 62 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 63 | def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>, |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 64 | SDTCisVT<2, i8>]>; |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 65 | def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 66 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 67 | def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>, |
| 68 | SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>; |
Chris Lattner | 447ff68 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 69 | def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>; |
Evan Cheng | 898101c | 2005-12-19 23:12:38 +0000 | [diff] [blame] | 70 | |
Sean Callanan | 1c97ceb | 2009-06-23 23:25:37 +0000 | [diff] [blame] | 71 | def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>; |
| 72 | def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, |
| 73 | SDTCisVT<1, i32>]>; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 74 | |
Dan Gohman | d35121a | 2008-05-29 19:57:41 +0000 | [diff] [blame] | 75 | def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 76 | |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 77 | def SDT_X86VASTART_SAVE_XMM_REGS : SDTypeProfile<0, -1, [SDTCisVT<0, i8>, |
| 78 | SDTCisVT<1, iPTR>, |
| 79 | SDTCisVT<2, iPTR>]>; |
| 80 | |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 81 | def SDT_X86VAARG_64 : SDTypeProfile<1, -1, [SDTCisPtrTy<0>, |
| 82 | SDTCisPtrTy<1>, |
| 83 | SDTCisVT<2, i32>, |
| 84 | SDTCisVT<3, i8>, |
| 85 | SDTCisVT<4, i32>]>; |
| 86 | |
Chris Lattner | ed52c8f | 2010-03-28 07:38:39 +0000 | [diff] [blame] | 87 | def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>; |
| 88 | |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 89 | def SDTX86Void : SDTypeProfile<0, 0, []>; |
Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 90 | |
Evan Cheng | 71fb834 | 2006-02-25 10:02:21 +0000 | [diff] [blame] | 91 | def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>; |
| 92 | |
Rafael Espindola | 2ee3db3 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 93 | def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 94 | |
Eric Christopher | d8c0536 | 2010-12-09 06:25:53 +0000 | [diff] [blame] | 95 | def SDT_X86TLSCALL : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 96 | |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 97 | def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 98 | |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 99 | def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>; |
| 100 | |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 101 | def SDT_X86MEMBARRIER : SDTypeProfile<0, 0, []>; |
| 102 | def SDT_X86MEMBARRIERNoSSE : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 103 | |
| 104 | def X86MemBarrier : SDNode<"X86ISD::MEMBARRIER", SDT_X86MEMBARRIER, |
| 105 | [SDNPHasChain]>; |
| 106 | def X86MemBarrierNoSSE : SDNode<"X86ISD::MEMBARRIER", SDT_X86MEMBARRIERNoSSE, |
| 107 | [SDNPHasChain]>; |
| 108 | def X86MFence : SDNode<"X86ISD::MFENCE", SDT_X86MEMBARRIER, |
| 109 | [SDNPHasChain]>; |
| 110 | def X86SFence : SDNode<"X86ISD::SFENCE", SDT_X86MEMBARRIER, |
| 111 | [SDNPHasChain]>; |
| 112 | def X86LFence : SDNode<"X86ISD::LFENCE", SDT_X86MEMBARRIER, |
| 113 | [SDNPHasChain]>; |
| 114 | |
| 115 | |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 116 | def X86bsf : SDNode<"X86ISD::BSF", SDTUnaryArithWithFlags>; |
| 117 | def X86bsr : SDNode<"X86ISD::BSR", SDTUnaryArithWithFlags>; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 118 | def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>; |
| 119 | def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>; |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 120 | |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 121 | def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>; |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 122 | def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>; |
| 123 | |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 124 | def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 125 | def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond, |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 126 | [SDNPHasChain]>; |
Evan Cheng | e5f6204 | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 127 | def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>; |
Evan Cheng | 2e489c4 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 128 | def X86setcc_c : SDNode<"X86ISD::SETCC_CARRY", SDTX86SetCC_C>; |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 129 | |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 130 | def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas, |
| 131 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 132 | SDNPMayLoad, SDNPMemOperand]>; |
Andrew Lenharth | d19189e | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 133 | def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8, |
| 134 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
Chris Lattner | 8864155 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 135 | SDNPMayLoad, SDNPMemOperand]>; |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 136 | def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 137 | [SDNPHasChain, SDNPMayStore, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 138 | SDNPMayLoad, SDNPMemOperand]>; |
| 139 | def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 140 | [SDNPHasChain, SDNPMayStore, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 141 | SDNPMayLoad, SDNPMemOperand]>; |
| 142 | def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 143 | [SDNPHasChain, SDNPMayStore, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 144 | SDNPMayLoad, SDNPMemOperand]>; |
| 145 | def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 146 | [SDNPHasChain, SDNPMayStore, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 147 | SDNPMayLoad, SDNPMemOperand]>; |
| 148 | def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 149 | [SDNPHasChain, SDNPMayStore, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 150 | SDNPMayLoad, SDNPMemOperand]>; |
| 151 | def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 152 | [SDNPHasChain, SDNPMayStore, |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 153 | SDNPMayLoad, SDNPMemOperand]>; |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 154 | def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 155 | [SDNPHasChain, SDNPMayStore, |
Dale Johannesen | 880ae36 | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 156 | SDNPMayLoad, SDNPMemOperand]>; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 157 | def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret, |
Chris Lattner | e8cabf3 | 2010-03-19 05:07:09 +0000 | [diff] [blame] | 158 | [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>; |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 159 | |
Dan Gohman | d6708ea | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 160 | def X86vastart_save_xmm_regs : |
| 161 | SDNode<"X86ISD::VASTART_SAVE_XMM_REGS", |
| 162 | SDT_X86VASTART_SAVE_XMM_REGS, |
Chris Lattner | e8cabf3 | 2010-03-19 05:07:09 +0000 | [diff] [blame] | 163 | [SDNPHasChain, SDNPVariadic]>; |
Dan Gohman | 320afb8 | 2010-10-12 18:00:49 +0000 | [diff] [blame] | 164 | def X86vaarg64 : |
| 165 | SDNode<"X86ISD::VAARG_64", SDT_X86VAARG_64, |
| 166 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore, |
| 167 | SDNPMemOperand]>; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 168 | def X86callseq_start : |
| 169 | SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart, |
Evan Cheng | bb7b844 | 2006-08-11 09:03:33 +0000 | [diff] [blame] | 170 | [SDNPHasChain, SDNPOutFlag]>; |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 171 | def X86callseq_end : |
| 172 | SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 173 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 174 | |
Evan Cheng | e341316 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 175 | def X86call : SDNode<"X86ISD::CALL", SDT_X86Call, |
Chris Lattner | e8cabf3 | 2010-03-19 05:07:09 +0000 | [diff] [blame] | 176 | [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag, |
| 177 | SDNPVariadic]>; |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 178 | |
Chris Lattner | ed52c8f | 2010-03-28 07:38:39 +0000 | [diff] [blame] | 179 | def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr, |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 180 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>; |
Chris Lattner | ed52c8f | 2010-03-28 07:38:39 +0000 | [diff] [blame] | 181 | def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr, |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 182 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
| 183 | SDNPMayLoad]>; |
Evan Cheng | 67f92a7 | 2006-01-11 22:15:48 +0000 | [diff] [blame] | 184 | |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 185 | def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG", SDTX86Void, |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 186 | [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>; |
Evan Cheng | d90eb7f | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 187 | |
Evan Cheng | 0085a28 | 2006-11-30 21:55:46 +0000 | [diff] [blame] | 188 | def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>; |
| 189 | def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>; |
Evan Cheng | 71fb834 | 2006-02-25 10:02:21 +0000 | [diff] [blame] | 190 | |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 191 | def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR, |
Anton Korobeynikov | 6625eff | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 192 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 193 | |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 194 | def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET, |
| 195 | [SDNPHasChain]>; |
| 196 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 197 | def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET, |
Chris Lattner | e8cabf3 | 2010-03-19 05:07:09 +0000 | [diff] [blame] | 198 | [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>; |
Lauro Ramos Venancio | b3a0417 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 199 | |
Dan Gohman | 43ffe67 | 2010-01-04 20:51:05 +0000 | [diff] [blame] | 200 | def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags, |
Dan Gohman | 4361bbf | 2010-01-05 00:44:20 +0000 | [diff] [blame] | 201 | [SDNPCommutative]>; |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 202 | def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>; |
Dan Gohman | 43ffe67 | 2010-01-04 20:51:05 +0000 | [diff] [blame] | 203 | def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags, |
Dan Gohman | 4361bbf | 2010-01-05 00:44:20 +0000 | [diff] [blame] | 204 | [SDNPCommutative]>; |
Chris Lattner | b20e0b1 | 2010-12-05 07:30:36 +0000 | [diff] [blame] | 205 | def X86umul_flag : SDNode<"X86ISD::UMUL", SDT2ResultBinaryArithWithFlags, |
Dan Gohman | 4361bbf | 2010-01-05 00:44:20 +0000 | [diff] [blame] | 206 | [SDNPCommutative]>; |
Chris Lattner | 5b85654 | 2010-12-20 00:59:46 +0000 | [diff] [blame^] | 207 | def X86adc_flag : SDNode<"X86ISD::ADC", SDTBinaryArithWithFlagsInOut>; |
| 208 | def X86sbb_flag : SDNode<"X86ISD::SBB", SDTBinaryArithWithFlagsInOut>; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 209 | |
Dan Gohman | 076aee3 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 210 | def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>; |
| 211 | def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>; |
Dan Gohman | 43ffe67 | 2010-01-04 20:51:05 +0000 | [diff] [blame] | 212 | def X86or_flag : SDNode<"X86ISD::OR", SDTBinaryArithWithFlags, |
Dan Gohman | 4361bbf | 2010-01-05 00:44:20 +0000 | [diff] [blame] | 213 | [SDNPCommutative]>; |
Dan Gohman | 43ffe67 | 2010-01-04 20:51:05 +0000 | [diff] [blame] | 214 | def X86xor_flag : SDNode<"X86ISD::XOR", SDTBinaryArithWithFlags, |
Dan Gohman | 4361bbf | 2010-01-05 00:44:20 +0000 | [diff] [blame] | 215 | [SDNPCommutative]>; |
Dan Gohman | 43ffe67 | 2010-01-04 20:51:05 +0000 | [diff] [blame] | 216 | def X86and_flag : SDNode<"X86ISD::AND", SDTBinaryArithWithFlags, |
Dan Gohman | 4361bbf | 2010-01-05 00:44:20 +0000 | [diff] [blame] | 217 | [SDNPCommutative]>; |
Bill Wendling | ab55ebd | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 218 | |
Evan Cheng | 73f24c9 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 219 | def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>; |
| 220 | |
Michael J. Spencer | e9c253e | 2010-10-21 01:41:01 +0000 | [diff] [blame] | 221 | def X86WinAlloca : SDNode<"X86ISD::WIN_ALLOCA", SDTX86Void, |
| 222 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 223 | |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 224 | def X86TLSCall : SDNode<"X86ISD::TLSCALL", SDT_X86TLSCALL, |
Eric Christopher | d8c0536 | 2010-12-09 06:25:53 +0000 | [diff] [blame] | 225 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Anton Korobeynikov | 043f3c2 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 226 | |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 227 | //===----------------------------------------------------------------------===// |
| 228 | // X86 Operand Definitions. |
| 229 | // |
| 230 | |
Dan Gohman | a4714e0 | 2009-07-30 01:56:29 +0000 | [diff] [blame] | 231 | // A version of ptr_rc which excludes SP, ESP, and RSP. This is used for |
| 232 | // the index operand of an address, to conform to x86 encoding restrictions. |
| 233 | def ptr_rc_nosp : PointerLikeRegClass<1>; |
Chris Lattner | 7680e73 | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 234 | |
Chris Lattner | 66fa1dc | 2004-08-11 02:25:00 +0000 | [diff] [blame] | 235 | // *mem - Operand definitions for the funky X86 addressing mode operands. |
| 236 | // |
Daniel Dunbar | 338825c | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 237 | def X86MemAsmOperand : AsmOperandClass { |
| 238 | let Name = "Mem"; |
Daniel Dunbar | 54ddf3d | 2010-05-22 21:02:29 +0000 | [diff] [blame] | 239 | let SuperClasses = []; |
Daniel Dunbar | 338825c | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 240 | } |
Daniel Dunbar | c26ae5a | 2010-05-06 22:39:14 +0000 | [diff] [blame] | 241 | def X86AbsMemAsmOperand : AsmOperandClass { |
| 242 | let Name = "AbsMem"; |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 243 | let SuperClasses = [X86MemAsmOperand]; |
Daniel Dunbar | c26ae5a | 2010-05-06 22:39:14 +0000 | [diff] [blame] | 244 | } |
Evan Cheng | af78ef5 | 2006-05-17 21:21:41 +0000 | [diff] [blame] | 245 | class X86MemOperand<string printMethod> : Operand<iPTR> { |
Nate Begeman | 391c5d2 | 2005-11-30 18:54:35 +0000 | [diff] [blame] | 246 | let PrintMethod = printMethod; |
Dan Gohman | a4714e0 | 2009-07-30 01:56:29 +0000 | [diff] [blame] | 247 | let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm); |
Daniel Dunbar | 338825c | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 248 | let ParserMatchClass = X86MemAsmOperand; |
Chris Lattner | 66fa1dc | 2004-08-11 02:25:00 +0000 | [diff] [blame] | 249 | } |
Nate Begeman | 391c5d2 | 2005-11-30 18:54:35 +0000 | [diff] [blame] | 250 | |
Sean Callanan | 9947bbb | 2009-09-03 00:04:47 +0000 | [diff] [blame] | 251 | def opaque32mem : X86MemOperand<"printopaquemem">; |
| 252 | def opaque48mem : X86MemOperand<"printopaquemem">; |
| 253 | def opaque80mem : X86MemOperand<"printopaquemem">; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 254 | def opaque512mem : X86MemOperand<"printopaquemem">; |
| 255 | |
Chris Lattner | 4543251 | 2005-12-17 19:47:05 +0000 | [diff] [blame] | 256 | def i8mem : X86MemOperand<"printi8mem">; |
| 257 | def i16mem : X86MemOperand<"printi16mem">; |
| 258 | def i32mem : X86MemOperand<"printi32mem">; |
| 259 | def i64mem : X86MemOperand<"printi64mem">; |
Evan Cheng | 470a6ad | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 260 | def i128mem : X86MemOperand<"printi128mem">; |
Bruno Cardoso Lopes | 94143ee | 2010-07-19 23:32:44 +0000 | [diff] [blame] | 261 | def i256mem : X86MemOperand<"printi256mem">; |
Chris Lattner | 4543251 | 2005-12-17 19:47:05 +0000 | [diff] [blame] | 262 | def f32mem : X86MemOperand<"printf32mem">; |
| 263 | def f64mem : X86MemOperand<"printf64mem">; |
Dale Johannesen | 59a5873 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 264 | def f80mem : X86MemOperand<"printf80mem">; |
Evan Cheng | 223547a | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 265 | def f128mem : X86MemOperand<"printf128mem">; |
Bruno Cardoso Lopes | e86b01c | 2010-07-09 18:27:43 +0000 | [diff] [blame] | 266 | def f256mem : X86MemOperand<"printf256mem">; |
Nate Begeman | 391c5d2 | 2005-11-30 18:54:35 +0000 | [diff] [blame] | 267 | |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 268 | // A version of i8mem for use on x86-64 that uses GR64_NOREX instead of |
| 269 | // plain GR64, so that it doesn't potentially require a REX prefix. |
| 270 | def i8mem_NOREX : Operand<i64> { |
| 271 | let PrintMethod = "printi8mem"; |
Dan Gohman | a4714e0 | 2009-07-30 01:56:29 +0000 | [diff] [blame] | 272 | let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm); |
Daniel Dunbar | 338825c | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 273 | let ParserMatchClass = X86MemAsmOperand; |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 274 | } |
| 275 | |
Evan Cheng | f48ef03 | 2010-03-14 03:48:46 +0000 | [diff] [blame] | 276 | // Special i32mem for addresses of load folding tail calls. These are not |
| 277 | // allowed to use callee-saved registers since they must be scheduled |
| 278 | // after callee-saved register are popped. |
| 279 | def i32mem_TC : Operand<i32> { |
| 280 | let PrintMethod = "printi32mem"; |
| 281 | let MIOperandInfo = (ops GR32_TC, i8imm, GR32_TC, i32imm, i8imm); |
| 282 | let ParserMatchClass = X86MemAsmOperand; |
| 283 | } |
| 284 | |
Chris Lattner | 41efbfa | 2010-10-05 06:37:31 +0000 | [diff] [blame] | 285 | // Special i64mem for addresses of load folding tail calls. These are not |
| 286 | // allowed to use callee-saved registers since they must be scheduled |
| 287 | // after callee-saved register are popped. |
| 288 | def i64mem_TC : Operand<i64> { |
| 289 | let PrintMethod = "printi64mem"; |
| 290 | let MIOperandInfo = (ops GR64_TC, i8imm, GR64_TC, i32imm, i8imm); |
| 291 | let ParserMatchClass = X86MemAsmOperand; |
| 292 | } |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 293 | |
Daniel Dunbar | b834f5d | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 294 | let ParserMatchClass = X86AbsMemAsmOperand, |
| 295 | PrintMethod = "print_pcrel_imm" in { |
Daniel Dunbar | 728e5eb | 2010-01-30 00:24:12 +0000 | [diff] [blame] | 296 | def i32imm_pcrel : Operand<i32>; |
Chris Lattner | 9fc0522 | 2010-07-07 22:27:31 +0000 | [diff] [blame] | 297 | def i16imm_pcrel : Operand<i16>; |
Daniel Dunbar | 728e5eb | 2010-01-30 00:24:12 +0000 | [diff] [blame] | 298 | |
| 299 | def offset8 : Operand<i64>; |
| 300 | def offset16 : Operand<i64>; |
| 301 | def offset32 : Operand<i64>; |
| 302 | def offset64 : Operand<i64>; |
| 303 | |
| 304 | // Branch targets have OtherVT type and print as pc-relative values. |
| 305 | def brtarget : Operand<OtherVT>; |
| 306 | def brtarget8 : Operand<OtherVT>; |
| 307 | |
| 308 | } |
| 309 | |
Nate Begeman | 16b04f3 | 2005-07-15 00:38:55 +0000 | [diff] [blame] | 310 | def SSECC : Operand<i8> { |
| 311 | let PrintMethod = "printSSECC"; |
| 312 | } |
Chris Lattner | 66fa1dc | 2004-08-11 02:25:00 +0000 | [diff] [blame] | 313 | |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 314 | class ImmSExtAsmOperandClass : AsmOperandClass { |
Daniel Dunbar | 54ddf3d | 2010-05-22 21:02:29 +0000 | [diff] [blame] | 315 | let SuperClasses = [ImmAsmOperand]; |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 316 | let RenderMethod = "addImmOperands"; |
Daniel Dunbar | 1fe591d | 2010-05-20 20:20:39 +0000 | [diff] [blame] | 317 | } |
| 318 | |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 319 | // Sign-extended immediate classes. We don't need to define the full lattice |
| 320 | // here because there is no instruction with an ambiguity between ImmSExti64i32 |
| 321 | // and ImmSExti32i8. |
| 322 | // |
| 323 | // The strange ranges come from the fact that the assembler always works with |
| 324 | // 64-bit immediates, but for a 16-bit target value we want to accept both "-1" |
| 325 | // (which will be a -1ULL), and "0xFF" (-1 in 16-bits). |
| 326 | |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 327 | // [0, 0x7FFFFFFF] | |
| 328 | // [0xFFFFFFFF80000000, 0xFFFFFFFFFFFFFFFF] |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 329 | def ImmSExti64i32AsmOperand : ImmSExtAsmOperandClass { |
| 330 | let Name = "ImmSExti64i32"; |
| 331 | } |
| 332 | |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 333 | // [0, 0x0000007F] | [0x000000000000FF80, 0x000000000000FFFF] | |
| 334 | // [0xFFFFFFFFFFFFFF80, 0xFFFFFFFFFFFFFFFF] |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 335 | def ImmSExti16i8AsmOperand : ImmSExtAsmOperandClass { |
| 336 | let Name = "ImmSExti16i8"; |
| 337 | let SuperClasses = [ImmSExti64i32AsmOperand]; |
| 338 | } |
| 339 | |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 340 | // [0, 0x0000007F] | [0x00000000FFFFFF80, 0x00000000FFFFFFFF] | |
| 341 | // [0xFFFFFFFFFFFFFF80, 0xFFFFFFFFFFFFFFFF] |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 342 | def ImmSExti32i8AsmOperand : ImmSExtAsmOperandClass { |
| 343 | let Name = "ImmSExti32i8"; |
| 344 | } |
| 345 | |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 346 | // [0, 0x0000007F] | |
| 347 | // [0xFFFFFFFFFFFFFF80, 0xFFFFFFFFFFFFFFFF] |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 348 | def ImmSExti64i8AsmOperand : ImmSExtAsmOperandClass { |
| 349 | let Name = "ImmSExti64i8"; |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 350 | let SuperClasses = [ImmSExti16i8AsmOperand, ImmSExti32i8AsmOperand, |
| 351 | ImmSExti64i32AsmOperand]; |
Daniel Dunbar | 338825c | 2009-08-10 18:41:10 +0000 | [diff] [blame] | 352 | } |
| 353 | |
Chris Lattner | f124d5e | 2005-11-18 01:04:42 +0000 | [diff] [blame] | 354 | // A couple of more descriptive operand definitions. |
| 355 | // 16-bits but only 8 bits are significant. |
Daniel Dunbar | 5fe6338 | 2009-08-09 07:20:21 +0000 | [diff] [blame] | 356 | def i16i8imm : Operand<i16> { |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 357 | let ParserMatchClass = ImmSExti16i8AsmOperand; |
Daniel Dunbar | 5fe6338 | 2009-08-09 07:20:21 +0000 | [diff] [blame] | 358 | } |
Chris Lattner | f124d5e | 2005-11-18 01:04:42 +0000 | [diff] [blame] | 359 | // 32-bits but only 8 bits are significant. |
Daniel Dunbar | 5fe6338 | 2009-08-09 07:20:21 +0000 | [diff] [blame] | 360 | def i32i8imm : Operand<i32> { |
Daniel Dunbar | 62e4c67 | 2010-05-22 21:02:33 +0000 | [diff] [blame] | 361 | let ParserMatchClass = ImmSExti32i8AsmOperand; |
Daniel Dunbar | 5fe6338 | 2009-08-09 07:20:21 +0000 | [diff] [blame] | 362 | } |
Chris Lattner | f124d5e | 2005-11-18 01:04:42 +0000 | [diff] [blame] | 363 | |
Chris Lattner | 41efbfa | 2010-10-05 06:37:31 +0000 | [diff] [blame] | 364 | // 64-bits but only 32 bits are significant. |
| 365 | def i64i32imm : Operand<i64> { |
| 366 | let ParserMatchClass = ImmSExti64i32AsmOperand; |
| 367 | } |
| 368 | |
| 369 | // 64-bits but only 32 bits are significant, and those bits are treated as being |
| 370 | // pc relative. |
| 371 | def i64i32imm_pcrel : Operand<i64> { |
| 372 | let PrintMethod = "print_pcrel_imm"; |
| 373 | let ParserMatchClass = X86AbsMemAsmOperand; |
| 374 | } |
| 375 | |
| 376 | // 64-bits but only 8 bits are significant. |
| 377 | def i64i8imm : Operand<i64> { |
| 378 | let ParserMatchClass = ImmSExti64i8AsmOperand; |
| 379 | } |
| 380 | |
| 381 | def lea64_32mem : Operand<i32> { |
| 382 | let PrintMethod = "printi32mem"; |
| 383 | let AsmOperandLowerMethod = "lower_lea64_32mem"; |
| 384 | let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm, i8imm); |
| 385 | let ParserMatchClass = X86MemAsmOperand; |
| 386 | } |
| 387 | |
| 388 | |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 389 | //===----------------------------------------------------------------------===// |
| 390 | // X86 Complex Pattern Definitions. |
| 391 | // |
| 392 | |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 393 | // Define X86 specific addressing mode. |
Chris Lattner | b86faa1 | 2010-09-21 22:07:31 +0000 | [diff] [blame] | 394 | def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], [SDNPWantParent]>; |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 395 | def lea32addr : ComplexPattern<i32, 5, "SelectLEAAddr", |
Dan Gohman | a98634b | 2009-08-02 16:09:17 +0000 | [diff] [blame] | 396 | [add, sub, mul, X86mul_imm, shl, or, frameindex], |
| 397 | []>; |
Chris Lattner | 599b531 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 398 | def tls32addr : ComplexPattern<i32, 5, "SelectTLSADDRAddr", |
Chris Lattner | 5c0b16d | 2009-06-20 20:38:48 +0000 | [diff] [blame] | 399 | [tglobaltlsaddr], []>; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 400 | |
Chris Lattner | 41efbfa | 2010-10-05 06:37:31 +0000 | [diff] [blame] | 401 | def lea64addr : ComplexPattern<i64, 5, "SelectLEAAddr", |
| 402 | [add, sub, mul, X86mul_imm, shl, or, frameindex, |
| 403 | X86WrapperRIP], []>; |
| 404 | |
| 405 | def tls64addr : ComplexPattern<i64, 5, "SelectTLSADDRAddr", |
| 406 | [tglobaltlsaddr], []>; |
| 407 | |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 408 | //===----------------------------------------------------------------------===// |
Evan Cheng | bbc8ddb | 2005-12-20 22:59:51 +0000 | [diff] [blame] | 409 | // X86 Instruction Predicate Definitions. |
Chris Lattner | 314a113 | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 410 | def HasCMov : Predicate<"Subtarget->hasCMov()">; |
| 411 | def NoCMov : Predicate<"!Subtarget->hasCMov()">; |
Nate Begeman | 5812b10 | 2010-12-03 22:29:15 +0000 | [diff] [blame] | 412 | |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 413 | def HasMMX : Predicate<"Subtarget->hasMMX()">; |
Chris Lattner | 548abfc | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 414 | def Has3DNow : Predicate<"Subtarget->has3DNow()">; |
| 415 | def Has3DNowA : Predicate<"Subtarget->has3DNowA()">; |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 416 | def HasSSE1 : Predicate<"Subtarget->hasSSE1()">; |
| 417 | def HasSSE2 : Predicate<"Subtarget->hasSSE2()">; |
| 418 | def HasSSE3 : Predicate<"Subtarget->hasSSE3()">; |
| 419 | def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">; |
| 420 | def HasSSE41 : Predicate<"Subtarget->hasSSE41()">; |
| 421 | def HasSSE42 : Predicate<"Subtarget->hasSSE42()">; |
| 422 | def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">; |
Nate Begeman | 5812b10 | 2010-12-03 22:29:15 +0000 | [diff] [blame] | 423 | |
David Greene | 343dadb | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 424 | def HasAVX : Predicate<"Subtarget->hasAVX()">; |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 425 | def HasXMMInt : Predicate<"Subtarget->hasXMMInt()">; |
| 426 | |
| 427 | def HasAES : Predicate<"Subtarget->hasAES()">; |
Bruno Cardoso Lopes | cdae7e8 | 2010-07-23 01:17:51 +0000 | [diff] [blame] | 428 | def HasCLMUL : Predicate<"Subtarget->hasCLMUL()">; |
David Greene | 343dadb | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 429 | def HasFMA3 : Predicate<"Subtarget->hasFMA3()">; |
| 430 | def HasFMA4 : Predicate<"Subtarget->hasFMA4()">; |
Nate Begeman | 2ea8ee7 | 2010-12-10 00:26:57 +0000 | [diff] [blame] | 431 | def FPStackf32 : Predicate<"!Subtarget->hasXMM()">; |
| 432 | def FPStackf64 : Predicate<"!Subtarget->hasXMMInt()">; |
Chris Lattner | 0f899c7 | 2010-10-30 19:38:20 +0000 | [diff] [blame] | 433 | def In32BitMode : Predicate<"!Subtarget->is64Bit()">, AssemblerPredicate; |
| 434 | def In64BitMode : Predicate<"Subtarget->is64Bit()">, AssemblerPredicate; |
Anton Korobeynikov | cf6b739 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 435 | def IsWin64 : Predicate<"Subtarget->isTargetWin64()">; |
| 436 | def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">; |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 437 | def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">; |
| 438 | def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">; |
| 439 | def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&" |
Anton Korobeynikov | 186fa1d | 2009-08-06 09:11:19 +0000 | [diff] [blame] | 440 | "TM.getCodeModel() != CodeModel::Kernel">; |
Anton Korobeynikov | d7697d0 | 2009-08-06 11:23:24 +0000 | [diff] [blame] | 441 | def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||" |
| 442 | "TM.getCodeModel() == CodeModel::Kernel">; |
Evan Cheng | 28b51439 | 2006-12-05 19:50:18 +0000 | [diff] [blame] | 443 | def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">; |
Evan Cheng | cb0f06e | 2010-03-25 00:10:31 +0000 | [diff] [blame] | 444 | def IsNotPIC : Predicate<"TM.getRelocationModel() != Reloc::PIC_">; |
Evan Cheng | b1f4981 | 2009-12-22 17:47:23 +0000 | [diff] [blame] | 445 | def OptForSize : Predicate<"OptForSize">; |
Evan Cheng | b7a75a5 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 446 | def OptForSpeed : Predicate<"!OptForSize">; |
Evan Cheng | ccb6976 | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 447 | def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">; |
Evan Cheng | d7f666a | 2009-05-20 04:53:57 +0000 | [diff] [blame] | 448 | def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">; |
Evan Cheng | bbc8ddb | 2005-12-20 22:59:51 +0000 | [diff] [blame] | 449 | |
| 450 | //===----------------------------------------------------------------------===// |
Evan Cheng | c64a1a9 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 451 | // X86 Instruction Format Definitions. |
Evan Cheng | aed7c72 | 2005-12-17 01:24:02 +0000 | [diff] [blame] | 452 | // |
| 453 | |
Evan Cheng | c64a1a9 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 454 | include "X86InstrFormats.td" |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 455 | |
Alkis Evlogimenos | 5ab29b5 | 2004-02-28 22:02:05 +0000 | [diff] [blame] | 456 | //===----------------------------------------------------------------------===// |
Chris Lattner | f124d5e | 2005-11-18 01:04:42 +0000 | [diff] [blame] | 457 | // Pattern fragments... |
| 458 | // |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 459 | |
| 460 | // X86 specific condition code. These correspond to CondCode in |
Nate Begeman | 9a22530 | 2007-05-06 04:00:55 +0000 | [diff] [blame] | 461 | // X86InstrInfo.h. They must be kept in synch. |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 462 | def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE |
| 463 | def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC |
| 464 | def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C |
| 465 | def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA |
| 466 | def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z |
| 467 | def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE |
| 468 | def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL |
| 469 | def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE |
| 470 | def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG |
| 471 | def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 472 | def X86_COND_NO : PatLeaf<(i8 10)>; |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 473 | def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 474 | def X86_COND_NS : PatLeaf<(i8 12)>; |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 475 | def X86_COND_O : PatLeaf<(i8 13)>; |
| 476 | def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE |
| 477 | def X86_COND_S : PatLeaf<(i8 15)>; |
Evan Cheng | d9558e0 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 478 | |
Jakob Stoklund Olesen | 3061c44 | 2010-09-03 00:35:18 +0000 | [diff] [blame] | 479 | def immSext8 : PatLeaf<(imm), [{ return immSext8(N); }]>; |
Chris Lattner | f124d5e | 2005-11-18 01:04:42 +0000 | [diff] [blame] | 480 | |
Chris Lattner | 1840991 | 2010-03-03 01:45:01 +0000 | [diff] [blame] | 481 | def i16immSExt8 : PatLeaf<(i16 immSext8)>; |
| 482 | def i32immSExt8 : PatLeaf<(i32 immSext8)>; |
Chris Lattner | 41efbfa | 2010-10-05 06:37:31 +0000 | [diff] [blame] | 483 | def i64immSExt8 : PatLeaf<(i64 immSext8)>; |
| 484 | def i64immSExt32 : PatLeaf<(i64 imm), [{ return i64immSExt32(N); }]>; |
| 485 | def i64immZExt32 : PatLeaf<(i64 imm), [{ |
| 486 | // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit |
| 487 | // unsignedsign extended field. |
| 488 | return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue(); |
| 489 | }]>; |
Evan Cheng | b355854 | 2005-12-13 00:01:09 +0000 | [diff] [blame] | 490 | |
Rafael Espindola | dba81cf | 2010-10-13 13:31:20 +0000 | [diff] [blame] | 491 | def i64immZExt32SExt8 : PatLeaf<(i64 imm), [{ |
| 492 | uint64_t v = N->getZExtValue(); |
| 493 | return v == (uint32_t)v && (int32_t)v == (int8_t)v; |
| 494 | }]>; |
| 495 | |
Evan Cheng | 605c415 | 2005-12-13 01:57:51 +0000 | [diff] [blame] | 496 | // Helper fragments for loads. |
Evan Cheng | b656443 | 2008-05-13 18:59:59 +0000 | [diff] [blame] | 497 | // It's always safe to treat a anyext i16 load as a i32 load if the i16 is |
| 498 | // known to be 32-bit aligned or better. Ditto for i8 to i16. |
Dan Gohman | 3358629 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 499 | def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{ |
Dan Gohman | 67ca6be | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 500 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Dan Gohman | 67ca6be | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 501 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 502 | if (ExtType == ISD::NON_EXTLOAD) |
| 503 | return true; |
| 504 | if (ExtType == ISD::EXTLOAD) |
| 505 | return LD->getAlignment() >= 2 && !LD->isVolatile(); |
Evan Cheng | fa7fd33 | 2008-05-13 00:54:02 +0000 | [diff] [blame] | 506 | return false; |
| 507 | }]>; |
| 508 | |
Chris Lattner | f85eff7 | 2010-03-03 01:52:59 +0000 | [diff] [blame] | 509 | def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)),[{ |
Evan Cheng | ca57f78 | 2008-09-24 23:27:55 +0000 | [diff] [blame] | 510 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Evan Cheng | ca57f78 | 2008-09-24 23:27:55 +0000 | [diff] [blame] | 511 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 512 | if (ExtType == ISD::EXTLOAD) |
| 513 | return LD->getAlignment() >= 2 && !LD->isVolatile(); |
| 514 | return false; |
| 515 | }]>; |
| 516 | |
Dan Gohman | 3358629 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 517 | def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{ |
Dan Gohman | 67ca6be | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 518 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Dan Gohman | 67ca6be | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 519 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 520 | if (ExtType == ISD::NON_EXTLOAD) |
| 521 | return true; |
| 522 | if (ExtType == ISD::EXTLOAD) |
| 523 | return LD->getAlignment() >= 4 && !LD->isVolatile(); |
Evan Cheng | fa7fd33 | 2008-05-13 00:54:02 +0000 | [diff] [blame] | 524 | return false; |
| 525 | }]>; |
| 526 | |
Chris Lattner | b86faa1 | 2010-09-21 22:07:31 +0000 | [diff] [blame] | 527 | def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr))>; |
| 528 | def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr))>; |
| 529 | def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr))>; |
| 530 | def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr))>; |
| 531 | def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr))>; |
Evan Cheng | 7a7e837 | 2005-12-14 02:22:27 +0000 | [diff] [blame] | 532 | |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 533 | def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>; |
| 534 | def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>; |
| 535 | def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>; |
Chris Lattner | 41efbfa | 2010-10-05 06:37:31 +0000 | [diff] [blame] | 536 | def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>; |
| 537 | def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>; |
| 538 | def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>; |
Evan Cheng | 7a7e837 | 2005-12-14 02:22:27 +0000 | [diff] [blame] | 539 | |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 540 | def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>; |
| 541 | def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>; |
| 542 | def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>; |
| 543 | def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>; |
| 544 | def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>; |
| 545 | def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>; |
Chris Lattner | 41efbfa | 2010-10-05 06:37:31 +0000 | [diff] [blame] | 546 | def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>; |
| 547 | def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>; |
| 548 | def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>; |
| 549 | def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>; |
Evan Cheng | 7a7e837 | 2005-12-14 02:22:27 +0000 | [diff] [blame] | 550 | |
Evan Cheng | 466685d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 551 | def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>; |
| 552 | def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>; |
| 553 | def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>; |
| 554 | def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>; |
| 555 | def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>; |
| 556 | def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>; |
Chris Lattner | 41efbfa | 2010-10-05 06:37:31 +0000 | [diff] [blame] | 557 | def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>; |
| 558 | def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>; |
| 559 | def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>; |
| 560 | def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>; |
Evan Cheng | 747a90d | 2006-02-21 02:24:38 +0000 | [diff] [blame] | 561 | |
Chris Lattner | ce2bcc8 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 562 | |
| 563 | // An 'and' node with a single use. |
| 564 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
Evan Cheng | 07b7ea1 | 2008-03-04 00:40:35 +0000 | [diff] [blame] | 565 | return N->hasOneUse(); |
Chris Lattner | ce2bcc8 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 566 | }]>; |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 567 | // An 'srl' node with a single use. |
| 568 | def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{ |
| 569 | return N->hasOneUse(); |
| 570 | }]>; |
| 571 | // An 'trunc' node with a single use. |
| 572 | def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{ |
| 573 | return N->hasOneUse(); |
| 574 | }]>; |
Chris Lattner | ce2bcc8 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 575 | |
Chris Lattner | f124d5e | 2005-11-18 01:04:42 +0000 | [diff] [blame] | 576 | //===----------------------------------------------------------------------===// |
Chris Lattner | 434c7cb | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 577 | // Instruction list. |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 578 | // |
| 579 | |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 580 | // Nop |
Sean Callanan | 74e5210 | 2009-07-23 23:39:34 +0000 | [diff] [blame] | 581 | let neverHasSideEffects = 1 in { |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 582 | def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 583 | def NOOPW : I<0x1f, MRM0m, (outs), (ins i16mem:$zero), |
| 584 | "nop{w}\t$zero", []>, TB, OpSize; |
Sean Callanan | 74e5210 | 2009-07-23 23:39:34 +0000 | [diff] [blame] | 585 | def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 586 | "nop{l}\t$zero", []>, TB; |
Sean Callanan | 74e5210 | 2009-07-23 23:39:34 +0000 | [diff] [blame] | 587 | } |
Evan Cheng | 4a46080 | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 588 | |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 589 | |
Sean Callanan | 8d70854 | 2009-09-16 02:57:13 +0000 | [diff] [blame] | 590 | // Constructing a stack frame. |
Chris Lattner | 40cc3f8 | 2010-09-17 18:02:29 +0000 | [diff] [blame] | 591 | def ENTER : Ii16<0xC8, RawFrmImm8, (outs), (ins i16imm:$len, i8imm:$lvl), |
| 592 | "enter\t$len, $lvl", []>; |
Sean Callanan | 8d70854 | 2009-09-16 02:57:13 +0000 | [diff] [blame] | 593 | |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 594 | let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in |
Chris Lattner | 30bf2d8 | 2004-08-10 20:17:41 +0000 | [diff] [blame] | 595 | def LEAVE : I<0xC9, RawFrm, |
Daniel Dunbar | df4c47b | 2010-07-19 07:21:01 +0000 | [diff] [blame] | 596 | (outs), (ins), "leave", []>, Requires<[In32BitMode]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 597 | |
Chris Lattner | 5673e1d | 2010-10-05 06:41:40 +0000 | [diff] [blame] | 598 | let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in |
| 599 | def LEAVE64 : I<0xC9, RawFrm, |
| 600 | (outs), (ins), "leave", []>, Requires<[In64BitMode]>; |
| 601 | |
Chris Lattner | 87be16a | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 602 | //===----------------------------------------------------------------------===// |
Chris Lattner | 5673e1d | 2010-10-05 06:41:40 +0000 | [diff] [blame] | 603 | // Miscellaneous Instructions. |
Chris Lattner | 87be16a | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 604 | // |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 605 | |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 606 | let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in { |
Sean Callanan | 1f24e01 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 607 | let mayLoad = 1 in { |
| 608 | def POP16r : I<0x58, AddRegFrm, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>, |
| 609 | OpSize; |
| 610 | def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>; |
| 611 | def POP16rmr: I<0x8F, MRM0r, (outs GR16:$reg), (ins), "pop{w}\t$reg", []>, |
| 612 | OpSize; |
| 613 | def POP16rmm: I<0x8F, MRM0m, (outs i16mem:$dst), (ins), "pop{w}\t$dst", []>, |
| 614 | OpSize; |
| 615 | def POP32rmr: I<0x8F, MRM0r, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>; |
| 616 | def POP32rmm: I<0x8F, MRM0m, (outs i32mem:$dst), (ins), "pop{l}\t$dst", []>; |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 617 | |
| 618 | def POPF16 : I<0x9D, RawFrm, (outs), (ins), "popf{w}", []>, OpSize; |
| 619 | def POPF32 : I<0x9D, RawFrm, (outs), (ins), "popf{l|d}", []>, |
| 620 | Requires<[In32BitMode]>; |
Sean Callanan | 1f24e01 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 621 | } |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 622 | |
Sean Callanan | 1f24e01 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 623 | let mayStore = 1 in { |
| 624 | def PUSH16r : I<0x50, AddRegFrm, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>, |
| 625 | OpSize; |
Evan Cheng | 2f245ba | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 626 | def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>; |
Sean Callanan | 1f24e01 | 2009-09-10 18:29:13 +0000 | [diff] [blame] | 627 | def PUSH16rmr: I<0xFF, MRM6r, (outs), (ins GR16:$reg), "push{w}\t$reg",[]>, |
| 628 | OpSize; |
| 629 | def PUSH16rmm: I<0xFF, MRM6m, (outs), (ins i16mem:$src), "push{w}\t$src",[]>, |
| 630 | OpSize; |
| 631 | def PUSH32rmr: I<0xFF, MRM6r, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>; |
| 632 | def PUSH32rmm: I<0xFF, MRM6m, (outs), (ins i32mem:$src), "push{l}\t$src",[]>; |
Anton Korobeynikov | 57fc00d | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 633 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 634 | def PUSHi8 : Ii8<0x6a, RawFrm, (outs), (ins i32i8imm:$imm), |
Bill Wendling | 927788c | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 635 | "push{l}\t$imm", []>; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 636 | def PUSHi16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm), |
Kevin Enderby | 3c979b0 | 2010-05-03 20:45:05 +0000 | [diff] [blame] | 637 | "push{w}\t$imm", []>, OpSize; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 638 | def PUSHi32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm), |
Bill Wendling | 927788c | 2009-06-15 20:59:31 +0000 | [diff] [blame] | 639 | "push{l}\t$imm", []>; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 640 | |
Dan Gohman | e5e4ff9 | 2010-05-20 16:16:00 +0000 | [diff] [blame] | 641 | def PUSHF16 : I<0x9C, RawFrm, (outs), (ins), "pushf{w}", []>, OpSize; |
| 642 | def PUSHF32 : I<0x9C, RawFrm, (outs), (ins), "pushf{l|d}", []>, |
| 643 | Requires<[In32BitMode]>; |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 644 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 645 | } |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 646 | } |
| 647 | |
| 648 | let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in { |
| 649 | let mayLoad = 1 in { |
| 650 | def POP64r : I<0x58, AddRegFrm, |
| 651 | (outs GR64:$reg), (ins), "pop{q}\t$reg", []>; |
| 652 | def POP64rmr: I<0x8F, MRM0r, (outs GR64:$reg), (ins), "pop{q}\t$reg", []>; |
| 653 | def POP64rmm: I<0x8F, MRM0m, (outs i64mem:$dst), (ins), "pop{q}\t$dst", []>; |
| 654 | } |
| 655 | let mayStore = 1 in { |
| 656 | def PUSH64r : I<0x50, AddRegFrm, |
| 657 | (outs), (ins GR64:$reg), "push{q}\t$reg", []>; |
| 658 | def PUSH64rmr: I<0xFF, MRM6r, (outs), (ins GR64:$reg), "push{q}\t$reg", []>; |
| 659 | def PUSH64rmm: I<0xFF, MRM6m, (outs), (ins i64mem:$src), "push{q}\t$src", []>; |
| 660 | } |
| 661 | } |
| 662 | |
| 663 | let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in { |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 664 | def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm), |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 665 | "push{q}\t$imm", []>; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 666 | def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm), |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 667 | "push{q}\t$imm", []>; |
| 668 | def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i64i32imm:$imm), |
| 669 | "push{q}\t$imm", []>; |
| 670 | } |
| 671 | |
| 672 | let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1, neverHasSideEffects=1 in |
| 673 | def POPF64 : I<0x9D, RawFrm, (outs), (ins), "popfq", []>, |
| 674 | Requires<[In64BitMode]>; |
| 675 | let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in |
| 676 | def PUSHF64 : I<0x9C, RawFrm, (outs), (ins), "pushfq", []>, |
| 677 | Requires<[In64BitMode]>; |
| 678 | |
| 679 | |
Evan Cheng | 2f245ba | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 680 | |
Nico Weber | 50b9efc | 2010-06-23 20:00:58 +0000 | [diff] [blame] | 681 | let Defs = [EDI, ESI, EBP, EBX, EDX, ECX, EAX, ESP], Uses = [ESP], |
| 682 | mayLoad=1, neverHasSideEffects=1 in { |
| 683 | def POPA32 : I<0x61, RawFrm, (outs), (ins), "popa{l}", []>, |
| 684 | Requires<[In32BitMode]>; |
| 685 | } |
| 686 | let Defs = [ESP], Uses = [EDI, ESI, EBP, EBX, EDX, ECX, EAX, ESP], |
| 687 | mayStore=1, neverHasSideEffects=1 in { |
| 688 | def PUSHA32 : I<0x60, RawFrm, (outs), (ins), "pusha{l}", []>, |
| 689 | Requires<[In32BitMode]>; |
| 690 | } |
| 691 | |
Chris Lattner | 8917cd3 | 2010-10-05 06:52:26 +0000 | [diff] [blame] | 692 | let Constraints = "$src = $dst" in { // GR32 = bswap GR32 |
| 693 | def BSWAP32r : I<0xC8, AddRegFrm, |
| 694 | (outs GR32:$dst), (ins GR32:$src), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 695 | "bswap{l}\t$dst", |
Chris Lattner | 8917cd3 | 2010-10-05 06:52:26 +0000 | [diff] [blame] | 696 | [(set GR32:$dst, (bswap GR32:$src))]>, TB; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 697 | |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 698 | def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 699 | "bswap{q}\t$dst", |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 700 | [(set GR64:$dst, (bswap GR64:$src))]>, TB; |
Chris Lattner | 8917cd3 | 2010-10-05 06:52:26 +0000 | [diff] [blame] | 701 | } // Constraints = "$src = $dst" |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 702 | |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 703 | // Bit scan instructions. |
| 704 | let Defs = [EFLAGS] in { |
Evan Cheng | fd9e473 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 705 | def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 706 | "bsf{w}\t{$src, $dst|$dst, $src}", |
Kevin Enderby | 9ac7282 | 2010-04-28 23:20:40 +0000 | [diff] [blame] | 707 | [(set GR16:$dst, EFLAGS, (X86bsf GR16:$src))]>, TB, OpSize; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 708 | def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 709 | "bsf{w}\t{$src, $dst|$dst, $src}", |
Kevin Enderby | 9ac7282 | 2010-04-28 23:20:40 +0000 | [diff] [blame] | 710 | [(set GR16:$dst, EFLAGS, (X86bsf (loadi16 addr:$src)))]>, TB, |
| 711 | OpSize; |
Evan Cheng | fd9e473 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 712 | def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 713 | "bsf{l}\t{$src, $dst|$dst, $src}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 714 | [(set GR32:$dst, EFLAGS, (X86bsf GR32:$src))]>, TB; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 715 | def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 716 | "bsf{l}\t{$src, $dst|$dst, $src}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 717 | [(set GR32:$dst, EFLAGS, (X86bsf (loadi32 addr:$src)))]>, TB; |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 718 | def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
| 719 | "bsf{q}\t{$src, $dst|$dst, $src}", |
| 720 | [(set GR64:$dst, EFLAGS, (X86bsf GR64:$src))]>, TB; |
| 721 | def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 722 | "bsf{q}\t{$src, $dst|$dst, $src}", |
| 723 | [(set GR64:$dst, EFLAGS, (X86bsf (loadi64 addr:$src)))]>, TB; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 724 | |
Evan Cheng | fd9e473 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 725 | def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 726 | "bsr{w}\t{$src, $dst|$dst, $src}", |
Kevin Enderby | 9ac7282 | 2010-04-28 23:20:40 +0000 | [diff] [blame] | 727 | [(set GR16:$dst, EFLAGS, (X86bsr GR16:$src))]>, TB, OpSize; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 728 | def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 729 | "bsr{w}\t{$src, $dst|$dst, $src}", |
Kevin Enderby | 9ac7282 | 2010-04-28 23:20:40 +0000 | [diff] [blame] | 730 | [(set GR16:$dst, EFLAGS, (X86bsr (loadi16 addr:$src)))]>, TB, |
| 731 | OpSize; |
Evan Cheng | fd9e473 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 732 | def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 733 | "bsr{l}\t{$src, $dst|$dst, $src}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 734 | [(set GR32:$dst, EFLAGS, (X86bsr GR32:$src))]>, TB; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 735 | def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | 1a8001e | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 736 | "bsr{l}\t{$src, $dst|$dst, $src}", |
Chris Lattner | d486d77 | 2010-03-28 05:07:17 +0000 | [diff] [blame] | 737 | [(set GR32:$dst, EFLAGS, (X86bsr (loadi32 addr:$src)))]>, TB; |
Chris Lattner | d8cc272 | 2010-10-05 06:47:35 +0000 | [diff] [blame] | 738 | def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
| 739 | "bsr{q}\t{$src, $dst|$dst, $src}", |
| 740 | [(set GR64:$dst, EFLAGS, (X86bsr GR64:$src))]>, TB; |
| 741 | def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 742 | "bsr{q}\t{$src, $dst|$dst, $src}", |
| 743 | [(set GR64:$dst, EFLAGS, (X86bsr (loadi64 addr:$src)))]>, TB; |
Evan Cheng | 18efe26 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 744 | } // Defs = [EFLAGS] |
| 745 | |
Chris Lattner | 915e5e5 | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 746 | |
Kevin Enderby | 12ce0de | 2010-02-03 21:04:42 +0000 | [diff] [blame] | 747 | // These uses the DF flag in the EFLAGS register to inc or dec EDI and ESI |
| 748 | let Defs = [EDI,ESI], Uses = [EDI,ESI,EFLAGS] in { |
| 749 | def MOVSB : I<0xA4, RawFrm, (outs), (ins), "{movsb}", []>; |
| 750 | def MOVSW : I<0xA5, RawFrm, (outs), (ins), "{movsw}", []>, OpSize; |
| 751 | def MOVSD : I<0xA5, RawFrm, (outs), (ins), "{movsl|movsd}", []>; |
Chris Lattner | d3f033d | 2010-10-05 06:27:48 +0000 | [diff] [blame] | 752 | def MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "movsq", []>; |
Kevin Enderby | 12ce0de | 2010-02-03 21:04:42 +0000 | [diff] [blame] | 753 | } |
| 754 | |
Kevin Enderby | 12ce0de | 2010-02-03 21:04:42 +0000 | [diff] [blame] | 755 | // These uses the DF flag in the EFLAGS register to inc or dec EDI and ESI |
| 756 | let Defs = [EDI], Uses = [AL,EDI,EFLAGS] in |
| 757 | def STOSB : I<0xAA, RawFrm, (outs), (ins), "{stosb}", []>; |
| 758 | let Defs = [EDI], Uses = [AX,EDI,EFLAGS] in |
| 759 | def STOSW : I<0xAB, RawFrm, (outs), (ins), "{stosw}", []>, OpSize; |
| 760 | let Defs = [EDI], Uses = [EAX,EDI,EFLAGS] in |
| 761 | def STOSD : I<0xAB, RawFrm, (outs), (ins), "{stosl|stosd}", []>; |
Chris Lattner | d3f033d | 2010-10-05 06:27:48 +0000 | [diff] [blame] | 762 | let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI,EFLAGS] in |
| 763 | def STOSQ : RI<0xAB, RawFrm, (outs), (ins), "stosq", []>; |
Kevin Enderby | 12ce0de | 2010-02-03 21:04:42 +0000 | [diff] [blame] | 764 | |
Sean Callanan | a82e465 | 2009-09-12 00:37:19 +0000 | [diff] [blame] | 765 | def SCAS8 : I<0xAE, RawFrm, (outs), (ins), "scas{b}", []>; |
| 766 | def SCAS16 : I<0xAF, RawFrm, (outs), (ins), "scas{w}", []>, OpSize; |
| 767 | def SCAS32 : I<0xAF, RawFrm, (outs), (ins), "scas{l}", []>; |
Chris Lattner | d3f033d | 2010-10-05 06:27:48 +0000 | [diff] [blame] | 768 | def SCAS64 : RI<0xAF, RawFrm, (outs), (ins), "scasq", []>; |
Sean Callanan | a82e465 | 2009-09-12 00:37:19 +0000 | [diff] [blame] | 769 | |
Sean Callanan | 6f8f462 | 2009-09-12 02:25:20 +0000 | [diff] [blame] | 770 | def CMPS8 : I<0xA6, RawFrm, (outs), (ins), "cmps{b}", []>; |
| 771 | def CMPS16 : I<0xA7, RawFrm, (outs), (ins), "cmps{w}", []>, OpSize; |
| 772 | def CMPS32 : I<0xA7, RawFrm, (outs), (ins), "cmps{l}", []>; |
Chris Lattner | d3f033d | 2010-10-05 06:27:48 +0000 | [diff] [blame] | 773 | def CMPS64 : RI<0xA7, RawFrm, (outs), (ins), "cmpsq", []>; |
Sean Callanan | 6f8f462 | 2009-09-12 02:25:20 +0000 | [diff] [blame] | 774 | |
Chris Lattner | 02552de | 2009-08-11 16:58:39 +0000 | [diff] [blame] | 775 | |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 776 | //===----------------------------------------------------------------------===// |
Chris Lattner | 434c7cb | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 777 | // Move Instructions. |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 778 | // |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 779 | |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 780 | let neverHasSideEffects = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 781 | def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 782 | "mov{b}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 783 | def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 784 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 785 | def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 786 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 787 | def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src), |
| 788 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 789 | } |
Evan Cheng | 359e937 | 2008-06-18 08:13:07 +0000 | [diff] [blame] | 790 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 791 | def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 792 | "mov{b}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 793 | [(set GR8:$dst, imm:$src)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 794 | def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 795 | "mov{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 796 | [(set GR16:$dst, imm:$src)]>, OpSize; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 797 | def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 798 | "mov{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 799 | [(set GR32:$dst, imm:$src)]>; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 800 | def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src), |
| 801 | "movabs{q}\t{$src, $dst|$dst, $src}", |
| 802 | [(set GR64:$dst, imm:$src)]>; |
| 803 | def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src), |
| 804 | "mov{q}\t{$src, $dst|$dst, $src}", |
| 805 | [(set GR64:$dst, i64immSExt32:$src)]>; |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 806 | } |
Kevin Enderby | 12ce0de | 2010-02-03 21:04:42 +0000 | [diff] [blame] | 807 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 808 | def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 809 | "mov{b}\t{$src, $dst|$dst, $src}", |
Evan Cheng | b51a059 | 2005-12-10 00:48:20 +0000 | [diff] [blame] | 810 | [(store (i8 imm:$src), addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 811 | def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 812 | "mov{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | b51a059 | 2005-12-10 00:48:20 +0000 | [diff] [blame] | 813 | [(store (i16 imm:$src), addr:$dst)]>, OpSize; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 814 | def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 815 | "mov{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | b51a059 | 2005-12-10 00:48:20 +0000 | [diff] [blame] | 816 | [(store (i32 imm:$src), addr:$dst)]>; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 817 | def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src), |
| 818 | "mov{q}\t{$src, $dst|$dst, $src}", |
| 819 | [(store i64immSExt32:$src, addr:$dst)]>; |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 820 | |
Chris Lattner | b5505d0 | 2010-05-13 00:02:47 +0000 | [diff] [blame] | 821 | /// moffs8, moffs16 and moffs32 versions of moves. The immediate is a |
| 822 | /// 32-bit offset from the PC. These are only valid in x86-32 mode. |
Chris Lattner | 2745f6e | 2010-05-12 22:48:24 +0000 | [diff] [blame] | 823 | def MOV8o8a : Ii32 <0xA0, RawFrm, (outs), (ins offset8:$src), |
Daniel Dunbar | 6c2c9a2 | 2010-07-19 06:14:44 +0000 | [diff] [blame] | 824 | "mov{b}\t{$src, %al|%al, $src}", []>, |
| 825 | Requires<[In32BitMode]>; |
Chris Lattner | 2745f6e | 2010-05-12 22:48:24 +0000 | [diff] [blame] | 826 | def MOV16o16a : Ii32 <0xA1, RawFrm, (outs), (ins offset16:$src), |
Daniel Dunbar | 6c2c9a2 | 2010-07-19 06:14:44 +0000 | [diff] [blame] | 827 | "mov{w}\t{$src, %ax|%ax, $src}", []>, OpSize, |
| 828 | Requires<[In32BitMode]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 829 | def MOV32o32a : Ii32 <0xA1, RawFrm, (outs), (ins offset32:$src), |
Daniel Dunbar | 6c2c9a2 | 2010-07-19 06:14:44 +0000 | [diff] [blame] | 830 | "mov{l}\t{$src, %eax|%eax, $src}", []>, |
| 831 | Requires<[In32BitMode]>; |
Chris Lattner | 2745f6e | 2010-05-12 22:48:24 +0000 | [diff] [blame] | 832 | def MOV8ao8 : Ii32 <0xA2, RawFrm, (outs offset8:$dst), (ins), |
Daniel Dunbar | 6c2c9a2 | 2010-07-19 06:14:44 +0000 | [diff] [blame] | 833 | "mov{b}\t{%al, $dst|$dst, %al}", []>, |
| 834 | Requires<[In32BitMode]>; |
Chris Lattner | 2745f6e | 2010-05-12 22:48:24 +0000 | [diff] [blame] | 835 | def MOV16ao16 : Ii32 <0xA3, RawFrm, (outs offset16:$dst), (ins), |
Daniel Dunbar | 6c2c9a2 | 2010-07-19 06:14:44 +0000 | [diff] [blame] | 836 | "mov{w}\t{%ax, $dst|$dst, %ax}", []>, OpSize, |
| 837 | Requires<[In32BitMode]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 838 | def MOV32ao32 : Ii32 <0xA3, RawFrm, (outs offset32:$dst), (ins), |
Daniel Dunbar | 6c2c9a2 | 2010-07-19 06:14:44 +0000 | [diff] [blame] | 839 | "mov{l}\t{%eax, $dst|$dst, %eax}", []>, |
| 840 | Requires<[In32BitMode]>; |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 841 | |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 842 | // FIXME: These definitions are utterly broken |
| 843 | // Just leave them commented out for now because they're useless outside |
| 844 | // of the large code model, and most compilers won't generate the instructions |
| 845 | // in question. |
| 846 | /* |
| 847 | def MOV64o8a : RIi8<0xA0, RawFrm, (outs), (ins offset8:$src), |
| 848 | "mov{q}\t{$src, %rax|%rax, $src}", []>; |
| 849 | def MOV64o64a : RIi32<0xA1, RawFrm, (outs), (ins offset64:$src), |
| 850 | "mov{q}\t{$src, %rax|%rax, $src}", []>; |
| 851 | def MOV64ao8 : RIi8<0xA2, RawFrm, (outs offset8:$dst), (ins), |
| 852 | "mov{q}\t{%rax, $dst|$dst, %rax}", []>; |
| 853 | def MOV64ao64 : RIi32<0xA3, RawFrm, (outs offset64:$dst), (ins), |
| 854 | "mov{q}\t{%rax, $dst|$dst, %rax}", []>; |
| 855 | */ |
| 856 | |
Sean Callanan | 38fee0e | 2009-09-15 18:47:29 +0000 | [diff] [blame] | 857 | |
Daniel Dunbar | dcbab9c | 2010-05-26 22:21:28 +0000 | [diff] [blame] | 858 | let isCodeGenOnly = 1 in { |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 859 | def MOV8rr_REV : I<0x8A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src), |
| 860 | "mov{b}\t{$src, $dst|$dst, $src}", []>; |
| 861 | def MOV16rr_REV : I<0x8B, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
| 862 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
| 863 | def MOV32rr_REV : I<0x8B, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
| 864 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 865 | def MOV64rr_REV : RI<0x8B, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
| 866 | "mov{q}\t{$src, $dst|$dst, $src}", []>; |
Daniel Dunbar | dcbab9c | 2010-05-26 22:21:28 +0000 | [diff] [blame] | 867 | } |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 868 | |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 869 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 870 | def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 871 | "mov{b}\t{$src, $dst|$dst, $src}", |
Chris Lattner | c2406f2 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 872 | [(set GR8:$dst, (loadi8 addr:$src))]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 873 | def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 874 | "mov{w}\t{$src, $dst|$dst, $src}", |
Chris Lattner | c2406f2 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 875 | [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 876 | def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 877 | "mov{l}\t{$src, $dst|$dst, $src}", |
Chris Lattner | c2406f2 | 2009-04-10 00:16:23 +0000 | [diff] [blame] | 878 | [(set GR32:$dst, (loadi32 addr:$src))]>; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 879 | def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| 880 | "mov{q}\t{$src, $dst|$dst, $src}", |
| 881 | [(set GR64:$dst, (load addr:$src))]>; |
Evan Cheng | 2f39426 | 2007-08-30 05:49:43 +0000 | [diff] [blame] | 882 | } |
Chris Lattner | 1cca5e3 | 2003-08-03 21:54:21 +0000 | [diff] [blame] | 883 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 884 | def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 885 | "mov{b}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 886 | [(store GR8:$src, addr:$dst)]>; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 887 | def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 888 | "mov{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 889 | [(store GR16:$src, addr:$dst)]>, OpSize; |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 890 | def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | b1576f5 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 891 | "mov{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 069287d | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 892 | [(store GR32:$src, addr:$dst)]>; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 893 | def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
| 894 | "mov{q}\t{$src, $dst|$dst, $src}", |
| 895 | [(store GR64:$src, addr:$dst)]>; |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 896 | |
Dan Gohman | 4af325d | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 897 | // Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so |
| 898 | // that they can be used for copying and storing h registers, which can't be |
| 899 | // encoded when a REX prefix is present. |
Daniel Dunbar | cf246b7 | 2010-07-19 06:14:49 +0000 | [diff] [blame] | 900 | let isCodeGenOnly = 1 in { |
Dan Gohman | 6d9305c | 2009-04-15 00:04:23 +0000 | [diff] [blame] | 901 | let neverHasSideEffects = 1 in |
Dan Gohman | df7dfc7 | 2009-04-15 19:48:57 +0000 | [diff] [blame] | 902 | def MOV8rr_NOREX : I<0x88, MRMDestReg, |
| 903 | (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src), |
Dan Gohman | 6d9305c | 2009-04-15 00:04:23 +0000 | [diff] [blame] | 904 | "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>; |
Evan Cheng | 8c14740 | 2009-04-30 00:58:57 +0000 | [diff] [blame] | 905 | let mayStore = 1 in |
Dan Gohman | 6d9305c | 2009-04-15 00:04:23 +0000 | [diff] [blame] | 906 | def MOV8mr_NOREX : I<0x88, MRMDestMem, |
| 907 | (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src), |
| 908 | "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>; |
Evan Cheng | 8c14740 | 2009-04-30 00:58:57 +0000 | [diff] [blame] | 909 | let mayLoad = 1, |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 910 | canFoldAsLoad = 1, isReMaterializable = 1 in |
Dan Gohman | 4af325d | 2009-04-27 16:41:36 +0000 | [diff] [blame] | 911 | def MOV8rm_NOREX : I<0x8A, MRMSrcMem, |
| 912 | (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src), |
| 913 | "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>; |
Daniel Dunbar | cf246b7 | 2010-07-19 06:14:49 +0000 | [diff] [blame] | 914 | } |
Dan Gohman | 21e3dfb | 2009-04-13 16:09:41 +0000 | [diff] [blame] | 915 | |
Evan Cheng | 0488db9 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 916 | |
Alkis Evlogimenos | 5ab29b5 | 2004-02-28 22:02:05 +0000 | [diff] [blame] | 917 | // Condition code ops, incl. set if equal/not equal/... |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 918 | let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 919 | def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH |
Chris Lattner | ba7e756 | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 920 | let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 921 | def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags |
Alkis Evlogimenos | 5ab29b5 | 2004-02-28 22:02:05 +0000 | [diff] [blame] | 922 | |
Sean Callanan | a09caa5 | 2009-09-02 00:55:49 +0000 | [diff] [blame] | 923 | |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 924 | //===----------------------------------------------------------------------===// |
| 925 | // Bit tests instructions: BT, BTS, BTR, BTC. |
Daniel Dunbar | 1e8ee89 | 2010-03-09 22:50:40 +0000 | [diff] [blame] | 926 | |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 927 | let Defs = [EFLAGS] in { |
Dan Gohman | 0c89b7e | 2009-01-13 20:32:45 +0000 | [diff] [blame] | 928 | def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 929 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 930 | [(set EFLAGS, (X86bt GR16:$src1, GR16:$src2))]>, OpSize, TB; |
Dan Gohman | 0c89b7e | 2009-01-13 20:32:45 +0000 | [diff] [blame] | 931 | def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 932 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 933 | [(set EFLAGS, (X86bt GR32:$src1, GR32:$src2))]>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 934 | def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 935 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
| 936 | [(set EFLAGS, (X86bt GR64:$src1, GR64:$src2))]>, TB; |
Dan Gohman | f31408d | 2009-01-13 23:23:30 +0000 | [diff] [blame] | 937 | |
| 938 | // Unlike with the register+register form, the memory+register form of the |
| 939 | // bt instruction does not ignore the high bits of the index. From ISel's |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 940 | // perspective, this is pretty bizarre. Make these instructions disassembly |
| 941 | // only for now. |
| 942 | |
| 943 | def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 944 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f31408d | 2009-01-13 23:23:30 +0000 | [diff] [blame] | 945 | // [(X86bt (loadi16 addr:$src1), GR16:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 946 | // (implicit EFLAGS)] |
| 947 | [] |
| 948 | >, OpSize, TB, Requires<[FastBTMem]>; |
| 949 | def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 950 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f31408d | 2009-01-13 23:23:30 +0000 | [diff] [blame] | 951 | // [(X86bt (loadi32 addr:$src1), GR32:$src2), |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 952 | // (implicit EFLAGS)] |
| 953 | [] |
| 954 | >, TB, Requires<[FastBTMem]>; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 955 | def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 956 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
| 957 | // [(X86bt (loadi64 addr:$src1), GR64:$src2), |
| 958 | // (implicit EFLAGS)] |
| 959 | [] |
| 960 | >, TB; |
Dan Gohman | 4afe15b | 2009-01-13 20:33:23 +0000 | [diff] [blame] | 961 | |
| 962 | def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2), |
| 963 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 964 | [(set EFLAGS, (X86bt GR16:$src1, i16immSExt8:$src2))]>, |
| 965 | OpSize, TB; |
Dan Gohman | 4afe15b | 2009-01-13 20:33:23 +0000 | [diff] [blame] | 966 | def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2), |
| 967 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 968 | [(set EFLAGS, (X86bt GR32:$src1, i32immSExt8:$src2))]>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 969 | def BT64ri8 : RIi8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 970 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
| 971 | [(set EFLAGS, (X86bt GR64:$src1, i64immSExt8:$src2))]>, TB; |
| 972 | |
Dan Gohman | 4afe15b | 2009-01-13 20:33:23 +0000 | [diff] [blame] | 973 | // Note that these instructions don't need FastBTMem because that |
| 974 | // only applies when the other operand is in a register. When it's |
| 975 | // an immediate, bt is still fast. |
| 976 | def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2), |
| 977 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 978 | [(set EFLAGS, (X86bt (loadi16 addr:$src1), i16immSExt8:$src2)) |
| 979 | ]>, OpSize, TB; |
Dan Gohman | 4afe15b | 2009-01-13 20:33:23 +0000 | [diff] [blame] | 980 | def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2), |
| 981 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | e3486a4 | 2010-03-19 00:01:11 +0000 | [diff] [blame] | 982 | [(set EFLAGS, (X86bt (loadi32 addr:$src1), i32immSExt8:$src2)) |
| 983 | ]>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 984 | def BT64mi8 : RIi8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 985 | "bt{q}\t{$src2, $src1|$src1, $src2}", |
| 986 | [(set EFLAGS, (X86bt (loadi64 addr:$src1), |
| 987 | i64immSExt8:$src2))]>, TB; |
| 988 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 989 | |
| 990 | def BTC16rr : I<0xBB, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
| 991 | "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 992 | def BTC32rr : I<0xBB, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
| 993 | "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 994 | def BTC64rr : RI<0xBB, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 995 | "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 996 | def BTC16mr : I<0xBB, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2), |
| 997 | "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 998 | def BTC32mr : I<0xBB, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2), |
| 999 | "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1000 | def BTC64mr : RI<0xBB, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 1001 | "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1002 | def BTC16ri8 : Ii8<0xBA, MRM7r, (outs), (ins GR16:$src1, i16i8imm:$src2), |
| 1003 | "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1004 | def BTC32ri8 : Ii8<0xBA, MRM7r, (outs), (ins GR32:$src1, i32i8imm:$src2), |
| 1005 | "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1006 | def BTC64ri8 : RIi8<0xBA, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1007 | "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1008 | def BTC16mi8 : Ii8<0xBA, MRM7m, (outs), (ins i16mem:$src1, i16i8imm:$src2), |
| 1009 | "btc{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1010 | def BTC32mi8 : Ii8<0xBA, MRM7m, (outs), (ins i32mem:$src1, i32i8imm:$src2), |
| 1011 | "btc{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1012 | def BTC64mi8 : RIi8<0xBA, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 1013 | "btc{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1014 | |
| 1015 | def BTR16rr : I<0xB3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
| 1016 | "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1017 | def BTR32rr : I<0xB3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
| 1018 | "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1019 | def BTR64rr : RI<0xB3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 1020 | "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1021 | def BTR16mr : I<0xB3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2), |
| 1022 | "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1023 | def BTR32mr : I<0xB3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2), |
| 1024 | "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1025 | def BTR64mr : RI<0xB3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 1026 | "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1027 | def BTR16ri8 : Ii8<0xBA, MRM6r, (outs), (ins GR16:$src1, i16i8imm:$src2), |
| 1028 | "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1029 | def BTR32ri8 : Ii8<0xBA, MRM6r, (outs), (ins GR32:$src1, i32i8imm:$src2), |
| 1030 | "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1031 | def BTR64ri8 : RIi8<0xBA, MRM6r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1032 | "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1033 | def BTR16mi8 : Ii8<0xBA, MRM6m, (outs), (ins i16mem:$src1, i16i8imm:$src2), |
| 1034 | "btr{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1035 | def BTR32mi8 : Ii8<0xBA, MRM6m, (outs), (ins i32mem:$src1, i32i8imm:$src2), |
| 1036 | "btr{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1037 | def BTR64mi8 : RIi8<0xBA, MRM6m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 1038 | "btr{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1039 | |
| 1040 | def BTS16rr : I<0xAB, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
| 1041 | "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1042 | def BTS32rr : I<0xAB, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
| 1043 | "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1044 | def BTS64rr : RI<0xAB, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2), |
| 1045 | "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1046 | def BTS16mr : I<0xAB, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2), |
| 1047 | "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1048 | def BTS32mr : I<0xAB, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2), |
| 1049 | "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1050 | def BTS64mr : RI<0xAB, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2), |
| 1051 | "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1052 | def BTS16ri8 : Ii8<0xBA, MRM5r, (outs), (ins GR16:$src1, i16i8imm:$src2), |
| 1053 | "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1054 | def BTS32ri8 : Ii8<0xBA, MRM5r, (outs), (ins GR32:$src1, i32i8imm:$src2), |
| 1055 | "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1056 | def BTS64ri8 : RIi8<0xBA, MRM5r, (outs), (ins GR64:$src1, i64i8imm:$src2), |
| 1057 | "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1058 | def BTS16mi8 : Ii8<0xBA, MRM5m, (outs), (ins i16mem:$src1, i16i8imm:$src2), |
| 1059 | "bts{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize, TB; |
| 1060 | def BTS32mi8 : Ii8<0xBA, MRM5m, (outs), (ins i32mem:$src1, i32i8imm:$src2), |
| 1061 | "bts{l}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Chris Lattner | 748a2fe | 2010-10-05 20:49:15 +0000 | [diff] [blame] | 1062 | def BTS64mi8 : RIi8<0xBA, MRM5m, (outs), (ins i64mem:$src1, i64i8imm:$src2), |
| 1063 | "bts{q}\t{$src2, $src1|$src1, $src2}", []>, TB; |
Dan Gohman | c7a37d4 | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 1064 | } // Defs = [EFLAGS] |
| 1065 | |
Anton Korobeynikov | 2365f51 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 1066 | |
| 1067 | //===----------------------------------------------------------------------===// |
Andrew Lenharth | ab0b949 | 2008-02-21 06:45:13 +0000 | [diff] [blame] | 1068 | // Atomic support |
| 1069 | // |
Andrew Lenharth | ea7da50 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 1070 | |
Eric Christopher | 9a9d275 | 2010-07-22 02:48:34 +0000 | [diff] [blame] | 1071 | |
Evan Cheng | bb6939d | 2008-04-19 01:20:30 +0000 | [diff] [blame] | 1072 | // Atomic swap. These are just normal xchg instructions. But since a memory |
| 1073 | // operand is referenced, the atomicity is ensured. |
Dan Gohman | 165660e | 2008-08-06 15:52:50 +0000 | [diff] [blame] | 1074 | let Constraints = "$val = $dst" in { |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1075 | def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1076 | "xchg{b}\t{$val, $ptr|$ptr, $val}", |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1077 | [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>; |
Chris Lattner | 5bde734 | 2010-11-06 08:20:59 +0000 | [diff] [blame] | 1078 | def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst),(ins GR16:$val, i16mem:$ptr), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1079 | "xchg{w}\t{$val, $ptr|$ptr, $val}", |
| 1080 | [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>, |
Evan Cheng | bb6939d | 2008-04-19 01:20:30 +0000 | [diff] [blame] | 1081 | OpSize; |
Chris Lattner | 5bde734 | 2010-11-06 08:20:59 +0000 | [diff] [blame] | 1082 | def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst),(ins GR32:$val, i32mem:$ptr), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1083 | "xchg{l}\t{$val, $ptr|$ptr, $val}", |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1084 | [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>; |
Chris Lattner | 5bde734 | 2010-11-06 08:20:59 +0000 | [diff] [blame] | 1085 | def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst),(ins GR64:$val,i64mem:$ptr), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1086 | "xchg{q}\t{$val, $ptr|$ptr, $val}", |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1087 | [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1088 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1089 | def XCHG8rr : I<0x86, MRMSrcReg, (outs GR8:$dst), (ins GR8:$val, GR8:$src), |
| 1090 | "xchg{b}\t{$val, $src|$src, $val}", []>; |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1091 | def XCHG16rr : I<0x87, MRMSrcReg, (outs GR16:$dst), (ins GR16:$val, GR16:$src), |
| 1092 | "xchg{w}\t{$val, $src|$src, $val}", []>, OpSize; |
| 1093 | def XCHG32rr : I<0x87, MRMSrcReg, (outs GR32:$dst), (ins GR32:$val, GR32:$src), |
| 1094 | "xchg{l}\t{$val, $src|$src, $val}", []>; |
| 1095 | def XCHG64rr : RI<0x87, MRMSrcReg, (outs GR64:$dst), (ins GR64:$val,GR64:$src), |
| 1096 | "xchg{q}\t{$val, $src|$src, $val}", []>; |
Evan Cheng | bb6939d | 2008-04-19 01:20:30 +0000 | [diff] [blame] | 1097 | } |
| 1098 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1099 | def XCHG16ar : I<0x90, AddRegFrm, (outs), (ins GR16:$src), |
| 1100 | "xchg{w}\t{$src, %ax|%ax, $src}", []>, OpSize; |
| 1101 | def XCHG32ar : I<0x90, AddRegFrm, (outs), (ins GR32:$src), |
| 1102 | "xchg{l}\t{$src, %eax|%eax, $src}", []>; |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1103 | def XCHG64ar : RI<0x90, AddRegFrm, (outs), (ins GR64:$src), |
| 1104 | "xchg{q}\t{$src, %rax|%rax, $src}", []>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1105 | |
Andrew Lenharth | 26ed869 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 1106 | |
Andrew Lenharth | ea7da50 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 1107 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1108 | def XADD8rr : I<0xC0, MRMDestReg, (outs GR8:$dst), (ins GR8:$src), |
| 1109 | "xadd{b}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1110 | def XADD16rr : I<0xC1, MRMDestReg, (outs GR16:$dst), (ins GR16:$src), |
| 1111 | "xadd{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize; |
| 1112 | def XADD32rr : I<0xC1, MRMDestReg, (outs GR32:$dst), (ins GR32:$src), |
| 1113 | "xadd{l}\t{$src, $dst|$dst, $src}", []>, TB; |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1114 | def XADD64rr : RI<0xC1, MRMDestReg, (outs GR64:$dst), (ins GR64:$src), |
| 1115 | "xadd{q}\t{$src, $dst|$dst, $src}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1116 | |
Dan Gohman | 7f357ec | 2010-05-14 16:34:55 +0000 | [diff] [blame] | 1117 | let mayLoad = 1, mayStore = 1 in { |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1118 | def XADD8rm : I<0xC0, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src), |
| 1119 | "xadd{b}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1120 | def XADD16rm : I<0xC1, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
| 1121 | "xadd{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize; |
| 1122 | def XADD32rm : I<0xC1, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
| 1123 | "xadd{l}\t{$src, $dst|$dst, $src}", []>, TB; |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1124 | def XADD64rm : RI<0xC1, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
| 1125 | "xadd{q}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1126 | |
Dan Gohman | 7f357ec | 2010-05-14 16:34:55 +0000 | [diff] [blame] | 1127 | } |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1128 | |
| 1129 | def CMPXCHG8rr : I<0xB0, MRMDestReg, (outs GR8:$dst), (ins GR8:$src), |
| 1130 | "cmpxchg{b}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1131 | def CMPXCHG16rr : I<0xB1, MRMDestReg, (outs GR16:$dst), (ins GR16:$src), |
| 1132 | "cmpxchg{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize; |
| 1133 | def CMPXCHG32rr : I<0xB1, MRMDestReg, (outs GR32:$dst), (ins GR32:$src), |
| 1134 | "cmpxchg{l}\t{$src, $dst|$dst, $src}", []>, TB; |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1135 | def CMPXCHG64rr : RI<0xB1, MRMDestReg, (outs GR64:$dst), (ins GR64:$src), |
| 1136 | "cmpxchg{q}\t{$src, $dst|$dst, $src}", []>, TB; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1137 | |
Dan Gohman | 7f357ec | 2010-05-14 16:34:55 +0000 | [diff] [blame] | 1138 | let mayLoad = 1, mayStore = 1 in { |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1139 | def CMPXCHG8rm : I<0xB0, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src), |
| 1140 | "cmpxchg{b}\t{$src, $dst|$dst, $src}", []>, TB; |
| 1141 | def CMPXCHG16rm : I<0xB1, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
| 1142 | "cmpxchg{w}\t{$src, $dst|$dst, $src}", []>, TB, OpSize; |
| 1143 | def CMPXCHG32rm : I<0xB1, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
| 1144 | "cmpxchg{l}\t{$src, $dst|$dst, $src}", []>, TB; |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1145 | def CMPXCHG64rm : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src), |
| 1146 | "cmpxchg{q}\t{$src, $dst|$dst, $src}", []>, TB; |
Dan Gohman | 7f357ec | 2010-05-14 16:34:55 +0000 | [diff] [blame] | 1147 | } |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1148 | |
Evan Cheng | b093bd0 | 2010-01-08 01:29:19 +0000 | [diff] [blame] | 1149 | let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1150 | def CMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$dst), |
| 1151 | "cmpxchg8b\t$dst", []>, TB; |
| 1152 | |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1153 | let Defs = [RAX, RDX, EFLAGS], Uses = [RAX, RBX, RCX, RDX] in |
| 1154 | def CMPXCHG16B : RI<0xC7, MRM1m, (outs), (ins i128mem:$dst), |
| 1155 | "cmpxchg16b\t$dst", []>, TB; |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 1156 | |
Evan Cheng | 37b7387 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 1157 | |
Dale Johannesen | 48c1bc2 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 1158 | |
Kevin Enderby | 12ce0de | 2010-02-03 21:04:42 +0000 | [diff] [blame] | 1159 | // Lock instruction prefix |
| 1160 | def LOCK_PREFIX : I<0xF0, RawFrm, (outs), (ins), "lock", []>; |
| 1161 | |
Rafael Espindola | beb6898 | 2010-11-23 11:23:24 +0000 | [diff] [blame] | 1162 | // Rex64 instruction prefix |
| 1163 | def REX64_PREFIX : I<0x48, RawFrm, (outs), (ins), "rex64", []>; |
| 1164 | |
Rafael Espindola | bfd2d26 | 2010-11-27 20:29:45 +0000 | [diff] [blame] | 1165 | // Data16 instruction prefix |
| 1166 | def DATA16_PREFIX : I<0x66, RawFrm, (outs), (ins), "data16", []>; |
| 1167 | |
Kevin Enderby | 12ce0de | 2010-02-03 21:04:42 +0000 | [diff] [blame] | 1168 | // Repeat string operation instruction prefixes |
| 1169 | // These uses the DF flag in the EFLAGS register to inc or dec ECX |
| 1170 | let Defs = [ECX], Uses = [ECX,EFLAGS] in { |
| 1171 | // Repeat (used with INS, OUTS, MOVS, LODS and STOS) |
| 1172 | def REP_PREFIX : I<0xF3, RawFrm, (outs), (ins), "rep", []>; |
| 1173 | // Repeat while not equal (used with CMPS and SCAS) |
| 1174 | def REPNE_PREFIX : I<0xF2, RawFrm, (outs), (ins), "repne", []>; |
| 1175 | } |
| 1176 | |
Kevin Enderby | 12ce0de | 2010-02-03 21:04:42 +0000 | [diff] [blame] | 1177 | |
Sean Callanan | 9a86f10 | 2009-09-16 22:59:28 +0000 | [diff] [blame] | 1178 | // String manipulation instructions |
Sean Callanan | 9a86f10 | 2009-09-16 22:59:28 +0000 | [diff] [blame] | 1179 | def LODSB : I<0xAC, RawFrm, (outs), (ins), "lodsb", []>; |
| 1180 | def LODSW : I<0xAD, RawFrm, (outs), (ins), "lodsw", []>, OpSize; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1181 | def LODSD : I<0xAD, RawFrm, (outs), (ins), "lods{l|d}", []>; |
Chris Lattner | 010496c | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 1182 | def LODSQ : RI<0xAD, RawFrm, (outs), (ins), "lodsq", []>; |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1183 | |
| 1184 | def OUTSB : I<0x6E, RawFrm, (outs), (ins), "outsb", []>; |
| 1185 | def OUTSW : I<0x6F, RawFrm, (outs), (ins), "outsw", []>, OpSize; |
| 1186 | def OUTSD : I<0x6F, RawFrm, (outs), (ins), "outs{l|d}", []>; |
| 1187 | |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1188 | |
| 1189 | // Flag instructions |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1190 | def CLC : I<0xF8, RawFrm, (outs), (ins), "clc", []>; |
| 1191 | def STC : I<0xF9, RawFrm, (outs), (ins), "stc", []>; |
| 1192 | def CLI : I<0xFA, RawFrm, (outs), (ins), "cli", []>; |
| 1193 | def STI : I<0xFB, RawFrm, (outs), (ins), "sti", []>; |
| 1194 | def CLD : I<0xFC, RawFrm, (outs), (ins), "cld", []>; |
| 1195 | def STD : I<0xFD, RawFrm, (outs), (ins), "std", []>; |
| 1196 | def CMC : I<0xF5, RawFrm, (outs), (ins), "cmc", []>; |
| 1197 | |
| 1198 | def CLTS : I<0x06, RawFrm, (outs), (ins), "clts", []>, TB; |
| 1199 | |
| 1200 | // Table lookup instructions |
Sean Callanan | 108934c | 2009-12-18 00:01:26 +0000 | [diff] [blame] | 1201 | def XLAT : I<0xD7, RawFrm, (outs), (ins), "xlatb", []>; |
| 1202 | |
Kevin Enderby | 7aef62f | 2010-10-18 17:04:36 +0000 | [diff] [blame] | 1203 | // ASCII Adjust After Addition |
| 1204 | // sets AL, AH and CF and AF of EFLAGS and uses AL and AF of EFLAGS |
| 1205 | def AAA : I<0x37, RawFrm, (outs), (ins), "aaa", []>, Requires<[In32BitMode]>; |
Evan Cheng | 510e478 | 2006-01-09 23:10:28 +0000 | [diff] [blame] | 1206 | |
Kevin Enderby | 7aef62f | 2010-10-18 17:04:36 +0000 | [diff] [blame] | 1207 | // ASCII Adjust AX Before Division |
| 1208 | // sets AL, AH and EFLAGS and uses AL and AH |
| 1209 | def AAD8i8 : Ii8<0xD5, RawFrm, (outs), (ins i8imm:$src), |
| 1210 | "aad\t$src", []>, Requires<[In32BitMode]>; |
| 1211 | |
| 1212 | // ASCII Adjust AX After Multiply |
| 1213 | // sets AL, AH and EFLAGS and uses AL |
| 1214 | def AAM8i8 : Ii8<0xD4, RawFrm, (outs), (ins i8imm:$src), |
| 1215 | "aam\t$src", []>, Requires<[In32BitMode]>; |
| 1216 | |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1217 | // ASCII Adjust AL After Subtraction - sets |
Kevin Enderby | 7aef62f | 2010-10-18 17:04:36 +0000 | [diff] [blame] | 1218 | // sets AL, AH and CF and AF of EFLAGS and uses AL and AF of EFLAGS |
| 1219 | def AAS : I<0x3F, RawFrm, (outs), (ins), "aas", []>, Requires<[In32BitMode]>; |
| 1220 | |
| 1221 | // Decimal Adjust AL after Addition |
| 1222 | // sets AL, CF and AF of EFLAGS and uses AL, CF and AF of EFLAGS |
| 1223 | def DAA : I<0x27, RawFrm, (outs), (ins), "daa", []>, Requires<[In32BitMode]>; |
| 1224 | |
| 1225 | // Decimal Adjust AL after Subtraction |
| 1226 | // sets AL, CF and AF of EFLAGS and uses AL, CF and AF of EFLAGS |
| 1227 | def DAS : I<0x2F, RawFrm, (outs), (ins), "das", []>, Requires<[In32BitMode]>; |
| 1228 | |
| 1229 | // Check Array Index Against Bounds |
| 1230 | def BOUNDS16rm : I<0x62, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
| 1231 | "bound\t{$src, $dst|$dst, $src}", []>, OpSize, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1232 | Requires<[In32BitMode]>; |
Kevin Enderby | 7aef62f | 2010-10-18 17:04:36 +0000 | [diff] [blame] | 1233 | def BOUNDS32rm : I<0x62, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
| 1234 | "bound\t{$src, $dst|$dst, $src}", []>, |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1235 | Requires<[In32BitMode]>; |
Kevin Enderby | 7aef62f | 2010-10-18 17:04:36 +0000 | [diff] [blame] | 1236 | |
| 1237 | // Adjust RPL Field of Segment Selector |
| 1238 | def ARPL16rr : I<0x63, MRMDestReg, (outs GR16:$src), (ins GR16:$dst), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1239 | "arpl\t{$src, $dst|$dst, $src}", []>, Requires<[In32BitMode]>; |
Kevin Enderby | 7aef62f | 2010-10-18 17:04:36 +0000 | [diff] [blame] | 1240 | def ARPL16mr : I<0x63, MRMSrcMem, (outs GR16:$src), (ins i16mem:$dst), |
Michael J. Spencer | 6e56b18 | 2010-10-20 23:40:27 +0000 | [diff] [blame] | 1241 | "arpl\t{$src, $dst|$dst, $src}", []>, Requires<[In32BitMode]>; |
Dan Gohman | e220c4b | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 1242 | |
Bill Wendling | d350e02 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1243 | //===----------------------------------------------------------------------===// |
Chris Lattner | 434c7cb | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 1244 | // Subsystems. |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1245 | //===----------------------------------------------------------------------===// |
| 1246 | |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1247 | include "X86InstrArithmetic.td" |
Chris Lattner | 35649fc | 2010-10-05 06:33:16 +0000 | [diff] [blame] | 1248 | include "X86InstrCMovSetCC.td" |
Chris Lattner | 8917cd3 | 2010-10-05 06:52:26 +0000 | [diff] [blame] | 1249 | include "X86InstrExtension.td" |
Chris Lattner | 87be16a | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 1250 | include "X86InstrControl.td" |
Chris Lattner | 5f58e84 | 2010-10-05 07:00:12 +0000 | [diff] [blame] | 1251 | include "X86InstrShiftRotate.td" |
Chris Lattner | 87be16a | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 1252 | |
Chris Lattner | 6367cfc | 2010-10-05 16:39:12 +0000 | [diff] [blame] | 1253 | // X87 Floating Point Stack. |
| 1254 | include "X86InstrFPStack.td" |
| 1255 | |
David Greene | 51898d7 | 2010-02-09 23:52:19 +0000 | [diff] [blame] | 1256 | // SIMD support (SSE, MMX and AVX) |
David Greene | 51898d7 | 2010-02-09 23:52:19 +0000 | [diff] [blame] | 1257 | include "X86InstrFragmentsSIMD.td" |
| 1258 | |
Bruno Cardoso Lopes | 6b7e916 | 2010-07-23 00:54:35 +0000 | [diff] [blame] | 1259 | // FMA - Fused Multiply-Add support (requires FMA) |
Bruno Cardoso Lopes | 6b7e916 | 2010-07-23 00:54:35 +0000 | [diff] [blame] | 1260 | include "X86InstrFMA.td" |
| 1261 | |
Chris Lattner | 434c7cb | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 1262 | // SSE, MMX and 3DNow! vector support. |
Evan Cheng | 4e4c71e | 2006-02-21 20:00:20 +0000 | [diff] [blame] | 1263 | include "X86InstrSSE.td" |
Evan Cheng | 80f5404 | 2008-04-25 18:19:54 +0000 | [diff] [blame] | 1264 | include "X86InstrMMX.td" |
Chris Lattner | 7330d97 | 2010-10-02 23:06:23 +0000 | [diff] [blame] | 1265 | include "X86Instr3DNow.td" |
| 1266 | |
Chris Lattner | d071b83 | 2010-10-05 06:06:53 +0000 | [diff] [blame] | 1267 | include "X86InstrVMX.td" |
| 1268 | |
Chris Lattner | 434c7cb | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 1269 | // System instructions. |
| 1270 | include "X86InstrSystem.td" |
Chris Lattner | 87be16a | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 1271 | |
| 1272 | // Compiler Pseudo Instructions and Pat Patterns |
| 1273 | include "X86InstrCompiler.td" |
| 1274 | |
Chris Lattner | 674c1dc | 2010-10-30 17:36:36 +0000 | [diff] [blame] | 1275 | //===----------------------------------------------------------------------===// |
Chris Lattner | efd8dad | 2010-11-01 23:07:52 +0000 | [diff] [blame] | 1276 | // Assembler Mnemonic Aliases |
Chris Lattner | 674c1dc | 2010-10-30 17:36:36 +0000 | [diff] [blame] | 1277 | //===----------------------------------------------------------------------===// |
| 1278 | |
Chris Lattner | 99f5352 | 2010-11-01 21:06:34 +0000 | [diff] [blame] | 1279 | def : MnemonicAlias<"call", "calll">, Requires<[In32BitMode]>; |
| 1280 | def : MnemonicAlias<"call", "callq">, Requires<[In64BitMode]>; |
| 1281 | |
Chris Lattner | 674c1dc | 2010-10-30 17:36:36 +0000 | [diff] [blame] | 1282 | def : MnemonicAlias<"cbw", "cbtw">; |
| 1283 | def : MnemonicAlias<"cwd", "cwtd">; |
| 1284 | def : MnemonicAlias<"cdq", "cltd">; |
| 1285 | def : MnemonicAlias<"cwde", "cwtl">; |
| 1286 | def : MnemonicAlias<"cdqe", "cltq">; |
Chris Lattner | 8b260a7 | 2010-10-30 18:07:17 +0000 | [diff] [blame] | 1287 | |
Chris Lattner | 269f10b | 2010-11-12 18:54:56 +0000 | [diff] [blame] | 1288 | // lret maps to lretl, it is not ambiguous with lretq. |
| 1289 | def : MnemonicAlias<"lret", "lretl">; |
| 1290 | |
Chris Lattner | 693173f | 2010-10-30 19:23:13 +0000 | [diff] [blame] | 1291 | def : MnemonicAlias<"pop", "popl">, Requires<[In32BitMode]>; |
| 1292 | def : MnemonicAlias<"pop", "popq">, Requires<[In64BitMode]>; |
| 1293 | def : MnemonicAlias<"popf", "popfl">, Requires<[In32BitMode]>; |
| 1294 | def : MnemonicAlias<"popf", "popfq">, Requires<[In64BitMode]>; |
Chris Lattner | 8b260a7 | 2010-10-30 18:07:17 +0000 | [diff] [blame] | 1295 | def : MnemonicAlias<"popfd", "popfl">; |
| 1296 | |
Chris Lattner | a33b93f | 2010-10-31 18:43:46 +0000 | [diff] [blame] | 1297 | // FIXME: This is wrong for "push reg". "push %bx" should turn into pushw in |
| 1298 | // all modes. However: "push (addr)" and "push $42" should default to |
| 1299 | // pushl/pushq depending on the current mode. Similar for "pop %bx" |
Chris Lattner | 693173f | 2010-10-30 19:23:13 +0000 | [diff] [blame] | 1300 | def : MnemonicAlias<"push", "pushl">, Requires<[In32BitMode]>; |
| 1301 | def : MnemonicAlias<"push", "pushq">, Requires<[In64BitMode]>; |
| 1302 | def : MnemonicAlias<"pushf", "pushfl">, Requires<[In32BitMode]>; |
| 1303 | def : MnemonicAlias<"pushf", "pushfq">, Requires<[In64BitMode]>; |
| 1304 | def : MnemonicAlias<"pushfd", "pushfl">; |
| 1305 | |
Chris Lattner | 6f96b08 | 2010-10-30 18:17:33 +0000 | [diff] [blame] | 1306 | def : MnemonicAlias<"repe", "rep">; |
| 1307 | def : MnemonicAlias<"repz", "rep">; |
| 1308 | def : MnemonicAlias<"repnz", "repne">; |
| 1309 | |
Chris Lattner | 693173f | 2010-10-30 19:23:13 +0000 | [diff] [blame] | 1310 | def : MnemonicAlias<"retl", "ret">, Requires<[In32BitMode]>; |
| 1311 | def : MnemonicAlias<"retq", "ret">, Requires<[In64BitMode]>; |
| 1312 | |
Chris Lattner | a17a9a0 | 2010-10-30 18:14:54 +0000 | [diff] [blame] | 1313 | def : MnemonicAlias<"salb", "shlb">; |
| 1314 | def : MnemonicAlias<"salw", "shlw">; |
| 1315 | def : MnemonicAlias<"sall", "shll">; |
| 1316 | def : MnemonicAlias<"salq", "shlq">; |
| 1317 | |
Chris Lattner | 674c1dc | 2010-10-30 17:36:36 +0000 | [diff] [blame] | 1318 | def : MnemonicAlias<"smovb", "movsb">; |
| 1319 | def : MnemonicAlias<"smovw", "movsw">; |
| 1320 | def : MnemonicAlias<"smovl", "movsl">; |
| 1321 | def : MnemonicAlias<"smovq", "movsq">; |
| 1322 | |
Chris Lattner | 674c1dc | 2010-10-30 17:36:36 +0000 | [diff] [blame] | 1323 | def : MnemonicAlias<"ud2a", "ud2">; |
| 1324 | def : MnemonicAlias<"verrw", "verr">; |
| 1325 | |
Chris Lattner | 99f5352 | 2010-11-01 21:06:34 +0000 | [diff] [blame] | 1326 | // System instruction aliases. |
| 1327 | def : MnemonicAlias<"iret", "iretl">; |
| 1328 | def : MnemonicAlias<"sysret", "sysretl">; |
| 1329 | |
| 1330 | def : MnemonicAlias<"lgdtl", "lgdt">, Requires<[In32BitMode]>; |
| 1331 | def : MnemonicAlias<"lgdtq", "lgdt">, Requires<[In64BitMode]>; |
| 1332 | def : MnemonicAlias<"lidtl", "lidt">, Requires<[In32BitMode]>; |
| 1333 | def : MnemonicAlias<"lidtq", "lidt">, Requires<[In64BitMode]>; |
| 1334 | def : MnemonicAlias<"sgdtl", "sgdt">, Requires<[In32BitMode]>; |
| 1335 | def : MnemonicAlias<"sgdtq", "sgdt">, Requires<[In64BitMode]>; |
| 1336 | def : MnemonicAlias<"sidtl", "sidt">, Requires<[In32BitMode]>; |
| 1337 | def : MnemonicAlias<"sidtq", "sidt">, Requires<[In64BitMode]>; |
| 1338 | |
Chris Lattner | 674c1dc | 2010-10-30 17:36:36 +0000 | [diff] [blame] | 1339 | |
Chris Lattner | 8b260a7 | 2010-10-30 18:07:17 +0000 | [diff] [blame] | 1340 | // Floating point stack aliases. |
| 1341 | def : MnemonicAlias<"fcmovz", "fcmove">; |
| 1342 | def : MnemonicAlias<"fcmova", "fcmovnbe">; |
| 1343 | def : MnemonicAlias<"fcmovnae", "fcmovb">; |
| 1344 | def : MnemonicAlias<"fcmovna", "fcmovbe">; |
| 1345 | def : MnemonicAlias<"fcmovae", "fcmovnb">; |
Chris Lattner | db28788 | 2010-11-06 21:37:06 +0000 | [diff] [blame] | 1346 | def : MnemonicAlias<"fcomip", "fcompi">; |
Chris Lattner | 8b260a7 | 2010-10-30 18:07:17 +0000 | [diff] [blame] | 1347 | def : MnemonicAlias<"fildq", "fildll">; |
| 1348 | def : MnemonicAlias<"fldcww", "fldcw">; |
| 1349 | def : MnemonicAlias<"fnstcww", "fnstcw">; |
| 1350 | def : MnemonicAlias<"fnstsww", "fnstsw">; |
Chris Lattner | db28788 | 2010-11-06 21:37:06 +0000 | [diff] [blame] | 1351 | def : MnemonicAlias<"fucomip", "fucompi">; |
Chris Lattner | 8b260a7 | 2010-10-30 18:07:17 +0000 | [diff] [blame] | 1352 | def : MnemonicAlias<"fwait", "wait">; |
| 1353 | |
| 1354 | |
Chris Lattner | 8cb441c | 2010-10-30 17:56:50 +0000 | [diff] [blame] | 1355 | class CondCodeAlias<string Prefix,string Suffix, string OldCond, string NewCond> |
| 1356 | : MnemonicAlias<!strconcat(Prefix, OldCond, Suffix), |
| 1357 | !strconcat(Prefix, NewCond, Suffix)>; |
Chris Lattner | b69fc28 | 2010-10-30 17:51:45 +0000 | [diff] [blame] | 1358 | |
| 1359 | /// IntegerCondCodeMnemonicAlias - This multiclass defines a bunch of |
| 1360 | /// MnemonicAlias's that canonicalize the condition code in a mnemonic, for |
| 1361 | /// example "setz" -> "sete". |
Chris Lattner | 8cb441c | 2010-10-30 17:56:50 +0000 | [diff] [blame] | 1362 | multiclass IntegerCondCodeMnemonicAlias<string Prefix, string Suffix> { |
| 1363 | def C : CondCodeAlias<Prefix, Suffix, "c", "b">; // setc -> setb |
| 1364 | def Z : CondCodeAlias<Prefix, Suffix, "z" , "e">; // setz -> sete |
| 1365 | def NA : CondCodeAlias<Prefix, Suffix, "na", "be">; // setna -> setbe |
| 1366 | def NB : CondCodeAlias<Prefix, Suffix, "nb", "ae">; // setnb -> setae |
| 1367 | def NC : CondCodeAlias<Prefix, Suffix, "nc", "ae">; // setnc -> setae |
| 1368 | def NG : CondCodeAlias<Prefix, Suffix, "ng", "le">; // setng -> setle |
| 1369 | def NL : CondCodeAlias<Prefix, Suffix, "nl", "ge">; // setnl -> setge |
| 1370 | def NZ : CondCodeAlias<Prefix, Suffix, "nz", "ne">; // setnz -> setne |
| 1371 | def PE : CondCodeAlias<Prefix, Suffix, "pe", "p">; // setpe -> setp |
| 1372 | def PO : CondCodeAlias<Prefix, Suffix, "po", "np">; // setpo -> setnp |
Chris Lattner | b69fc28 | 2010-10-30 17:51:45 +0000 | [diff] [blame] | 1373 | |
Chris Lattner | 8cb441c | 2010-10-30 17:56:50 +0000 | [diff] [blame] | 1374 | def NAE : CondCodeAlias<Prefix, Suffix, "nae", "b">; // setnae -> setb |
| 1375 | def NBE : CondCodeAlias<Prefix, Suffix, "nbe", "a">; // setnbe -> seta |
| 1376 | def NGE : CondCodeAlias<Prefix, Suffix, "nge", "l">; // setnge -> setl |
| 1377 | def NLE : CondCodeAlias<Prefix, Suffix, "nle", "g">; // setnle -> setg |
Chris Lattner | b69fc28 | 2010-10-30 17:51:45 +0000 | [diff] [blame] | 1378 | } |
| 1379 | |
| 1380 | // Aliases for set<CC> |
Chris Lattner | 8cb441c | 2010-10-30 17:56:50 +0000 | [diff] [blame] | 1381 | defm : IntegerCondCodeMnemonicAlias<"set", "">; |
Chris Lattner | b69fc28 | 2010-10-30 17:51:45 +0000 | [diff] [blame] | 1382 | // Aliases for j<CC> |
Chris Lattner | 8cb441c | 2010-10-30 17:56:50 +0000 | [diff] [blame] | 1383 | defm : IntegerCondCodeMnemonicAlias<"j", "">; |
| 1384 | // Aliases for cmov<CC>{w,l,q} |
| 1385 | defm : IntegerCondCodeMnemonicAlias<"cmov", "w">; |
| 1386 | defm : IntegerCondCodeMnemonicAlias<"cmov", "l">; |
| 1387 | defm : IntegerCondCodeMnemonicAlias<"cmov", "q">; |
Chris Lattner | 674c1dc | 2010-10-30 17:36:36 +0000 | [diff] [blame] | 1388 | |
Chris Lattner | efd8dad | 2010-11-01 23:07:52 +0000 | [diff] [blame] | 1389 | |
| 1390 | //===----------------------------------------------------------------------===// |
| 1391 | // Assembler Instruction Aliases |
| 1392 | //===----------------------------------------------------------------------===// |
| 1393 | |
Chris Lattner | 98c870f | 2010-11-06 19:25:43 +0000 | [diff] [blame] | 1394 | // aad/aam default to base 10 if no operand is specified. |
| 1395 | def : InstAlias<"aad", (AAD8i8 10)>; |
| 1396 | def : InstAlias<"aam", (AAM8i8 10)>; |
| 1397 | |
Chris Lattner | 4140985 | 2010-11-06 07:31:43 +0000 | [diff] [blame] | 1398 | // clr aliases. |
| 1399 | def : InstAlias<"clrb $reg", (XOR8rr GR8 :$reg, GR8 :$reg)>; |
| 1400 | def : InstAlias<"clrw $reg", (XOR16rr GR16:$reg, GR16:$reg)>; |
| 1401 | def : InstAlias<"clrl $reg", (XOR32rr GR32:$reg, GR32:$reg)>; |
| 1402 | def : InstAlias<"clrq $reg", (XOR64rr GR64:$reg, GR64:$reg)>; |
| 1403 | |
Chris Lattner | 689cf3c | 2010-11-06 22:41:18 +0000 | [diff] [blame] | 1404 | // div and idiv aliases for explicit A register. |
| 1405 | def : InstAlias<"divb $src, %al", (DIV8r GR8 :$src)>; |
| 1406 | def : InstAlias<"divw $src, %ax", (DIV16r GR16:$src)>; |
| 1407 | def : InstAlias<"divl $src, %eax", (DIV32r GR32:$src)>; |
| 1408 | def : InstAlias<"divq $src, %rax", (DIV64r GR64:$src)>; |
| 1409 | def : InstAlias<"divb $src, %al", (DIV8m i8mem :$src)>; |
| 1410 | def : InstAlias<"divw $src, %ax", (DIV16m i16mem:$src)>; |
| 1411 | def : InstAlias<"divl $src, %eax", (DIV32m i32mem:$src)>; |
| 1412 | def : InstAlias<"divq $src, %rax", (DIV64m i64mem:$src)>; |
| 1413 | def : InstAlias<"idivb $src, %al", (IDIV8r GR8 :$src)>; |
| 1414 | def : InstAlias<"idivw $src, %ax", (IDIV16r GR16:$src)>; |
| 1415 | def : InstAlias<"idivl $src, %eax", (IDIV32r GR32:$src)>; |
| 1416 | def : InstAlias<"idivq $src, %rax", (IDIV64r GR64:$src)>; |
| 1417 | def : InstAlias<"idivb $src, %al", (IDIV8m i8mem :$src)>; |
| 1418 | def : InstAlias<"idivw $src, %ax", (IDIV16m i16mem:$src)>; |
| 1419 | def : InstAlias<"idivl $src, %eax", (IDIV32m i32mem:$src)>; |
| 1420 | def : InstAlias<"idivq $src, %rax", (IDIV64m i64mem:$src)>; |
| 1421 | |
| 1422 | |
| 1423 | |
Chris Lattner | 3af0e7d | 2010-11-06 20:47:38 +0000 | [diff] [blame] | 1424 | // Various unary fpstack operations default to operating on on ST1. |
| 1425 | // For example, "fxch" -> "fxch %st(1)" |
| 1426 | def : InstAlias<"faddp", (ADD_FPrST0 ST1)>; |
| 1427 | def : InstAlias<"fsubp", (SUBR_FPrST0 ST1)>; |
| 1428 | def : InstAlias<"fsubrp", (SUB_FPrST0 ST1)>; |
| 1429 | def : InstAlias<"fmulp", (MUL_FPrST0 ST1)>; |
| 1430 | def : InstAlias<"fdivp", (DIVR_FPrST0 ST1)>; |
| 1431 | def : InstAlias<"fdivrp", (DIV_FPrST0 ST1)>; |
| 1432 | def : InstAlias<"fxch", (XCH_F ST1)>; |
| 1433 | def : InstAlias<"fcomi", (COM_FIr ST1)>; |
Chris Lattner | db28788 | 2010-11-06 21:37:06 +0000 | [diff] [blame] | 1434 | def : InstAlias<"fcompi", (COM_FIPr ST1)>; |
Chris Lattner | 3af0e7d | 2010-11-06 20:47:38 +0000 | [diff] [blame] | 1435 | def : InstAlias<"fucom", (UCOM_Fr ST1)>; |
| 1436 | def : InstAlias<"fucomp", (UCOM_FPr ST1)>; |
| 1437 | def : InstAlias<"fucomi", (UCOM_FIr ST1)>; |
Chris Lattner | db28788 | 2010-11-06 21:37:06 +0000 | [diff] [blame] | 1438 | def : InstAlias<"fucompi", (UCOM_FIPr ST1)>; |
Chris Lattner | 3af0e7d | 2010-11-06 20:47:38 +0000 | [diff] [blame] | 1439 | |
| 1440 | // Handle fmul/fadd/fsub/fdiv instructions with explicitly written st(0) op. |
| 1441 | // For example, "fadd %st(4), %st(0)" -> "fadd %st(4)". We also disambiguate |
| 1442 | // instructions like "fadd %st(0), %st(0)" as "fadd %st(0)" for consistency with |
| 1443 | // gas. |
| 1444 | multiclass FpUnaryAlias<string Mnemonic, Instruction Inst> { |
| 1445 | def : InstAlias<!strconcat(Mnemonic, " $op, %st(0)"), (Inst RST:$op)>; |
| 1446 | def : InstAlias<!strconcat(Mnemonic, " %st(0), %st(0)"), (Inst ST0)>; |
| 1447 | } |
| 1448 | |
| 1449 | defm : FpUnaryAlias<"fadd", ADD_FST0r>; |
| 1450 | defm : FpUnaryAlias<"faddp", ADD_FPrST0>; |
| 1451 | defm : FpUnaryAlias<"fsub", SUB_FST0r>; |
| 1452 | defm : FpUnaryAlias<"fsubp", SUBR_FPrST0>; |
| 1453 | defm : FpUnaryAlias<"fsubr", SUBR_FST0r>; |
| 1454 | defm : FpUnaryAlias<"fsubrp", SUB_FPrST0>; |
| 1455 | defm : FpUnaryAlias<"fmul", MUL_FST0r>; |
| 1456 | defm : FpUnaryAlias<"fmulp", MUL_FPrST0>; |
| 1457 | defm : FpUnaryAlias<"fdiv", DIV_FST0r>; |
| 1458 | defm : FpUnaryAlias<"fdivp", DIVR_FPrST0>; |
| 1459 | defm : FpUnaryAlias<"fdivr", DIVR_FST0r>; |
| 1460 | defm : FpUnaryAlias<"fdivrp", DIV_FPrST0>; |
Chris Lattner | 235705b | 2010-11-06 20:55:09 +0000 | [diff] [blame] | 1461 | defm : FpUnaryAlias<"fcomi", COM_FIr>; |
Chris Lattner | 235705b | 2010-11-06 20:55:09 +0000 | [diff] [blame] | 1462 | defm : FpUnaryAlias<"fucomi", UCOM_FIr>; |
Chris Lattner | db28788 | 2010-11-06 21:37:06 +0000 | [diff] [blame] | 1463 | defm : FpUnaryAlias<"fcompi", COM_FIPr>; |
| 1464 | defm : FpUnaryAlias<"fucompi", UCOM_FIPr>; |
Chris Lattner | 235705b | 2010-11-06 20:55:09 +0000 | [diff] [blame] | 1465 | |
Chris Lattner | 3af0e7d | 2010-11-06 20:47:38 +0000 | [diff] [blame] | 1466 | |
| 1467 | // Handle "f{mulp,addp} st(0), $op" the same as "f{mulp,addp} $op", since they |
| 1468 | // commute. We also allow fdivrp/fsubrp even though they don't commute, solely |
| 1469 | // because gas supports it. |
| 1470 | def : InstAlias<"faddp %st(0), $op", (ADD_FPrST0 RST:$op)>; |
| 1471 | def : InstAlias<"fmulp %st(0), $op", (MUL_FPrST0 RST:$op)>; |
| 1472 | def : InstAlias<"fsubrp %st(0), $op", (SUB_FPrST0 RST:$op)>; |
| 1473 | def : InstAlias<"fdivrp %st(0), $op", (DIV_FPrST0 RST:$op)>; |
Chris Lattner | 90fd797 | 2010-11-06 19:57:21 +0000 | [diff] [blame] | 1474 | |
Chris Lattner | dea546b | 2010-11-06 18:58:32 +0000 | [diff] [blame] | 1475 | // We accepts "fnstsw %eax" even though it only writes %ax. |
| 1476 | def : InstAlias<"fnstsw %eax", (FNSTSW8r)>; |
| 1477 | def : InstAlias<"fnstsw %al" , (FNSTSW8r)>; |
| 1478 | def : InstAlias<"fnstsw" , (FNSTSW8r)>; |
| 1479 | |
Chris Lattner | 8caa290 | 2010-11-06 07:48:45 +0000 | [diff] [blame] | 1480 | // lcall and ljmp aliases. This seems to be an odd mapping in 64-bit mode, but |
| 1481 | // this is compatible with what GAS does. |
| 1482 | def : InstAlias<"lcall $seg, $off", (FARCALL32i i32imm:$off, i16imm:$seg)>; |
| 1483 | def : InstAlias<"ljmp $seg, $off", (FARJMP32i i32imm:$off, i16imm:$seg)>; |
| 1484 | def : InstAlias<"lcall *$dst", (FARCALL32m opaque48mem:$dst)>; |
| 1485 | def : InstAlias<"ljmp *$dst", (FARJMP32m opaque48mem:$dst)>; |
| 1486 | |
Chris Lattner | 9c1dbc6 | 2010-11-06 18:44:26 +0000 | [diff] [blame] | 1487 | // "imul <imm>, B" is an alias for "imul <imm>, B, B". |
| 1488 | def : InstAlias<"imulw $imm, $r", (IMUL16rri GR16:$r, GR16:$r, i16imm:$imm)>; |
| 1489 | def : InstAlias<"imulw $imm, $r", (IMUL16rri8 GR16:$r, GR16:$r, i16i8imm:$imm)>; |
| 1490 | def : InstAlias<"imull $imm, $r", (IMUL32rri GR32:$r, GR32:$r, i32imm:$imm)>; |
| 1491 | def : InstAlias<"imull $imm, $r", (IMUL32rri8 GR32:$r, GR32:$r, i32i8imm:$imm)>; |
| 1492 | def : InstAlias<"imulq $imm, $r",(IMUL64rri32 GR64:$r, GR64:$r,i64i32imm:$imm)>; |
| 1493 | def : InstAlias<"imulq $imm, $r", (IMUL64rri8 GR64:$r, GR64:$r, i64i8imm:$imm)>; |
| 1494 | |
Chris Lattner | 7e925cc | 2010-11-06 18:52:40 +0000 | [diff] [blame] | 1495 | // inb %dx -> inb %al, %dx |
| 1496 | def : InstAlias<"inb %dx", (IN8rr)>; |
| 1497 | def : InstAlias<"inw %dx", (IN16rr)>; |
| 1498 | def : InstAlias<"inl %dx", (IN32rr)>; |
| 1499 | def : InstAlias<"inb $port", (IN8ri i8imm:$port)>; |
Chris Lattner | dea546b | 2010-11-06 18:58:32 +0000 | [diff] [blame] | 1500 | def : InstAlias<"inw $port", (IN16ri i8imm:$port)>; |
Chris Lattner | 7e925cc | 2010-11-06 18:52:40 +0000 | [diff] [blame] | 1501 | def : InstAlias<"inl $port", (IN32ri i8imm:$port)>; |
| 1502 | |
Chris Lattner | 9c1dbc6 | 2010-11-06 18:44:26 +0000 | [diff] [blame] | 1503 | |
Chris Lattner | 8caa290 | 2010-11-06 07:48:45 +0000 | [diff] [blame] | 1504 | // jmp and call aliases for lcall and ljmp. jmp $42,$5 -> ljmp |
| 1505 | def : InstAlias<"call $seg, $off", (FARCALL32i i32imm:$off, i16imm:$seg)>; |
| 1506 | def : InstAlias<"jmp $seg, $off", (FARJMP32i i32imm:$off, i16imm:$seg)>; |
| 1507 | def : InstAlias<"callw $seg, $off", (FARCALL16i i16imm:$off, i16imm:$seg)>; |
| 1508 | def : InstAlias<"jmpw $seg, $off", (FARJMP16i i16imm:$off, i16imm:$seg)>; |
| 1509 | def : InstAlias<"calll $seg, $off", (FARCALL32i i32imm:$off, i16imm:$seg)>; |
| 1510 | def : InstAlias<"jmpl $seg, $off", (FARJMP32i i32imm:$off, i16imm:$seg)>; |
| 1511 | |
Chris Lattner | 04a75ab | 2010-11-06 22:35:34 +0000 | [diff] [blame] | 1512 | // Force mov without a suffix with a segment and mem to prefer the 'l' form of |
| 1513 | // the move. All segment/mem forms are equivalent, this has the shortest |
| 1514 | // encoding. |
| 1515 | def : InstAlias<"mov $mem, $seg", (MOV32sm SEGMENT_REG:$seg, i32mem:$mem)>; |
| 1516 | def : InstAlias<"mov $seg, $mem", (MOV32ms i32mem:$mem, SEGMENT_REG:$seg)>; |
Chris Lattner | 8caa290 | 2010-11-06 07:48:45 +0000 | [diff] [blame] | 1517 | |
Chris Lattner | 9c1dbc6 | 2010-11-06 18:44:26 +0000 | [diff] [blame] | 1518 | // Match 'movq <largeimm>, <reg>' as an alias for movabsq. |
| 1519 | def : InstAlias<"movq $imm, $reg", (MOV64ri GR64:$reg, i64imm:$imm)>; |
| 1520 | |
Chris Lattner | cbf5d74 | 2010-11-21 08:18:57 +0000 | [diff] [blame] | 1521 | // Match 'movq GR64, MMX' as an alias for movd. |
| 1522 | def : InstAlias<"movq $src, $dst", (MMX_MOVD64to64rr VR64:$dst, GR64:$src)>; |
| 1523 | def : InstAlias<"movq $src, $dst", (MMX_MOVD64from64rr GR64:$dst, VR64:$src)>; |
| 1524 | |
Chris Lattner | 8caa290 | 2010-11-06 07:48:45 +0000 | [diff] [blame] | 1525 | // movsd with no operands (as opposed to the SSE scalar move of a double) is an |
| 1526 | // alias for movsl. (as in rep; movsd) |
| 1527 | def : InstAlias<"movsd", (MOVSD)>; |
| 1528 | |
Chris Lattner | efd8dad | 2010-11-01 23:07:52 +0000 | [diff] [blame] | 1529 | // movsx aliases |
Chris Lattner | 02ff6ba | 2010-11-06 07:34:58 +0000 | [diff] [blame] | 1530 | def : InstAlias<"movsx $src, $dst", (MOVSX16rr8W GR16:$dst, GR8:$src)>; |
| 1531 | def : InstAlias<"movsx $src, $dst", (MOVSX16rm8W GR16:$dst, i8mem:$src)>; |
| 1532 | def : InstAlias<"movsx $src, $dst", (MOVSX32rr8 GR32:$dst, GR8:$src)>; |
| 1533 | def : InstAlias<"movsx $src, $dst", (MOVSX32rr16 GR32:$dst, GR16:$src)>; |
| 1534 | def : InstAlias<"movsx $src, $dst", (MOVSX64rr8 GR64:$dst, GR8:$src)>; |
| 1535 | def : InstAlias<"movsx $src, $dst", (MOVSX64rr16 GR64:$dst, GR16:$src)>; |
| 1536 | def : InstAlias<"movsx $src, $dst", (MOVSX64rr32 GR64:$dst, GR32:$src)>; |
Chris Lattner | efd8dad | 2010-11-01 23:07:52 +0000 | [diff] [blame] | 1537 | |
| 1538 | // movzx aliases |
Chris Lattner | 02ff6ba | 2010-11-06 07:34:58 +0000 | [diff] [blame] | 1539 | def : InstAlias<"movzx $src, $dst", (MOVZX16rr8W GR16:$dst, GR8:$src)>; |
| 1540 | def : InstAlias<"movzx $src, $dst", (MOVZX16rm8W GR16:$dst, i8mem:$src)>; |
| 1541 | def : InstAlias<"movzx $src, $dst", (MOVZX32rr8 GR32:$dst, GR8:$src)>; |
| 1542 | def : InstAlias<"movzx $src, $dst", (MOVZX32rr16 GR32:$dst, GR16:$src)>; |
| 1543 | def : InstAlias<"movzx $src, $dst", (MOVZX64rr8_Q GR64:$dst, GR8:$src)>; |
| 1544 | def : InstAlias<"movzx $src, $dst", (MOVZX64rr16_Q GR64:$dst, GR16:$src)>; |
Chris Lattner | efd8dad | 2010-11-01 23:07:52 +0000 | [diff] [blame] | 1545 | // Note: No GR32->GR64 movzx form. |
| 1546 | |
Chris Lattner | 7e925cc | 2010-11-06 18:52:40 +0000 | [diff] [blame] | 1547 | // outb %dx -> outb %al, %dx |
| 1548 | def : InstAlias<"outb %dx", (OUT8rr)>; |
| 1549 | def : InstAlias<"outw %dx", (OUT16rr)>; |
| 1550 | def : InstAlias<"outl %dx", (OUT32rr)>; |
| 1551 | def : InstAlias<"outb $port", (OUT8ir i8imm:$port)>; |
| 1552 | def : InstAlias<"outw $port", (OUT16ir i8imm:$port)>; |
| 1553 | def : InstAlias<"outl $port", (OUT32ir i8imm:$port)>; |
| 1554 | |
Chris Lattner | 9c1dbc6 | 2010-11-06 18:44:26 +0000 | [diff] [blame] | 1555 | // 'sldt <mem>' can be encoded with either sldtw or sldtq with the same |
| 1556 | // effect (both store to a 16-bit mem). Force to sldtw to avoid ambiguity |
| 1557 | // errors, since its encoding is the most compact. |
| 1558 | def : InstAlias<"sldt $mem", (SLDT16m i16mem:$mem)>; |
| 1559 | |
Chris Lattner | d5b2f1a | 2010-11-06 22:25:39 +0000 | [diff] [blame] | 1560 | // shld/shrd op,op -> shld op, op, 1 |
| 1561 | def : InstAlias<"shldw $r1, $r2", (SHLD16rri8 GR16:$r1, GR16:$r2, 1)>; |
| 1562 | def : InstAlias<"shldl $r1, $r2", (SHLD32rri8 GR32:$r1, GR32:$r2, 1)>; |
| 1563 | def : InstAlias<"shldq $r1, $r2", (SHLD64rri8 GR64:$r1, GR64:$r2, 1)>; |
| 1564 | def : InstAlias<"shrdw $r1, $r2", (SHRD16rri8 GR16:$r1, GR16:$r2, 1)>; |
| 1565 | def : InstAlias<"shrdl $r1, $r2", (SHRD32rri8 GR32:$r1, GR32:$r2, 1)>; |
| 1566 | def : InstAlias<"shrdq $r1, $r2", (SHRD64rri8 GR64:$r1, GR64:$r2, 1)>; |
| 1567 | |
| 1568 | def : InstAlias<"shldw $mem, $reg", (SHLD16mri8 i16mem:$mem, GR16:$reg, 1)>; |
| 1569 | def : InstAlias<"shldl $mem, $reg", (SHLD32mri8 i32mem:$mem, GR32:$reg, 1)>; |
| 1570 | def : InstAlias<"shldq $mem, $reg", (SHLD64mri8 i64mem:$mem, GR64:$reg, 1)>; |
| 1571 | def : InstAlias<"shrdw $mem, $reg", (SHRD16mri8 i16mem:$mem, GR16:$reg, 1)>; |
| 1572 | def : InstAlias<"shrdl $mem, $reg", (SHRD32mri8 i32mem:$mem, GR32:$reg, 1)>; |
| 1573 | def : InstAlias<"shrdq $mem, $reg", (SHRD64mri8 i64mem:$mem, GR64:$reg, 1)>; |
| 1574 | |
| 1575 | /* FIXME: This is disabled because the asm matcher is currently incapable of |
| 1576 | * matching a fixed immediate like $1. |
Chris Lattner | 1767151 | 2010-11-06 22:05:43 +0000 | [diff] [blame] | 1577 | // "shl X, $1" is an alias for "shl X". |
| 1578 | multiclass ShiftRotateByOneAlias<string Mnemonic, string Opc> { |
Chris Lattner | 8c24b0c | 2010-11-06 21:23:40 +0000 | [diff] [blame] | 1579 | def : InstAlias<!strconcat(Mnemonic, "b $op, $$1"), |
| 1580 | (!cast<Instruction>(!strconcat(Opc, "8r1")) GR8:$op)>; |
| 1581 | def : InstAlias<!strconcat(Mnemonic, "w $op, $$1"), |
| 1582 | (!cast<Instruction>(!strconcat(Opc, "16r1")) GR16:$op)>; |
| 1583 | def : InstAlias<!strconcat(Mnemonic, "l $op, $$1"), |
| 1584 | (!cast<Instruction>(!strconcat(Opc, "32r1")) GR32:$op)>; |
| 1585 | def : InstAlias<!strconcat(Mnemonic, "q $op, $$1"), |
| 1586 | (!cast<Instruction>(!strconcat(Opc, "64r1")) GR64:$op)>; |
| 1587 | def : InstAlias<!strconcat(Mnemonic, "b $op, $$1"), |
| 1588 | (!cast<Instruction>(!strconcat(Opc, "8m1")) i8mem:$op)>; |
| 1589 | def : InstAlias<!strconcat(Mnemonic, "w $op, $$1"), |
| 1590 | (!cast<Instruction>(!strconcat(Opc, "16m1")) i16mem:$op)>; |
| 1591 | def : InstAlias<!strconcat(Mnemonic, "l $op, $$1"), |
| 1592 | (!cast<Instruction>(!strconcat(Opc, "32m1")) i32mem:$op)>; |
| 1593 | def : InstAlias<!strconcat(Mnemonic, "q $op, $$1"), |
| 1594 | (!cast<Instruction>(!strconcat(Opc, "64m1")) i64mem:$op)>; |
| 1595 | } |
| 1596 | |
Chris Lattner | 1767151 | 2010-11-06 22:05:43 +0000 | [diff] [blame] | 1597 | defm : ShiftRotateByOneAlias<"rcl", "RCL">; |
| 1598 | defm : ShiftRotateByOneAlias<"rcr", "RCR">; |
| 1599 | defm : ShiftRotateByOneAlias<"rol", "ROL">; |
| 1600 | defm : ShiftRotateByOneAlias<"ror", "ROR">; |
Chris Lattner | d5b2f1a | 2010-11-06 22:25:39 +0000 | [diff] [blame] | 1601 | FIXME */ |
Chris Lattner | 8c24b0c | 2010-11-06 21:23:40 +0000 | [diff] [blame] | 1602 | |
Chris Lattner | 5bde734 | 2010-11-06 08:20:59 +0000 | [diff] [blame] | 1603 | // test: We accept "testX <reg>, <mem>" and "testX <mem>, <reg>" as synonyms. |
| 1604 | def : InstAlias<"testb $val, $mem", (TEST8rm GR8 :$val, i8mem :$mem)>; |
| 1605 | def : InstAlias<"testw $val, $mem", (TEST16rm GR16:$val, i16mem:$mem)>; |
| 1606 | def : InstAlias<"testl $val, $mem", (TEST32rm GR32:$val, i32mem:$mem)>; |
| 1607 | def : InstAlias<"testq $val, $mem", (TEST64rm GR64:$val, i64mem:$mem)>; |
| 1608 | |
| 1609 | // xchg: We accept "xchgX <reg>, <mem>" and "xchgX <mem>, <reg>" as synonyms. |
| 1610 | def : InstAlias<"xchgb $mem, $val", (XCHG8rm GR8 :$val, i8mem :$mem)>; |
| 1611 | def : InstAlias<"xchgw $mem, $val", (XCHG16rm GR16:$val, i16mem:$mem)>; |
| 1612 | def : InstAlias<"xchgl $mem, $val", (XCHG32rm GR32:$val, i32mem:$mem)>; |
| 1613 | def : InstAlias<"xchgq $mem, $val", (XCHG64rm GR64:$val, i64mem:$mem)>; |
Chris Lattner | efd8dad | 2010-11-01 23:07:52 +0000 | [diff] [blame] | 1614 | |