blob: 7115db581fe02b26cbb171c376016cde3404e7a7 [file] [log] [blame]
Bill Wendling2695d8e2010-10-15 21:50:45 +00001//===- ARMInstrVFP.td - VFP support for ARM ----------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Bill Wendling2695d8e2010-10-15 21:50:45 +000014def SDT_FTOI : SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
15def SDT_ITOF : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
16def SDT_CMPFP0 : SDTypeProfile<0, 1, [SDTCisFP<0>]>;
17def SDT_VMOVDRR : SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
18 SDTCisSameAs<1, 2>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000019
Bill Wendling2695d8e2010-10-15 21:50:45 +000020def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
21def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
22def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
23def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner036609b2010-12-23 18:28:41 +000024def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInGlue, SDNPOutGlue]>;
25def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutGlue]>;
26def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutGlue]>;
Bill Wendling2695d8e2010-10-15 21:50:45 +000027def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000028
Bill Wendling88cf0382010-10-14 01:02:08 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000031// Operand Definitions.
32//
33
Evan Cheng39382422009-10-28 01:44:26 +000034def vfp_f32imm : Operand<f32>,
35 PatLeaf<(f32 fpimm), [{
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000036 return ARM_AM::getFP32Imm(N->getValueAPF()) != -1;
37 }], SDNodeXForm<fpimm, [{
38 APFloat InVal = N->getValueAPF();
39 uint32_t enc = ARM_AM::getFP32Imm(InVal);
40 return CurDAG->getTargetConstant(enc, MVT::i32);
41 }]>> {
42 let PrintMethod = "printFPImmOperand";
Evan Cheng39382422009-10-28 01:44:26 +000043}
44
45def vfp_f64imm : Operand<f64>,
46 PatLeaf<(f64 fpimm), [{
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000047 return ARM_AM::getFP64Imm(N->getValueAPF()) != -1;
48 }], SDNodeXForm<fpimm, [{
49 APFloat InVal = N->getValueAPF();
50 uint32_t enc = ARM_AM::getFP64Imm(InVal);
51 return CurDAG->getTargetConstant(enc, MVT::i32);
52 }]>> {
53 let PrintMethod = "printFPImmOperand";
Evan Cheng39382422009-10-28 01:44:26 +000054}
55
56
57//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000058// Load / store Instructions.
59//
60
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000061let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bill Wendling92b5a2e2010-11-03 01:49:29 +000062
Bill Wendling7d31a162010-10-20 22:44:54 +000063def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$Dd), (ins addrmode5:$addr),
64 IIC_fpLoad64, "vldr", ".64\t$Dd, $addr",
Bill Wendling2f46f1f2010-11-04 00:59:42 +000065 [(set DPR:$Dd, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000066
Bill Wendling92b5a2e2010-11-03 01:49:29 +000067def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$Sd), (ins addrmode5:$addr),
68 IIC_fpLoad32, "vldr", ".32\t$Sd, $addr",
Evan Cheng5eda2822011-02-16 00:35:02 +000069 [(set SPR:$Sd, (load addrmode5:$addr))]> {
70 // Some single precision VFP instructions may be executed on both NEON and VFP
71 // pipelines.
72 let D = VFPNeonDomain;
73}
Bill Wendling92b5a2e2010-11-03 01:49:29 +000074
75} // End of 'let canFoldAsLoad = 1, isReMaterializable = 1 in'
Evan Chenga8e29892007-01-19 07:51:42 +000076
Bill Wendling2f46f1f2010-11-04 00:59:42 +000077def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$Dd, addrmode5:$addr),
78 IIC_fpStore64, "vstr", ".64\t$Dd, $addr",
79 [(store (f64 DPR:$Dd), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
Bill Wendling2f46f1f2010-11-04 00:59:42 +000081def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$Sd, addrmode5:$addr),
82 IIC_fpStore32, "vstr", ".32\t$Sd, $addr",
Evan Cheng5eda2822011-02-16 00:35:02 +000083 [(store SPR:$Sd, addrmode5:$addr)]> {
84 // Some single precision VFP instructions may be executed on both NEON and VFP
85 // pipelines.
86 let D = VFPNeonDomain;
87}
Evan Chenga8e29892007-01-19 07:51:42 +000088
89//===----------------------------------------------------------------------===//
90// Load / store multiple Instructions.
91//
92
Bill Wendling73fe34a2010-11-16 01:16:36 +000093multiclass vfp_ldst_mult<string asm, bit L_bit,
94 InstrItinClass itin, InstrItinClass itin_upd> {
95 // Double Precision
96 def DIA :
Bill Wendling0f630752010-11-17 04:32:08 +000097 AXDI4<(outs), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs, variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +000098 IndexModeNone, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +000099 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000100 let Inst{24-23} = 0b01; // Increment After
101 let Inst{21} = 0; // No writeback
102 let Inst{20} = L_bit;
103 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000104 def DIA_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000105 AXDI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs,
106 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000107 IndexModeUpd, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000108 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000109 let Inst{24-23} = 0b01; // Increment After
110 let Inst{21} = 1; // Writeback
111 let Inst{20} = L_bit;
112 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000113 def DDB_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000114 AXDI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs,
115 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000116 IndexModeUpd, itin_upd,
117 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
118 let Inst{24-23} = 0b10; // Decrement Before
119 let Inst{21} = 1; // Writeback
120 let Inst{20} = L_bit;
121 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000122
Bill Wendling73fe34a2010-11-16 01:16:36 +0000123 // Single Precision
124 def SIA :
Bill Wendling0f630752010-11-17 04:32:08 +0000125 AXSI4<(outs), (ins GPR:$Rn, pred:$p, spr_reglist:$regs, variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000126 IndexModeNone, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000127 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000128 let Inst{24-23} = 0b01; // Increment After
129 let Inst{21} = 0; // No writeback
130 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000131
132 // Some single precision VFP instructions may be executed on both NEON and
133 // VFP pipelines.
134 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000135 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 def SIA_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000137 AXSI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, spr_reglist:$regs,
138 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000139 IndexModeUpd, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000140 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000141 let Inst{24-23} = 0b01; // Increment After
142 let Inst{21} = 1; // Writeback
143 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000144
145 // Some single precision VFP instructions may be executed on both NEON and
146 // VFP pipelines.
147 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000148 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000149 def SDB_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000150 AXSI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, spr_reglist:$regs,
151 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000152 IndexModeUpd, itin_upd,
153 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
154 let Inst{24-23} = 0b10; // Decrement Before
155 let Inst{21} = 1; // Writeback
156 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000157
158 // Some single precision VFP instructions may be executed on both NEON and
159 // VFP pipelines.
160 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000161 }
162}
163
Bill Wendlingddc918b2010-11-13 10:57:02 +0000164let neverHasSideEffects = 1 in {
165
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
167defm VLDM : vfp_ldst_mult<"vldm", 1, IIC_fpLoad_m, IIC_fpLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000168
Bill Wendling73fe34a2010-11-16 01:16:36 +0000169let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
170defm VSTM : vfp_ldst_mult<"vstm", 0, IIC_fpLoad_m, IIC_fpLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000171
172} // neverHasSideEffects
173
Bill Wendling73c57e12010-11-16 02:00:24 +0000174def : MnemonicAlias<"vldm", "vldmia">;
175def : MnemonicAlias<"vstm", "vstmia">;
176
Jim Grosbach0d06bb92011-06-27 20:00:07 +0000177def : InstAlias<"vpush${p} $r", (VSTMDDB_UPD SP, pred:$p, dpr_reglist:$r)>,
178 Requires<[HasVFP2]>;
179def : InstAlias<"vpush${p} $r", (VSTMSDB_UPD SP, pred:$p, spr_reglist:$r)>,
180 Requires<[HasVFP2]>;
181def : InstAlias<"vpop${p} $r", (VLDMDIA_UPD SP, pred:$p, dpr_reglist:$r)>,
182 Requires<[HasVFP2]>;
183def : InstAlias<"vpop${p} $r", (VLDMSIA_UPD SP, pred:$p, spr_reglist:$r)>,
184 Requires<[HasVFP2]>;
185
Evan Chenga8e29892007-01-19 07:51:42 +0000186// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
187
188//===----------------------------------------------------------------------===//
189// FP Binary Operations.
190//
191
Bill Wendling69661192010-11-01 06:00:39 +0000192def VADDD : ADbI<0b11100, 0b11, 0, 0,
193 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
194 IIC_fpALU64, "vadd", ".f64\t$Dd, $Dn, $Dm",
195 [(set DPR:$Dd, (fadd DPR:$Dn, (f64 DPR:$Dm)))]>;
Bill Wendling174777b2010-10-12 22:08:41 +0000196
Bill Wendling69661192010-11-01 06:00:39 +0000197def VADDS : ASbIn<0b11100, 0b11, 0, 0,
198 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
199 IIC_fpALU32, "vadd", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000200 [(set SPR:$Sd, (fadd SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000201 // Some single precision VFP instructions may be executed on both NEON and
202 // VFP pipelines on A8.
203 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000204}
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Bill Wendling69661192010-11-01 06:00:39 +0000206def VSUBD : ADbI<0b11100, 0b11, 1, 0,
207 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
208 IIC_fpALU64, "vsub", ".f64\t$Dd, $Dn, $Dm",
209 [(set DPR:$Dd, (fsub DPR:$Dn, (f64 DPR:$Dm)))]>;
Jim Grosbach499e8862010-10-12 21:22:40 +0000210
Bill Wendling69661192010-11-01 06:00:39 +0000211def VSUBS : ASbIn<0b11100, 0b11, 1, 0,
212 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
213 IIC_fpALU32, "vsub", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000214 [(set SPR:$Sd, (fsub SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000215 // Some single precision VFP instructions may be executed on both NEON and
216 // VFP pipelines on A8.
217 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000218}
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Bill Wendling69661192010-11-01 06:00:39 +0000220def VDIVD : ADbI<0b11101, 0b00, 0, 0,
221 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
222 IIC_fpDIV64, "vdiv", ".f64\t$Dd, $Dn, $Dm",
223 [(set DPR:$Dd, (fdiv DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Bill Wendling69661192010-11-01 06:00:39 +0000225def VDIVS : ASbI<0b11101, 0b00, 0, 0,
226 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
227 IIC_fpDIV32, "vdiv", ".f32\t$Sd, $Sn, $Sm",
228 [(set SPR:$Sd, (fdiv SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000229
Bill Wendling69661192010-11-01 06:00:39 +0000230def VMULD : ADbI<0b11100, 0b10, 0, 0,
231 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
232 IIC_fpMUL64, "vmul", ".f64\t$Dd, $Dn, $Dm",
233 [(set DPR:$Dd, (fmul DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000234
Bill Wendling69661192010-11-01 06:00:39 +0000235def VMULS : ASbIn<0b11100, 0b10, 0, 0,
236 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
237 IIC_fpMUL32, "vmul", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000238 [(set SPR:$Sd, (fmul SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000239 // Some single precision VFP instructions may be executed on both NEON and
240 // VFP pipelines on A8.
241 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000242}
Jim Grosbache5165492009-11-09 00:11:35 +0000243
Bill Wendling69661192010-11-01 06:00:39 +0000244def VNMULD : ADbI<0b11100, 0b10, 1, 0,
245 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
246 IIC_fpMUL64, "vnmul", ".f64\t$Dd, $Dn, $Dm",
247 [(set DPR:$Dd, (fneg (fmul DPR:$Dn, (f64 DPR:$Dm))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Bill Wendling69661192010-11-01 06:00:39 +0000249def VNMULS : ASbI<0b11100, 0b10, 1, 0,
250 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
251 IIC_fpMUL32, "vnmul", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000252 [(set SPR:$Sd, (fneg (fmul SPR:$Sn, SPR:$Sm)))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000253 // Some single precision VFP instructions may be executed on both NEON and
254 // VFP pipelines on A8.
255 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000256}
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Chris Lattner72939122007-05-03 00:32:00 +0000258// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000259def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000260 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000261def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000262 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000263
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000264// These are encoded as unary instructions.
265let Defs = [FPSCR] in {
Bill Wendling69661192010-11-01 06:00:39 +0000266def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0,
267 (outs), (ins DPR:$Dd, DPR:$Dm),
268 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, $Dm",
269 [(arm_cmpfp DPR:$Dd, (f64 DPR:$Dm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000270
Bill Wendling69661192010-11-01 06:00:39 +0000271def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0,
272 (outs), (ins SPR:$Sd, SPR:$Sm),
273 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000274 [(arm_cmpfp SPR:$Sd, SPR:$Sm)]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000275 // Some single precision VFP instructions may be executed on both NEON and
276 // VFP pipelines on A8.
277 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000278}
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000279
Bill Wendling67a704d2010-10-13 20:58:46 +0000280// FIXME: Verify encoding after integrated assembler is working.
Bill Wendling69661192010-11-01 06:00:39 +0000281def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0,
282 (outs), (ins DPR:$Dd, DPR:$Dm),
283 IIC_fpCMP64, "vcmp", ".f64\t$Dd, $Dm",
284 [/* For disassembly only; pattern left blank */]>;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000285
Bill Wendling69661192010-11-01 06:00:39 +0000286def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0,
287 (outs), (ins SPR:$Sd, SPR:$Sm),
288 IIC_fpCMP32, "vcmp", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000289 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000290 // Some single precision VFP instructions may be executed on both NEON and
291 // VFP pipelines on A8.
292 let D = VFPNeonA8Domain;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000293}
Evan Cheng5eda2822011-02-16 00:35:02 +0000294} // Defs = [FPSCR]
Evan Chenga8e29892007-01-19 07:51:42 +0000295
296//===----------------------------------------------------------------------===//
297// FP Unary Operations.
298//
299
Bill Wendling69661192010-11-01 06:00:39 +0000300def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0,
301 (outs DPR:$Dd), (ins DPR:$Dm),
302 IIC_fpUNA64, "vabs", ".f64\t$Dd, $Dm",
303 [(set DPR:$Dd, (fabs (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000304
Bill Wendling69661192010-11-01 06:00:39 +0000305def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,
306 (outs SPR:$Sd), (ins SPR:$Sm),
307 IIC_fpUNA32, "vabs", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000308 [(set SPR:$Sd, (fabs SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000309 // Some single precision VFP instructions may be executed on both NEON and
310 // VFP pipelines on A8.
311 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000312}
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Evan Cheng91449a82009-07-20 02:12:31 +0000314let Defs = [FPSCR] in {
Bill Wendling69661192010-11-01 06:00:39 +0000315def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0,
316 (outs), (ins DPR:$Dd),
317 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, #0",
318 [(arm_cmpfp0 (f64 DPR:$Dd))]> {
319 let Inst{3-0} = 0b0000;
320 let Inst{5} = 0;
Bill Wendling1fc6d882010-10-13 00:38:07 +0000321}
322
Bill Wendling69661192010-11-01 06:00:39 +0000323def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0,
324 (outs), (ins SPR:$Sd),
325 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, #0",
326 [(arm_cmpfp0 SPR:$Sd)]> {
327 let Inst{3-0} = 0b0000;
328 let Inst{5} = 0;
Evan Cheng5eda2822011-02-16 00:35:02 +0000329
Evan Cheng6557bce2011-02-22 19:53:14 +0000330 // Some single precision VFP instructions may be executed on both NEON and
331 // VFP pipelines on A8.
332 let D = VFPNeonA8Domain;
Bill Wendling1fc6d882010-10-13 00:38:07 +0000333}
Evan Chenga8e29892007-01-19 07:51:42 +0000334
Bill Wendling67a704d2010-10-13 20:58:46 +0000335// FIXME: Verify encoding after integrated assembler is working.
Bill Wendling69661192010-11-01 06:00:39 +0000336def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0,
337 (outs), (ins DPR:$Dd),
338 IIC_fpCMP64, "vcmp", ".f64\t$Dd, #0",
339 [/* For disassembly only; pattern left blank */]> {
340 let Inst{3-0} = 0b0000;
341 let Inst{5} = 0;
Bill Wendling67a704d2010-10-13 20:58:46 +0000342}
Johnny Chen7edd8e32010-02-08 19:41:48 +0000343
Bill Wendling69661192010-11-01 06:00:39 +0000344def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0,
345 (outs), (ins SPR:$Sd),
346 IIC_fpCMP32, "vcmp", ".f32\t$Sd, #0",
347 [/* For disassembly only; pattern left blank */]> {
348 let Inst{3-0} = 0b0000;
349 let Inst{5} = 0;
Evan Cheng5eda2822011-02-16 00:35:02 +0000350
Evan Cheng6557bce2011-02-22 19:53:14 +0000351 // Some single precision VFP instructions may be executed on both NEON and
352 // VFP pipelines on A8.
353 let D = VFPNeonA8Domain;
Bill Wendling67a704d2010-10-13 20:58:46 +0000354}
Evan Cheng5eda2822011-02-16 00:35:02 +0000355} // Defs = [FPSCR]
Evan Chenga8e29892007-01-19 07:51:42 +0000356
Bill Wendling54908dd2010-10-13 00:56:35 +0000357def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0,
358 (outs DPR:$Dd), (ins SPR:$Sm),
359 IIC_fpCVTDS, "vcvt", ".f64.f32\t$Dd, $Sm",
360 [(set DPR:$Dd, (fextend SPR:$Sm))]> {
361 // Instruction operands.
362 bits<5> Dd;
363 bits<5> Sm;
364
365 // Encode instruction operands.
366 let Inst{3-0} = Sm{4-1};
367 let Inst{5} = Sm{0};
368 let Inst{15-12} = Dd{3-0};
369 let Inst{22} = Dd{4};
370}
Evan Chenga8e29892007-01-19 07:51:42 +0000371
Evan Cheng96581d32008-11-11 02:11:05 +0000372// Special case encoding: bits 11-8 is 0b1011.
Bill Wendling54908dd2010-10-13 00:56:35 +0000373def VCVTSD : VFPAI<(outs SPR:$Sd), (ins DPR:$Dm), VFPUnaryFrm,
374 IIC_fpCVTSD, "vcvt", ".f32.f64\t$Sd, $Dm",
375 [(set SPR:$Sd, (fround DPR:$Dm))]> {
376 // Instruction operands.
377 bits<5> Sd;
378 bits<5> Dm;
379
380 // Encode instruction operands.
381 let Inst{3-0} = Dm{3-0};
382 let Inst{5} = Dm{4};
383 let Inst{15-12} = Sd{4-1};
384 let Inst{22} = Sd{0};
385
Evan Cheng96581d32008-11-11 02:11:05 +0000386 let Inst{27-23} = 0b11101;
387 let Inst{21-16} = 0b110111;
388 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000389 let Inst{7-6} = 0b11;
390 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000391}
Evan Chenga8e29892007-01-19 07:51:42 +0000392
Johnny Chen2d658df2010-02-09 17:21:56 +0000393// Between half-precision and single-precision. For disassembly only.
394
Bill Wendling67a704d2010-10-13 20:58:46 +0000395// FIXME: Verify encoding after integrated assembler is working.
Owen Anderson838130e2011-08-22 21:34:00 +0000396def VCVTBSH: ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$Sd), (ins SPR:$Sm),
397 /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$Sd, $Sm",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000398 [/* For disassembly only; pattern left blank */]>;
399
Bob Wilson76a312b2010-03-19 22:51:32 +0000400def : ARMPat<(f32_to_f16 SPR:$a),
401 (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000402
Owen Anderson838130e2011-08-22 21:34:00 +0000403def VCVTBHS: ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$Sd), (ins SPR:$Sm),
404 /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$Sd, $Sm",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000405 [/* For disassembly only; pattern left blank */]>;
406
Bob Wilson76a312b2010-03-19 22:51:32 +0000407def : ARMPat<(f16_to_f32 GPR:$a),
408 (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000409
Owen Anderson838130e2011-08-22 21:34:00 +0000410def VCVTTSH: ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$Sd), (ins SPR:$Sm),
411 /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$Sd, $Sm",
Johnny Chen2d658df2010-02-09 17:21:56 +0000412 [/* For disassembly only; pattern left blank */]>;
413
Owen Anderson838130e2011-08-22 21:34:00 +0000414def VCVTTHS: ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$Sd), (ins SPR:$Sm),
415 /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$Sd, $Sm",
Johnny Chen2d658df2010-02-09 17:21:56 +0000416 [/* For disassembly only; pattern left blank */]>;
417
Bill Wendling69661192010-11-01 06:00:39 +0000418def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
419 (outs DPR:$Dd), (ins DPR:$Dm),
420 IIC_fpUNA64, "vneg", ".f64\t$Dd, $Dm",
421 [(set DPR:$Dd, (fneg (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000422
Bill Wendling69661192010-11-01 06:00:39 +0000423def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,
424 (outs SPR:$Sd), (ins SPR:$Sm),
425 IIC_fpUNA32, "vneg", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000426 [(set SPR:$Sd, (fneg SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000427 // Some single precision VFP instructions may be executed on both NEON and
428 // VFP pipelines on A8.
429 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000430}
Evan Chenga8e29892007-01-19 07:51:42 +0000431
Bill Wendling69661192010-11-01 06:00:39 +0000432def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0,
433 (outs DPR:$Dd), (ins DPR:$Dm),
434 IIC_fpSQRT64, "vsqrt", ".f64\t$Dd, $Dm",
435 [(set DPR:$Dd, (fsqrt (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000436
Bill Wendling69661192010-11-01 06:00:39 +0000437def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0,
438 (outs SPR:$Sd), (ins SPR:$Sm),
439 IIC_fpSQRT32, "vsqrt", ".f32\t$Sd, $Sm",
440 [(set SPR:$Sd, (fsqrt SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000441
Bill Wendling67a704d2010-10-13 20:58:46 +0000442let neverHasSideEffects = 1 in {
Bill Wendling69661192010-11-01 06:00:39 +0000443def VMOVD : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
444 (outs DPR:$Dd), (ins DPR:$Dm),
445 IIC_fpUNA64, "vmov", ".f64\t$Dd, $Dm", []>;
Bill Wendling67a704d2010-10-13 20:58:46 +0000446
Bill Wendling69661192010-11-01 06:00:39 +0000447def VMOVS : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
448 (outs SPR:$Sd), (ins SPR:$Sm),
449 IIC_fpUNA32, "vmov", ".f32\t$Sd, $Sm", []>;
Bill Wendling67a704d2010-10-13 20:58:46 +0000450} // neverHasSideEffects
451
Evan Chenga8e29892007-01-19 07:51:42 +0000452//===----------------------------------------------------------------------===//
453// FP <-> GPR Copies. Int <-> FP Conversions.
454//
455
Bill Wendling7d31a162010-10-20 22:44:54 +0000456def VMOVRS : AVConv2I<0b11100001, 0b1010,
457 (outs GPR:$Rt), (ins SPR:$Sn),
458 IIC_fpMOVSI, "vmov", "\t$Rt, $Sn",
459 [(set GPR:$Rt, (bitconvert SPR:$Sn))]> {
460 // Instruction operands.
461 bits<4> Rt;
462 bits<5> Sn;
Evan Chenga8e29892007-01-19 07:51:42 +0000463
Bill Wendling7d31a162010-10-20 22:44:54 +0000464 // Encode instruction operands.
465 let Inst{19-16} = Sn{4-1};
466 let Inst{7} = Sn{0};
467 let Inst{15-12} = Rt;
468
469 let Inst{6-5} = 0b00;
470 let Inst{3-0} = 0b0000;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000471
472 // Some single precision VFP instructions may be executed on both NEON and VFP
473 // pipelines.
474 let D = VFPNeonDomain;
Bill Wendling7d31a162010-10-20 22:44:54 +0000475}
476
477def VMOVSR : AVConv4I<0b11100000, 0b1010,
478 (outs SPR:$Sn), (ins GPR:$Rt),
479 IIC_fpMOVIS, "vmov", "\t$Sn, $Rt",
480 [(set SPR:$Sn, (bitconvert GPR:$Rt))]> {
481 // Instruction operands.
482 bits<5> Sn;
483 bits<4> Rt;
484
485 // Encode instruction operands.
486 let Inst{19-16} = Sn{4-1};
487 let Inst{7} = Sn{0};
488 let Inst{15-12} = Rt;
489
490 let Inst{6-5} = 0b00;
491 let Inst{3-0} = 0b0000;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000492
493 // Some single precision VFP instructions may be executed on both NEON and VFP
494 // pipelines.
495 let D = VFPNeonDomain;
Bill Wendling7d31a162010-10-20 22:44:54 +0000496}
Evan Chenga8e29892007-01-19 07:51:42 +0000497
Evan Cheng020cc1b2010-05-13 00:16:46 +0000498let neverHasSideEffects = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +0000499def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Bill Wendling01aabda2010-10-20 23:37:40 +0000500 (outs GPR:$Rt, GPR:$Rt2), (ins DPR:$Dm),
501 IIC_fpMOVDI, "vmov", "\t$Rt, $Rt2, $Dm",
Johnny Chen7acca672010-02-05 18:04:58 +0000502 [/* FIXME: Can't write pattern for multiple result instr*/]> {
Bill Wendling01aabda2010-10-20 23:37:40 +0000503 // Instruction operands.
504 bits<5> Dm;
505 bits<4> Rt;
506 bits<4> Rt2;
507
508 // Encode instruction operands.
509 let Inst{3-0} = Dm{3-0};
510 let Inst{5} = Dm{4};
511 let Inst{15-12} = Rt;
512 let Inst{19-16} = Rt2;
513
Johnny Chen7acca672010-02-05 18:04:58 +0000514 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000515
516 // Some single precision VFP instructions may be executed on both NEON and VFP
517 // pipelines.
518 let D = VFPNeonDomain;
Johnny Chen7acca672010-02-05 18:04:58 +0000519}
Evan Chenga8e29892007-01-19 07:51:42 +0000520
Johnny Chen23401d62010-02-08 17:26:09 +0000521def VMOVRRS : AVConv3I<0b11000101, 0b1010,
Owen Anderson694e0ff2011-08-29 23:15:25 +0000522 (outs GPR:$Rt, GPR:$Rt2), (ins SPR:$src1, SPR:$src2),
523 IIC_fpMOVDI, "vmov", "\t$Rt, $Rt2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000524 [/* For disassembly only; pattern left blank */]> {
Owen Anderson694e0ff2011-08-29 23:15:25 +0000525 bits<5> src1;
526 bits<4> Rt;
527 bits<4> Rt2;
528
529 // Encode instruction operands.
530 let Inst{3-0} = src1{3-0};
531 let Inst{5} = src1{4};
532 let Inst{15-12} = Rt;
533 let Inst{19-16} = Rt2;
534
Johnny Chen23401d62010-02-08 17:26:09 +0000535 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000536
537 // Some single precision VFP instructions may be executed on both NEON and VFP
538 // pipelines.
539 let D = VFPNeonDomain;
Owen Anderson357ec682011-08-22 20:27:12 +0000540 let DecoderMethod = "DecodeVMOVRRS";
Johnny Chen23401d62010-02-08 17:26:09 +0000541}
Evan Cheng020cc1b2010-05-13 00:16:46 +0000542} // neverHasSideEffects
Johnny Chen23401d62010-02-08 17:26:09 +0000543
Evan Chenga8e29892007-01-19 07:51:42 +0000544// FMDHR: GPR -> SPR
545// FMDLR: GPR -> SPR
546
Jim Grosbache5165492009-11-09 00:11:35 +0000547def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Bill Wendling01aabda2010-10-20 23:37:40 +0000548 (outs DPR:$Dm), (ins GPR:$Rt, GPR:$Rt2),
549 IIC_fpMOVID, "vmov", "\t$Dm, $Rt, $Rt2",
550 [(set DPR:$Dm, (arm_fmdrr GPR:$Rt, GPR:$Rt2))]> {
551 // Instruction operands.
552 bits<5> Dm;
553 bits<4> Rt;
554 bits<4> Rt2;
555
556 // Encode instruction operands.
557 let Inst{3-0} = Dm{3-0};
558 let Inst{5} = Dm{4};
559 let Inst{15-12} = Rt;
560 let Inst{19-16} = Rt2;
561
562 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000563
564 // Some single precision VFP instructions may be executed on both NEON and VFP
565 // pipelines.
566 let D = VFPNeonDomain;
Johnny Chen7acca672010-02-05 18:04:58 +0000567}
Evan Chenga8e29892007-01-19 07:51:42 +0000568
Evan Cheng020cc1b2010-05-13 00:16:46 +0000569let neverHasSideEffects = 1 in
Johnny Chen23401d62010-02-08 17:26:09 +0000570def VMOVSRR : AVConv5I<0b11000100, 0b1010,
571 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000572 IIC_fpMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000573 [/* For disassembly only; pattern left blank */]> {
Owen Anderson694e0ff2011-08-29 23:15:25 +0000574 // Instruction operands.
575 bits<5> dst1;
576 bits<4> src1;
577 bits<4> src2;
578
579 // Encode instruction operands.
580 let Inst{3-0} = dst1{3-0};
581 let Inst{5} = dst1{4};
582 let Inst{15-12} = src1;
583 let Inst{19-16} = src2;
584
Johnny Chen23401d62010-02-08 17:26:09 +0000585 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000586
587 // Some single precision VFP instructions may be executed on both NEON and VFP
588 // pipelines.
589 let D = VFPNeonDomain;
Owen Anderson357ec682011-08-22 20:27:12 +0000590
591 let DecoderMethod = "DecodeVMOVSRR";
Johnny Chen23401d62010-02-08 17:26:09 +0000592}
593
Evan Chenga8e29892007-01-19 07:51:42 +0000594// FMRDH: SPR -> GPR
595// FMRDL: SPR -> GPR
596// FMRRS: SPR -> GPR
Bill Wendling67a704d2010-10-13 20:58:46 +0000597// FMRX: SPR system reg -> GPR
Evan Chenga8e29892007-01-19 07:51:42 +0000598// FMSRR: GPR -> SPR
Bill Wendling67a704d2010-10-13 20:58:46 +0000599// FMXR: GPR -> VFP system reg
Evan Chenga8e29892007-01-19 07:51:42 +0000600
601
Bill Wendling67a704d2010-10-13 20:58:46 +0000602// Int -> FP:
Evan Chenga8e29892007-01-19 07:51:42 +0000603
Bill Wendling67a704d2010-10-13 20:58:46 +0000604class AVConv1IDs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
605 bits<4> opcod4, dag oops, dag iops,
606 InstrItinClass itin, string opc, string asm,
607 list<dag> pattern>
608 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
609 pattern> {
610 // Instruction operands.
611 bits<5> Dd;
612 bits<5> Sm;
613
614 // Encode instruction operands.
615 let Inst{3-0} = Sm{4-1};
616 let Inst{5} = Sm{0};
617 let Inst{15-12} = Dd{3-0};
618 let Inst{22} = Dd{4};
619}
620
621class AVConv1InSs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
622 bits<4> opcod4, dag oops, dag iops,InstrItinClass itin,
623 string opc, string asm, list<dag> pattern>
624 : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
625 pattern> {
626 // Instruction operands.
627 bits<5> Sd;
628 bits<5> Sm;
629
630 // Encode instruction operands.
631 let Inst{3-0} = Sm{4-1};
632 let Inst{5} = Sm{0};
633 let Inst{15-12} = Sd{4-1};
634 let Inst{22} = Sd{0};
635}
636
637def VSITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011,
638 (outs DPR:$Dd), (ins SPR:$Sm),
639 IIC_fpCVTID, "vcvt", ".f64.s32\t$Dd, $Sm",
640 [(set DPR:$Dd, (f64 (arm_sitof SPR:$Sm)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000641 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000642}
Evan Chenga8e29892007-01-19 07:51:42 +0000643
Bill Wendling67a704d2010-10-13 20:58:46 +0000644def VSITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
645 (outs SPR:$Sd),(ins SPR:$Sm),
646 IIC_fpCVTIS, "vcvt", ".f32.s32\t$Sd, $Sm",
647 [(set SPR:$Sd, (arm_sitof SPR:$Sm))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000648 let Inst{7} = 1; // s32
Evan Cheng5eda2822011-02-16 00:35:02 +0000649
Evan Cheng6557bce2011-02-22 19:53:14 +0000650 // Some single precision VFP instructions may be executed on both NEON and
651 // VFP pipelines on A8.
652 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000653}
Evan Chenga8e29892007-01-19 07:51:42 +0000654
Bill Wendling67a704d2010-10-13 20:58:46 +0000655def VUITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011,
656 (outs DPR:$Dd), (ins SPR:$Sm),
657 IIC_fpCVTID, "vcvt", ".f64.u32\t$Dd, $Sm",
658 [(set DPR:$Dd, (f64 (arm_uitof SPR:$Sm)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000659 let Inst{7} = 0; // u32
660}
Evan Chenga8e29892007-01-19 07:51:42 +0000661
Bill Wendling67a704d2010-10-13 20:58:46 +0000662def VUITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
663 (outs SPR:$Sd), (ins SPR:$Sm),
664 IIC_fpCVTIS, "vcvt", ".f32.u32\t$Sd, $Sm",
665 [(set SPR:$Sd, (arm_uitof SPR:$Sm))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000666 let Inst{7} = 0; // u32
Evan Cheng5eda2822011-02-16 00:35:02 +0000667
Evan Cheng6557bce2011-02-22 19:53:14 +0000668 // Some single precision VFP instructions may be executed on both NEON and
669 // VFP pipelines on A8.
670 let D = VFPNeonA8Domain;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000671}
Evan Chenga8e29892007-01-19 07:51:42 +0000672
Bill Wendling67a704d2010-10-13 20:58:46 +0000673// FP -> Int:
674
675class AVConv1IsD_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
676 bits<4> opcod4, dag oops, dag iops,
677 InstrItinClass itin, string opc, string asm,
678 list<dag> pattern>
679 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
680 pattern> {
681 // Instruction operands.
682 bits<5> Sd;
683 bits<5> Dm;
684
685 // Encode instruction operands.
686 let Inst{3-0} = Dm{3-0};
687 let Inst{5} = Dm{4};
688 let Inst{15-12} = Sd{4-1};
689 let Inst{22} = Sd{0};
690}
691
692class AVConv1InsS_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
693 bits<4> opcod4, dag oops, dag iops,
694 InstrItinClass itin, string opc, string asm,
695 list<dag> pattern>
696 : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
697 pattern> {
698 // Instruction operands.
699 bits<5> Sd;
700 bits<5> Sm;
701
702 // Encode instruction operands.
703 let Inst{3-0} = Sm{4-1};
704 let Inst{5} = Sm{0};
705 let Inst{15-12} = Sd{4-1};
706 let Inst{22} = Sd{0};
707}
708
Evan Chenga8e29892007-01-19 07:51:42 +0000709// Always set Z bit in the instruction, i.e. "round towards zero" variants.
Bill Wendling67a704d2010-10-13 20:58:46 +0000710def VTOSIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011,
711 (outs SPR:$Sd), (ins DPR:$Dm),
712 IIC_fpCVTDI, "vcvt", ".s32.f64\t$Sd, $Dm",
713 [(set SPR:$Sd, (arm_ftosi (f64 DPR:$Dm)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000714 let Inst{7} = 1; // Z bit
715}
Evan Chenga8e29892007-01-19 07:51:42 +0000716
Bill Wendling67a704d2010-10-13 20:58:46 +0000717def VTOSIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
718 (outs SPR:$Sd), (ins SPR:$Sm),
719 IIC_fpCVTSI, "vcvt", ".s32.f32\t$Sd, $Sm",
720 [(set SPR:$Sd, (arm_ftosi SPR:$Sm))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000721 let Inst{7} = 1; // Z bit
Evan Cheng5eda2822011-02-16 00:35:02 +0000722
Evan Cheng6557bce2011-02-22 19:53:14 +0000723 // Some single precision VFP instructions may be executed on both NEON and
724 // VFP pipelines on A8.
725 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000726}
Evan Chenga8e29892007-01-19 07:51:42 +0000727
Bill Wendling67a704d2010-10-13 20:58:46 +0000728def VTOUIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011,
729 (outs SPR:$Sd), (ins DPR:$Dm),
730 IIC_fpCVTDI, "vcvt", ".u32.f64\t$Sd, $Dm",
731 [(set SPR:$Sd, (arm_ftoui (f64 DPR:$Dm)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000732 let Inst{7} = 1; // Z bit
733}
Evan Chenga8e29892007-01-19 07:51:42 +0000734
Bill Wendling67a704d2010-10-13 20:58:46 +0000735def VTOUIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
736 (outs SPR:$Sd), (ins SPR:$Sm),
737 IIC_fpCVTSI, "vcvt", ".u32.f32\t$Sd, $Sm",
738 [(set SPR:$Sd, (arm_ftoui SPR:$Sm))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000739 let Inst{7} = 1; // Z bit
Evan Cheng5eda2822011-02-16 00:35:02 +0000740
Evan Cheng6557bce2011-02-22 19:53:14 +0000741 // Some single precision VFP instructions may be executed on both NEON and
742 // VFP pipelines on A8.
743 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000744}
Evan Chenga8e29892007-01-19 07:51:42 +0000745
Johnny Chen15b423f2010-02-08 22:02:41 +0000746// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
Nate Begemand1fb5832010-08-03 21:31:55 +0000747let Uses = [FPSCR] in {
Bill Wendling67a704d2010-10-13 20:58:46 +0000748// FIXME: Verify encoding after integrated assembler is working.
749def VTOSIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011,
750 (outs SPR:$Sd), (ins DPR:$Dm),
751 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$Sd, $Dm",
752 [(set SPR:$Sd, (int_arm_vcvtr (f64 DPR:$Dm)))]>{
Johnny Chen15b423f2010-02-08 22:02:41 +0000753 let Inst{7} = 0; // Z bit
754}
755
Bill Wendling67a704d2010-10-13 20:58:46 +0000756def VTOSIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
757 (outs SPR:$Sd), (ins SPR:$Sm),
758 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$Sd, $Sm",
759 [(set SPR:$Sd, (int_arm_vcvtr SPR:$Sm))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000760 let Inst{7} = 0; // Z bit
761}
762
Bill Wendling67a704d2010-10-13 20:58:46 +0000763def VTOUIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011,
764 (outs SPR:$Sd), (ins DPR:$Dm),
765 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$Sd, $Dm",
Bill Wendling88cf0382010-10-14 01:02:08 +0000766 [(set SPR:$Sd, (int_arm_vcvtru(f64 DPR:$Dm)))]>{
Johnny Chen15b423f2010-02-08 22:02:41 +0000767 let Inst{7} = 0; // Z bit
768}
769
Bill Wendling67a704d2010-10-13 20:58:46 +0000770def VTOUIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
771 (outs SPR:$Sd), (ins SPR:$Sm),
772 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$Sd, $Sm",
773 [(set SPR:$Sd, (int_arm_vcvtru SPR:$Sm))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000774 let Inst{7} = 0; // Z bit
775}
Nate Begemand1fb5832010-08-03 21:31:55 +0000776}
Johnny Chen15b423f2010-02-08 22:02:41 +0000777
Johnny Chen27bb8d02010-02-11 18:17:16 +0000778// Convert between floating-point and fixed-point
779// Data type for fixed-point naming convention:
780// S16 (U=0, sx=0) -> SH
781// U16 (U=1, sx=0) -> UH
782// S32 (U=0, sx=1) -> SL
783// U32 (U=1, sx=1) -> UL
784
Bill Wendling160acca2010-11-01 23:11:22 +0000785// FIXME: Marking these as codegen only seems wrong. They are real
786// instructions(?)
787let Constraints = "$a = $dst", isCodeGenOnly = 1 in {
Johnny Chen27bb8d02010-02-11 18:17:16 +0000788
789// FP to Fixed-Point:
790
791def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
Bill Wendlingcd944a42010-11-01 23:17:54 +0000792 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
Johnny Chen27bb8d02010-02-11 18:17:16 +0000793 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000794 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000795 // Some single precision VFP instructions may be executed on both NEON and
796 // VFP pipelines on A8.
797 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000798}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000799
800def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
801 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
802 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000803 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000804 // Some single precision VFP instructions may be executed on both NEON and
805 // VFP pipelines on A8.
806 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000807}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000808
809def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
810 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
811 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000812 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000813 // Some single precision VFP instructions may be executed on both NEON and
814 // VFP pipelines on A8.
815 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000816}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000817
818def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
819 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
820 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000821 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000822 // Some single precision VFP instructions may be executed on both NEON and
823 // VFP pipelines on A8.
824 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000825}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000826
827def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
828 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
829 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
830 [/* For disassembly only; pattern left blank */]>;
831
832def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
833 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
834 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
835 [/* For disassembly only; pattern left blank */]>;
836
837def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
838 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
839 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
840 [/* For disassembly only; pattern left blank */]>;
841
842def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
843 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
844 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
845 [/* For disassembly only; pattern left blank */]>;
846
847// Fixed-Point to FP:
848
849def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
850 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
851 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000852 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000853 // Some single precision VFP instructions may be executed on both NEON and
854 // VFP pipelines on A8.
855 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000856}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000857
858def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
859 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
860 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000861 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000862 // Some single precision VFP instructions may be executed on both NEON and
863 // VFP pipelines on A8.
864 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000865}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000866
867def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
868 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
869 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000870 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000871 // Some single precision VFP instructions may be executed on both NEON and
872 // VFP pipelines on A8.
873 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000874}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000875
876def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
877 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
878 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000879 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000880 // Some single precision VFP instructions may be executed on both NEON and
881 // VFP pipelines on A8.
882 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000883}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000884
885def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
886 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
887 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
888 [/* For disassembly only; pattern left blank */]>;
889
890def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
891 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
892 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
893 [/* For disassembly only; pattern left blank */]>;
894
895def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
896 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
897 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
898 [/* For disassembly only; pattern left blank */]>;
899
900def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
901 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
902 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
903 [/* For disassembly only; pattern left blank */]>;
904
Bill Wendling160acca2010-11-01 23:11:22 +0000905} // End of 'let Constraints = "$a = $dst", isCodeGenOnly = 1 in'
Johnny Chen27bb8d02010-02-11 18:17:16 +0000906
Evan Chenga8e29892007-01-19 07:51:42 +0000907//===----------------------------------------------------------------------===//
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000908// FP Multiply-Accumulate Operations.
Evan Chenga8e29892007-01-19 07:51:42 +0000909//
910
Evan Cheng529916c2010-11-12 20:32:20 +0000911def VMLAD : ADbI<0b11100, 0b00, 0, 0,
912 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
913 IIC_fpMAC64, "vmla", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000914 [(set DPR:$Dd, (fadd_mlx (fmul_su DPR:$Dn, DPR:$Dm),
915 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000916 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000917 Requires<[HasVFP2,UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000918
Bill Wendling69661192010-11-01 06:00:39 +0000919def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
920 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
921 IIC_fpMAC32, "vmla", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000922 [(set SPR:$Sd, (fadd_mlx (fmul_su SPR:$Sn, SPR:$Sm),
923 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000924 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000925 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000926 // Some single precision VFP instructions may be executed on both NEON and
927 // VFP pipelines on A8.
928 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000929}
Evan Chenga8e29892007-01-19 07:51:42 +0000930
Evan Cheng48575f62010-12-05 22:04:16 +0000931def : Pat<(fadd_mlx DPR:$dstin, (fmul_su DPR:$a, (f64 DPR:$b))),
Evan Cheng529916c2010-11-12 20:32:20 +0000932 (VMLAD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000933 Requires<[HasVFP2,UseFPVMLx]>;
934def : Pat<(fadd_mlx SPR:$dstin, (fmul_su SPR:$a, SPR:$b)),
Evan Cheng529916c2010-11-12 20:32:20 +0000935 (VMLAS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000936 Requires<[HasVFP2,DontUseNEONForFP, UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000937
Evan Cheng529916c2010-11-12 20:32:20 +0000938def VMLSD : ADbI<0b11100, 0b00, 1, 0,
939 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
940 IIC_fpMAC64, "vmls", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000941 [(set DPR:$Dd, (fadd_mlx (fneg (fmul_su DPR:$Dn,DPR:$Dm)),
942 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000943 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000944 Requires<[HasVFP2,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000945
Bill Wendling69661192010-11-01 06:00:39 +0000946def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
947 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
948 IIC_fpMAC32, "vmls", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000949 [(set SPR:$Sd, (fadd_mlx (fneg (fmul_su SPR:$Sn, SPR:$Sm)),
950 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000951 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000952 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000953 // Some single precision VFP instructions may be executed on both NEON and
954 // VFP pipelines on A8.
955 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000956}
Evan Chenga8e29892007-01-19 07:51:42 +0000957
Evan Cheng48575f62010-12-05 22:04:16 +0000958def : Pat<(fsub_mlx DPR:$dstin, (fmul_su DPR:$a, (f64 DPR:$b))),
Evan Cheng529916c2010-11-12 20:32:20 +0000959 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000960 Requires<[HasVFP2,UseFPVMLx]>;
961def : Pat<(fsub_mlx SPR:$dstin, (fmul_su SPR:$a, SPR:$b)),
Evan Cheng529916c2010-11-12 20:32:20 +0000962 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000963 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000964
Evan Cheng529916c2010-11-12 20:32:20 +0000965def VNMLAD : ADbI<0b11100, 0b01, 1, 0,
966 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
967 IIC_fpMAC64, "vnmla", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000968 [(set DPR:$Dd,(fsub_mlx (fneg (fmul_su DPR:$Dn,DPR:$Dm)),
969 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000970 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000971 Requires<[HasVFP2,UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000972
Bill Wendling69661192010-11-01 06:00:39 +0000973def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
974 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
975 IIC_fpMAC32, "vnmla", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000976 [(set SPR:$Sd, (fsub_mlx (fneg (fmul_su SPR:$Sn, SPR:$Sm)),
977 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000978 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000979 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000980 // Some single precision VFP instructions may be executed on both NEON and
981 // VFP pipelines on A8.
982 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000983}
Bill Wendling88cf0382010-10-14 01:02:08 +0000984
Evan Cheng48575f62010-12-05 22:04:16 +0000985def : Pat<(fsub_mlx (fneg (fmul_su DPR:$a, (f64 DPR:$b))), DPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +0000986 (VNMLAD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000987 Requires<[HasVFP2,UseFPVMLx]>;
988def : Pat<(fsub_mlx (fneg (fmul_su SPR:$a, SPR:$b)), SPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +0000989 (VNMLAS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000990 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000991
Evan Cheng529916c2010-11-12 20:32:20 +0000992def VNMLSD : ADbI<0b11100, 0b01, 0, 0,
993 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
994 IIC_fpMAC64, "vnmls", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000995 [(set DPR:$Dd, (fsub_mlx (fmul_su DPR:$Dn, DPR:$Dm),
996 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000997 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000998 Requires<[HasVFP2,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000999
Bill Wendling69661192010-11-01 06:00:39 +00001000def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
1001 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
1002 IIC_fpMAC32, "vnmls", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +00001003 [(set SPR:$Sd, (fsub_mlx (fmul_su SPR:$Sn, SPR:$Sm), SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +00001004 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +00001005 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +00001006 // Some single precision VFP instructions may be executed on both NEON and
1007 // VFP pipelines on A8.
1008 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +00001009}
Bill Wendling88cf0382010-10-14 01:02:08 +00001010
Evan Cheng48575f62010-12-05 22:04:16 +00001011def : Pat<(fsub_mlx (fmul_su DPR:$a, (f64 DPR:$b)), DPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +00001012 (VNMLSD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +00001013 Requires<[HasVFP2,UseFPVMLx]>;
1014def : Pat<(fsub_mlx (fmul_su SPR:$a, SPR:$b), SPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +00001015 (VNMLSS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +00001016 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +00001017
Evan Chenga8e29892007-01-19 07:51:42 +00001018
1019//===----------------------------------------------------------------------===//
1020// FP Conditional moves.
1021//
1022
Evan Cheng020cc1b2010-05-13 00:16:46 +00001023let neverHasSideEffects = 1 in {
Jim Grosbachf219f312011-03-11 23:09:50 +00001024def VMOVDcc : ARMPseudoInst<(outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001025 4, IIC_fpUNA64,
Bill Wendling69661192010-11-01 06:00:39 +00001026 [/*(set DPR:$Dd, (ARMcmov DPR:$Dn, DPR:$Dm, imm:$cc))*/]>,
1027 RegConstraint<"$Dn = $Dd">;
Evan Chenga8e29892007-01-19 07:51:42 +00001028
Jim Grosbachf219f312011-03-11 23:09:50 +00001029def VMOVScc : ARMPseudoInst<(outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001030 4, IIC_fpUNA32,
Bill Wendling69661192010-11-01 06:00:39 +00001031 [/*(set SPR:$Sd, (ARMcmov SPR:$Sn, SPR:$Sm, imm:$cc))*/]>,
1032 RegConstraint<"$Sn = $Sd">;
Evan Cheng020cc1b2010-05-13 00:16:46 +00001033} // neverHasSideEffects
Evan Cheng78be83d2008-11-11 19:40:26 +00001034
1035//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001036// Move from VFP System Register to ARM core register.
Evan Cheng78be83d2008-11-11 19:40:26 +00001037//
1038
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001039class MovFromVFP<bits<4> opc19_16, dag oops, dag iops, string opc, string asm,
1040 list<dag> pattern>:
1041 VFPAI<oops, iops, VFPMiscFrm, IIC_fpSTAT, opc, asm, pattern> {
Evan Cheng39382422009-10-28 01:44:26 +00001042
Bill Wendling88cf0382010-10-14 01:02:08 +00001043 // Instruction operand.
1044 bits<4> Rt;
1045
Johnny Chenc9745042010-02-09 22:35:38 +00001046 let Inst{27-20} = 0b11101111;
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001047 let Inst{19-16} = opc19_16;
1048 let Inst{15-12} = Rt;
Johnny Chenc9745042010-02-09 22:35:38 +00001049 let Inst{11-8} = 0b1010;
1050 let Inst{7} = 0;
Bill Wendling88cf0382010-10-14 01:02:08 +00001051 let Inst{6-5} = 0b00;
Johnny Chenc9745042010-02-09 22:35:38 +00001052 let Inst{4} = 1;
Bill Wendling88cf0382010-10-14 01:02:08 +00001053 let Inst{3-0} = 0b0000;
Johnny Chenc9745042010-02-09 22:35:38 +00001054}
Johnny Chenc9745042010-02-09 22:35:38 +00001055
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001056// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
1057// to APSR.
1058let Defs = [CPSR], Uses = [FPSCR], Rt = 0b1111 /* apsr_nzcv */ in
1059def FMSTAT : MovFromVFP<0b0001 /* fpscr */, (outs), (ins),
1060 "vmrs", "\tapsr_nzcv, fpscr", [(arm_fmstat)]>;
1061
1062// Application level FPSCR -> GPR
1063let hasSideEffects = 1, Uses = [FPSCR] in
1064def VMRS : MovFromVFP<0b0001 /* fpscr */, (outs GPR:$Rt), (ins),
1065 "vmrs", "\t$Rt, fpscr",
1066 [(set GPR:$Rt, (int_arm_get_fpscr))]>;
1067
1068// System level FPEXC, FPSID -> GPR
1069let Uses = [FPSCR] in {
1070 def VMRS_FPEXC : MovFromVFP<0b1000 /* fpexc */, (outs GPR:$Rt), (ins),
1071 "vmrs", "\t$Rt, fpexc", []>;
1072 def VMRS_FPSID : MovFromVFP<0b0000 /* fpsid */, (outs GPR:$Rt), (ins),
1073 "vmrs", "\t$Rt, fpsid", []>;
1074}
1075
1076//===----------------------------------------------------------------------===//
1077// Move from ARM core register to VFP System Register.
1078//
1079
1080class MovToVFP<bits<4> opc19_16, dag oops, dag iops, string opc, string asm,
1081 list<dag> pattern>:
1082 VFPAI<oops, iops, VFPMiscFrm, IIC_fpSTAT, opc, asm, pattern> {
1083
Bill Wendling88cf0382010-10-14 01:02:08 +00001084 // Instruction operand.
1085 bits<4> src;
1086
1087 // Encode instruction operand.
1088 let Inst{15-12} = src;
1089
Johnny Chenc9745042010-02-09 22:35:38 +00001090 let Inst{27-20} = 0b11101110;
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001091 let Inst{19-16} = opc19_16;
Johnny Chenc9745042010-02-09 22:35:38 +00001092 let Inst{11-8} = 0b1010;
1093 let Inst{7} = 0;
1094 let Inst{4} = 1;
1095}
Evan Cheng39382422009-10-28 01:44:26 +00001096
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001097let Defs = [FPSCR] in {
1098 // Application level GPR -> FPSCR
1099 def VMSR : MovToVFP<0b0001 /* fpscr */, (outs), (ins GPR:$src),
1100 "vmsr", "\tfpscr, $src", [(int_arm_set_fpscr GPR:$src)]>;
1101 // System level GPR -> FPEXC
1102 def VMSR_FPEXC : MovToVFP<0b1000 /* fpexc */, (outs), (ins GPR:$src),
1103 "vmsr", "\tfpexc, $src", []>;
1104 // System level GPR -> FPSID
1105 def VMSR_FPSID : MovToVFP<0b0000 /* fpsid */, (outs), (ins GPR:$src),
1106 "vmsr", "\tfpsid, $src", []>;
1107}
1108
1109//===----------------------------------------------------------------------===//
1110// Misc.
1111//
1112
Evan Cheng39382422009-10-28 01:44:26 +00001113// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +00001114let isReMaterializable = 1 in {
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001115def FCONSTD : VFPAI<(outs DPR:$Dd), (ins vfp_f64imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +00001116 VFPMiscFrm, IIC_fpUNA64,
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001117 "vmov", ".f64\t$Dd, $imm",
1118 [(set DPR:$Dd, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001119 bits<5> Dd;
1120 bits<8> imm;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001121
Jim Grosbache5165492009-11-09 00:11:35 +00001122 let Inst{27-23} = 0b11101;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001123 let Inst{22} = Dd{4};
Jim Grosbache5165492009-11-09 00:11:35 +00001124 let Inst{21-20} = 0b11;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001125 let Inst{19-16} = imm{7-4};
1126 let Inst{15-12} = Dd{3-0};
Jim Grosbache5165492009-11-09 00:11:35 +00001127 let Inst{11-9} = 0b101;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001128 let Inst{8} = 1; // Double precision.
Jim Grosbache5165492009-11-09 00:11:35 +00001129 let Inst{7-4} = 0b0000;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001130 let Inst{3-0} = imm{3-0};
Jim Grosbache5165492009-11-09 00:11:35 +00001131}
1132
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001133def FCONSTS : VFPAI<(outs SPR:$Sd), (ins vfp_f32imm:$imm),
1134 VFPMiscFrm, IIC_fpUNA32,
1135 "vmov", ".f32\t$Sd, $imm",
1136 [(set SPR:$Sd, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001137 bits<5> Sd;
1138 bits<8> imm;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001139
Evan Cheng39382422009-10-28 01:44:26 +00001140 let Inst{27-23} = 0b11101;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001141 let Inst{22} = Sd{0};
Evan Cheng39382422009-10-28 01:44:26 +00001142 let Inst{21-20} = 0b11;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001143 let Inst{19-16} = imm{7-4};
1144 let Inst{15-12} = Sd{4-1};
Evan Cheng39382422009-10-28 01:44:26 +00001145 let Inst{11-9} = 0b101;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001146 let Inst{8} = 0; // Single precision.
Evan Cheng39382422009-10-28 01:44:26 +00001147 let Inst{7-4} = 0b0000;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001148 let Inst{3-0} = imm{3-0};
Evan Cheng39382422009-10-28 01:44:26 +00001149}
Evan Cheng39382422009-10-28 01:44:26 +00001150}
Jim Grosbach5cd5ac62011-10-03 21:12:43 +00001151
1152//===----------------------------------------------------------------------===//
1153// Assembler aliases.
1154//
1155
1156def : VFP2InstAlias<"fmstat${p}", (FMSTAT pred:$p)>;
1157