blob: cf513470a2b8d2373e17b0129495e7a682ea7c66 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000034 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000035 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000036 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
40def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000042}]>;
43
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
45def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000046 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000047}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000048
Evan Chengf49810c2009-06-23 17:48:47 +000049// t2_so_imm - Match a 32-bit immediate operand, which is an
50// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
51// immediate splatted into multiple bytes of the word. t2_so_imm values are
52// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000053// into t2_so_imm instructions: the 8-bit immediate is the least significant
54// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000055def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000056 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000057}
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000069 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000070}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000072// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
73// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
74// to get the first/second pieces.
75def t2_so_imm2part : Operand<i32>,
76 PatLeaf<(imm), [{
77 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
78 }]> {
79}
80
81def t2_so_imm2part_1 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
86def t2_so_imm2part_2 : SDNodeXForm<imm, [{
87 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
88 return CurDAG->getTargetConstant(V, MVT::i32);
89}]>;
90
Jim Grosbach15e6ef82009-11-23 20:35:53 +000091def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
92 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
93 }]> {
94}
95
96def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
101def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
102 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
103 return CurDAG->getTargetConstant(V, MVT::i32);
104}]>;
105
Evan Chenga67efd12009-06-23 19:39:13 +0000106/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
107def imm1_31 : PatLeaf<(i32 imm), [{
108 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
109}]>;
110
Evan Chengf49810c2009-06-23 17:48:47 +0000111/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000112def imm0_4095 : Operand<i32>,
113 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000114 return (uint32_t)N->getZExtValue() < 4096;
115}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000116
Jim Grosbach64171712010-02-16 21:07:46 +0000117def imm0_4095_neg : PatLeaf<(i32 imm), [{
118 return (uint32_t)(-N->getZExtValue()) < 4096;
119}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000120
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121def imm0_255_neg : PatLeaf<(i32 imm), [{
122 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000123}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000124
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000125def imm0_255_not : PatLeaf<(i32 imm), [{
126 return (uint32_t)(~N->getZExtValue()) < 255;
127}], imm_comp_XFORM>;
128
Evan Cheng055b0312009-06-29 07:51:04 +0000129// Define Thumb2 specific addressing modes.
130
131// t2addrmode_imm12 := reg + imm12
132def t2addrmode_imm12 : Operand<i32>,
133 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000134 let PrintMethod = "printAddrModeImm12Operand";
Evan Cheng055b0312009-06-29 07:51:04 +0000135 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
136}
137
Johnny Chen0635fc52010-03-04 17:40:44 +0000138// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000139def t2addrmode_imm8 : Operand<i32>,
140 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
141 let PrintMethod = "printT2AddrModeImm8Operand";
142 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
143}
144
Evan Cheng6d94f112009-07-03 00:06:39 +0000145def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000146 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
147 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000148 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
149}
150
Evan Cheng5c874172009-07-09 22:21:59 +0000151// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000152def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000153 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000154 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
155}
156
Johnny Chenae1757b2010-03-11 01:13:36 +0000157def t2am_imm8s4_offset : Operand<i32> {
158 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
159}
160
Evan Chengcba962d2009-07-09 20:40:44 +0000161// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000162def t2addrmode_so_reg : Operand<i32>,
163 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
164 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000165 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000166}
167
168
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000170// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000171//
172
Owen Andersona99e7782010-11-15 18:45:17 +0000173
174class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000175 string opc, string asm, list<dag> pattern>
176 : T2I<oops, iops, itin, opc, asm, pattern> {
177 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000178 bits<12> imm;
179
180 let Inst{11-8} = Rd{3-0};
181 let Inst{26} = imm{11};
182 let Inst{14-12} = imm{10-8};
183 let Inst{7-0} = imm{7-0};
184}
185
Owen Andersonbb6315d2010-11-15 19:58:36 +0000186
Owen Andersona99e7782010-11-15 18:45:17 +0000187class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
188 string opc, string asm, list<dag> pattern>
189 : T2sI<oops, iops, itin, opc, asm, pattern> {
190 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000191 bits<4> Rn;
192 bits<12> imm;
193
194 let Inst{11-8} = Rd{3-0};
Owen Anderson83da6cd2010-11-14 05:37:38 +0000195 let Inst{26} = imm{11};
196 let Inst{14-12} = imm{10-8};
197 let Inst{7-0} = imm{7-0};
198}
199
Owen Andersonbb6315d2010-11-15 19:58:36 +0000200class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
201 string opc, string asm, list<dag> pattern>
202 : T2I<oops, iops, itin, opc, asm, pattern> {
203 bits<4> Rn;
204 bits<12> imm;
205
206 let Inst{19-16} = Rn{3-0};
207 let Inst{26} = imm{11};
208 let Inst{14-12} = imm{10-8};
209 let Inst{7-0} = imm{7-0};
210}
211
212
Owen Andersona99e7782010-11-15 18:45:17 +0000213class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
214 string opc, string asm, list<dag> pattern>
215 : T2I<oops, iops, itin, opc, asm, pattern> {
216 bits<4> Rd;
217 bits<12> ShiftedRm;
218
219 let Inst{11-8} = Rd{3-0};
220 let Inst{3-0} = ShiftedRm{3-0};
221 let Inst{5-4} = ShiftedRm{6-5};
222 let Inst{14-12} = ShiftedRm{11-9};
223 let Inst{7-6} = ShiftedRm{8-7};
224}
225
226class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
227 string opc, string asm, list<dag> pattern>
228 : T2I<oops, iops, itin, opc, asm, pattern> {
229 bits<4> Rd;
230 bits<12> ShiftedRm;
231
232 let Inst{11-8} = Rd{3-0};
233 let Inst{3-0} = ShiftedRm{3-0};
234 let Inst{5-4} = ShiftedRm{6-5};
235 let Inst{14-12} = ShiftedRm{11-9};
236 let Inst{7-6} = ShiftedRm{8-7};
237}
238
Owen Andersonbb6315d2010-11-15 19:58:36 +0000239class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
240 string opc, string asm, list<dag> pattern>
241 : T2I<oops, iops, itin, opc, asm, pattern> {
242 bits<4> Rn;
243 bits<12> ShiftedRm;
244
245 let Inst{19-16} = Rn{3-0};
246 let Inst{3-0} = ShiftedRm{3-0};
247 let Inst{5-4} = ShiftedRm{6-5};
248 let Inst{14-12} = ShiftedRm{11-9};
249 let Inst{7-6} = ShiftedRm{8-7};
250}
251
Owen Andersona99e7782010-11-15 18:45:17 +0000252class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
253 string opc, string asm, list<dag> pattern>
254 : T2I<oops, iops, itin, opc, asm, pattern> {
255 bits<4> Rd;
256 bits<4> Rm;
257
258 let Inst{11-8} = Rd{3-0};
259 let Inst{3-0} = Rm{3-0};
260}
261
262class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
263 string opc, string asm, list<dag> pattern>
264 : T2sI<oops, iops, itin, opc, asm, pattern> {
265 bits<4> Rd;
266 bits<4> Rm;
267
268 let Inst{11-8} = Rd{3-0};
269 let Inst{3-0} = Rm{3-0};
270}
271
Owen Andersonbb6315d2010-11-15 19:58:36 +0000272class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
274 : T2I<oops, iops, itin, opc, asm, pattern> {
275 bits<4> Rn;
276 bits<4> Rm;
277
278 let Inst{19-16} = Rn{3-0};
279 let Inst{3-0} = Rm{3-0};
280}
281
Owen Andersona99e7782010-11-15 18:45:17 +0000282
283class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
285 : T2I<oops, iops, itin, opc, asm, pattern> {
286 bits<4> Rd;
287 bits<4> Rm;
288
289 let Inst{11-8} = Rd{3-0};
290 let Inst{3-0} = Rm{3-0};
291}
292
Owen Anderson83da6cd2010-11-14 05:37:38 +0000293class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000294 string opc, string asm, list<dag> pattern>
295 : T2sI<oops, iops, itin, opc, asm, pattern> {
296 bits<4> Rd;
297 bits<4> Rn;
298 bits<12> imm;
299
300 let Inst{11-8} = Rd{3-0};
301 let Inst{19-16} = Rn{3-0};
302 let Inst{26} = imm{11};
303 let Inst{14-12} = imm{10-8};
304 let Inst{7-0} = imm{7-0};
305}
306
Owen Andersonbb6315d2010-11-15 19:58:36 +0000307class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
308 string opc, string asm, list<dag> pattern>
309 : T2I<oops, iops, itin, opc, asm, pattern> {
310 bits<4> Rd;
311 bits<4> Rm;
312 bits<5> imm;
313
314 let Inst{11-8} = Rd{3-0};
315 let Inst{3-0} = Rm{3-0};
316 let Inst{14-12} = imm{4-2};
317 let Inst{7-6} = imm{1-0};
318}
319
320class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : T2sI<oops, iops, itin, opc, asm, pattern> {
323 bits<4> Rd;
324 bits<4> Rm;
325 bits<5> imm;
326
327 let Inst{11-8} = Rd{3-0};
328 let Inst{3-0} = Rm{3-0};
329 let Inst{14-12} = imm{4-2};
330 let Inst{7-6} = imm{1-0};
331}
332
Owen Anderson5de6d842010-11-12 21:12:40 +0000333class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
334 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000335 : T2I<oops, iops, itin, opc, asm, pattern> {
336 bits<4> Rd;
337 bits<4> Rn;
338 bits<4> Rm;
339
340 let Inst{11-8} = Rd{3-0};
341 let Inst{19-16} = Rn{3-0};
342 let Inst{3-0} = Rm{3-0};
343}
344
345class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000347 : T2sI<oops, iops, itin, opc, asm, pattern> {
348 bits<4> Rd;
349 bits<4> Rn;
350 bits<4> Rm;
351
352 let Inst{11-8} = Rd{3-0};
353 let Inst{19-16} = Rn{3-0};
354 let Inst{3-0} = Rm{3-0};
355}
356
357class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
358 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359 : T2I<oops, iops, itin, opc, asm, pattern> {
360 bits<4> Rd;
361 bits<4> Rn;
362 bits<12> ShiftedRm;
363
364 let Inst{11-8} = Rd{3-0};
365 let Inst{19-16} = Rn{3-0};
366 let Inst{3-0} = ShiftedRm{3-0};
367 let Inst{5-4} = ShiftedRm{6-5};
368 let Inst{14-12} = ShiftedRm{11-9};
369 let Inst{7-6} = ShiftedRm{8-7};
370}
371
372class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000374 : T2sI<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
378
379 let Inst{11-8} = Rd{3-0};
380 let Inst{19-16} = Rn{3-0};
381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
Owen Anderson35141a92010-11-18 01:08:42 +0000387class T2FourReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
389 : T2I<oops, iops, itin, opc, asm, pattern> {
390 bits<4> Rd;
391 bits<4> Rn;
392 bits<4> Rm;
393 bits<4> Ra;
394
395 let Inst{11-8} = Rd{3-0};
396 let Inst{19-16} = Rn{3-0};
397 let Inst{3-0} = Rm{3-0};
398 let Inst{15-12} = Ra{3-0};
399}
400
401
Evan Chenga67efd12009-06-23 19:39:13 +0000402/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000403/// unary operation that produces a value. These are predicable and can be
404/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000405multiclass T2I_un_irs<bits<4> opcod, string opc,
406 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
407 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000408 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000409 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
410 opc, "\t$Rd, $imm",
411 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000412 let isAsCheapAsAMove = Cheap;
413 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000414 let Inst{31-27} = 0b11110;
415 let Inst{25} = 0;
416 let Inst{24-21} = opcod;
417 let Inst{20} = ?; // The S bit.
418 let Inst{19-16} = 0b1111; // Rn
419 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000420 }
421 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000422 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
423 opc, ".w\t$Rd, $Rm",
424 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000425 let Inst{31-27} = 0b11101;
426 let Inst{26-25} = 0b01;
427 let Inst{24-21} = opcod;
428 let Inst{20} = ?; // The S bit.
429 let Inst{19-16} = 0b1111; // Rn
430 let Inst{14-12} = 0b000; // imm3
431 let Inst{7-6} = 0b00; // imm2
432 let Inst{5-4} = 0b00; // type
433 }
Evan Chenga67efd12009-06-23 19:39:13 +0000434 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000435 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
436 opc, ".w\t$Rd, $ShiftedRm",
437 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000438 let Inst{31-27} = 0b11101;
439 let Inst{26-25} = 0b01;
440 let Inst{24-21} = opcod;
441 let Inst{20} = ?; // The S bit.
442 let Inst{19-16} = 0b1111; // Rn
443 }
Evan Chenga67efd12009-06-23 19:39:13 +0000444}
445
446/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000447/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000448/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000449multiclass T2I_bin_irs<bits<4> opcod, string opc,
450 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
451 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000452 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000453 def ri : T2sTwoRegImm<
454 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
455 opc, "\t$Rd, $Rn, $imm",
456 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{31-27} = 0b11110;
458 let Inst{25} = 0;
459 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000460 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000461 let Inst{15} = 0;
462 }
Evan Chenga67efd12009-06-23 19:39:13 +0000463 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000464 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
465 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
466 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000467 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000468 let Inst{31-27} = 0b11101;
469 let Inst{26-25} = 0b01;
470 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000471 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000472 let Inst{14-12} = 0b000; // imm3
473 let Inst{7-6} = 0b00; // imm2
474 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000475 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000476 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000477 def rs : T2sTwoRegShiftedReg<
478 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
479 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
480 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000481 let Inst{31-27} = 0b11101;
482 let Inst{26-25} = 0b01;
483 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000484 let Inst{20} = ?; // The S bit.
485 }
486}
487
David Goodwin1f096272009-07-27 23:34:12 +0000488/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
489// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000490multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
491 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
492 PatFrag opnode, bit Commutable = 0> :
493 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000494
Evan Cheng1e249e32009-06-25 20:59:23 +0000495/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000496/// reversed. The 'rr' form is only defined for the disassembler; for codegen
497/// it is equivalent to the T2I_bin_irs counterpart.
498multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000499 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000500 def ri : T2sTwoRegImm<
501 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
502 opc, ".w\t$Rd, $Rn, $imm",
503 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000504 let Inst{31-27} = 0b11110;
505 let Inst{25} = 0;
506 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000507 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000508 let Inst{15} = 0;
509 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000510 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000511 def rr : T2sThreeReg<
512 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
513 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000514 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000515 let Inst{31-27} = 0b11101;
516 let Inst{26-25} = 0b01;
517 let Inst{24-21} = opcod;
518 let Inst{20} = ?; // The S bit.
519 let Inst{14-12} = 0b000; // imm3
520 let Inst{7-6} = 0b00; // imm2
521 let Inst{5-4} = 0b00; // type
522 }
Evan Chengf49810c2009-06-23 17:48:47 +0000523 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000524 def rs : T2sTwoRegShiftedReg<
525 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
526 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
527 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000528 let Inst{31-27} = 0b11101;
529 let Inst{26-25} = 0b01;
530 let Inst{24-21} = opcod;
Bob Wilson4876bdb2010-05-25 04:43:08 +0000531 let Inst{20} = ?; // The S bit.
Johnny Chend68e1192009-12-15 17:24:14 +0000532 }
Evan Chengf49810c2009-06-23 17:48:47 +0000533}
534
Evan Chenga67efd12009-06-23 19:39:13 +0000535/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000536/// instruction modifies the CPSR register.
537let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000538multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
539 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
540 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000541 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000542 def ri : T2TwoRegImm<
543 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
544 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
545 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000546 let Inst{31-27} = 0b11110;
547 let Inst{25} = 0;
548 let Inst{24-21} = opcod;
549 let Inst{20} = 1; // The S bit.
550 let Inst{15} = 0;
551 }
Evan Chenga67efd12009-06-23 19:39:13 +0000552 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000553 def rr : T2ThreeReg<
554 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
555 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
556 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000557 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000558 let Inst{31-27} = 0b11101;
559 let Inst{26-25} = 0b01;
560 let Inst{24-21} = opcod;
561 let Inst{20} = 1; // The S bit.
562 let Inst{14-12} = 0b000; // imm3
563 let Inst{7-6} = 0b00; // imm2
564 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000565 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000566 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000567 def rs : T2TwoRegShiftedReg<
568 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
569 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
570 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000571 let Inst{31-27} = 0b11101;
572 let Inst{26-25} = 0b01;
573 let Inst{24-21} = opcod;
574 let Inst{20} = 1; // The S bit.
575 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000576}
577}
578
Evan Chenga67efd12009-06-23 19:39:13 +0000579/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
580/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000581multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
582 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000583 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000584 // The register-immediate version is re-materializable. This is useful
585 // in particular for taking the address of a local.
586 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000587 def ri : T2sTwoRegImm<
588 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
589 opc, ".w\t$Rd, $Rn, $imm",
590 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000591 let Inst{31-27} = 0b11110;
592 let Inst{25} = 0;
593 let Inst{24} = 1;
594 let Inst{23-21} = op23_21;
595 let Inst{20} = 0; // The S bit.
596 let Inst{15} = 0;
597 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000598 }
Evan Chengf49810c2009-06-23 17:48:47 +0000599 // 12-bit imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000600 def ri12 : T2TwoRegImm<
601 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
602 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
603 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{31-27} = 0b11110;
605 let Inst{25} = 1;
606 let Inst{24} = 0;
607 let Inst{23-21} = op23_21;
608 let Inst{20} = 0; // The S bit.
609 let Inst{15} = 0;
610 }
Evan Chenga67efd12009-06-23 19:39:13 +0000611 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000612 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
613 opc, ".w\t$Rd, $Rn, $Rm",
614 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000615 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000616 let Inst{31-27} = 0b11101;
617 let Inst{26-25} = 0b01;
618 let Inst{24} = 1;
619 let Inst{23-21} = op23_21;
620 let Inst{20} = 0; // The S bit.
621 let Inst{14-12} = 0b000; // imm3
622 let Inst{7-6} = 0b00; // imm2
623 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000624 }
Evan Chengf49810c2009-06-23 17:48:47 +0000625 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000626 def rs : T2sTwoRegShiftedReg<
627 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
628 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
629 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000630 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000632 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{23-21} = op23_21;
634 let Inst{20} = 0; // The S bit.
635 }
Evan Chengf49810c2009-06-23 17:48:47 +0000636}
637
Jim Grosbach6935efc2009-11-24 00:20:27 +0000638/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000639/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000640/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000641let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000642multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
643 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000644 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000645 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000646 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
647 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000648 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{31-27} = 0b11110;
650 let Inst{25} = 0;
651 let Inst{24-21} = opcod;
652 let Inst{20} = 0; // The S bit.
653 let Inst{15} = 0;
654 }
Evan Chenga67efd12009-06-23 19:39:13 +0000655 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000656 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000657 opc, ".w\t$Rd, $Rn, $Rm",
658 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000659 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000660 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000661 let Inst{31-27} = 0b11101;
662 let Inst{26-25} = 0b01;
663 let Inst{24-21} = opcod;
664 let Inst{20} = 0; // The S bit.
665 let Inst{14-12} = 0b000; // imm3
666 let Inst{7-6} = 0b00; // imm2
667 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000668 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000669 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000670 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000671 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
672 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
673 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000674 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{31-27} = 0b11101;
676 let Inst{26-25} = 0b01;
677 let Inst{24-21} = opcod;
678 let Inst{20} = 0; // The S bit.
679 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000680}
681
682// Carry setting variants
683let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000684multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
685 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000686 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000687 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000688 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
689 opc, "\t$Rd, $Rn, $imm",
690 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000691 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000692 let Inst{31-27} = 0b11110;
693 let Inst{25} = 0;
694 let Inst{24-21} = opcod;
695 let Inst{20} = 1; // The S bit.
696 let Inst{15} = 0;
697 }
Evan Cheng62674222009-06-25 23:34:10 +0000698 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000699 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000700 opc, ".w\t$Rd, $Rn, $Rm",
701 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000702 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000703 let isCommutable = Commutable;
704 let Inst{31-27} = 0b11101;
705 let Inst{26-25} = 0b01;
706 let Inst{24-21} = opcod;
707 let Inst{20} = 1; // The S bit.
708 let Inst{14-12} = 0b000; // imm3
709 let Inst{7-6} = 0b00; // imm2
710 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000711 }
Evan Cheng62674222009-06-25 23:34:10 +0000712 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000714 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
715 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
716 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000717 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000718 let Inst{31-27} = 0b11101;
719 let Inst{26-25} = 0b01;
720 let Inst{24-21} = opcod;
721 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000722 }
Evan Chengf49810c2009-06-23 17:48:47 +0000723}
724}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000725}
Evan Chengf49810c2009-06-23 17:48:47 +0000726
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000727/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
728/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000729let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000730multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000731 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000732 def ri : T2TwoRegImm<
733 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
734 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
735 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000736 let Inst{31-27} = 0b11110;
737 let Inst{25} = 0;
738 let Inst{24-21} = opcod;
739 let Inst{20} = 1; // The S bit.
740 let Inst{15} = 0;
741 }
Evan Chengf49810c2009-06-23 17:48:47 +0000742 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000743 def rs : T2TwoRegShiftedReg<
744 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
745 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
746 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000747 let Inst{31-27} = 0b11101;
748 let Inst{26-25} = 0b01;
749 let Inst{24-21} = opcod;
750 let Inst{20} = 1; // The S bit.
751 }
Evan Chengf49810c2009-06-23 17:48:47 +0000752}
753}
754
Evan Chenga67efd12009-06-23 19:39:13 +0000755/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
756// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000757multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000758 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000759 def ri : T2sTwoRegShiftImm<
760 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
761 opc, ".w\t$Rd, $Rm, $imm",
762 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000763 let Inst{31-27} = 0b11101;
764 let Inst{26-21} = 0b010010;
765 let Inst{19-16} = 0b1111; // Rn
766 let Inst{5-4} = opcod;
767 }
Evan Chenga67efd12009-06-23 19:39:13 +0000768 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000769 def rr : T2sThreeReg<
770 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
771 opc, ".w\t$Rd, $Rn, $Rm",
772 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000773 let Inst{31-27} = 0b11111;
774 let Inst{26-23} = 0b0100;
775 let Inst{22-21} = opcod;
776 let Inst{15-12} = 0b1111;
777 let Inst{7-4} = 0b0000;
778 }
Evan Chenga67efd12009-06-23 19:39:13 +0000779}
Evan Chengf49810c2009-06-23 17:48:47 +0000780
Johnny Chend68e1192009-12-15 17:24:14 +0000781/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000782/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000783/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000784let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000785multiclass T2I_cmp_irs<bits<4> opcod, string opc,
786 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
787 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000788 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000789 def ri : T2OneRegCmpImm<
790 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
791 opc, ".w\t$Rn, $imm",
792 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000793 let Inst{31-27} = 0b11110;
794 let Inst{25} = 0;
795 let Inst{24-21} = opcod;
796 let Inst{20} = 1; // The S bit.
797 let Inst{15} = 0;
798 let Inst{11-8} = 0b1111; // Rd
799 }
Evan Chenga67efd12009-06-23 19:39:13 +0000800 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000801 def rr : T2TwoRegCmp<
802 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000803 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000804 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000805 let Inst{31-27} = 0b11101;
806 let Inst{26-25} = 0b01;
807 let Inst{24-21} = opcod;
808 let Inst{20} = 1; // The S bit.
809 let Inst{14-12} = 0b000; // imm3
810 let Inst{11-8} = 0b1111; // Rd
811 let Inst{7-6} = 0b00; // imm2
812 let Inst{5-4} = 0b00; // type
813 }
Evan Chengf49810c2009-06-23 17:48:47 +0000814 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000815 def rs : T2OneRegCmpShiftedReg<
816 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
817 opc, ".w\t$Rn, $ShiftedRm",
818 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000819 let Inst{31-27} = 0b11101;
820 let Inst{26-25} = 0b01;
821 let Inst{24-21} = opcod;
822 let Inst{20} = 1; // The S bit.
823 let Inst{11-8} = 0b1111; // Rd
824 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000825}
826}
827
Evan Chengf3c21b82009-06-30 02:15:48 +0000828/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000829multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000830 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Evan Cheng0e55fd62010-09-30 01:08:25 +0000831 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000832 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000833 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
834 let Inst{31-27} = 0b11111;
835 let Inst{26-25} = 0b00;
836 let Inst{24} = signed;
837 let Inst{23} = 1;
838 let Inst{22-21} = opcod;
839 let Inst{20} = 1; // load
840 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000841 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000842 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000843 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
844 let Inst{31-27} = 0b11111;
845 let Inst{26-25} = 0b00;
846 let Inst{24} = signed;
847 let Inst{23} = 0;
848 let Inst{22-21} = opcod;
849 let Inst{20} = 1; // load
850 let Inst{11} = 1;
851 // Offset: index==TRUE, wback==FALSE
852 let Inst{10} = 1; // The P bit.
853 let Inst{8} = 0; // The W bit.
854 }
Evan Cheng7e2fe912010-10-28 06:47:08 +0000855 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), iis,
Evan Cheng699beba2009-10-27 00:08:59 +0000856 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000857 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
858 let Inst{31-27} = 0b11111;
859 let Inst{26-25} = 0b00;
860 let Inst{24} = signed;
861 let Inst{23} = 0;
862 let Inst{22-21} = opcod;
863 let Inst{20} = 1; // load
864 let Inst{11-6} = 0b000000;
865 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000866
867 // FIXME: Is the pci variant actually needed?
Evan Cheng0e55fd62010-09-30 01:08:25 +0000868 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000869 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000870 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
871 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000872 let Inst{31-27} = 0b11111;
873 let Inst{26-25} = 0b00;
874 let Inst{24} = signed;
875 let Inst{23} = ?; // add = (U == '1')
876 let Inst{22-21} = opcod;
877 let Inst{20} = 1; // load
878 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000879 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000880}
881
David Goodwin73b8f162009-06-30 22:11:34 +0000882/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000883multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000884 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Evan Cheng0e55fd62010-09-30 01:08:25 +0000885 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000886 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000887 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
888 let Inst{31-27} = 0b11111;
889 let Inst{26-23} = 0b0001;
890 let Inst{22-21} = opcod;
891 let Inst{20} = 0; // !load
892 }
Evan Cheng0e55fd62010-09-30 01:08:25 +0000893 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), iii,
Evan Cheng699beba2009-10-27 00:08:59 +0000894 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000895 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
896 let Inst{31-27} = 0b11111;
897 let Inst{26-23} = 0b0000;
898 let Inst{22-21} = opcod;
899 let Inst{20} = 0; // !load
900 let Inst{11} = 1;
901 // Offset: index==TRUE, wback==FALSE
902 let Inst{10} = 1; // The P bit.
903 let Inst{8} = 0; // The W bit.
904 }
Evan Cheng7e2fe912010-10-28 06:47:08 +0000905 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), iis,
Evan Cheng699beba2009-10-27 00:08:59 +0000906 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000907 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
908 let Inst{31-27} = 0b11111;
909 let Inst{26-23} = 0b0000;
910 let Inst{22-21} = opcod;
911 let Inst{20} = 0; // !load
912 let Inst{11-6} = 0b000000;
913 }
David Goodwin73b8f162009-06-30 22:11:34 +0000914}
915
Evan Cheng0e55fd62010-09-30 01:08:25 +0000916/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000917/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000918multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000919 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
920 opc, ".w\t$Rd, $Rm",
921 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000922 let Inst{31-27} = 0b11111;
923 let Inst{26-23} = 0b0100;
924 let Inst{22-20} = opcod;
925 let Inst{19-16} = 0b1111; // Rn
926 let Inst{15-12} = 0b1111;
927 let Inst{7} = 1;
928 let Inst{5-4} = 0b00; // rotate
929 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000930 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
931 opc, ".w\t$Rd, $Rm, ror $rot",
932 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000933 let Inst{31-27} = 0b11111;
934 let Inst{26-23} = 0b0100;
935 let Inst{22-20} = opcod;
936 let Inst{19-16} = 0b1111; // Rn
937 let Inst{15-12} = 0b1111;
938 let Inst{7} = 1;
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000939
940 bits<2> rot;
941 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000942 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000943}
944
Eli Friedman761fa7a2010-06-24 18:20:04 +0000945// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000946multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000947 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
948 opc, "\t$Rd, $Rm",
949 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000950 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000951 let Inst{31-27} = 0b11111;
952 let Inst{26-23} = 0b0100;
953 let Inst{22-20} = opcod;
954 let Inst{19-16} = 0b1111; // Rn
955 let Inst{15-12} = 0b1111;
956 let Inst{7} = 1;
957 let Inst{5-4} = 0b00; // rotate
958 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000959 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
960 opc, "\t$dst, $Rm, ror $rot",
961 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000962 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000963 let Inst{31-27} = 0b11111;
964 let Inst{26-23} = 0b0100;
965 let Inst{22-20} = opcod;
966 let Inst{19-16} = 0b1111; // Rn
967 let Inst{15-12} = 0b1111;
968 let Inst{7} = 1;
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000969
970 bits<2> rot;
971 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +0000972 }
973}
974
Eli Friedman761fa7a2010-06-24 18:20:04 +0000975// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
976// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000977multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000978 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
979 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +0000980 let Inst{31-27} = 0b11111;
981 let Inst{26-23} = 0b0100;
982 let Inst{22-20} = opcod;
983 let Inst{19-16} = 0b1111; // Rn
984 let Inst{15-12} = 0b1111;
985 let Inst{7} = 1;
986 let Inst{5-4} = 0b00; // rotate
987 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000988 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
989 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +0000990 let Inst{31-27} = 0b11111;
991 let Inst{26-23} = 0b0100;
992 let Inst{22-20} = opcod;
993 let Inst{19-16} = 0b1111; // Rn
994 let Inst{15-12} = 0b1111;
995 let Inst{7} = 1;
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000996
997 bits<2> rot;
998 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +0000999 }
1000}
1001
Evan Cheng0e55fd62010-09-30 01:08:25 +00001002/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001003/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001004multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001005 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1006 opc, "\t$Rd, $Rn, $Rm",
1007 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001008 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001009 let Inst{31-27} = 0b11111;
1010 let Inst{26-23} = 0b0100;
1011 let Inst{22-20} = opcod;
1012 let Inst{15-12} = 0b1111;
1013 let Inst{7} = 1;
1014 let Inst{5-4} = 0b00; // rotate
1015 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001016 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1017 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1018 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1019 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001020 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001021 let Inst{31-27} = 0b11111;
1022 let Inst{26-23} = 0b0100;
1023 let Inst{22-20} = opcod;
1024 let Inst{15-12} = 0b1111;
1025 let Inst{7} = 1;
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001026
1027 bits<2> rot;
1028 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001029 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001030}
1031
Johnny Chen93042d12010-03-02 18:14:57 +00001032// DO variant - disassembly only, no pattern
1033
Evan Cheng0e55fd62010-09-30 01:08:25 +00001034multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001035 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1036 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001037 let Inst{31-27} = 0b11111;
1038 let Inst{26-23} = 0b0100;
1039 let Inst{22-20} = opcod;
1040 let Inst{15-12} = 0b1111;
1041 let Inst{7} = 1;
1042 let Inst{5-4} = 0b00; // rotate
1043 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001044 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1045 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001046 let Inst{31-27} = 0b11111;
1047 let Inst{26-23} = 0b0100;
1048 let Inst{22-20} = opcod;
1049 let Inst{15-12} = 0b1111;
1050 let Inst{7} = 1;
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001051
1052 bits<2> rot;
1053 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001054 }
1055}
1056
Anton Korobeynikov52237112009-06-17 18:13:58 +00001057//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001058// Instructions
1059//===----------------------------------------------------------------------===//
1060
1061//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001062// Miscellaneous Instructions.
1063//
1064
Owen Andersonda663f72010-11-15 21:30:39 +00001065class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1066 string asm, list<dag> pattern>
1067 : T2XI<oops, iops, itin, asm, pattern> {
1068 bits<4> Rd;
1069 bits<12> label;
1070
1071 let Inst{11-8} = Rd{3-0};
1072 let Inst{26} = label{11};
1073 let Inst{14-12} = label{10-8};
1074 let Inst{7-0} = label{7-0};
1075}
1076
Evan Chenga09b9ca2009-06-24 23:47:58 +00001077// LEApcrel - Load a pc-relative address into a register without offending the
1078// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001079let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001080let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001081def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1082 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001083 let Inst{31-27} = 0b11110;
1084 let Inst{25-24} = 0b10;
1085 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1086 let Inst{22} = 0;
1087 let Inst{20} = 0;
1088 let Inst{19-16} = 0b1111; // Rn
1089 let Inst{15} = 0;
Owen Andersonda663f72010-11-15 21:30:39 +00001090
1091
Johnny Chend68e1192009-12-15 17:24:14 +00001092}
Jim Grosbacha967d112010-06-21 21:27:27 +00001093} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001094def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001095 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001096 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001097 let Inst{31-27} = 0b11110;
1098 let Inst{25-24} = 0b10;
1099 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1100 let Inst{22} = 0;
1101 let Inst{20} = 0;
1102 let Inst{19-16} = 0b1111; // Rn
1103 let Inst{15} = 0;
1104}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001105
Evan Cheng86198642009-08-07 00:34:42 +00001106// ADD r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001107def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1108 IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001109 let Inst{31-27} = 0b11110;
1110 let Inst{25} = 0;
1111 let Inst{24-21} = 0b1000;
1112 let Inst{20} = ?; // The S bit.
Owen Andersonb9a643e2010-11-12 23:36:03 +00001113 let Inst{19-16} = 0b1101; // Rn = sp
Johnny Chend68e1192009-12-15 17:24:14 +00001114 let Inst{15} = 0;
1115}
Owen Andersonda663f72010-11-15 21:30:39 +00001116def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1117 IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001118 let Inst{31-27} = 0b11110;
1119 let Inst{25} = 1;
1120 let Inst{24-21} = 0b0000;
1121 let Inst{20} = 0; // The S bit.
1122 let Inst{19-16} = 0b1101; // Rn = sp
1123 let Inst{15} = 0;
1124}
Evan Cheng86198642009-08-07 00:34:42 +00001125
1126// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001127def t2ADDrSPs : T2sTwoRegShiftedReg<
1128 (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm),
1129 IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001130 let Inst{31-27} = 0b11101;
1131 let Inst{26-25} = 0b01;
1132 let Inst{24-21} = 0b1000;
1133 let Inst{20} = ?; // The S bit.
1134 let Inst{19-16} = 0b1101; // Rn = sp
1135 let Inst{15} = 0;
1136}
Evan Cheng86198642009-08-07 00:34:42 +00001137
1138// SUB r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001139def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1140 IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001141 let Inst{31-27} = 0b11110;
1142 let Inst{25} = 0;
1143 let Inst{24-21} = 0b1101;
1144 let Inst{20} = ?; // The S bit.
1145 let Inst{19-16} = 0b1101; // Rn = sp
1146 let Inst{15} = 0;
1147}
Owen Andersonda663f72010-11-15 21:30:39 +00001148def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1149 IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001150 let Inst{31-27} = 0b11110;
1151 let Inst{25} = 1;
1152 let Inst{24-21} = 0b0101;
1153 let Inst{20} = 0; // The S bit.
1154 let Inst{19-16} = 0b1101; // Rn = sp
1155 let Inst{15} = 0;
1156}
Evan Cheng86198642009-08-07 00:34:42 +00001157
1158// SUB r, sp, so_reg
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001159def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001160 IIC_iALUsi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001161 "sub", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001162 let Inst{31-27} = 0b11101;
1163 let Inst{26-25} = 0b01;
1164 let Inst{24-21} = 0b1101;
1165 let Inst{20} = ?; // The S bit.
1166 let Inst{19-16} = 0b1101; // Rn = sp
1167 let Inst{15} = 0;
1168}
Evan Cheng86198642009-08-07 00:34:42 +00001169
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001170// Signed and unsigned division on v7-M
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001171def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
1172 "sdiv", "\t$Rd, $Rn, $Rm",
1173 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00001174 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001175 let Inst{31-27} = 0b11111;
1176 let Inst{26-21} = 0b011100;
1177 let Inst{20} = 0b1;
1178 let Inst{15-12} = 0b1111;
1179 let Inst{7-4} = 0b1111;
1180}
1181
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001182def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
1183 "udiv", "\t$Rd, $Rn, $Rm",
1184 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach29402132010-05-05 23:44:43 +00001185 Requires<[HasDivide]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001186 let Inst{31-27} = 0b11111;
1187 let Inst{26-21} = 0b011101;
1188 let Inst{20} = 0b1;
1189 let Inst{15-12} = 0b1111;
1190 let Inst{7-4} = 0b1111;
1191}
1192
Evan Chenga09b9ca2009-06-24 23:47:58 +00001193//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001194// Load / store Instructions.
1195//
1196
Evan Cheng055b0312009-06-29 07:51:04 +00001197// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001198let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001199defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001200 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001201
Evan Chengf3c21b82009-06-30 02:15:48 +00001202// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001203defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001204 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001205defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001206 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001207
Evan Chengf3c21b82009-06-30 02:15:48 +00001208// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001209defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001210 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001211defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001212 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001213
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001214let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1215 isCodeGenOnly = 1 in { // $dst doesn't exist in asmstring?
Evan Chengf3c21b82009-06-30 02:15:48 +00001216// Load doubleword
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001217def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +00001218 (ins t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001219 IIC_iLoad_d_i, "ldrd", "\t$dst1, $addr", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001220def t2LDRDpci : T2Ii8s4<1, 0, 1, (outs rGPR:$dst1, rGPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001221 (ins i32imm:$addr), IIC_iLoad_d_i,
Johnny Chen83142992010-01-05 22:37:28 +00001222 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001223 let Inst{19-16} = 0b1111; // Rn
1224}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001225} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001226
1227// zextload i1 -> zextload i8
1228def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1229 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1230def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1231 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1232def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1233 (t2LDRBs t2addrmode_so_reg:$addr)>;
1234def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1235 (t2LDRBpci tconstpool:$addr)>;
1236
1237// extload -> zextload
1238// FIXME: Reduce the number of patterns by legalizing extload to zextload
1239// earlier?
1240def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1241 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1242def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1243 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1244def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1245 (t2LDRBs t2addrmode_so_reg:$addr)>;
1246def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1247 (t2LDRBpci tconstpool:$addr)>;
1248
1249def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1250 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1251def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1252 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1253def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1254 (t2LDRBs t2addrmode_so_reg:$addr)>;
1255def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1256 (t2LDRBpci tconstpool:$addr)>;
1257
1258def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1259 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1260def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1261 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1262def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1263 (t2LDRHs t2addrmode_so_reg:$addr)>;
1264def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1265 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001266
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001267// FIXME: The destination register of the loads and stores can't be PC, but
1268// can be SP. We need another regclass (similar to rGPR) to represent
1269// that. Not a pressing issue since these are selected manually,
1270// not via pattern.
1271
Evan Chenge88d5ce2009-07-02 07:28:31 +00001272// Indexed loads
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001273let mayLoad = 1, neverHasSideEffects = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001274def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001275 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001276 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001277 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001278 []>;
1279
Johnny Chend68e1192009-12-15 17:24:14 +00001280def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001281 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001282 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001283 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001284 []>;
1285
Johnny Chend68e1192009-12-15 17:24:14 +00001286def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001287 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001288 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001289 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001290 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001291def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001292 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001293 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001294 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001295 []>;
1296
Johnny Chend68e1192009-12-15 17:24:14 +00001297def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001298 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001299 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001300 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001301 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001302def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001303 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001304 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001305 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001306 []>;
1307
Johnny Chend68e1192009-12-15 17:24:14 +00001308def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001309 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001310 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001311 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001312 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001313def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001314 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001315 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001316 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001317 []>;
1318
Johnny Chend68e1192009-12-15 17:24:14 +00001319def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001320 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001321 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001322 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001323 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001324def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001325 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001326 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001327 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001328 []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001329} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001330
Johnny Chene54a3ef2010-03-03 18:45:36 +00001331// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1332// for disassembly only.
1333// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001334class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
1335 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), ii, opc,
Johnny Chene54a3ef2010-03-03 18:45:36 +00001336 "\t$dst, $addr", []> {
1337 let Inst{31-27} = 0b11111;
1338 let Inst{26-25} = 0b00;
1339 let Inst{24} = signed;
1340 let Inst{23} = 0;
1341 let Inst{22-21} = type;
1342 let Inst{20} = 1; // load
1343 let Inst{11} = 1;
1344 let Inst{10-8} = 0b110; // PUW.
1345}
1346
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1348def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1349def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1350def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1351def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001352
David Goodwin73b8f162009-06-30 22:11:34 +00001353// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001354defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001356defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001358defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001360
David Goodwin6647cea2009-06-30 22:50:01 +00001361// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001362let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1363 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Johnny Chend68e1192009-12-15 17:24:14 +00001364def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001365 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366 IIC_iStore_d_r, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001367
Evan Cheng6d94f112009-07-03 00:06:39 +00001368// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001369def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001370 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001371 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001372 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001373 [(set GPR:$base_wb,
1374 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1375
Johnny Chend68e1192009-12-15 17:24:14 +00001376def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001377 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001378 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001379 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001380 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001381 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001382
Johnny Chend68e1192009-12-15 17:24:14 +00001383def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001384 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001385 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001386 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001387 [(set GPR:$base_wb,
1388 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1389
Johnny Chend68e1192009-12-15 17:24:14 +00001390def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001391 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001393 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001394 [(set GPR:$base_wb,
1395 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1396
Johnny Chend68e1192009-12-15 17:24:14 +00001397def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001398 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001400 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001401 [(set GPR:$base_wb,
1402 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1403
Johnny Chend68e1192009-12-15 17:24:14 +00001404def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001405 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001406 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Evan Cheng699beba2009-10-27 00:08:59 +00001407 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001408 [(set GPR:$base_wb,
1409 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1410
Johnny Chene54a3ef2010-03-03 18:45:36 +00001411// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1412// only.
1413// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001414class T2IstT<bits<2> type, string opc, InstrItinClass ii>
1415 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), ii, opc,
Johnny Chene54a3ef2010-03-03 18:45:36 +00001416 "\t$src, $addr", []> {
1417 let Inst{31-27} = 0b11111;
1418 let Inst{26-25} = 0b00;
1419 let Inst{24} = 0; // not signed
1420 let Inst{23} = 0;
1421 let Inst{22-21} = type;
1422 let Inst{20} = 0; // store
1423 let Inst{11} = 1;
1424 let Inst{10-8} = 0b110; // PUW
1425}
1426
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1428def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1429def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001430
Johnny Chenae1757b2010-03-11 01:13:36 +00001431// ldrd / strd pre / post variants
1432// For disassembly only.
1433
1434def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001435 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001436 "ldrd", "\t$dst1, $dst2, [$base, $imm]!", []>;
1437
1438def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Johnny Chenae1757b2010-03-11 01:13:36 +00001440 "ldrd", "\t$dst1, $dst2, [$base], $imm", []>;
1441
1442def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
1443 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001444 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001445
1446def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
1447 (ins GPR:$src1, GPR:$src2, GPR:$base, t2am_imm8s4_offset:$imm),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001448 IIC_iStore_d_ru, "strd", "\t$src1, $src2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001449
Johnny Chen0635fc52010-03-04 17:40:44 +00001450// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1451// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001452// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1453// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001454multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001455
Evan Chengdfed19f2010-11-03 06:34:55 +00001456 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001457 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001458 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001459 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001460 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001461 let Inst{23} = 1; // U = 1
1462 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001463 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001464 let Inst{20} = 1;
1465 let Inst{15-12} = 0b1111;
1466 }
1467
Evan Chengdfed19f2010-11-03 06:34:55 +00001468 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001469 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001470 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001471 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001472 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001473 let Inst{23} = 0; // U = 0
1474 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001475 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001476 let Inst{20} = 1;
1477 let Inst{15-12} = 0b1111;
1478 let Inst{11-8} = 0b1100;
1479 }
1480
Evan Chengdfed19f2010-11-03 06:34:55 +00001481 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001482 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001483 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001484 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001485 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001486 let Inst{23} = 0; // add = TRUE for T1
1487 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001488 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001489 let Inst{20} = 1;
1490 let Inst{15-12} = 0b1111;
1491 let Inst{11-6} = 0000000;
1492 }
1493
1494 let isCodeGenOnly = 1 in
Evan Chengdfed19f2010-11-03 06:34:55 +00001495 def pci : T2Ipc<(outs), (ins i32imm:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001496 "\t$addr",
1497 []> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001498 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001499 let Inst{24} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001500 let Inst{23} = ?; // add = (U == 1)
1501 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001502 let Inst{21} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001503 let Inst{20} = 1;
1504 let Inst{19-16} = 0b1111; // Rn = 0b1111
1505 let Inst{15-12} = 0b1111;
1506 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001507}
1508
Evan Cheng416941d2010-11-04 05:19:35 +00001509defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1510defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1511defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001512
Evan Cheng2889cce2009-07-03 00:18:36 +00001513//===----------------------------------------------------------------------===//
1514// Load / store multiple Instructions.
1515//
1516
Bill Wendling6c470b82010-11-13 09:09:38 +00001517multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1518 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001519 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001520 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001521 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001522 bits<4> Rn;
1523 bits<16> regs;
1524
1525 let Inst{31-27} = 0b11101;
1526 let Inst{26-25} = 0b00;
1527 let Inst{24-23} = 0b01; // Increment After
1528 let Inst{22} = 0;
1529 let Inst{21} = 0; // No writeback
1530 let Inst{20} = L_bit;
1531 let Inst{19-16} = Rn;
1532 let Inst{15-0} = regs;
1533 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001534 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001535 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001536 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001537 bits<4> Rn;
1538 bits<16> regs;
1539
1540 let Inst{31-27} = 0b11101;
1541 let Inst{26-25} = 0b00;
1542 let Inst{24-23} = 0b01; // Increment After
1543 let Inst{22} = 0;
1544 let Inst{21} = 1; // Writeback
1545 let Inst{20} = L_bit;
1546 let Inst{19-16} = Rn;
1547 let Inst{15-0} = regs;
1548 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001549 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001550 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1551 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1552 bits<4> Rn;
1553 bits<16> regs;
1554
1555 let Inst{31-27} = 0b11101;
1556 let Inst{26-25} = 0b00;
1557 let Inst{24-23} = 0b10; // Decrement Before
1558 let Inst{22} = 0;
1559 let Inst{21} = 0; // No writeback
1560 let Inst{20} = L_bit;
1561 let Inst{19-16} = Rn;
1562 let Inst{15-0} = regs;
1563 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001564 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001565 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1566 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1567 bits<4> Rn;
1568 bits<16> regs;
1569
1570 let Inst{31-27} = 0b11101;
1571 let Inst{26-25} = 0b00;
1572 let Inst{24-23} = 0b10; // Decrement Before
1573 let Inst{22} = 0;
1574 let Inst{21} = 1; // Writeback
1575 let Inst{20} = L_bit;
1576 let Inst{19-16} = Rn;
1577 let Inst{15-0} = regs;
1578 }
1579}
1580
Bill Wendlingc93989a2010-11-13 11:20:05 +00001581let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001582
1583let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1584defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1585
1586let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1587defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1588
1589} // neverHasSideEffects
1590
Bob Wilson815baeb2010-03-13 01:08:20 +00001591
Evan Cheng9cb9e672009-06-27 02:26:13 +00001592//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001593// Move Instructions.
1594//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001595
Evan Chengf49810c2009-06-23 17:48:47 +00001596let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001597def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1598 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001599 let Inst{31-27} = 0b11101;
1600 let Inst{26-25} = 0b01;
1601 let Inst{24-21} = 0b0010;
1602 let Inst{20} = ?; // The S bit.
1603 let Inst{19-16} = 0b1111; // Rn
1604 let Inst{14-12} = 0b000;
1605 let Inst{7-4} = 0b0000;
1606}
Evan Chengf49810c2009-06-23 17:48:47 +00001607
Evan Cheng5adb66a2009-09-28 09:14:39 +00001608// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001609let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1610 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001611def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1612 "mov", ".w\t$Rd, $imm",
1613 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001614 let Inst{31-27} = 0b11110;
1615 let Inst{25} = 0;
1616 let Inst{24-21} = 0b0010;
1617 let Inst{20} = ?; // The S bit.
1618 let Inst{19-16} = 0b1111; // Rn
1619 let Inst{15} = 0;
1620}
David Goodwin83b35932009-06-26 16:10:07 +00001621
Evan Chengc4af4632010-11-17 20:13:28 +00001622let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001623def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1624 "movw", "\t$Rd, $imm",
1625 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001626 let Inst{31-27} = 0b11110;
1627 let Inst{25} = 1;
1628 let Inst{24-21} = 0b0010;
1629 let Inst{20} = 0; // The S bit.
1630 let Inst{15} = 0;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001631
1632 bits<4> Rd;
1633 bits<16> imm;
1634
1635 let Inst{11-8} = Rd{3-0};
1636 let Inst{19-16} = imm{15-12};
1637 let Inst{26} = imm{11};
1638 let Inst{14-12} = imm{10-8};
1639 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001640}
Evan Chengf49810c2009-06-23 17:48:47 +00001641
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001642let Constraints = "$src = $Rd" in
1643def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1644 "movt", "\t$Rd, $imm",
1645 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001646 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001647 let Inst{31-27} = 0b11110;
1648 let Inst{25} = 1;
1649 let Inst{24-21} = 0b0110;
1650 let Inst{20} = 0; // The S bit.
1651 let Inst{15} = 0;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001652
1653 bits<4> Rd;
1654 bits<16> imm;
1655
1656 let Inst{11-8} = Rd{3-0};
1657 let Inst{19-16} = imm{15-12};
1658 let Inst{26} = imm{11};
1659 let Inst{14-12} = imm{10-8};
1660 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001661}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001662
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001663def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001664
Anton Korobeynikov52237112009-06-17 18:13:58 +00001665//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001666// Extend Instructions.
1667//
1668
1669// Sign extenders
1670
Evan Cheng0e55fd62010-09-30 01:08:25 +00001671defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001672 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001673defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001674 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001675defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001676
Evan Cheng0e55fd62010-09-30 01:08:25 +00001677defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001678 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001679defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001680 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001681defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001682
Johnny Chen93042d12010-03-02 18:14:57 +00001683// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001684
1685// Zero extenders
1686
1687let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001688defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001689 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001690defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001691 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001692defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001693 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001694
Jim Grosbach79464942010-07-28 23:17:45 +00001695// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1696// The transformation should probably be done as a combiner action
1697// instead so we can include a check for masking back in the upper
1698// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001699//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001700// (t2UXTB16r_rot rGPR:$Src, 24)>,
1701// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001702def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001703 (t2UXTB16r_rot rGPR:$Src, 8)>,
1704 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001705
Evan Cheng0e55fd62010-09-30 01:08:25 +00001706defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001707 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001708defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001709 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001710defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001711}
1712
1713//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001714// Arithmetic Instructions.
1715//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001716
Johnny Chend68e1192009-12-15 17:24:14 +00001717defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1718 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1719defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1720 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001721
Evan Chengf49810c2009-06-23 17:48:47 +00001722// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001723defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001724 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001725 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1726defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001727 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001728 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001729
Johnny Chend68e1192009-12-15 17:24:14 +00001730defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001731 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001732defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001733 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001734defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001735 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001736defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001737 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001738
David Goodwin752aa7d2009-07-27 16:39:05 +00001739// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001740defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001741 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1742defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1743 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001744
1745// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001746// The assume-no-carry-in form uses the negation of the input since add/sub
1747// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1748// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1749// details.
1750// The AddedComplexity preferences the first variant over the others since
1751// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001752let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001753def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1754 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1755def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1756 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1757def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1758 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1759let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001760def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1761 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1762def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1763 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001764// The with-carry-in form matches bitwise not instead of the negation.
1765// Effectively, the inverse interpretation of the carry flag already accounts
1766// for part of the negation.
1767let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001768def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1769 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1770def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1771 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001772
Johnny Chen93042d12010-03-02 18:14:57 +00001773// Select Bytes -- for disassembly only
1774
1775def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1776 "\t$dst, $a, $b", []> {
1777 let Inst{31-27} = 0b11111;
1778 let Inst{26-24} = 0b010;
1779 let Inst{23} = 0b1;
1780 let Inst{22-20} = 0b010;
1781 let Inst{15-12} = 0b1111;
1782 let Inst{7} = 0b1;
1783 let Inst{6-4} = 0b000;
1784}
1785
Johnny Chenadc77332010-02-26 22:04:29 +00001786// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1787// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001788class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1789 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001790 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1791 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001792 let Inst{31-27} = 0b11111;
1793 let Inst{26-23} = 0b0101;
1794 let Inst{22-20} = op22_20;
1795 let Inst{15-12} = 0b1111;
1796 let Inst{7-4} = op7_4;
Owen Anderson46c478e2010-11-17 19:57:38 +00001797
1798 bits<4> Rd;
1799 bits<4> Rn;
1800 bits<4> Rm;
1801
1802 let Inst{11-8} = Rd{3-0};
1803 let Inst{19-16} = Rn{3-0};
1804 let Inst{3-0} = Rm{3-0};
Johnny Chenadc77332010-02-26 22:04:29 +00001805}
1806
1807// Saturating add/subtract -- for disassembly only
1808
Nate Begeman692433b2010-07-29 17:56:55 +00001809def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001810 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001811def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1812def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1813def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1814def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1815def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1816def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001817def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001818 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001819def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1820def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1821def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1822def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1823def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1824def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1825def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1826def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1827
1828// Signed/Unsigned add/subtract -- for disassembly only
1829
1830def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1831def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1832def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1833def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1834def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1835def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1836def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1837def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1838def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1839def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1840def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1841def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1842
1843// Signed/Unsigned halving add/subtract -- for disassembly only
1844
1845def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1846def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1847def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1848def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1849def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1850def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1851def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1852def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1853def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1854def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1855def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1856def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1857
Owen Anderson821752e2010-11-18 20:32:18 +00001858// Helper class for disassembly only
1859// A6.3.16 & A6.3.17
1860// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1861class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1862 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1863 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1864 let Inst{31-27} = 0b11111;
1865 let Inst{26-24} = 0b011;
1866 let Inst{23} = long;
1867 let Inst{22-20} = op22_20;
1868 let Inst{7-4} = op7_4;
1869}
1870
1871class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1872 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1873 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1874 let Inst{31-27} = 0b11111;
1875 let Inst{26-24} = 0b011;
1876 let Inst{23} = long;
1877 let Inst{22-20} = op22_20;
1878 let Inst{7-4} = op7_4;
1879}
1880
Johnny Chenadc77332010-02-26 22:04:29 +00001881// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1882
Owen Anderson821752e2010-11-18 20:32:18 +00001883def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1884 (ins rGPR:$Rn, rGPR:$Rm),
1885 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001886 let Inst{15-12} = 0b1111;
1887}
Owen Anderson821752e2010-11-18 20:32:18 +00001888def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Owen Anderson46c478e2010-11-17 19:57:38 +00001889 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001890 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001891
1892// Signed/Unsigned saturate -- for disassembly only
1893
Owen Anderson46c478e2010-11-17 19:57:38 +00001894class T2SatI<dag oops, dag iops, InstrItinClass itin,
1895 string opc, string asm, list<dag> pattern>
1896 : T2I<oops, iops, itin, opc, asm, pattern> {
1897 bits<4> Rd;
1898 bits<4> Rn;
1899 bits<5> sat_imm;
1900 bits<7> sh;
1901
1902 let Inst{11-8} = Rd{3-0};
1903 let Inst{19-16} = Rn{3-0};
1904 let Inst{4-0} = sat_imm{4-0};
1905 let Inst{21} = sh{6};
1906 let Inst{14-12} = sh{4-2};
1907 let Inst{7-6} = sh{1-0};
1908}
1909
1910def t2SSAT: T2I<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1911 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001912 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001913 let Inst{31-27} = 0b11110;
1914 let Inst{25-22} = 0b1100;
1915 let Inst{20} = 0;
1916 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001917}
1918
Owen Anderson46c478e2010-11-17 19:57:38 +00001919def t2SSAT16: T2I<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
1920 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001921 [/* For disassembly only; pattern left blank */]> {
1922 let Inst{31-27} = 0b11110;
1923 let Inst{25-22} = 0b1100;
1924 let Inst{20} = 0;
1925 let Inst{15} = 0;
1926 let Inst{21} = 1; // sh = '1'
1927 let Inst{14-12} = 0b000; // imm3 = '000'
1928 let Inst{7-6} = 0b00; // imm2 = '00'
1929}
1930
Bob Wilson22f5dc72010-08-16 18:27:34 +00001931def t2USAT: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a, shift_imm:$sh),
Bob Wilson38aa2872010-08-13 21:48:10 +00001932 NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1933 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001934 let Inst{31-27} = 0b11110;
1935 let Inst{25-22} = 0b1110;
1936 let Inst{20} = 0;
1937 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001938}
1939
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001940def t2USAT16: T2I<(outs rGPR:$dst), (ins i32imm:$bit_pos, rGPR:$a), NoItinerary,
Johnny Chenadc77332010-02-26 22:04:29 +00001941 "usat16", "\t$dst, $bit_pos, $a",
1942 [/* For disassembly only; pattern left blank */]> {
1943 let Inst{31-27} = 0b11110;
1944 let Inst{25-22} = 0b1110;
1945 let Inst{20} = 0;
1946 let Inst{15} = 0;
1947 let Inst{21} = 1; // sh = '1'
1948 let Inst{14-12} = 0b000; // imm3 = '000'
1949 let Inst{7-6} = 0b00; // imm2 = '00'
1950}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001951
Bob Wilson38aa2872010-08-13 21:48:10 +00001952def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1953def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001954
Evan Chengf49810c2009-06-23 17:48:47 +00001955//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001956// Shift and rotate Instructions.
1957//
1958
Johnny Chend68e1192009-12-15 17:24:14 +00001959defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1960defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1961defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1962defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001963
David Goodwinca01a8d2009-09-01 18:32:09 +00001964let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001965def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1966 "rrx", "\t$Rd, $Rm",
1967 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001968 let Inst{31-27} = 0b11101;
1969 let Inst{26-25} = 0b01;
1970 let Inst{24-21} = 0b0010;
1971 let Inst{20} = ?; // The S bit.
1972 let Inst{19-16} = 0b1111; // Rn
1973 let Inst{14-12} = 0b000;
1974 let Inst{7-4} = 0b0011;
1975}
David Goodwinca01a8d2009-09-01 18:32:09 +00001976}
Evan Chenga67efd12009-06-23 19:39:13 +00001977
David Goodwin3583df72009-07-28 17:06:49 +00001978let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001979def t2MOVsrl_flag : T2TwoRegShiftImm<
1980 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1981 "lsrs", ".w\t$Rd, $Rm, #1",
1982 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001983 let Inst{31-27} = 0b11101;
1984 let Inst{26-25} = 0b01;
1985 let Inst{24-21} = 0b0010;
1986 let Inst{20} = 1; // The S bit.
1987 let Inst{19-16} = 0b1111; // Rn
1988 let Inst{5-4} = 0b01; // Shift type.
1989 // Shift amount = Inst{14-12:7-6} = 1.
1990 let Inst{14-12} = 0b000;
1991 let Inst{7-6} = 0b01;
1992}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001993def t2MOVsra_flag : T2TwoRegShiftImm<
1994 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1995 "asrs", ".w\t$Rd, $Rm, #1",
1996 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001997 let Inst{31-27} = 0b11101;
1998 let Inst{26-25} = 0b01;
1999 let Inst{24-21} = 0b0010;
2000 let Inst{20} = 1; // The S bit.
2001 let Inst{19-16} = 0b1111; // Rn
2002 let Inst{5-4} = 0b10; // Shift type.
2003 // Shift amount = Inst{14-12:7-6} = 1.
2004 let Inst{14-12} = 0b000;
2005 let Inst{7-6} = 0b01;
2006}
David Goodwin3583df72009-07-28 17:06:49 +00002007}
2008
Evan Chenga67efd12009-06-23 19:39:13 +00002009//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002010// Bitwise Instructions.
2011//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002012
Johnny Chend68e1192009-12-15 17:24:14 +00002013defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002014 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002015 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2016defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002017 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002018 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2019defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002020 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002021 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002022
Johnny Chend68e1192009-12-15 17:24:14 +00002023defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002024 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002025 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002026
Owen Anderson2f7aed32010-11-17 22:16:31 +00002027class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2028 string opc, string asm, list<dag> pattern>
2029 : T2I<oops, iops, itin, opc, asm, pattern> {
2030 bits<4> Rd;
2031 bits<5> msb;
2032 bits<5> lsb;
2033
2034 let Inst{11-8} = Rd{3-0};
2035 let Inst{4-0} = msb{4-0};
2036 let Inst{14-12} = lsb{4-2};
2037 let Inst{7-6} = lsb{1-0};
2038}
2039
2040class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2041 string opc, string asm, list<dag> pattern>
2042 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2043 bits<4> Rn;
2044
2045 let Inst{19-16} = Rn{3-0};
2046}
2047
2048let Constraints = "$src = $Rd" in
2049def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2050 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2051 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002052 let Inst{31-27} = 0b11110;
2053 let Inst{25} = 1;
2054 let Inst{24-20} = 0b10110;
2055 let Inst{19-16} = 0b1111; // Rn
2056 let Inst{15} = 0;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002057
2058 bits<10> imm;
2059 let msb{4-0} = imm{9-5};
2060 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002061}
Evan Chengf49810c2009-06-23 17:48:47 +00002062
Owen Anderson2f7aed32010-11-17 22:16:31 +00002063def t2SBFX: T2TwoRegBitFI<
2064 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2065 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002066 let Inst{31-27} = 0b11110;
2067 let Inst{25} = 1;
2068 let Inst{24-20} = 0b10100;
2069 let Inst{15} = 0;
2070}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002071
Owen Anderson2f7aed32010-11-17 22:16:31 +00002072def t2UBFX: T2TwoRegBitFI<
2073 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2074 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002075 let Inst{31-27} = 0b11110;
2076 let Inst{25} = 1;
2077 let Inst{24-20} = 0b11100;
2078 let Inst{15} = 0;
2079}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002080
Johnny Chen9474d552010-02-02 19:31:58 +00002081// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002082let Constraints = "$src = $Rd" in
2083def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2084 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2085 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2086 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002087 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002088 let Inst{31-27} = 0b11110;
2089 let Inst{25} = 1;
2090 let Inst{24-20} = 0b10110;
2091 let Inst{15} = 0;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002092
2093 bits<10> imm;
2094 let msb{4-0} = imm{9-5};
2095 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002096}
Evan Chengf49810c2009-06-23 17:48:47 +00002097
Evan Cheng7e1bf302010-09-29 00:27:46 +00002098defm t2ORN : T2I_bin_irs<0b0011, "orn",
2099 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2100 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002101
2102// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2103let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002104defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002105 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002106 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002107
2108
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002109let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002110def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2111 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002112
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002113// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002114def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2115 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002116 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002117
2118def : T2Pat<(t2_so_imm_not:$src),
2119 (t2MVNi t2_so_imm_not:$src)>;
2120
Evan Chengf49810c2009-06-23 17:48:47 +00002121//===----------------------------------------------------------------------===//
2122// Multiply Instructions.
2123//
Evan Cheng8de898a2009-06-26 00:19:44 +00002124let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002125def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2126 "mul", "\t$Rd, $Rn, $Rm",
2127 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002128 let Inst{31-27} = 0b11111;
2129 let Inst{26-23} = 0b0110;
2130 let Inst{22-20} = 0b000;
2131 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2132 let Inst{7-4} = 0b0000; // Multiply
2133}
Evan Chengf49810c2009-06-23 17:48:47 +00002134
Owen Anderson35141a92010-11-18 01:08:42 +00002135def t2MLA: T2FourReg<
2136 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2137 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2138 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002139 let Inst{31-27} = 0b11111;
2140 let Inst{26-23} = 0b0110;
2141 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002142 let Inst{7-4} = 0b0000; // Multiply
2143}
Evan Chengf49810c2009-06-23 17:48:47 +00002144
Owen Anderson35141a92010-11-18 01:08:42 +00002145def t2MLS: T2FourReg<
2146 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2147 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2148 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002149 let Inst{31-27} = 0b11111;
2150 let Inst{26-23} = 0b0110;
2151 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002152 let Inst{7-4} = 0b0001; // Multiply and Subtract
2153}
Evan Chengf49810c2009-06-23 17:48:47 +00002154
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002155// Extra precision multiplies with low / high results
2156let neverHasSideEffects = 1 in {
2157let isCommutable = 1 in {
Owen Anderson35141a92010-11-18 01:08:42 +00002158def t2SMULL : T2FourReg<
2159 (outs rGPR:$Rd, rGPR:$Ra),
2160 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2161 "smull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002162 let Inst{31-27} = 0b11111;
2163 let Inst{26-23} = 0b0111;
2164 let Inst{22-20} = 0b000;
2165 let Inst{7-4} = 0b0000;
2166}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002167
Owen Anderson35141a92010-11-18 01:08:42 +00002168def t2UMULL : T2FourReg<
2169 (outs rGPR:$Rd, rGPR:$Ra),
2170 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2171 "umull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002172 let Inst{31-27} = 0b11111;
2173 let Inst{26-23} = 0b0111;
2174 let Inst{22-20} = 0b010;
2175 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002176}
Johnny Chend68e1192009-12-15 17:24:14 +00002177} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002178
2179// Multiply + accumulate
Owen Anderson821752e2010-11-18 20:32:18 +00002180def t2SMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002181 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002182 "smlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002183 let Inst{31-27} = 0b11111;
2184 let Inst{26-23} = 0b0111;
2185 let Inst{22-20} = 0b100;
2186 let Inst{7-4} = 0b0000;
2187}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002188
Owen Anderson821752e2010-11-18 20:32:18 +00002189def t2UMLAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002190 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002191 "umlal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002192 let Inst{31-27} = 0b11111;
2193 let Inst{26-23} = 0b0111;
2194 let Inst{22-20} = 0b110;
2195 let Inst{7-4} = 0b0000;
2196}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002197
Owen Anderson821752e2010-11-18 20:32:18 +00002198def t2UMAAL : T2FourReg<(outs rGPR:$Ra, rGPR:$Rd),
Owen Anderson35141a92010-11-18 01:08:42 +00002199 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Owen Anderson821752e2010-11-18 20:32:18 +00002200 "umaal", "\t$Ra, $Rd, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002201 let Inst{31-27} = 0b11111;
2202 let Inst{26-23} = 0b0111;
2203 let Inst{22-20} = 0b110;
2204 let Inst{7-4} = 0b0110;
2205}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002206} // neverHasSideEffects
2207
Johnny Chen93042d12010-03-02 18:14:57 +00002208// Rounding variants of the below included for disassembly only
2209
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002210// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002211def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2212 "smmul", "\t$Rd, $Rn, $Rm",
2213 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002214 let Inst{31-27} = 0b11111;
2215 let Inst{26-23} = 0b0110;
2216 let Inst{22-20} = 0b101;
2217 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2218 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2219}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002220
Owen Anderson821752e2010-11-18 20:32:18 +00002221def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2222 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002223 let Inst{31-27} = 0b11111;
2224 let Inst{26-23} = 0b0110;
2225 let Inst{22-20} = 0b101;
2226 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2227 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2228}
2229
Owen Anderson821752e2010-11-18 20:32:18 +00002230def t2SMMLA : T2FourReg<
2231 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2232 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2233 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002234 let Inst{31-27} = 0b11111;
2235 let Inst{26-23} = 0b0110;
2236 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002237 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2238}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002239
Owen Anderson821752e2010-11-18 20:32:18 +00002240def t2SMMLAR: T2FourReg<
2241 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2242 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002243 let Inst{31-27} = 0b11111;
2244 let Inst{26-23} = 0b0110;
2245 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002246 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2247}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002248
Owen Anderson821752e2010-11-18 20:32:18 +00002249def t2SMMLS: T2FourReg<
2250 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2251 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2252 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002253 let Inst{31-27} = 0b11111;
2254 let Inst{26-23} = 0b0110;
2255 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002256 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2257}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002258
Owen Anderson821752e2010-11-18 20:32:18 +00002259def t2SMMLSR:T2FourReg<
2260 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2261 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002262 let Inst{31-27} = 0b11111;
2263 let Inst{26-23} = 0b0110;
2264 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002265 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2266}
2267
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002268multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002269 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2270 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2271 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2272 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002273 let Inst{31-27} = 0b11111;
2274 let Inst{26-23} = 0b0110;
2275 let Inst{22-20} = 0b001;
2276 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2277 let Inst{7-6} = 0b00;
2278 let Inst{5-4} = 0b00;
2279 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002280
Owen Anderson821752e2010-11-18 20:32:18 +00002281 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2282 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2283 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2284 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002285 let Inst{31-27} = 0b11111;
2286 let Inst{26-23} = 0b0110;
2287 let Inst{22-20} = 0b001;
2288 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2289 let Inst{7-6} = 0b00;
2290 let Inst{5-4} = 0b01;
2291 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002292
Owen Anderson821752e2010-11-18 20:32:18 +00002293 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2294 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2295 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2296 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002297 let Inst{31-27} = 0b11111;
2298 let Inst{26-23} = 0b0110;
2299 let Inst{22-20} = 0b001;
2300 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2301 let Inst{7-6} = 0b00;
2302 let Inst{5-4} = 0b10;
2303 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002304
Owen Anderson821752e2010-11-18 20:32:18 +00002305 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2306 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2307 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2308 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002309 let Inst{31-27} = 0b11111;
2310 let Inst{26-23} = 0b0110;
2311 let Inst{22-20} = 0b001;
2312 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2313 let Inst{7-6} = 0b00;
2314 let Inst{5-4} = 0b11;
2315 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002316
Owen Anderson821752e2010-11-18 20:32:18 +00002317 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2318 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2319 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2320 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002321 let Inst{31-27} = 0b11111;
2322 let Inst{26-23} = 0b0110;
2323 let Inst{22-20} = 0b011;
2324 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2325 let Inst{7-6} = 0b00;
2326 let Inst{5-4} = 0b00;
2327 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002328
Owen Anderson821752e2010-11-18 20:32:18 +00002329 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2330 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2331 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2332 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002333 let Inst{31-27} = 0b11111;
2334 let Inst{26-23} = 0b0110;
2335 let Inst{22-20} = 0b011;
2336 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2337 let Inst{7-6} = 0b00;
2338 let Inst{5-4} = 0b01;
2339 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002340}
2341
2342
2343multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002344 def BB : T2FourReg<
2345 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2346 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2347 [(set rGPR:$Rd, (add rGPR:$Ra,
2348 (opnode (sext_inreg rGPR:$Rn, i16),
2349 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002350 let Inst{31-27} = 0b11111;
2351 let Inst{26-23} = 0b0110;
2352 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002353 let Inst{7-6} = 0b00;
2354 let Inst{5-4} = 0b00;
2355 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002356
Owen Anderson821752e2010-11-18 20:32:18 +00002357 def BT : T2FourReg<
2358 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2359 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2360 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2361 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002362 let Inst{31-27} = 0b11111;
2363 let Inst{26-23} = 0b0110;
2364 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002365 let Inst{7-6} = 0b00;
2366 let Inst{5-4} = 0b01;
2367 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002368
Owen Anderson821752e2010-11-18 20:32:18 +00002369 def TB : T2FourReg<
2370 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2371 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2372 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2373 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002374 let Inst{31-27} = 0b11111;
2375 let Inst{26-23} = 0b0110;
2376 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002377 let Inst{7-6} = 0b00;
2378 let Inst{5-4} = 0b10;
2379 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002380
Owen Anderson821752e2010-11-18 20:32:18 +00002381 def TT : T2FourReg<
2382 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2383 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2384 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2385 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002386 let Inst{31-27} = 0b11111;
2387 let Inst{26-23} = 0b0110;
2388 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002389 let Inst{7-6} = 0b00;
2390 let Inst{5-4} = 0b11;
2391 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002392
Owen Anderson821752e2010-11-18 20:32:18 +00002393 def WB : T2FourReg<
2394 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2395 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2396 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2397 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002398 let Inst{31-27} = 0b11111;
2399 let Inst{26-23} = 0b0110;
2400 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002401 let Inst{7-6} = 0b00;
2402 let Inst{5-4} = 0b00;
2403 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002404
Owen Anderson821752e2010-11-18 20:32:18 +00002405 def WT : T2FourReg<
2406 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2407 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2408 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2409 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002410 let Inst{31-27} = 0b11111;
2411 let Inst{26-23} = 0b0110;
2412 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{7-6} = 0b00;
2414 let Inst{5-4} = 0b01;
2415 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002416}
2417
2418defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2419defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2420
Johnny Chenadc77332010-02-26 22:04:29 +00002421// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002422def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2423 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002424 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002425def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2426 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002427 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002428def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2429 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002430 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002431def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2432 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002433 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002434
Johnny Chenadc77332010-02-26 22:04:29 +00002435// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2436// These are for disassembly only.
Owen Anderson821752e2010-11-18 20:32:18 +00002437
2438def t2SMUAD: T2ThreeReg_mac<
2439 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2440 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002441 let Inst{15-12} = 0b1111;
2442}
Owen Anderson821752e2010-11-18 20:32:18 +00002443def t2SMUADX:T2ThreeReg_mac<
2444 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2445 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002446 let Inst{15-12} = 0b1111;
2447}
Owen Anderson821752e2010-11-18 20:32:18 +00002448def t2SMUSD: T2ThreeReg_mac<
2449 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2450 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002451 let Inst{15-12} = 0b1111;
2452}
Owen Anderson821752e2010-11-18 20:32:18 +00002453def t2SMUSDX:T2ThreeReg_mac<
2454 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2455 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002456 let Inst{15-12} = 0b1111;
2457}
Owen Anderson821752e2010-11-18 20:32:18 +00002458def t2SMLAD : T2ThreeReg_mac<
2459 0, 0b010, 0b0000, (outs rGPR:$Rd),
2460 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2461 "\t$Rd, $Rn, $Rm, $Ra", []>;
2462def t2SMLADX : T2FourReg_mac<
2463 0, 0b010, 0b0001, (outs rGPR:$Rd),
2464 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2465 "\t$Rd, $Rn, $Rm, $Ra", []>;
2466def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2467 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2468 "\t$Rd, $Rn, $Rm, $Ra", []>;
2469def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2470 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2471 "\t$Rd, $Rn, $Rm, $Ra", []>;
2472def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2473 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2474 "\t$Ra, $Rd, $Rm, $Rn", []>;
2475def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2476 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2477 "\t$Ra, $Rd, $Rm, $Rn", []>;
2478def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2479 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2480 "\t$Ra, $Rd, $Rm, $Rn", []>;
2481def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2482 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2483 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002484
2485//===----------------------------------------------------------------------===//
2486// Misc. Arithmetic Instructions.
2487//
2488
Jim Grosbach80dc1162010-02-16 21:23:02 +00002489class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2490 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00002491 : T2I<oops, iops, itin, opc, asm, pattern> {
2492 let Inst{31-27} = 0b11111;
2493 let Inst{26-22} = 0b01010;
2494 let Inst{21-20} = op1;
2495 let Inst{15-12} = 0b1111;
2496 let Inst{7-6} = 0b10;
2497 let Inst{5-4} = op2;
2498}
Evan Chengf49810c2009-06-23 17:48:47 +00002499
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002500def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
2501 "clz", "\t$dst, $src", [(set rGPR:$dst, (ctlz rGPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002502
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002503def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002504 "rbit", "\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002505 [(set rGPR:$dst, (ARMrbit rGPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002506
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002507def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002508 "rev", ".w\t$dst, $src", [(set rGPR:$dst, (bswap rGPR:$src))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002509
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002510def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chend68e1192009-12-15 17:24:14 +00002511 "rev16", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002512 [(set rGPR:$dst,
2513 (or (and (srl rGPR:$src, (i32 8)), 0xFF),
2514 (or (and (shl rGPR:$src, (i32 8)), 0xFF00),
2515 (or (and (srl rGPR:$src, (i32 8)), 0xFF0000),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002516 (and (shl rGPR:$src, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002517
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002518def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$dst), (ins rGPR:$src), IIC_iUNAr,
Johnny Chend68e1192009-12-15 17:24:14 +00002519 "revsh", ".w\t$dst, $src",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002520 [(set rGPR:$dst,
Evan Chengf49810c2009-06-23 17:48:47 +00002521 (sext_inreg
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002522 (or (srl (and rGPR:$src, 0xFF00), (i32 8)),
2523 (shl rGPR:$src, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002524
Bob Wilsonf955f292010-08-17 17:23:19 +00002525def t2PKHBT : T2I<(outs rGPR:$dst), (ins rGPR:$src1, rGPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002526 IIC_iBITsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002527 [(set rGPR:$dst, (or (and rGPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002528 (and (shl rGPR:$src2, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002529 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002530 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002531 let Inst{31-27} = 0b11101;
2532 let Inst{26-25} = 0b01;
2533 let Inst{24-20} = 0b01100;
2534 let Inst{5} = 0; // BT form
2535 let Inst{4} = 0;
2536}
Evan Cheng40289b02009-07-07 05:35:52 +00002537
2538// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002539def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2540 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002541 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002542def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2543 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002544 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002545
Bob Wilsondc66eda2010-08-16 22:26:55 +00002546// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2547// will match the pattern below.
Bob Wilsonf955f292010-08-17 17:23:19 +00002548def t2PKHTB : T2I<(outs rGPR:$dst), (ins rGPR:$src1, rGPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002549 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002550 [(set rGPR:$dst, (or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002551 (and (sra rGPR:$src2, asr_amt:$sh),
2552 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002553 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002554 let Inst{31-27} = 0b11101;
2555 let Inst{26-25} = 0b01;
2556 let Inst{24-20} = 0b01100;
2557 let Inst{5} = 1; // TB form
2558 let Inst{4} = 0;
2559}
Evan Cheng40289b02009-07-07 05:35:52 +00002560
2561// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2562// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002563def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002564 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002565 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002566def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002567 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2568 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002569 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002570
2571//===----------------------------------------------------------------------===//
2572// Comparison Instructions...
2573//
Johnny Chend68e1192009-12-15 17:24:14 +00002574defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002575 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002576 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2577defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002578 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002579 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002580
Dan Gohman4b7dff92010-08-26 15:50:25 +00002581//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2582// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002583//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2584// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002585defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002586 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002587 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2588
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002589//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2590// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002591
2592def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2593 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002594
Johnny Chend68e1192009-12-15 17:24:14 +00002595defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002596 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002597 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002598defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002599 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002600 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002601
Evan Chenge253c952009-07-07 20:39:03 +00002602// Conditional moves
2603// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002604// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002605let neverHasSideEffects = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002606def t2MOVCCr : T2I<(outs rGPR:$dst), (ins rGPR:$false, rGPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002607 "mov", ".w\t$dst, $true",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002608 [/*(set rGPR:$dst, (ARMcmov rGPR:$false, rGPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002609 RegConstraint<"$false = $dst"> {
2610 let Inst{31-27} = 0b11101;
2611 let Inst{26-25} = 0b01;
2612 let Inst{24-21} = 0b0010;
2613 let Inst{20} = 0; // The S bit.
2614 let Inst{19-16} = 0b1111; // Rn
2615 let Inst{14-12} = 0b000;
2616 let Inst{7-4} = 0b0000;
2617}
Evan Chenge253c952009-07-07 20:39:03 +00002618
Evan Chengc4af4632010-11-17 20:13:28 +00002619let isMoveImm = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002620def t2MOVCCi : T2I<(outs rGPR:$dst), (ins rGPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002621 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002622[/*(set rGPR:$dst,(ARMcmov rGPR:$false,t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002623 RegConstraint<"$false = $dst"> {
2624 let Inst{31-27} = 0b11110;
2625 let Inst{25} = 0;
2626 let Inst{24-21} = 0b0010;
2627 let Inst{20} = 0; // The S bit.
2628 let Inst{19-16} = 0b1111; // Rn
2629 let Inst{15} = 0;
2630}
Evan Chengf49810c2009-06-23 17:48:47 +00002631
Evan Chengc4af4632010-11-17 20:13:28 +00002632let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002633def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002634 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002635 "movw", "\t$Rd, $imm", []>,
2636 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002637 let Inst{31-27} = 0b11110;
2638 let Inst{25} = 1;
2639 let Inst{24-21} = 0b0010;
2640 let Inst{20} = 0; // The S bit.
2641 let Inst{15} = 0;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002642
2643 bits<4> Rd;
2644 bits<16> imm;
2645
2646 let Inst{11-8} = Rd{3-0};
2647 let Inst{19-16} = imm{15-12};
2648 let Inst{26} = imm{11};
2649 let Inst{14-12} = imm{10-8};
2650 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002651}
2652
Evan Chengc4af4632010-11-17 20:13:28 +00002653let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002654def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2655 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002656 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002657
Evan Chengc4af4632010-11-17 20:13:28 +00002658let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00002659def t2MVNCCi : T2I<(outs rGPR:$dst), (ins rGPR:$false, t2_so_imm:$true),
2660 IIC_iCMOVi, "mvn", ".w\t$dst, $true",
2661[/*(set rGPR:$dst,(ARMcmov rGPR:$false,t2_so_imm_not:$true,
2662 imm:$cc, CCR:$ccr))*/]>,
2663 RegConstraint<"$false = $dst"> {
2664 let Inst{31-27} = 0b11110;
2665 let Inst{25} = 0;
2666 let Inst{24-21} = 0b0011;
2667 let Inst{20} = 0; // The S bit.
2668 let Inst{19-16} = 0b1111; // Rn
2669 let Inst{15} = 0;
2670}
2671
Johnny Chend68e1192009-12-15 17:24:14 +00002672class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2673 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002674 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002675 let Inst{31-27} = 0b11101;
2676 let Inst{26-25} = 0b01;
2677 let Inst{24-21} = 0b0010;
2678 let Inst{20} = 0; // The S bit.
2679 let Inst{19-16} = 0b1111; // Rn
2680 let Inst{5-4} = opcod; // Shift type.
2681}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002682def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2683 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2684 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2685 RegConstraint<"$false = $Rd">;
2686def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2687 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2688 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2689 RegConstraint<"$false = $Rd">;
2690def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2691 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2692 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2693 RegConstraint<"$false = $Rd">;
2694def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2695 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2696 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2697 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002698} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002699
David Goodwin5e47a9a2009-06-30 18:04:13 +00002700//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002701// Atomic operations intrinsics
2702//
2703
2704// memory barriers protect the atomic sequences
2705let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002706def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2707 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2708 Requires<[IsThumb, HasDB]> {
2709 bits<4> opt;
2710 let Inst{31-4} = 0xf3bf8f5;
2711 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002712}
2713}
2714
Bob Wilsonf74a4292010-10-30 00:54:37 +00002715def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2716 "dsb", "\t$opt",
2717 [/* For disassembly only; pattern left blank */]>,
2718 Requires<[IsThumb, HasDB]> {
2719 bits<4> opt;
2720 let Inst{31-4} = 0xf3bf8f4;
2721 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002722}
2723
Johnny Chena4339822010-03-03 00:16:28 +00002724// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002725def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2726 [/* For disassembly only; pattern left blank */]>,
2727 Requires<[IsThumb2, HasV7]> {
2728 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002729 let Inst{3-0} = 0b1111;
2730}
2731
Johnny Chend68e1192009-12-15 17:24:14 +00002732class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2733 InstrItinClass itin, string opc, string asm, string cstr,
2734 list<dag> pattern, bits<4> rt2 = 0b1111>
2735 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2736 let Inst{31-27} = 0b11101;
2737 let Inst{26-20} = 0b0001101;
2738 let Inst{11-8} = rt2;
2739 let Inst{7-6} = 0b01;
2740 let Inst{5-4} = opcod;
2741 let Inst{3-0} = 0b1111;
2742}
2743class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2744 InstrItinClass itin, string opc, string asm, string cstr,
2745 list<dag> pattern, bits<4> rt2 = 0b1111>
2746 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2747 let Inst{31-27} = 0b11101;
2748 let Inst{26-20} = 0b0001100;
2749 let Inst{11-8} = rt2;
2750 let Inst{7-6} = 0b01;
2751 let Inst{5-4} = opcod;
2752}
2753
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002754let mayLoad = 1 in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002755def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002756 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2757 "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002758def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002759 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2760 "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002761def t2LDREX : Thumb2I<(outs rGPR:$dest), (ins rGPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002762 Size4Bytes, NoItinerary,
2763 "ldrex", "\t$dest, [$ptr]", "",
2764 []> {
2765 let Inst{31-27} = 0b11101;
2766 let Inst{26-20} = 0b0000101;
2767 let Inst{11-8} = 0b1111;
2768 let Inst{7-0} = 0b00000000; // imm8 = 0
2769}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002770def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$dest, rGPR:$dest2), (ins rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002771 AddrModeNone, Size4Bytes, NoItinerary,
2772 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2773 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002774}
2775
Jim Grosbach587b0722009-12-16 19:44:06 +00002776let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002777def t2STREXB : T2I_strex<0b00, (outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002778 AddrModeNone, Size4Bytes, NoItinerary,
2779 "strexb", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002780def t2STREXH : T2I_strex<0b01, (outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002781 AddrModeNone, Size4Bytes, NoItinerary,
2782 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002783def t2STREX : Thumb2I<(outs rGPR:$success), (ins rGPR:$src, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002784 AddrModeNone, Size4Bytes, NoItinerary,
2785 "strex", "\t$success, $src, [$ptr]", "",
2786 []> {
2787 let Inst{31-27} = 0b11101;
2788 let Inst{26-20} = 0b0000100;
2789 let Inst{7-0} = 0b00000000; // imm8 = 0
2790}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002791def t2STREXD : T2I_strex<0b11, (outs rGPR:$success),
2792 (ins rGPR:$src, rGPR:$src2, rGPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002793 AddrModeNone, Size4Bytes, NoItinerary,
2794 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2795 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002796}
2797
Johnny Chen10a77e12010-03-02 22:11:06 +00002798// Clear-Exclusive is for disassembly only.
2799def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2800 [/* For disassembly only; pattern left blank */]>,
2801 Requires<[IsARM, HasV7]> {
2802 let Inst{31-20} = 0xf3b;
2803 let Inst{15-14} = 0b10;
2804 let Inst{12} = 0;
2805 let Inst{7-4} = 0b0010;
2806}
2807
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002808//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002809// TLS Instructions
2810//
2811
2812// __aeabi_read_tp preserves the registers r1-r3.
2813let isCall = 1,
2814 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002815 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002816 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002817 [(set R0, ARMthread_pointer)]> {
2818 let Inst{31-27} = 0b11110;
2819 let Inst{15-14} = 0b11;
2820 let Inst{12} = 1;
2821 }
David Goodwin334c2642009-07-08 16:09:28 +00002822}
2823
2824//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002825// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002826// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002827// address and save #0 in R0 for the non-longjmp case.
2828// Since by its nature we may be coming from some other function to get
2829// here, and we're using the stack frame for the containing function to
2830// save/restore registers, we can't keep anything live in regs across
2831// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2832// when we get here from a longjmp(). We force everthing out of registers
2833// except for our own input by listing the relevant registers in Defs. By
2834// doing so, we also cause the prologue/epilogue code to actively preserve
2835// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002836// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002837let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002838 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2839 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002840 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002841 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002842 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002843 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002844 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002845 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002846}
2847
Bob Wilsonec80e262010-04-09 20:41:18 +00002848let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002849 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002850 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002851 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002852 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002853 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002854 Requires<[IsThumb2, NoVFP]>;
2855}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002856
2857
2858//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002859// Control-Flow Instructions
2860//
2861
Evan Chengc50a1cb2009-07-09 22:58:39 +00002862// FIXME: remove when we have a way to marking a MI with these properties.
2863// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2864// operand list.
2865// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002866let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002867 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002868def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002869 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002870 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002871 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002872 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002873 bits<4> Rn;
2874 bits<16> regs;
2875
2876 let Inst{31-27} = 0b11101;
2877 let Inst{26-25} = 0b00;
2878 let Inst{24-23} = 0b01; // Increment After
2879 let Inst{22} = 0;
2880 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002881 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002882 let Inst{19-16} = Rn;
2883 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002884}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002885
David Goodwin5e47a9a2009-06-30 18:04:13 +00002886let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2887let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002888def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002889 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002890 [(br bb:$target)]> {
2891 let Inst{31-27} = 0b11110;
2892 let Inst{15-14} = 0b10;
2893 let Inst{12} = 1;
2894}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002895
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002896let isNotDuplicable = 1, isIndirectBranch = 1,
2897 isCodeGenOnly = 1 in { // $id doesn't exist in asmstring, should be lowered.
Evan Cheng66ac5312009-07-25 00:33:29 +00002898def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002899 T2JTI<(outs),
2900 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002901 IIC_Br, "mov\tpc, $target$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002902 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2903 let Inst{31-27} = 0b11101;
2904 let Inst{26-20} = 0b0100100;
2905 let Inst{19-16} = 0b1111;
2906 let Inst{14-12} = 0b000;
2907 let Inst{11-8} = 0b1111; // Rd = pc
2908 let Inst{7-4} = 0b0000;
2909}
Evan Cheng5657c012009-07-29 02:18:14 +00002910
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002911// FIXME: Add a non-pc based case that can be predicated.
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002912let isCodeGenOnly = 1 in // $id doesn't exist in asm string, should be lowered.
Evan Cheng5657c012009-07-29 02:18:14 +00002913def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002914 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002915 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002916 IIC_Br, "tbb\t$index$jt", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002917 let Inst{31-27} = 0b11101;
2918 let Inst{26-20} = 0b0001101;
2919 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2920 let Inst{15-8} = 0b11110000;
2921 let Inst{7-4} = 0b0000; // B form
2922}
Evan Cheng5657c012009-07-29 02:18:14 +00002923
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002924let isCodeGenOnly = 1 in // $id doesn't exist in asm string, should be lowered.
Evan Cheng5657c012009-07-29 02:18:14 +00002925def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002926 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002927 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00002928 IIC_Br, "tbh\t$index$jt", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002929 let Inst{31-27} = 0b11101;
2930 let Inst{26-20} = 0b0001101;
2931 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2932 let Inst{15-8} = 0b11110000;
2933 let Inst{7-4} = 0b0001; // H form
2934}
Johnny Chen93042d12010-03-02 18:14:57 +00002935
2936// Generic versions of the above two instructions, for disassembly only
2937
2938def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2939 "tbb", "\t[$a, $b]", []>{
2940 let Inst{31-27} = 0b11101;
2941 let Inst{26-20} = 0b0001101;
2942 let Inst{15-8} = 0b11110000;
2943 let Inst{7-4} = 0b0000; // B form
2944}
2945
2946def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2947 "tbh", "\t[$a, $b, lsl #1]", []> {
2948 let Inst{31-27} = 0b11101;
2949 let Inst{26-20} = 0b0001101;
2950 let Inst{15-8} = 0b11110000;
2951 let Inst{7-4} = 0b0001; // H form
2952}
Evan Cheng5657c012009-07-29 02:18:14 +00002953} // isNotDuplicable, isIndirectBranch
2954
David Goodwinc9a59b52009-06-30 19:50:22 +00002955} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002956
2957// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2958// a two-value operand where a dag node expects two operands. :(
2959let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002960def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002961 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002962 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2963 let Inst{31-27} = 0b11110;
2964 let Inst{15-14} = 0b10;
2965 let Inst{12} = 0;
2966}
Evan Chengf49810c2009-06-23 17:48:47 +00002967
Evan Cheng06e16582009-07-10 01:54:42 +00002968
2969// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00002970let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00002971def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002972 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002973 "it$mask\t$cc", "", []> {
2974 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002975 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002976 let Inst{15-8} = 0b10111111;
2977}
Evan Cheng06e16582009-07-10 01:54:42 +00002978
Johnny Chence6275f2010-02-25 19:05:29 +00002979// Branch and Exchange Jazelle -- for disassembly only
2980// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002981def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00002982 [/* For disassembly only; pattern left blank */]> {
2983 let Inst{31-27} = 0b11110;
2984 let Inst{26} = 0;
2985 let Inst{25-20} = 0b111100;
2986 let Inst{15-14} = 0b10;
2987 let Inst{12} = 0;
2988}
2989
Johnny Chen93042d12010-03-02 18:14:57 +00002990// Change Processor State is a system instruction -- for disassembly only.
2991// The singleton $opt operand contains the following information:
2992// opt{4-0} = mode from Inst{4-0}
2993// opt{5} = changemode from Inst{17}
2994// opt{8-6} = AIF from Inst{8-6}
2995// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002996def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00002997 [/* For disassembly only; pattern left blank */]> {
2998 let Inst{31-27} = 0b11110;
2999 let Inst{26} = 0;
3000 let Inst{25-20} = 0b111010;
3001 let Inst{15-14} = 0b10;
3002 let Inst{12} = 0;
3003}
3004
Johnny Chen0f7866e2010-03-03 02:09:43 +00003005// A6.3.4 Branches and miscellaneous control
3006// Table A6-14 Change Processor State, and hint instructions
3007// Helper class for disassembly only.
3008class T2I_hint<bits<8> op7_0, string opc, string asm>
3009 : T2I<(outs), (ins), NoItinerary, opc, asm,
3010 [/* For disassembly only; pattern left blank */]> {
3011 let Inst{31-20} = 0xf3a;
3012 let Inst{15-14} = 0b10;
3013 let Inst{12} = 0;
3014 let Inst{10-8} = 0b000;
3015 let Inst{7-0} = op7_0;
3016}
3017
3018def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3019def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3020def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3021def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3022def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3023
3024def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3025 [/* For disassembly only; pattern left blank */]> {
3026 let Inst{31-20} = 0xf3a;
3027 let Inst{15-14} = 0b10;
3028 let Inst{12} = 0;
3029 let Inst{10-8} = 0b000;
3030 let Inst{7-4} = 0b1111;
3031}
3032
Johnny Chen6341c5a2010-02-25 20:25:24 +00003033// Secure Monitor Call is a system instruction -- for disassembly only
3034// Option = Inst{19-16}
3035def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3036 [/* For disassembly only; pattern left blank */]> {
3037 let Inst{31-27} = 0b11110;
3038 let Inst{26-20} = 0b1111111;
3039 let Inst{15-12} = 0b1000;
3040}
3041
3042// Store Return State is a system instruction -- for disassembly only
3043def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
3044 [/* For disassembly only; pattern left blank */]> {
3045 let Inst{31-27} = 0b11101;
3046 let Inst{26-20} = 0b0000010; // W = 1
3047}
3048
3049def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
3050 [/* For disassembly only; pattern left blank */]> {
3051 let Inst{31-27} = 0b11101;
3052 let Inst{26-20} = 0b0000000; // W = 0
3053}
3054
3055def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
3056 [/* For disassembly only; pattern left blank */]> {
3057 let Inst{31-27} = 0b11101;
3058 let Inst{26-20} = 0b0011010; // W = 1
3059}
3060
3061def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
3062 [/* For disassembly only; pattern left blank */]> {
3063 let Inst{31-27} = 0b11101;
3064 let Inst{26-20} = 0b0011000; // W = 0
3065}
3066
3067// Return From Exception is a system instruction -- for disassembly only
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003068def t2RFEDBW : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfedb", "\t$base!",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003069 [/* For disassembly only; pattern left blank */]> {
3070 let Inst{31-27} = 0b11101;
3071 let Inst{26-20} = 0b0000011; // W = 1
3072}
3073
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003074def t2RFEDB : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeab", "\t$base",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003075 [/* For disassembly only; pattern left blank */]> {
3076 let Inst{31-27} = 0b11101;
3077 let Inst{26-20} = 0b0000001; // W = 0
3078}
3079
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003080def t2RFEIAW : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeia", "\t$base!",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003081 [/* For disassembly only; pattern left blank */]> {
3082 let Inst{31-27} = 0b11101;
3083 let Inst{26-20} = 0b0011011; // W = 1
3084}
3085
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003086def t2RFEIA : T2I<(outs), (ins rGPR:$base), NoItinerary, "rfeia", "\t$base",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003087 [/* For disassembly only; pattern left blank */]> {
3088 let Inst{31-27} = 0b11101;
3089 let Inst{26-20} = 0b0011001; // W = 0
3090}
3091
Evan Chengf49810c2009-06-23 17:48:47 +00003092//===----------------------------------------------------------------------===//
3093// Non-Instruction Patterns
3094//
3095
Evan Cheng5adb66a2009-09-28 09:14:39 +00003096// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003097// This is a single pseudo instruction to make it re-materializable.
3098// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003099let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003100def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003101 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003102 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003103
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003104// ConstantPool, GlobalAddress, and JumpTable
3105def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3106 Requires<[IsThumb2, DontUseMovt]>;
3107def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3108def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3109 Requires<[IsThumb2, UseMovt]>;
3110
3111def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3112 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3113
Evan Chengb9803a82009-11-06 23:52:48 +00003114// Pseudo instruction that combines ldr from constpool and add pc. This should
3115// be expanded into two instructions late to allow if-conversion and
3116// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003117let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003118def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003119 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003120 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3121 imm:$cp))]>,
3122 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003123
3124//===----------------------------------------------------------------------===//
3125// Move between special register and ARM core register -- for disassembly only
3126//
3127
3128// Rd = Instr{11-8}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003129def t2MRS : T2I<(outs rGPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
Johnny Chen23336552010-02-25 18:46:43 +00003130 [/* For disassembly only; pattern left blank */]> {
3131 let Inst{31-27} = 0b11110;
3132 let Inst{26} = 0;
3133 let Inst{25-21} = 0b11111;
3134 let Inst{20} = 0; // The R bit.
3135 let Inst{15-14} = 0b10;
3136 let Inst{12} = 0;
3137}
3138
3139// Rd = Instr{11-8}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003140def t2MRSsys : T2I<(outs rGPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
Johnny Chen23336552010-02-25 18:46:43 +00003141 [/* For disassembly only; pattern left blank */]> {
3142 let Inst{31-27} = 0b11110;
3143 let Inst{26} = 0;
3144 let Inst{25-21} = 0b11111;
3145 let Inst{20} = 1; // The R bit.
3146 let Inst{15-14} = 0b10;
3147 let Inst{12} = 0;
3148}
3149
Johnny Chen23336552010-02-25 18:46:43 +00003150// Rn = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003151def t2MSR : T2I<(outs), (ins rGPR:$src, msr_mask:$mask), NoItinerary, "msr",
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003152 "\tcpsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00003153 [/* For disassembly only; pattern left blank */]> {
3154 let Inst{31-27} = 0b11110;
3155 let Inst{26} = 0;
3156 let Inst{25-21} = 0b11100;
3157 let Inst{20} = 0; // The R bit.
3158 let Inst{15-14} = 0b10;
3159 let Inst{12} = 0;
3160}
3161
Johnny Chen23336552010-02-25 18:46:43 +00003162// Rn = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003163def t2MSRsys : T2I<(outs), (ins rGPR:$src, msr_mask:$mask), NoItinerary, "msr",
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003164 "\tspsr$mask, $src",
Johnny Chen23336552010-02-25 18:46:43 +00003165 [/* For disassembly only; pattern left blank */]> {
3166 let Inst{31-27} = 0b11110;
3167 let Inst{26} = 0;
3168 let Inst{25-21} = 0b11100;
3169 let Inst{20} = 1; // The R bit.
3170 let Inst{15-14} = 0b10;
3171 let Inst{12} = 0;
3172}